]> bbs.cooldavid.org Git - net-next-2.6.git/blame - arch/x86/kernel/cpu/common.c
numa: x86_64: use generic percpu var numa_node_id() implementation
[net-next-2.6.git] / arch / x86 / kernel / cpu / common.c
CommitLineData
f0fc4aff 1#include <linux/bootmem.h>
9766cdbc 2#include <linux/linkage.h>
f0fc4aff 3#include <linux/bitops.h>
9766cdbc 4#include <linux/kernel.h>
f0fc4aff 5#include <linux/module.h>
9766cdbc
JSR
6#include <linux/percpu.h>
7#include <linux/string.h>
1da177e4 8#include <linux/delay.h>
9766cdbc
JSR
9#include <linux/sched.h>
10#include <linux/init.h>
11#include <linux/kgdb.h>
1da177e4 12#include <linux/smp.h>
9766cdbc
JSR
13#include <linux/io.h>
14
15#include <asm/stackprotector.h>
cdd6c482 16#include <asm/perf_event.h>
1da177e4 17#include <asm/mmu_context.h>
9766cdbc
JSR
18#include <asm/hypervisor.h>
19#include <asm/processor.h>
20#include <asm/sections.h>
8bdbd962
AC
21#include <linux/topology.h>
22#include <linux/cpumask.h>
9766cdbc
JSR
23#include <asm/pgtable.h>
24#include <asm/atomic.h>
25#include <asm/proto.h>
26#include <asm/setup.h>
27#include <asm/apic.h>
28#include <asm/desc.h>
29#include <asm/i387.h>
27b07da7 30#include <asm/mtrr.h>
8bdbd962 31#include <linux/numa.h>
9766cdbc
JSR
32#include <asm/asm.h>
33#include <asm/cpu.h>
a03a3e28 34#include <asm/mce.h>
9766cdbc 35#include <asm/msr.h>
8d4a4300 36#include <asm/pat.h>
e641f5f5
IM
37
38#ifdef CONFIG_X86_LOCAL_APIC
bdbcdd48 39#include <asm/uv/uv.h>
1da177e4
LT
40#endif
41
42#include "cpu.h"
43
c2d1cec1 44/* all of these masks are initialized in setup_cpu_local_masks() */
c2d1cec1 45cpumask_var_t cpu_initialized_mask;
9766cdbc
JSR
46cpumask_var_t cpu_callout_mask;
47cpumask_var_t cpu_callin_mask;
c2d1cec1
MT
48
49/* representing cpus for which sibling maps can be computed */
50cpumask_var_t cpu_sibling_setup_mask;
51
2f2f52ba 52/* correctly size the local cpu masks */
4369f1fb 53void __init setup_cpu_local_masks(void)
2f2f52ba
BG
54{
55 alloc_bootmem_cpumask_var(&cpu_initialized_mask);
56 alloc_bootmem_cpumask_var(&cpu_callin_mask);
57 alloc_bootmem_cpumask_var(&cpu_callout_mask);
58 alloc_bootmem_cpumask_var(&cpu_sibling_setup_mask);
59}
60
e8055139
OZ
61static void __cpuinit default_init(struct cpuinfo_x86 *c)
62{
63#ifdef CONFIG_X86_64
27c13ece 64 cpu_detect_cache_sizes(c);
e8055139
OZ
65#else
66 /* Not much we can do here... */
67 /* Check if at least it has cpuid */
68 if (c->cpuid_level == -1) {
69 /* No cpuid. It must be an ancient CPU */
70 if (c->x86 == 4)
71 strcpy(c->x86_model_id, "486");
72 else if (c->x86 == 3)
73 strcpy(c->x86_model_id, "386");
74 }
75#endif
76}
77
78static const struct cpu_dev __cpuinitconst default_cpu = {
79 .c_init = default_init,
80 .c_vendor = "Unknown",
81 .c_x86_vendor = X86_VENDOR_UNKNOWN,
82};
83
84static const struct cpu_dev *this_cpu __cpuinitdata = &default_cpu;
0a488a53 85
06deef89 86DEFINE_PER_CPU_PAGE_ALIGNED(struct gdt_page, gdt_page) = { .gdt = {
950ad7ff 87#ifdef CONFIG_X86_64
06deef89
BG
88 /*
89 * We need valid kernel segments for data and code in long mode too
90 * IRET will check the segment types kkeil 2000/10/28
91 * Also sysret mandates a special GDT layout
92 *
9766cdbc 93 * TLS descriptors are currently at a different place compared to i386.
06deef89
BG
94 * Hopefully nobody expects them at a fixed place (Wine?)
95 */
1e5de182
AM
96 [GDT_ENTRY_KERNEL32_CS] = GDT_ENTRY_INIT(0xc09b, 0, 0xfffff),
97 [GDT_ENTRY_KERNEL_CS] = GDT_ENTRY_INIT(0xa09b, 0, 0xfffff),
98 [GDT_ENTRY_KERNEL_DS] = GDT_ENTRY_INIT(0xc093, 0, 0xfffff),
99 [GDT_ENTRY_DEFAULT_USER32_CS] = GDT_ENTRY_INIT(0xc0fb, 0, 0xfffff),
100 [GDT_ENTRY_DEFAULT_USER_DS] = GDT_ENTRY_INIT(0xc0f3, 0, 0xfffff),
101 [GDT_ENTRY_DEFAULT_USER_CS] = GDT_ENTRY_INIT(0xa0fb, 0, 0xfffff),
950ad7ff 102#else
1e5de182
AM
103 [GDT_ENTRY_KERNEL_CS] = GDT_ENTRY_INIT(0xc09a, 0, 0xfffff),
104 [GDT_ENTRY_KERNEL_DS] = GDT_ENTRY_INIT(0xc092, 0, 0xfffff),
105 [GDT_ENTRY_DEFAULT_USER_CS] = GDT_ENTRY_INIT(0xc0fa, 0, 0xfffff),
106 [GDT_ENTRY_DEFAULT_USER_DS] = GDT_ENTRY_INIT(0xc0f2, 0, 0xfffff),
bf504672
RR
107 /*
108 * Segments used for calling PnP BIOS have byte granularity.
109 * They code segments and data segments have fixed 64k limits,
110 * the transfer segment sizes are set at run time.
111 */
6842ef0e 112 /* 32-bit code */
1e5de182 113 [GDT_ENTRY_PNPBIOS_CS32] = GDT_ENTRY_INIT(0x409a, 0, 0xffff),
6842ef0e 114 /* 16-bit code */
1e5de182 115 [GDT_ENTRY_PNPBIOS_CS16] = GDT_ENTRY_INIT(0x009a, 0, 0xffff),
6842ef0e 116 /* 16-bit data */
1e5de182 117 [GDT_ENTRY_PNPBIOS_DS] = GDT_ENTRY_INIT(0x0092, 0, 0xffff),
6842ef0e 118 /* 16-bit data */
1e5de182 119 [GDT_ENTRY_PNPBIOS_TS1] = GDT_ENTRY_INIT(0x0092, 0, 0),
6842ef0e 120 /* 16-bit data */
1e5de182 121 [GDT_ENTRY_PNPBIOS_TS2] = GDT_ENTRY_INIT(0x0092, 0, 0),
bf504672
RR
122 /*
123 * The APM segments have byte granularity and their bases
124 * are set at run time. All have 64k limits.
125 */
6842ef0e 126 /* 32-bit code */
1e5de182 127 [GDT_ENTRY_APMBIOS_BASE] = GDT_ENTRY_INIT(0x409a, 0, 0xffff),
bf504672 128 /* 16-bit code */
1e5de182 129 [GDT_ENTRY_APMBIOS_BASE+1] = GDT_ENTRY_INIT(0x009a, 0, 0xffff),
6842ef0e 130 /* data */
72c4d853 131 [GDT_ENTRY_APMBIOS_BASE+2] = GDT_ENTRY_INIT(0x4092, 0, 0xffff),
bf504672 132
1e5de182
AM
133 [GDT_ENTRY_ESPFIX_SS] = GDT_ENTRY_INIT(0xc092, 0, 0xfffff),
134 [GDT_ENTRY_PERCPU] = GDT_ENTRY_INIT(0xc092, 0, 0xfffff),
60a5317f 135 GDT_STACK_CANARY_INIT
950ad7ff 136#endif
06deef89 137} };
7a61d35d 138EXPORT_PER_CPU_SYMBOL_GPL(gdt_page);
ae1ee11b 139
0c752a93
SS
140static int __init x86_xsave_setup(char *s)
141{
142 setup_clear_cpu_cap(X86_FEATURE_XSAVE);
143 return 1;
144}
145__setup("noxsave", x86_xsave_setup);
146
ba51dced 147#ifdef CONFIG_X86_32
3bc9b76b 148static int cachesize_override __cpuinitdata = -1;
3bc9b76b 149static int disable_x86_serial_nr __cpuinitdata = 1;
1da177e4 150
0a488a53
YL
151static int __init cachesize_setup(char *str)
152{
153 get_option(&str, &cachesize_override);
154 return 1;
155}
156__setup("cachesize=", cachesize_setup);
157
0a488a53
YL
158static int __init x86_fxsr_setup(char *s)
159{
160 setup_clear_cpu_cap(X86_FEATURE_FXSR);
161 setup_clear_cpu_cap(X86_FEATURE_XMM);
162 return 1;
163}
164__setup("nofxsr", x86_fxsr_setup);
165
166static int __init x86_sep_setup(char *s)
167{
168 setup_clear_cpu_cap(X86_FEATURE_SEP);
169 return 1;
170}
171__setup("nosep", x86_sep_setup);
172
173/* Standard macro to see if a specific flag is changeable */
174static inline int flag_is_changeable_p(u32 flag)
175{
176 u32 f1, f2;
177
94f6bac1
KH
178 /*
179 * Cyrix and IDT cpus allow disabling of CPUID
180 * so the code below may return different results
181 * when it is executed before and after enabling
182 * the CPUID. Add "volatile" to not allow gcc to
183 * optimize the subsequent calls to this function.
184 */
0f3fa48a
IM
185 asm volatile ("pushfl \n\t"
186 "pushfl \n\t"
187 "popl %0 \n\t"
188 "movl %0, %1 \n\t"
189 "xorl %2, %0 \n\t"
190 "pushl %0 \n\t"
191 "popfl \n\t"
192 "pushfl \n\t"
193 "popl %0 \n\t"
194 "popfl \n\t"
195
94f6bac1
KH
196 : "=&r" (f1), "=&r" (f2)
197 : "ir" (flag));
0a488a53
YL
198
199 return ((f1^f2) & flag) != 0;
200}
201
202/* Probe for the CPUID instruction */
203static int __cpuinit have_cpuid_p(void)
204{
205 return flag_is_changeable_p(X86_EFLAGS_ID);
206}
207
208static void __cpuinit squash_the_stupid_serial_number(struct cpuinfo_x86 *c)
209{
0f3fa48a
IM
210 unsigned long lo, hi;
211
212 if (!cpu_has(c, X86_FEATURE_PN) || !disable_x86_serial_nr)
213 return;
214
215 /* Disable processor serial number: */
216
217 rdmsr(MSR_IA32_BBL_CR_CTL, lo, hi);
218 lo |= 0x200000;
219 wrmsr(MSR_IA32_BBL_CR_CTL, lo, hi);
220
221 printk(KERN_NOTICE "CPU serial number disabled.\n");
222 clear_cpu_cap(c, X86_FEATURE_PN);
223
224 /* Disabling the serial number may affect the cpuid level */
225 c->cpuid_level = cpuid_eax(0);
0a488a53
YL
226}
227
228static int __init x86_serial_nr_setup(char *s)
229{
230 disable_x86_serial_nr = 0;
231 return 1;
232}
233__setup("serialnumber", x86_serial_nr_setup);
ba51dced 234#else
102bbe3a
YL
235static inline int flag_is_changeable_p(u32 flag)
236{
237 return 1;
238}
ba51dced
YL
239/* Probe for the CPUID instruction */
240static inline int have_cpuid_p(void)
241{
242 return 1;
243}
102bbe3a
YL
244static inline void squash_the_stupid_serial_number(struct cpuinfo_x86 *c)
245{
246}
ba51dced 247#endif
0a488a53 248
b38b0665
PA
249/*
250 * Some CPU features depend on higher CPUID levels, which may not always
251 * be available due to CPUID level capping or broken virtualization
252 * software. Add those features to this table to auto-disable them.
253 */
254struct cpuid_dependent_feature {
255 u32 feature;
256 u32 level;
257};
0f3fa48a 258
b38b0665
PA
259static const struct cpuid_dependent_feature __cpuinitconst
260cpuid_dependent_features[] = {
261 { X86_FEATURE_MWAIT, 0x00000005 },
262 { X86_FEATURE_DCA, 0x00000009 },
263 { X86_FEATURE_XSAVE, 0x0000000d },
264 { 0, 0 }
265};
266
267static void __cpuinit filter_cpuid_features(struct cpuinfo_x86 *c, bool warn)
268{
269 const struct cpuid_dependent_feature *df;
9766cdbc 270
b38b0665 271 for (df = cpuid_dependent_features; df->feature; df++) {
0f3fa48a
IM
272
273 if (!cpu_has(c, df->feature))
274 continue;
b38b0665
PA
275 /*
276 * Note: cpuid_level is set to -1 if unavailable, but
277 * extended_extended_level is set to 0 if unavailable
278 * and the legitimate extended levels are all negative
279 * when signed; hence the weird messing around with
280 * signs here...
281 */
0f3fa48a 282 if (!((s32)df->level < 0 ?
f6db44df 283 (u32)df->level > (u32)c->extended_cpuid_level :
0f3fa48a
IM
284 (s32)df->level > (s32)c->cpuid_level))
285 continue;
286
287 clear_cpu_cap(c, df->feature);
288 if (!warn)
289 continue;
290
291 printk(KERN_WARNING
292 "CPU: CPU feature %s disabled, no CPUID level 0x%x\n",
293 x86_cap_flags[df->feature], df->level);
b38b0665 294 }
f6db44df 295}
b38b0665 296
102bbe3a
YL
297/*
298 * Naming convention should be: <Name> [(<Codename>)]
299 * This table only is used unless init_<vendor>() below doesn't set it;
0f3fa48a
IM
300 * in particular, if CPUID levels 0x80000002..4 are supported, this
301 * isn't used
102bbe3a
YL
302 */
303
304/* Look up CPU names by table lookup. */
02dde8b4 305static const char *__cpuinit table_lookup_model(struct cpuinfo_x86 *c)
102bbe3a 306{
02dde8b4 307 const struct cpu_model_info *info;
102bbe3a
YL
308
309 if (c->x86_model >= 16)
310 return NULL; /* Range check */
311
312 if (!this_cpu)
313 return NULL;
314
315 info = this_cpu->c_models;
316
317 while (info && info->family) {
318 if (info->family == c->x86)
319 return info->model_names[c->x86_model];
320 info++;
321 }
322 return NULL; /* Not found */
323}
324
3e0c3737
YL
325__u32 cpu_caps_cleared[NCAPINTS] __cpuinitdata;
326__u32 cpu_caps_set[NCAPINTS] __cpuinitdata;
7d851c8d 327
11e3a840
JF
328void load_percpu_segment(int cpu)
329{
330#ifdef CONFIG_X86_32
331 loadsegment(fs, __KERNEL_PERCPU);
332#else
333 loadsegment(gs, 0);
334 wrmsrl(MSR_GS_BASE, (unsigned long)per_cpu(irq_stack_union.gs_base, cpu));
335#endif
60a5317f 336 load_stack_canary_segment();
11e3a840
JF
337}
338
0f3fa48a
IM
339/*
340 * Current gdt points %fs at the "master" per-cpu area: after this,
341 * it's on the real one.
342 */
552be871 343void switch_to_new_gdt(int cpu)
9d31d35b
YL
344{
345 struct desc_ptr gdt_descr;
346
2697fbd5 347 gdt_descr.address = (long)get_cpu_gdt_table(cpu);
9d31d35b
YL
348 gdt_descr.size = GDT_SIZE - 1;
349 load_gdt(&gdt_descr);
2697fbd5 350 /* Reload the per-cpu base */
11e3a840
JF
351
352 load_percpu_segment(cpu);
9d31d35b
YL
353}
354
02dde8b4 355static const struct cpu_dev *__cpuinitdata cpu_devs[X86_VENDOR_NUM] = {};
1da177e4 356
1b05d60d 357static void __cpuinit get_model_name(struct cpuinfo_x86 *c)
1da177e4
LT
358{
359 unsigned int *v;
360 char *p, *q;
361
3da99c97 362 if (c->extended_cpuid_level < 0x80000004)
1b05d60d 363 return;
1da177e4 364
0f3fa48a 365 v = (unsigned int *)c->x86_model_id;
1da177e4
LT
366 cpuid(0x80000002, &v[0], &v[1], &v[2], &v[3]);
367 cpuid(0x80000003, &v[4], &v[5], &v[6], &v[7]);
368 cpuid(0x80000004, &v[8], &v[9], &v[10], &v[11]);
369 c->x86_model_id[48] = 0;
370
0f3fa48a
IM
371 /*
372 * Intel chips right-justify this string for some dumb reason;
373 * undo that brain damage:
374 */
1da177e4 375 p = q = &c->x86_model_id[0];
34048c9e 376 while (*p == ' ')
9766cdbc 377 p++;
34048c9e 378 if (p != q) {
9766cdbc
JSR
379 while (*p)
380 *q++ = *p++;
381 while (q <= &c->x86_model_id[48])
382 *q++ = '\0'; /* Zero-pad the rest */
1da177e4 383 }
1da177e4
LT
384}
385
27c13ece 386void __cpuinit cpu_detect_cache_sizes(struct cpuinfo_x86 *c)
1da177e4 387{
9d31d35b 388 unsigned int n, dummy, ebx, ecx, edx, l2size;
1da177e4 389
3da99c97 390 n = c->extended_cpuid_level;
1da177e4
LT
391
392 if (n >= 0x80000005) {
9d31d35b 393 cpuid(0x80000005, &dummy, &ebx, &ecx, &edx);
9d31d35b 394 c->x86_cache_size = (ecx>>24) + (edx>>24);
140fc727
YL
395#ifdef CONFIG_X86_64
396 /* On K8 L1 TLB is inclusive, so don't count it */
397 c->x86_tlbsize = 0;
398#endif
1da177e4
LT
399 }
400
401 if (n < 0x80000006) /* Some chips just has a large L1. */
402 return;
403
0a488a53 404 cpuid(0x80000006, &dummy, &ebx, &ecx, &edx);
1da177e4 405 l2size = ecx >> 16;
34048c9e 406
140fc727
YL
407#ifdef CONFIG_X86_64
408 c->x86_tlbsize += ((ebx >> 16) & 0xfff) + (ebx & 0xfff);
409#else
1da177e4
LT
410 /* do processor-specific cache resizing */
411 if (this_cpu->c_size_cache)
34048c9e 412 l2size = this_cpu->c_size_cache(c, l2size);
1da177e4
LT
413
414 /* Allow user to override all this if necessary. */
415 if (cachesize_override != -1)
416 l2size = cachesize_override;
417
34048c9e 418 if (l2size == 0)
1da177e4 419 return; /* Again, no L2 cache is possible */
140fc727 420#endif
1da177e4
LT
421
422 c->x86_cache_size = l2size;
1da177e4
LT
423}
424
9d31d35b 425void __cpuinit detect_ht(struct cpuinfo_x86 *c)
1da177e4 426{
97e4db7c 427#ifdef CONFIG_X86_HT
0a488a53
YL
428 u32 eax, ebx, ecx, edx;
429 int index_msb, core_bits;
2eaad1fd 430 static bool printed;
1da177e4 431
0a488a53 432 if (!cpu_has(c, X86_FEATURE_HT))
9d31d35b 433 return;
1da177e4 434
0a488a53
YL
435 if (cpu_has(c, X86_FEATURE_CMP_LEGACY))
436 goto out;
1da177e4 437
1cd78776
YL
438 if (cpu_has(c, X86_FEATURE_XTOPOLOGY))
439 return;
1da177e4 440
0a488a53 441 cpuid(1, &eax, &ebx, &ecx, &edx);
1da177e4 442
9d31d35b
YL
443 smp_num_siblings = (ebx & 0xff0000) >> 16;
444
445 if (smp_num_siblings == 1) {
2eaad1fd 446 printk_once(KERN_INFO "CPU0: Hyper-Threading is disabled\n");
0f3fa48a
IM
447 goto out;
448 }
9d31d35b 449
0f3fa48a
IM
450 if (smp_num_siblings <= 1)
451 goto out;
9d31d35b 452
0f3fa48a
IM
453 if (smp_num_siblings > nr_cpu_ids) {
454 pr_warning("CPU: Unsupported number of siblings %d",
455 smp_num_siblings);
456 smp_num_siblings = 1;
457 return;
458 }
9d31d35b 459
0f3fa48a
IM
460 index_msb = get_count_order(smp_num_siblings);
461 c->phys_proc_id = apic->phys_pkg_id(c->initial_apicid, index_msb);
9d31d35b 462
0f3fa48a 463 smp_num_siblings = smp_num_siblings / c->x86_max_cores;
9d31d35b 464
0f3fa48a 465 index_msb = get_count_order(smp_num_siblings);
9d31d35b 466
0f3fa48a 467 core_bits = get_count_order(c->x86_max_cores);
9d31d35b 468
0f3fa48a
IM
469 c->cpu_core_id = apic->phys_pkg_id(c->initial_apicid, index_msb) &
470 ((1 << core_bits) - 1);
1da177e4 471
0a488a53 472out:
2eaad1fd 473 if (!printed && (c->x86_max_cores * smp_num_siblings) > 1) {
0a488a53
YL
474 printk(KERN_INFO "CPU: Physical Processor ID: %d\n",
475 c->phys_proc_id);
476 printk(KERN_INFO "CPU: Processor Core ID: %d\n",
477 c->cpu_core_id);
2eaad1fd 478 printed = 1;
9d31d35b 479 }
9d31d35b 480#endif
97e4db7c 481}
1da177e4 482
3da99c97 483static void __cpuinit get_cpu_vendor(struct cpuinfo_x86 *c)
1da177e4
LT
484{
485 char *v = c->x86_vendor_id;
0f3fa48a 486 int i;
1da177e4
LT
487
488 for (i = 0; i < X86_VENDOR_NUM; i++) {
10a434fc
YL
489 if (!cpu_devs[i])
490 break;
491
492 if (!strcmp(v, cpu_devs[i]->c_ident[0]) ||
493 (cpu_devs[i]->c_ident[1] &&
494 !strcmp(v, cpu_devs[i]->c_ident[1]))) {
0f3fa48a 495
10a434fc
YL
496 this_cpu = cpu_devs[i];
497 c->x86_vendor = this_cpu->c_x86_vendor;
498 return;
1da177e4
LT
499 }
500 }
10a434fc 501
a9c56953
MK
502 printk_once(KERN_ERR
503 "CPU: vendor_id '%s' unknown, using generic init.\n" \
504 "CPU: Your system may be unstable.\n", v);
10a434fc 505
fe38d855
CE
506 c->x86_vendor = X86_VENDOR_UNKNOWN;
507 this_cpu = &default_cpu;
1da177e4
LT
508}
509
9d31d35b 510void __cpuinit cpu_detect(struct cpuinfo_x86 *c)
1da177e4 511{
1da177e4 512 /* Get vendor name */
4a148513
HH
513 cpuid(0x00000000, (unsigned int *)&c->cpuid_level,
514 (unsigned int *)&c->x86_vendor_id[0],
515 (unsigned int *)&c->x86_vendor_id[8],
516 (unsigned int *)&c->x86_vendor_id[4]);
1da177e4 517
1da177e4 518 c->x86 = 4;
9d31d35b 519 /* Intel-defined flags: level 0x00000001 */
1da177e4
LT
520 if (c->cpuid_level >= 0x00000001) {
521 u32 junk, tfms, cap0, misc;
0f3fa48a 522
1da177e4 523 cpuid(0x00000001, &tfms, &misc, &junk, &cap0);
9d31d35b
YL
524 c->x86 = (tfms >> 8) & 0xf;
525 c->x86_model = (tfms >> 4) & 0xf;
526 c->x86_mask = tfms & 0xf;
0f3fa48a 527
f5f786d0 528 if (c->x86 == 0xf)
1da177e4 529 c->x86 += (tfms >> 20) & 0xff;
f5f786d0 530 if (c->x86 >= 0x6)
9d31d35b 531 c->x86_model += ((tfms >> 16) & 0xf) << 4;
0f3fa48a 532
d4387bd3 533 if (cap0 & (1<<19)) {
d4387bd3 534 c->x86_clflush_size = ((misc >> 8) & 0xff) * 8;
9d31d35b 535 c->x86_cache_alignment = c->x86_clflush_size;
d4387bd3 536 }
1da177e4 537 }
1da177e4 538}
3da99c97
YL
539
540static void __cpuinit get_cpu_cap(struct cpuinfo_x86 *c)
093af8d7
YL
541{
542 u32 tfms, xlvl;
3da99c97 543 u32 ebx;
093af8d7 544
3da99c97
YL
545 /* Intel-defined flags: level 0x00000001 */
546 if (c->cpuid_level >= 0x00000001) {
547 u32 capability, excap;
0f3fa48a 548
3da99c97
YL
549 cpuid(0x00000001, &tfms, &ebx, &excap, &capability);
550 c->x86_capability[0] = capability;
551 c->x86_capability[4] = excap;
552 }
093af8d7 553
3da99c97
YL
554 /* AMD-defined flags: level 0x80000001 */
555 xlvl = cpuid_eax(0x80000000);
556 c->extended_cpuid_level = xlvl;
0f3fa48a 557
3da99c97
YL
558 if ((xlvl & 0xffff0000) == 0x80000000) {
559 if (xlvl >= 0x80000001) {
560 c->x86_capability[1] = cpuid_edx(0x80000001);
561 c->x86_capability[6] = cpuid_ecx(0x80000001);
093af8d7 562 }
093af8d7 563 }
093af8d7 564
5122c890
YL
565 if (c->extended_cpuid_level >= 0x80000008) {
566 u32 eax = cpuid_eax(0x80000008);
567
568 c->x86_virt_bits = (eax >> 8) & 0xff;
569 c->x86_phys_bits = eax & 0xff;
093af8d7 570 }
13c6c532
JB
571#ifdef CONFIG_X86_32
572 else if (cpu_has(c, X86_FEATURE_PAE) || cpu_has(c, X86_FEATURE_PSE36))
573 c->x86_phys_bits = 36;
5122c890 574#endif
e3224234
YL
575
576 if (c->extended_cpuid_level >= 0x80000007)
577 c->x86_power = cpuid_edx(0x80000007);
093af8d7
YL
578
579}
1da177e4 580
aef93c8b
YL
581static void __cpuinit identify_cpu_without_cpuid(struct cpuinfo_x86 *c)
582{
583#ifdef CONFIG_X86_32
584 int i;
585
586 /*
587 * First of all, decide if this is a 486 or higher
588 * It's a 486 if we can modify the AC flag
589 */
590 if (flag_is_changeable_p(X86_EFLAGS_AC))
591 c->x86 = 4;
592 else
593 c->x86 = 3;
594
595 for (i = 0; i < X86_VENDOR_NUM; i++)
596 if (cpu_devs[i] && cpu_devs[i]->c_identify) {
597 c->x86_vendor_id[0] = 0;
598 cpu_devs[i]->c_identify(c);
599 if (c->x86_vendor_id[0]) {
600 get_cpu_vendor(c);
601 break;
602 }
603 }
604#endif
605}
606
34048c9e
PC
607/*
608 * Do minimum CPU detection early.
609 * Fields really needed: vendor, cpuid_level, family, model, mask,
610 * cache alignment.
611 * The others are not touched to avoid unwanted side effects.
612 *
613 * WARNING: this function is only called on the BP. Don't add code here
614 * that is supposed to run on all CPUs.
615 */
3da99c97 616static void __init early_identify_cpu(struct cpuinfo_x86 *c)
d7cd5611 617{
6627d242
YL
618#ifdef CONFIG_X86_64
619 c->x86_clflush_size = 64;
13c6c532
JB
620 c->x86_phys_bits = 36;
621 c->x86_virt_bits = 48;
6627d242 622#else
d4387bd3 623 c->x86_clflush_size = 32;
13c6c532
JB
624 c->x86_phys_bits = 32;
625 c->x86_virt_bits = 32;
6627d242 626#endif
0a488a53 627 c->x86_cache_alignment = c->x86_clflush_size;
d7cd5611 628
3da99c97 629 memset(&c->x86_capability, 0, sizeof c->x86_capability);
0a488a53 630 c->extended_cpuid_level = 0;
d7cd5611 631
aef93c8b
YL
632 if (!have_cpuid_p())
633 identify_cpu_without_cpuid(c);
634
635 /* cyrix could have cpuid enabled via c_identify()*/
d7cd5611
RR
636 if (!have_cpuid_p())
637 return;
638
639 cpu_detect(c);
640
3da99c97 641 get_cpu_vendor(c);
2b16a235 642
3da99c97 643 get_cpu_cap(c);
12cf105c 644
10a434fc
YL
645 if (this_cpu->c_early_init)
646 this_cpu->c_early_init(c);
093af8d7 647
1c4acdb4 648#ifdef CONFIG_SMP
bfcb4c1b 649 c->cpu_index = boot_cpu_id;
1c4acdb4 650#endif
b38b0665 651 filter_cpuid_features(c, false);
d7cd5611
RR
652}
653
9d31d35b
YL
654void __init early_cpu_init(void)
655{
02dde8b4 656 const struct cpu_dev *const *cdev;
10a434fc
YL
657 int count = 0;
658
31c997ca 659#ifdef PROCESSOR_SELECT
9766cdbc 660 printk(KERN_INFO "KERNEL supported cpus:\n");
31c997ca
IM
661#endif
662
10a434fc 663 for (cdev = __x86_cpu_dev_start; cdev < __x86_cpu_dev_end; cdev++) {
02dde8b4 664 const struct cpu_dev *cpudev = *cdev;
9d31d35b 665
10a434fc
YL
666 if (count >= X86_VENDOR_NUM)
667 break;
668 cpu_devs[count] = cpudev;
669 count++;
670
31c997ca
IM
671#ifdef PROCESSOR_SELECT
672 {
673 unsigned int j;
674
675 for (j = 0; j < 2; j++) {
676 if (!cpudev->c_ident[j])
677 continue;
678 printk(KERN_INFO " %s %s\n", cpudev->c_vendor,
679 cpudev->c_ident[j]);
680 }
10a434fc 681 }
0388423d 682#endif
10a434fc 683 }
9d31d35b 684 early_identify_cpu(&boot_cpu_data);
d7cd5611 685}
093af8d7 686
b6734c35
PA
687/*
688 * The NOPL instruction is supposed to exist on all CPUs with
ba0593bf 689 * family >= 6; unfortunately, that's not true in practice because
b6734c35 690 * of early VIA chips and (more importantly) broken virtualizers that
ba0593bf
PA
691 * are not easy to detect. In the latter case it doesn't even *fail*
692 * reliably, so probing for it doesn't even work. Disable it completely
693 * unless we can find a reliable way to detect all the broken cases.
b6734c35
PA
694 */
695static void __cpuinit detect_nopl(struct cpuinfo_x86 *c)
696{
b6734c35 697 clear_cpu_cap(c, X86_FEATURE_NOPL);
d7cd5611
RR
698}
699
34048c9e 700static void __cpuinit generic_identify(struct cpuinfo_x86 *c)
1da177e4 701{
aef93c8b 702 c->extended_cpuid_level = 0;
1da177e4 703
3da99c97 704 if (!have_cpuid_p())
aef93c8b 705 identify_cpu_without_cpuid(c);
1d67953f 706
aef93c8b 707 /* cyrix could have cpuid enabled via c_identify()*/
a9853dd6 708 if (!have_cpuid_p())
aef93c8b 709 return;
1da177e4 710
3da99c97 711 cpu_detect(c);
1da177e4 712
3da99c97 713 get_cpu_vendor(c);
1da177e4 714
3da99c97 715 get_cpu_cap(c);
1da177e4 716
3da99c97
YL
717 if (c->cpuid_level >= 0x00000001) {
718 c->initial_apicid = (cpuid_ebx(1) >> 24) & 0xFF;
b89d3b3e
YL
719#ifdef CONFIG_X86_32
720# ifdef CONFIG_X86_HT
cb8cc442 721 c->apicid = apic->phys_pkg_id(c->initial_apicid, 0);
b89d3b3e 722# else
3da99c97 723 c->apicid = c->initial_apicid;
b89d3b3e
YL
724# endif
725#endif
1da177e4 726
b89d3b3e
YL
727#ifdef CONFIG_X86_HT
728 c->phys_proc_id = c->initial_apicid;
1e9f28fa 729#endif
3da99c97 730 }
1da177e4 731
1b05d60d 732 get_model_name(c); /* Default name */
1da177e4 733
3da99c97
YL
734 init_scattered_cpuid_features(c);
735 detect_nopl(c);
1da177e4 736}
1da177e4
LT
737
738/*
739 * This does the hard work of actually picking apart the CPU stuff...
740 */
9a250347 741static void __cpuinit identify_cpu(struct cpuinfo_x86 *c)
1da177e4
LT
742{
743 int i;
744
745 c->loops_per_jiffy = loops_per_jiffy;
746 c->x86_cache_size = -1;
747 c->x86_vendor = X86_VENDOR_UNKNOWN;
1da177e4
LT
748 c->x86_model = c->x86_mask = 0; /* So far unknown... */
749 c->x86_vendor_id[0] = '\0'; /* Unset */
750 c->x86_model_id[0] = '\0'; /* Unset */
94605eff 751 c->x86_max_cores = 1;
102bbe3a 752 c->x86_coreid_bits = 0;
11fdd252 753#ifdef CONFIG_X86_64
102bbe3a 754 c->x86_clflush_size = 64;
13c6c532
JB
755 c->x86_phys_bits = 36;
756 c->x86_virt_bits = 48;
102bbe3a
YL
757#else
758 c->cpuid_level = -1; /* CPUID not detected */
770d132f 759 c->x86_clflush_size = 32;
13c6c532
JB
760 c->x86_phys_bits = 32;
761 c->x86_virt_bits = 32;
102bbe3a
YL
762#endif
763 c->x86_cache_alignment = c->x86_clflush_size;
1da177e4
LT
764 memset(&c->x86_capability, 0, sizeof c->x86_capability);
765
1da177e4
LT
766 generic_identify(c);
767
3898534d 768 if (this_cpu->c_identify)
1da177e4
LT
769 this_cpu->c_identify(c);
770
2759c328
YL
771 /* Clear/Set all flags overriden by options, after probe */
772 for (i = 0; i < NCAPINTS; i++) {
773 c->x86_capability[i] &= ~cpu_caps_cleared[i];
774 c->x86_capability[i] |= cpu_caps_set[i];
775 }
776
102bbe3a 777#ifdef CONFIG_X86_64
cb8cc442 778 c->apicid = apic->phys_pkg_id(c->initial_apicid, 0);
102bbe3a
YL
779#endif
780
1da177e4
LT
781 /*
782 * Vendor-specific initialization. In this section we
783 * canonicalize the feature flags, meaning if there are
784 * features a certain CPU supports which CPUID doesn't
785 * tell us, CPUID claiming incorrect flags, or other bugs,
786 * we handle them here.
787 *
788 * At the end of this section, c->x86_capability better
789 * indicate the features this CPU genuinely supports!
790 */
791 if (this_cpu->c_init)
792 this_cpu->c_init(c);
793
794 /* Disable the PN if appropriate */
795 squash_the_stupid_serial_number(c);
796
797 /*
0f3fa48a
IM
798 * The vendor-specific functions might have changed features.
799 * Now we do "generic changes."
1da177e4
LT
800 */
801
b38b0665
PA
802 /* Filter out anything that depends on CPUID levels we don't have */
803 filter_cpuid_features(c, true);
804
1da177e4 805 /* If the model name is still unset, do table lookup. */
34048c9e 806 if (!c->x86_model_id[0]) {
02dde8b4 807 const char *p;
1da177e4 808 p = table_lookup_model(c);
34048c9e 809 if (p)
1da177e4
LT
810 strcpy(c->x86_model_id, p);
811 else
812 /* Last resort... */
813 sprintf(c->x86_model_id, "%02x/%02x",
54a20f8c 814 c->x86, c->x86_model);
1da177e4
LT
815 }
816
102bbe3a
YL
817#ifdef CONFIG_X86_64
818 detect_ht(c);
819#endif
820
88b094fb 821 init_hypervisor(c);
3e0c3737
YL
822
823 /*
824 * Clear/Set all flags overriden by options, need do it
825 * before following smp all cpus cap AND.
826 */
827 for (i = 0; i < NCAPINTS; i++) {
828 c->x86_capability[i] &= ~cpu_caps_cleared[i];
829 c->x86_capability[i] |= cpu_caps_set[i];
830 }
831
1da177e4
LT
832 /*
833 * On SMP, boot_cpu_data holds the common feature set between
834 * all CPUs; so make sure that we indicate which features are
835 * common between the CPUs. The first time this routine gets
836 * executed, c == &boot_cpu_data.
837 */
34048c9e 838 if (c != &boot_cpu_data) {
1da177e4 839 /* AND the already accumulated flags with these */
9d31d35b 840 for (i = 0; i < NCAPINTS; i++)
1da177e4
LT
841 boot_cpu_data.x86_capability[i] &= c->x86_capability[i];
842 }
843
844 /* Init Machine Check Exception if available. */
5e09954a 845 mcheck_cpu_init(c);
30d432df
AK
846
847 select_idle_routine(c);
102bbe3a
YL
848
849#if defined(CONFIG_NUMA) && defined(CONFIG_X86_64)
850 numa_add_cpu(smp_processor_id());
851#endif
a6c4e076 852}
31ab269a 853
e04d645f
GC
854#ifdef CONFIG_X86_64
855static void vgetcpu_set_mode(void)
856{
857 if (cpu_has(&boot_cpu_data, X86_FEATURE_RDTSCP))
858 vgetcpu_mode = VGETCPU_RDTSCP;
859 else
860 vgetcpu_mode = VGETCPU_LSL;
861}
862#endif
863
a6c4e076
JF
864void __init identify_boot_cpu(void)
865{
866 identify_cpu(&boot_cpu_data);
30e1e6d1 867 init_c1e_mask();
102bbe3a 868#ifdef CONFIG_X86_32
a6c4e076 869 sysenter_setup();
6fe940d6 870 enable_sep_cpu();
e04d645f
GC
871#else
872 vgetcpu_set_mode();
102bbe3a 873#endif
cdd6c482 874 init_hw_perf_events();
a6c4e076 875}
3b520b23 876
a6c4e076
JF
877void __cpuinit identify_secondary_cpu(struct cpuinfo_x86 *c)
878{
879 BUG_ON(c == &boot_cpu_data);
880 identify_cpu(c);
102bbe3a 881#ifdef CONFIG_X86_32
a6c4e076 882 enable_sep_cpu();
102bbe3a 883#endif
a6c4e076 884 mtrr_ap_init();
1da177e4
LT
885}
886
a0854a46 887struct msr_range {
0f3fa48a
IM
888 unsigned min;
889 unsigned max;
a0854a46 890};
1da177e4 891
02dde8b4 892static const struct msr_range msr_range_array[] __cpuinitconst = {
a0854a46
YL
893 { 0x00000000, 0x00000418},
894 { 0xc0000000, 0xc000040b},
895 { 0xc0010000, 0xc0010142},
896 { 0xc0011000, 0xc001103b},
897};
1da177e4 898
a0854a46
YL
899static void __cpuinit print_cpu_msr(void)
900{
0f3fa48a 901 unsigned index_min, index_max;
a0854a46
YL
902 unsigned index;
903 u64 val;
904 int i;
a0854a46
YL
905
906 for (i = 0; i < ARRAY_SIZE(msr_range_array); i++) {
907 index_min = msr_range_array[i].min;
908 index_max = msr_range_array[i].max;
0f3fa48a 909
a0854a46
YL
910 for (index = index_min; index < index_max; index++) {
911 if (rdmsrl_amd_safe(index, &val))
912 continue;
913 printk(KERN_INFO " MSR%08x: %016llx\n", index, val);
1da177e4 914 }
a0854a46
YL
915 }
916}
94605eff 917
a0854a46 918static int show_msr __cpuinitdata;
0f3fa48a 919
a0854a46
YL
920static __init int setup_show_msr(char *arg)
921{
922 int num;
3dd9d514 923
a0854a46 924 get_option(&arg, &num);
3dd9d514 925
a0854a46
YL
926 if (num > 0)
927 show_msr = num;
928 return 1;
1da177e4 929}
a0854a46 930__setup("show_msr=", setup_show_msr);
1da177e4 931
191679fd
AK
932static __init int setup_noclflush(char *arg)
933{
934 setup_clear_cpu_cap(X86_FEATURE_CLFLSH);
935 return 1;
936}
937__setup("noclflush", setup_noclflush);
938
3bc9b76b 939void __cpuinit print_cpu_info(struct cpuinfo_x86 *c)
1da177e4 940{
02dde8b4 941 const char *vendor = NULL;
1da177e4 942
0f3fa48a 943 if (c->x86_vendor < X86_VENDOR_NUM) {
1da177e4 944 vendor = this_cpu->c_vendor;
0f3fa48a
IM
945 } else {
946 if (c->cpuid_level >= 0)
947 vendor = c->x86_vendor_id;
948 }
1da177e4 949
bd32a8cf 950 if (vendor && !strstr(c->x86_model_id, vendor))
9d31d35b 951 printk(KERN_CONT "%s ", vendor);
1da177e4 952
9d31d35b
YL
953 if (c->x86_model_id[0])
954 printk(KERN_CONT "%s", c->x86_model_id);
1da177e4 955 else
9d31d35b 956 printk(KERN_CONT "%d86", c->x86);
1da177e4 957
34048c9e 958 if (c->x86_mask || c->cpuid_level >= 0)
9d31d35b 959 printk(KERN_CONT " stepping %02x\n", c->x86_mask);
1da177e4 960 else
9d31d35b 961 printk(KERN_CONT "\n");
a0854a46
YL
962
963#ifdef CONFIG_SMP
964 if (c->cpu_index < show_msr)
965 print_cpu_msr();
966#else
967 if (show_msr)
968 print_cpu_msr();
969#endif
1da177e4
LT
970}
971
ac72e788
AK
972static __init int setup_disablecpuid(char *arg)
973{
974 int bit;
0f3fa48a 975
ac72e788
AK
976 if (get_option(&arg, &bit) && bit < NCAPINTS*32)
977 setup_clear_cpu_cap(bit);
978 else
979 return 0;
0f3fa48a 980
ac72e788
AK
981 return 1;
982}
983__setup("clearcpuid=", setup_disablecpuid);
984
d5494d4f 985#ifdef CONFIG_X86_64
9ff80942 986struct desc_ptr idt_descr = { NR_VECTORS * 16 - 1, (unsigned long) idt_table };
d5494d4f 987
947e76cd
BG
988DEFINE_PER_CPU_FIRST(union irq_stack_union,
989 irq_stack_union) __aligned(PAGE_SIZE);
0f3fa48a 990
bdf977b3
TH
991/*
992 * The following four percpu variables are hot. Align current_task to
993 * cacheline size such that all four fall in the same cacheline.
994 */
995DEFINE_PER_CPU(struct task_struct *, current_task) ____cacheline_aligned =
996 &init_task;
997EXPORT_PER_CPU_SYMBOL(current_task);
d5494d4f 998
9af45651
BG
999DEFINE_PER_CPU(unsigned long, kernel_stack) =
1000 (unsigned long)&init_thread_union - KERNEL_STACK_OFFSET + THREAD_SIZE;
1001EXPORT_PER_CPU_SYMBOL(kernel_stack);
1002
bdf977b3
TH
1003DEFINE_PER_CPU(char *, irq_stack_ptr) =
1004 init_per_cpu_var(irq_stack_union.irq_stack) + IRQ_STACK_SIZE - 64;
1005
56895530 1006DEFINE_PER_CPU(unsigned int, irq_count) = -1;
d5494d4f 1007
0f3fa48a
IM
1008/*
1009 * Special IST stacks which the CPU switches to when it calls
1010 * an IST-marked descriptor entry. Up to 7 stacks (hardware
1011 * limit), all of them are 4K, except the debug stack which
1012 * is 8K.
1013 */
1014static const unsigned int exception_stack_sizes[N_EXCEPTION_STACKS] = {
1015 [0 ... N_EXCEPTION_STACKS - 1] = EXCEPTION_STKSZ,
1016 [DEBUG_STACK - 1] = DEBUG_STKSZ
1017};
1018
92d65b23 1019static DEFINE_PER_CPU_PAGE_ALIGNED(char, exception_stacks
3e352aa8 1020 [(N_EXCEPTION_STACKS - 1) * EXCEPTION_STKSZ + DEBUG_STKSZ]);
d5494d4f 1021
d5494d4f
YL
1022/* May not be marked __init: used by software suspend */
1023void syscall_init(void)
1da177e4 1024{
d5494d4f
YL
1025 /*
1026 * LSTAR and STAR live in a bit strange symbiosis.
1027 * They both write to the same internal register. STAR allows to
1028 * set CS/DS but only a 32bit target. LSTAR sets the 64bit rip.
1029 */
1030 wrmsrl(MSR_STAR, ((u64)__USER32_CS)<<48 | ((u64)__KERNEL_CS)<<32);
1031 wrmsrl(MSR_LSTAR, system_call);
1032 wrmsrl(MSR_CSTAR, ignore_sysret);
03ae5768 1033
d5494d4f
YL
1034#ifdef CONFIG_IA32_EMULATION
1035 syscall32_cpu_init();
1036#endif
03ae5768 1037
d5494d4f
YL
1038 /* Flags to clear on syscall */
1039 wrmsrl(MSR_SYSCALL_MASK,
1040 X86_EFLAGS_TF|X86_EFLAGS_DF|X86_EFLAGS_IF|X86_EFLAGS_IOPL);
1da177e4 1041}
62111195 1042
d5494d4f
YL
1043unsigned long kernel_eflags;
1044
1045/*
1046 * Copies of the original ist values from the tss are only accessed during
1047 * debugging, no special alignment required.
1048 */
1049DEFINE_PER_CPU(struct orig_ist, orig_ist);
1050
0f3fa48a 1051#else /* CONFIG_X86_64 */
d5494d4f 1052
bdf977b3
TH
1053DEFINE_PER_CPU(struct task_struct *, current_task) = &init_task;
1054EXPORT_PER_CPU_SYMBOL(current_task);
1055
60a5317f 1056#ifdef CONFIG_CC_STACKPROTECTOR
53f82452 1057DEFINE_PER_CPU_ALIGNED(struct stack_canary, stack_canary);
60a5317f 1058#endif
d5494d4f 1059
60a5317f 1060/* Make sure %fs and %gs are initialized properly in idle threads */
6b2fb3c6 1061struct pt_regs * __cpuinit idle_regs(struct pt_regs *regs)
f95d47ca
JF
1062{
1063 memset(regs, 0, sizeof(struct pt_regs));
65ea5b03 1064 regs->fs = __KERNEL_PERCPU;
60a5317f 1065 regs->gs = __KERNEL_STACK_CANARY;
0f3fa48a 1066
f95d47ca
JF
1067 return regs;
1068}
0f3fa48a 1069#endif /* CONFIG_X86_64 */
c5413fbe 1070
9766cdbc
JSR
1071/*
1072 * Clear all 6 debug registers:
1073 */
1074static void clear_all_debug_regs(void)
1075{
1076 int i;
1077
1078 for (i = 0; i < 8; i++) {
1079 /* Ignore db4, db5 */
1080 if ((i == 4) || (i == 5))
1081 continue;
1082
1083 set_debugreg(0, i);
1084 }
1085}
c5413fbe 1086
0bb9fef9
JW
1087#ifdef CONFIG_KGDB
1088/*
1089 * Restore debug regs if using kgdbwait and you have a kernel debugger
1090 * connection established.
1091 */
1092static void dbg_restore_debug_regs(void)
1093{
1094 if (unlikely(kgdb_connected && arch_kgdb_ops.correct_hw_break))
1095 arch_kgdb_ops.correct_hw_break();
1096}
1097#else /* ! CONFIG_KGDB */
1098#define dbg_restore_debug_regs()
1099#endif /* ! CONFIG_KGDB */
1100
d2cbcc49
RR
1101/*
1102 * cpu_init() initializes state that is per-CPU. Some data is already
1103 * initialized (naturally) in the bootstrap process, such as the GDT
1104 * and IDT. We reload them nevertheless, this function acts as a
1105 * 'CPU state barrier', nothing should get across.
1ba76586 1106 * A lot of state is already set up in PDA init for 64 bit
d2cbcc49 1107 */
1ba76586 1108#ifdef CONFIG_X86_64
0f3fa48a 1109
1ba76586
YL
1110void __cpuinit cpu_init(void)
1111{
0fe1e009 1112 struct orig_ist *oist;
1ba76586 1113 struct task_struct *me;
0f3fa48a
IM
1114 struct tss_struct *t;
1115 unsigned long v;
1116 int cpu;
1ba76586
YL
1117 int i;
1118
0f3fa48a
IM
1119 cpu = stack_smp_processor_id();
1120 t = &per_cpu(init_tss, cpu);
0fe1e009 1121 oist = &per_cpu(orig_ist, cpu);
0f3fa48a 1122
e7a22c1e 1123#ifdef CONFIG_NUMA
e534c7c5
LS
1124 if (cpu != 0 && percpu_read(numa_node) == 0 &&
1125 early_cpu_to_node(cpu) != NUMA_NO_NODE)
1126 set_numa_node(early_cpu_to_node(cpu));
e7a22c1e 1127#endif
1ba76586
YL
1128
1129 me = current;
1130
c2d1cec1 1131 if (cpumask_test_and_set_cpu(cpu, cpu_initialized_mask))
1ba76586
YL
1132 panic("CPU#%d already initialized!\n", cpu);
1133
2eaad1fd 1134 pr_debug("Initializing CPU#%d\n", cpu);
1ba76586
YL
1135
1136 clear_in_cr4(X86_CR4_VME|X86_CR4_PVI|X86_CR4_TSD|X86_CR4_DE);
1137
1138 /*
1139 * Initialize the per-CPU GDT with the boot GDT,
1140 * and set up the GDT descriptor:
1141 */
1142
552be871 1143 switch_to_new_gdt(cpu);
2697fbd5
BG
1144 loadsegment(fs, 0);
1145
1ba76586
YL
1146 load_idt((const struct desc_ptr *)&idt_descr);
1147
1148 memset(me->thread.tls_array, 0, GDT_ENTRY_TLS_ENTRIES * 8);
1149 syscall_init();
1150
1151 wrmsrl(MSR_FS_BASE, 0);
1152 wrmsrl(MSR_KERNEL_GS_BASE, 0);
1153 barrier();
1154
4763ed4d 1155 x86_configure_nx();
06cd9a7d 1156 if (cpu != 0)
1ba76586
YL
1157 enable_x2apic();
1158
1159 /*
1160 * set up and load the per-CPU TSS
1161 */
0fe1e009 1162 if (!oist->ist[0]) {
92d65b23 1163 char *estacks = per_cpu(exception_stacks, cpu);
0f3fa48a 1164
1ba76586 1165 for (v = 0; v < N_EXCEPTION_STACKS; v++) {
0f3fa48a 1166 estacks += exception_stack_sizes[v];
0fe1e009 1167 oist->ist[v] = t->x86_tss.ist[v] =
1ba76586
YL
1168 (unsigned long)estacks;
1169 }
1170 }
1171
1172 t->x86_tss.io_bitmap_base = offsetof(struct tss_struct, io_bitmap);
0f3fa48a 1173
1ba76586
YL
1174 /*
1175 * <= is required because the CPU will access up to
1176 * 8 bits beyond the end of the IO permission bitmap.
1177 */
1178 for (i = 0; i <= IO_BITMAP_LONGS; i++)
1179 t->io_bitmap[i] = ~0UL;
1180
1181 atomic_inc(&init_mm.mm_count);
1182 me->active_mm = &init_mm;
8c5dfd25 1183 BUG_ON(me->mm);
1ba76586
YL
1184 enter_lazy_tlb(&init_mm, me);
1185
1186 load_sp0(t, &current->thread);
1187 set_tss_desc(cpu, t);
1188 load_TR_desc();
1189 load_LDT(&init_mm.context);
1190
0bb9fef9
JW
1191 clear_all_debug_regs();
1192 dbg_restore_debug_regs();
1ba76586
YL
1193
1194 fpu_init();
1195
1196 raw_local_save_flags(kernel_eflags);
1197
1198 if (is_uv_system())
1199 uv_cpu_init();
1200}
1201
1202#else
1203
d2cbcc49 1204void __cpuinit cpu_init(void)
9ee79a3d 1205{
d2cbcc49
RR
1206 int cpu = smp_processor_id();
1207 struct task_struct *curr = current;
34048c9e 1208 struct tss_struct *t = &per_cpu(init_tss, cpu);
9ee79a3d 1209 struct thread_struct *thread = &curr->thread;
62111195 1210
c2d1cec1 1211 if (cpumask_test_and_set_cpu(cpu, cpu_initialized_mask)) {
62111195 1212 printk(KERN_WARNING "CPU#%d already initialized!\n", cpu);
9766cdbc
JSR
1213 for (;;)
1214 local_irq_enable();
62111195
JF
1215 }
1216
1217 printk(KERN_INFO "Initializing CPU#%d\n", cpu);
1218
1219 if (cpu_has_vme || cpu_has_tsc || cpu_has_de)
1220 clear_in_cr4(X86_CR4_VME|X86_CR4_PVI|X86_CR4_TSD|X86_CR4_DE);
62111195 1221
4d37e7e3 1222 load_idt(&idt_descr);
552be871 1223 switch_to_new_gdt(cpu);
1da177e4 1224
1da177e4
LT
1225 /*
1226 * Set up and load the per-CPU TSS and LDT
1227 */
1228 atomic_inc(&init_mm.mm_count);
62111195 1229 curr->active_mm = &init_mm;
8c5dfd25 1230 BUG_ON(curr->mm);
62111195 1231 enter_lazy_tlb(&init_mm, curr);
1da177e4 1232
faca6227 1233 load_sp0(t, thread);
34048c9e 1234 set_tss_desc(cpu, t);
1da177e4
LT
1235 load_TR_desc();
1236 load_LDT(&init_mm.context);
1237
f9a196b8
TG
1238 t->x86_tss.io_bitmap_base = offsetof(struct tss_struct, io_bitmap);
1239
22c4e308 1240#ifdef CONFIG_DOUBLEFAULT
1da177e4
LT
1241 /* Set up doublefault TSS pointer in the GDT */
1242 __set_tss_desc(cpu, GDT_ENTRY_DOUBLEFAULT_TSS, &doublefault_tss);
22c4e308 1243#endif
1da177e4 1244
9766cdbc 1245 clear_all_debug_regs();
0bb9fef9 1246 dbg_restore_debug_regs();
1da177e4
LT
1247
1248 /*
1249 * Force FPU initialization:
1250 */
c9ad4882 1251 current_thread_info()->status = 0;
1da177e4
LT
1252 clear_used_math();
1253 mxcsr_feature_mask_init();
dc1e35c6
SS
1254
1255 /*
1256 * Boot processor to setup the FP and extended state context info.
1257 */
b3572e36 1258 if (smp_processor_id() == boot_cpu_id)
dc1e35c6
SS
1259 init_thread_xstate();
1260
1261 xsave_init();
1da177e4 1262}
1ba76586 1263#endif