]> bbs.cooldavid.org Git - jme.git/blame - jme.h
drivers/net/*.c: Use static const
[jme.git] / jme.h
CommitLineData
4330c2f2
GFT
1/*
2 * JMicron JMC2x0 series PCIe Ethernet Linux Device Driver
3 *
4 * Copyright 2008 JMicron Technology Corporation
5 * http://www.jmicron.com/
d3d584f5 6 * Copyright (c) 2009 - 2010 Guo-Fu Tseng <cooldavid@cooldavid.org>
4330c2f2 7 *
3bf61c55
GFT
8 * Author: Guo-Fu Tseng <cooldavid@cooldavid.org>
9 *
4330c2f2
GFT
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License as published by
12 * the Free Software Foundation; either version 2 of the License.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
22 *
23 */
24
cd0ff491 25#ifndef __JME_H_INCLUDED__
3b70a6fa 26#define __JME_H_INCLUDED__
d7699f87
GFT
27
28#define DRV_NAME "jme"
d3d584f5 29#define DRV_VERSION "1.0.7-jmmod"
cd0ff491 30#define PFX DRV_NAME ": "
d7699f87 31
cd0ff491
GFT
32#define PCI_DEVICE_ID_JMICRON_JMC250 0x0250
33#define PCI_DEVICE_ID_JMICRON_JMC260 0x0260
8d27293f 34
cd0ff491
GFT
35/*
36 * Message related definitions
37 */
38#define JME_DEF_MSG_ENABLE \
39 (NETIF_MSG_PROBE | \
40 NETIF_MSG_LINK | \
41 NETIF_MSG_RX_ERR | \
42 NETIF_MSG_TX_ERR | \
43 NETIF_MSG_HW)
44
937ef75a
JP
45#if LINUX_VERSION_CODE <= KERNEL_VERSION(2,6,23)
46#define pr_err(fmt, arg...) \
47 printk(KERN_ERR fmt, ##arg)
48#endif
49#if LINUX_VERSION_CODE <= KERNEL_VERSION(2,6,33)
50#define netdev_err(netdev, fmt, arg...) \
51 pr_err(fmt, ##arg)
52#endif
d7699f87 53
3bf61c55 54#ifdef TX_DEBUG
7ca9ebee
GFT
55#define tx_dbg(priv, fmt, args...) \
56 printk(KERN_DEBUG "%s: " fmt, (priv)->dev->name, ##args)
3bf61c55 57#else
7ca9ebee
GFT
58#define tx_dbg(priv, fmt, args...) \
59do { \
60 if (0) \
61 printk(KERN_DEBUG "%s: " fmt, (priv)->dev->name, ##args); \
62} while (0)
3bf61c55
GFT
63#endif
64
7ca9ebee 65#if LINUX_VERSION_CODE <= KERNEL_VERSION(2,6,33)
cd0ff491
GFT
66#define jme_msg(msglvl, type, priv, fmt, args...) \
67 if (netif_msg_##type(priv)) \
68 printk(msglvl "%s: " fmt, (priv)->dev->name, ## args)
3bf61c55 69
cd0ff491
GFT
70#define msg_probe(priv, fmt, args...) \
71 jme_msg(KERN_INFO, probe, priv, fmt, ## args)
29bdd921 72
cd0ff491
GFT
73#define msg_link(priv, fmt, args...) \
74 jme_msg(KERN_INFO, link, priv, fmt, ## args)
79ce639c 75
cd0ff491
GFT
76#define msg_intr(priv, fmt, args...) \
77 jme_msg(KERN_INFO, intr, priv, fmt, ## args)
78
79#define msg_rx_err(priv, fmt, args...) \
80 jme_msg(KERN_ERR, rx_err, priv, fmt, ## args)
b3821cc5 81
cd0ff491
GFT
82#define msg_rx_status(priv, fmt, args...) \
83 jme_msg(KERN_INFO, rx_status, priv, fmt, ## args)
4330c2f2 84
cd0ff491
GFT
85#define msg_tx_err(priv, fmt, args...) \
86 jme_msg(KERN_ERR, tx_err, priv, fmt, ## args)
4330c2f2 87
cd0ff491
GFT
88#define msg_tx_done(priv, fmt, args...) \
89 jme_msg(KERN_INFO, tx_done, priv, fmt, ## args)
d7699f87 90
cd0ff491
GFT
91#define msg_tx_queued(priv, fmt, args...) \
92 jme_msg(KERN_INFO, tx_queued, priv, fmt, ## args)
93
94#define msg_hw(priv, fmt, args...) \
95 jme_msg(KERN_ERR, hw, priv, fmt, ## args)
937ef75a
JP
96
97#define netif_info(priv, type, dev, fmt, args...) \
98 msg_ ## type(priv, fmt, ## args)
99#define netif_err(priv, type, dev, fmt, args...) \
100 msg_ ## type(priv, fmt, ## args)
7ca9ebee 101#endif
cd0ff491 102
1a0b42f4
MM
103#ifndef NETIF_F_TSO6
104#define NETIF_F_TSO6 0
105#endif
106#ifndef NETIF_F_IPV6_CSUM
107#define NETIF_F_IPV6_CSUM 0
108#endif
109
cd0ff491
GFT
110/*
111 * Extra PCI Configuration space interface
112 */
113#define PCI_DCSR_MRRS 0x59
114#define PCI_DCSR_MRRS_MASK 0x70
115
116enum pci_dcsr_mrrs_vals {
4330c2f2
GFT
117 MRRS_128B = 0x00,
118 MRRS_256B = 0x10,
119 MRRS_512B = 0x20,
120 MRRS_1024B = 0x30,
121 MRRS_2048B = 0x40,
122 MRRS_4096B = 0x50,
123};
d7699f87 124
cd0ff491
GFT
125#define PCI_SPI 0xB0
126
127enum pci_spi_bits {
128 SPI_EN = 0x10,
129 SPI_MISO = 0x08,
130 SPI_MOSI = 0x04,
131 SPI_SCLK = 0x02,
132 SPI_CS = 0x01,
133};
134
135struct jme_spi_op {
136 void __user *uwbuf;
137 void __user *urbuf;
138 __u8 wn; /* Number of write actions */
139 __u8 rn; /* Number of read actions */
140 __u8 bitn; /* Number of bits per action */
141 __u8 spd; /* The maxim acceptable speed of controller, in MHz.*/
142 __u8 mode; /* CPOL, CPHA, and Duplex mode of SPI */
143
144 /* Internal use only */
145 u8 *kwbuf;
146 u8 *krbuf;
147 u8 sr;
148 u16 halfclk; /* Half of clock cycle calculated from spd, in ns */
149};
79ce639c 150
cd0ff491
GFT
151enum jme_spi_op_bits {
152 SPI_MODE_CPHA = 0x01,
153 SPI_MODE_CPOL = 0x02,
154 SPI_MODE_DUP = 0x80,
155};
156
157#define HALF_US 500 /* 500 ns */
158#define JMESPIIOCTL SIOCDEVPRIVATE
159
160/*
161 * Dynamic(adaptive)/Static PCC values
162 */
3bf61c55 163enum dynamic_pcc_values {
192570e0 164 PCC_OFF = 0,
3bf61c55
GFT
165 PCC_P1 = 1,
166 PCC_P2 = 2,
167 PCC_P3 = 3,
168
192570e0 169 PCC_OFF_TO = 0,
3bf61c55 170 PCC_P1_TO = 1,
192570e0
GFT
171 PCC_P2_TO = 64,
172 PCC_P3_TO = 128,
3bf61c55 173
192570e0 174 PCC_OFF_CNT = 0,
3bf61c55 175 PCC_P1_CNT = 1,
192570e0
GFT
176 PCC_P2_CNT = 16,
177 PCC_P3_CNT = 32,
3bf61c55
GFT
178};
179struct dynpcc_info {
3bf61c55
GFT
180 unsigned long last_bytes;
181 unsigned long last_pkts;
79ce639c 182 unsigned long intr_cnt;
3bf61c55
GFT
183 unsigned char cur;
184 unsigned char attempt;
185 unsigned char cnt;
186};
79ce639c 187#define PCC_INTERVAL_US 100000
cd0ff491
GFT
188#define PCC_INTERVAL (HZ / (1000000 / PCC_INTERVAL_US))
189#define PCC_P3_THRESHOLD (2 * 1024 * 1024)
79ce639c
GFT
190#define PCC_P2_THRESHOLD 800
191#define PCC_INTR_THRESHOLD 800
47220951 192#define PCC_TX_TO 1000
b3821cc5 193#define PCC_TX_CNT 8
3bf61c55 194
d7699f87
GFT
195/*
196 * TX/RX Descriptors
4330c2f2 197 *
cd0ff491 198 * TX/RX Ring DESC Count Must be multiple of 16 and <= 1024
d7699f87 199 */
4330c2f2 200#define RING_DESC_ALIGN 16 /* Descriptor alignment */
d7699f87
GFT
201#define TX_DESC_SIZE 16
202#define TX_RING_NR 8
cd0ff491 203#define TX_RING_ALLOC_SIZE(s) ((s * TX_DESC_SIZE) + RING_DESC_ALIGN)
d7699f87 204
3bf61c55 205struct txdesc {
d7699f87 206 union {
cd0ff491
GFT
207 __u8 all[16];
208 __le32 dw[4];
d7699f87
GFT
209 struct {
210 /* DW0 */
cd0ff491
GFT
211 __le16 vlan;
212 __u8 rsv1;
213 __u8 flags;
d7699f87
GFT
214
215 /* DW1 */
cd0ff491
GFT
216 __le16 datalen;
217 __le16 mss;
d7699f87
GFT
218
219 /* DW2 */
cd0ff491
GFT
220 __le16 pktsize;
221 __le16 rsv2;
d7699f87
GFT
222
223 /* DW3 */
cd0ff491 224 __le32 bufaddr;
d7699f87 225 } desc1;
3bf61c55
GFT
226 struct {
227 /* DW0 */
cd0ff491
GFT
228 __le16 rsv1;
229 __u8 rsv2;
230 __u8 flags;
3bf61c55
GFT
231
232 /* DW1 */
cd0ff491
GFT
233 __le16 datalen;
234 __le16 rsv3;
3bf61c55
GFT
235
236 /* DW2 */
cd0ff491 237 __le32 bufaddrh;
3bf61c55
GFT
238
239 /* DW3 */
cd0ff491 240 __le32 bufaddrl;
3bf61c55 241 } desc2;
8c198884
GFT
242 struct {
243 /* DW0 */
cd0ff491
GFT
244 __u8 ehdrsz;
245 __u8 rsv1;
246 __u8 rsv2;
247 __u8 flags;
8c198884
GFT
248
249 /* DW1 */
cd0ff491
GFT
250 __le16 trycnt;
251 __le16 segcnt;
8c198884
GFT
252
253 /* DW2 */
cd0ff491
GFT
254 __le16 pktsz;
255 __le16 rsv3;
8c198884
GFT
256
257 /* DW3 */
cd0ff491 258 __le32 bufaddrl;
8c198884 259 } descwb;
d7699f87
GFT
260 };
261};
cd0ff491 262
8c198884 263enum jme_txdesc_flags_bits {
d7699f87
GFT
264 TXFLAG_OWN = 0x80,
265 TXFLAG_INT = 0x40,
3bf61c55 266 TXFLAG_64BIT = 0x20,
d7699f87
GFT
267 TXFLAG_TCPCS = 0x10,
268 TXFLAG_UDPCS = 0x08,
269 TXFLAG_IPCS = 0x04,
270 TXFLAG_LSEN = 0x02,
271 TXFLAG_TAGON = 0x01,
272};
cd0ff491 273
b3821cc5 274#define TXDESC_MSS_SHIFT 2
0ede469c 275enum jme_txwbdesc_flags_bits {
8c198884
GFT
276 TXWBFLAG_OWN = 0x80,
277 TXWBFLAG_INT = 0x40,
278 TXWBFLAG_TMOUT = 0x20,
279 TXWBFLAG_TRYOUT = 0x10,
280 TXWBFLAG_COL = 0x08,
281
282 TXWBFLAG_ALLERR = TXWBFLAG_TMOUT |
283 TXWBFLAG_TRYOUT |
284 TXWBFLAG_COL,
285};
d7699f87 286
d7699f87
GFT
287#define RX_DESC_SIZE 16
288#define RX_RING_NR 4
cd0ff491 289#define RX_RING_ALLOC_SIZE(s) ((s * RX_DESC_SIZE) + RING_DESC_ALIGN)
d7699f87 290#define RX_BUF_DMA_ALIGN 8
3bf61c55 291#define RX_PREPAD_SIZE 10
79ce639c
GFT
292#define ETH_CRC_LEN 2
293#define RX_VLANHDR_LEN 2
294#define RX_EXTRA_LEN (RX_PREPAD_SIZE + \
295 ETH_HLEN + \
296 ETH_CRC_LEN + \
297 RX_VLANHDR_LEN + \
298 RX_BUF_DMA_ALIGN)
d7699f87 299
3bf61c55 300struct rxdesc {
d7699f87 301 union {
cd0ff491
GFT
302 __u8 all[16];
303 __le32 dw[4];
d7699f87
GFT
304 struct {
305 /* DW0 */
cd0ff491
GFT
306 __le16 rsv2;
307 __u8 rsv1;
308 __u8 flags;
d7699f87
GFT
309
310 /* DW1 */
cd0ff491
GFT
311 __le16 datalen;
312 __le16 wbcpl;
d7699f87
GFT
313
314 /* DW2 */
cd0ff491 315 __le32 bufaddrh;
d7699f87
GFT
316
317 /* DW3 */
cd0ff491 318 __le32 bufaddrl;
d7699f87
GFT
319 } desc1;
320 struct {
321 /* DW0 */
cd0ff491
GFT
322 __le16 vlan;
323 __le16 flags;
d7699f87
GFT
324
325 /* DW1 */
cd0ff491
GFT
326 __le16 framesize;
327 __u8 errstat;
328 __u8 desccnt;
d7699f87
GFT
329
330 /* DW2 */
cd0ff491 331 __le32 rsshash;
d7699f87
GFT
332
333 /* DW3 */
cd0ff491
GFT
334 __u8 hashfun;
335 __u8 hashtype;
336 __le16 resrv;
d7699f87
GFT
337 } descwb;
338 };
339};
cd0ff491 340
d7699f87
GFT
341enum jme_rxdesc_flags_bits {
342 RXFLAG_OWN = 0x80,
343 RXFLAG_INT = 0x40,
344 RXFLAG_64BIT = 0x20,
345};
cd0ff491 346
d7699f87 347enum jme_rxwbdesc_flags_bits {
4330c2f2
GFT
348 RXWBFLAG_OWN = 0x8000,
349 RXWBFLAG_INT = 0x4000,
350 RXWBFLAG_MF = 0x2000,
351 RXWBFLAG_64BIT = 0x2000,
352 RXWBFLAG_TCPON = 0x1000,
353 RXWBFLAG_UDPON = 0x0800,
354 RXWBFLAG_IPCS = 0x0400,
355 RXWBFLAG_TCPCS = 0x0200,
356 RXWBFLAG_UDPCS = 0x0100,
357 RXWBFLAG_TAGON = 0x0080,
358 RXWBFLAG_IPV4 = 0x0040,
359 RXWBFLAG_IPV6 = 0x0020,
360 RXWBFLAG_PAUSE = 0x0010,
361 RXWBFLAG_MAGIC = 0x0008,
362 RXWBFLAG_WAKEUP = 0x0004,
363 RXWBFLAG_DEST = 0x0003,
364 RXWBFLAG_DEST_UNI = 0x0001,
365 RXWBFLAG_DEST_MUL = 0x0002,
366 RXWBFLAG_DEST_BRO = 0x0003,
d7699f87 367};
cd0ff491 368
d7699f87
GFT
369enum jme_rxwbdesc_desccnt_mask {
370 RXWBDCNT_WBCPL = 0x80,
371 RXWBDCNT_DCNT = 0x7F,
372};
cd0ff491 373
4330c2f2
GFT
374enum jme_rxwbdesc_errstat_bits {
375 RXWBERR_LIMIT = 0x80,
376 RXWBERR_MIIER = 0x40,
377 RXWBERR_NIBON = 0x20,
378 RXWBERR_COLON = 0x10,
379 RXWBERR_ABORT = 0x08,
380 RXWBERR_SHORT = 0x04,
381 RXWBERR_OVERUN = 0x02,
382 RXWBERR_CRCERR = 0x01,
383 RXWBERR_ALLERR = 0xFF,
384};
385
cd0ff491
GFT
386/*
387 * Buffer information corresponding to ring descriptors.
388 */
4330c2f2
GFT
389struct jme_buffer_info {
390 struct sk_buff *skb;
391 dma_addr_t mapping;
392 int len;
3bf61c55 393 int nr_desc;
cdcdc9eb 394 unsigned long start_xmit;
4330c2f2 395};
d7699f87 396
cd0ff491
GFT
397/*
398 * The structure holding buffer information and ring descriptors all together.
399 */
d7699f87 400struct jme_ring {
cd0ff491
GFT
401 void *alloc; /* pointer to allocated memory */
402 void *desc; /* pointer to ring memory */
403 dma_addr_t dmaalloc; /* phys address of ring alloc */
404 dma_addr_t dma; /* phys address for ring dma */
d7699f87 405
4330c2f2 406 /* Buffer information corresponding to each descriptor */
0ede469c 407 struct jme_buffer_info *bufinf;
d7699f87 408
cd0ff491
GFT
409 int next_to_use;
410 atomic_t next_to_clean;
79ce639c 411 atomic_t nr_free;
d7699f87
GFT
412};
413
3b70a6fa
GFT
414#if LINUX_VERSION_CODE <= KERNEL_VERSION(2,6,18)
415#define false 0
416#define true 0
417#define netdev_alloc_skb(dev, len) dev_alloc_skb(len)
418#define PCI_VENDOR_ID_JMICRON 0x197B
419#endif
420
421#if LINUX_VERSION_CODE <= KERNEL_VERSION(2,6,19)
422#define PCI_VDEVICE(vendor, device) \
423 PCI_VENDOR_ID_##vendor, (device), \
424 PCI_ANY_ID, PCI_ANY_ID, 0, 0
425#endif
426
85776f33
GFT
427#if LINUX_VERSION_CODE <= KERNEL_VERSION(2,6,21)
428#define NET_STAT(priv) priv->stats
429#define NETDEV_GET_STATS(netdev, fun_ptr) \
430 netdev->get_stats = fun_ptr
431#define DECLARE_NET_DEVICE_STATS struct net_device_stats stats;
e5169728
GFT
432/*
433 * CentOS 5.5 have *_hdr helpers back-ported
434 */
435#ifdef RHEL_RELEASE_CODE
436#if RHEL_RELEASE_CODE < RHEL_RELEASE_VERSION(5,5)
437#define __DEFINE_IPHDR_HELPERS__
438#endif
439#else
440#define __DEFINE_IPHDR_HELPERS__
441#endif
442#else
443#define NET_STAT(priv) (priv->dev->stats)
444#define NETDEV_GET_STATS(netdev, fun_ptr)
445#define DECLARE_NET_DEVICE_STATS
446#endif
447
448#ifdef __DEFINE_IPHDR_HELPERS__
3b70a6fa
GFT
449static inline struct iphdr *ip_hdr(const struct sk_buff *skb)
450{
451 return skb->nh.iph;
452}
453
454static inline struct ipv6hdr *ipv6_hdr(const struct sk_buff *skb)
455{
456 return skb->nh.ipv6h;
457}
458
459static inline struct tcphdr *tcp_hdr(const struct sk_buff *skb)
460{
461 return skb->h.th;
462}
85776f33 463#endif
3bf61c55 464
85776f33
GFT
465#if LINUX_VERSION_CODE <= KERNEL_VERSION(2,6,23)
466#define DECLARE_NAPI_STRUCT
467#define NETIF_NAPI_SET(dev, napis, pollfn, q) \
468 dev->poll = pollfn; \
469 dev->weight = q;
470#define JME_NAPI_HOLDER(holder) struct net_device *holder
471#define JME_NAPI_WEIGHT(w) int *w
472#define JME_NAPI_WEIGHT_VAL(w) *w
473#define JME_NAPI_WEIGHT_SET(w, r) *w = r
3b70a6fa 474#define DECLARE_NETDEV struct net_device *netdev = jme->dev;
85776f33
GFT
475#define JME_RX_COMPLETE(dev, napis) netif_rx_complete(dev)
476#define JME_NAPI_ENABLE(priv) netif_poll_enable(priv->dev);
477#define JME_NAPI_DISABLE(priv) netif_poll_disable(priv->dev);
478#define JME_RX_SCHEDULE_PREP(priv) \
479 netif_rx_schedule_prep(priv->dev)
480#define JME_RX_SCHEDULE(priv) \
481 __netif_rx_schedule(priv->dev);
0ede469c 482#else
3b70a6fa
GFT
483#define DECLARE_NAPI_STRUCT struct napi_struct napi;
484#define NETIF_NAPI_SET(dev, napis, pollfn, q) \
485 netif_napi_add(dev, napis, pollfn, q);
486#define JME_NAPI_HOLDER(holder) struct napi_struct *holder
487#define JME_NAPI_WEIGHT(w) int w
488#define JME_NAPI_WEIGHT_VAL(w) w
489#define JME_NAPI_WEIGHT_SET(w, r)
490#define DECLARE_NETDEV
491#define JME_RX_COMPLETE(dev, napis) napi_complete(napis)
492#define JME_NAPI_ENABLE(priv) napi_enable(&priv->napi);
493#define JME_NAPI_DISABLE(priv) \
494 if (!napi_disable_pending(&priv->napi)) \
495 napi_disable(&priv->napi);
496#define JME_RX_SCHEDULE_PREP(priv) \
497 napi_schedule_prep(&priv->napi)
498#define JME_RX_SCHEDULE(priv) \
499 __napi_schedule(&priv->napi);
85776f33 500#endif
cdcdc9eb 501
d7699f87
GFT
502/*
503 * Jmac Adapter Private data
504 */
505struct jme_adapter {
cd0ff491
GFT
506 struct pci_dev *pdev;
507 struct net_device *dev;
508 void __iomem *regs;
d7699f87
GFT
509 struct mii_if_info mii_if;
510 struct jme_ring rxring[RX_RING_NR];
511 struct jme_ring txring[TX_RING_NR];
d7699f87 512 spinlock_t phy_lock;
fcf45b4c 513 spinlock_t macaddr_lock;
8c198884 514 spinlock_t rxmcs_lock;
fcf45b4c 515 struct tasklet_struct rxempty_task;
4330c2f2
GFT
516 struct tasklet_struct rxclean_task;
517 struct tasklet_struct txclean_task;
518 struct tasklet_struct linkch_task;
79ce639c 519 struct tasklet_struct pcc_task;
cd0ff491
GFT
520 unsigned long flags;
521 u32 reg_txcs;
522 u32 reg_txpfc;
523 u32 reg_rxcs;
524 u32 reg_rxmcs;
525 u32 reg_ghc;
526 u32 reg_pmcs;
527 u32 phylink;
528 u32 tx_ring_size;
529 u32 tx_ring_mask;
530 u32 tx_wake_threshold;
531 u32 rx_ring_size;
532 u32 rx_ring_mask;
533 u8 mrrs;
534 unsigned int fpgaver;
58c92f28 535 unsigned int chiprev;
cd0ff491
GFT
536 u8 rev;
537 u32 msg_enable;
29bdd921
GFT
538 struct ethtool_cmd old_ecmd;
539 unsigned int old_mtu;
cd0ff491 540 struct vlan_group *vlgrp;
3bf61c55
GFT
541 struct dynpcc_info dpi;
542 atomic_t intr_sem;
fcf45b4c
GFT
543 atomic_t link_changing;
544 atomic_t tx_cleaning;
545 atomic_t rx_cleaning;
192570e0 546 atomic_t rx_empty;
cdcdc9eb
GFT
547 int (*jme_rx)(struct sk_buff *skb);
548 int (*jme_vlan_rx)(struct sk_buff *skb,
549 struct vlan_group *grp,
550 unsigned short vlan_tag);
551 DECLARE_NAPI_STRUCT
3bf61c55 552 DECLARE_NET_DEVICE_STATS
d7699f87 553};
cd0ff491 554
3b70a6fa
GFT
555#if LINUX_VERSION_CODE <= KERNEL_VERSION(2,6,21)
556static struct net_device_stats *
557jme_get_stats(struct net_device *netdev)
558{
559 struct jme_adapter *jme = netdev_priv(netdev);
560 return &jme->stats;
561}
562#endif
563
79ce639c 564enum jme_flags_bits {
cd0ff491
GFT
565 JME_FLAG_MSI = 1,
566 JME_FLAG_SSET = 2,
567 JME_FLAG_TXCSUM = 3,
568 JME_FLAG_TSO = 4,
569 JME_FLAG_POLL = 5,
570 JME_FLAG_SHUTDOWN = 6,
8c198884 571};
cd0ff491
GFT
572
573#define TX_TIMEOUT (5 * HZ)
186fc259 574#define JME_REG_LEN 0x500
cd0ff491 575#define MAX_ETHERNET_JUMBO_PACKET_SIZE 9216
8c198884 576
85776f33 577#if LINUX_VERSION_CODE <= KERNEL_VERSION(2,6,23)
7ee473a3 578static inline struct jme_adapter*
85776f33
GFT
579jme_napi_priv(struct net_device *holder)
580{
7ee473a3 581 struct jme_adapter *jme;
85776f33
GFT
582 jme = netdev_priv(holder);
583 return jme;
584}
585#else
7ee473a3 586static inline struct jme_adapter*
cdcdc9eb
GFT
587jme_napi_priv(struct napi_struct *napi)
588{
7ee473a3 589 struct jme_adapter *jme;
cdcdc9eb
GFT
590 jme = container_of(napi, struct jme_adapter, napi);
591 return jme;
592}
85776f33 593#endif
d7699f87
GFT
594
595/*
596 * MMaped I/O Resters
597 */
598enum jme_iomap_offsets {
4330c2f2
GFT
599 JME_MAC = 0x0000,
600 JME_PHY = 0x0400,
d7699f87 601 JME_MISC = 0x0800,
4330c2f2 602 JME_RSS = 0x0C00,
d7699f87
GFT
603};
604
8c198884
GFT
605enum jme_iomap_lens {
606 JME_MAC_LEN = 0x80,
607 JME_PHY_LEN = 0x58,
608 JME_MISC_LEN = 0x98,
609 JME_RSS_LEN = 0xFF,
610};
611
d7699f87
GFT
612enum jme_iomap_regs {
613 JME_TXCS = JME_MAC | 0x00, /* Transmit Control and Status */
3bf61c55
GFT
614 JME_TXDBA_LO = JME_MAC | 0x04, /* Transmit Queue Desc Base Addr */
615 JME_TXDBA_HI = JME_MAC | 0x08, /* Transmit Queue Desc Base Addr */
d7699f87
GFT
616 JME_TXQDC = JME_MAC | 0x0C, /* Transmit Queue Desc Count */
617 JME_TXNDA = JME_MAC | 0x10, /* Transmit Queue Next Desc Addr */
618 JME_TXMCS = JME_MAC | 0x14, /* Transmit MAC Control Status */
619 JME_TXPFC = JME_MAC | 0x18, /* Transmit Pause Frame Control */
620 JME_TXTRHD = JME_MAC | 0x1C, /* Transmit Timer/Retry@Half-Dup */
621
622 JME_RXCS = JME_MAC | 0x20, /* Receive Control and Status */
3bf61c55
GFT
623 JME_RXDBA_LO = JME_MAC | 0x24, /* Receive Queue Desc Base Addr */
624 JME_RXDBA_HI = JME_MAC | 0x28, /* Receive Queue Desc Base Addr */
d7699f87
GFT
625 JME_RXQDC = JME_MAC | 0x2C, /* Receive Queue Desc Count */
626 JME_RXNDA = JME_MAC | 0x30, /* Receive Queue Next Desc Addr */
627 JME_RXMCS = JME_MAC | 0x34, /* Receive MAC Control Status */
4330c2f2
GFT
628 JME_RXUMA_LO = JME_MAC | 0x38, /* Receive Unicast MAC Address */
629 JME_RXUMA_HI = JME_MAC | 0x3C, /* Receive Unicast MAC Address */
3bf61c55
GFT
630 JME_RXMCHT_LO = JME_MAC | 0x40, /* Recv Multicast Addr HashTable */
631 JME_RXMCHT_HI = JME_MAC | 0x44, /* Recv Multicast Addr HashTable */
d7699f87
GFT
632 JME_WFODP = JME_MAC | 0x48, /* Wakeup Frame Output Data Port */
633 JME_WFOI = JME_MAC | 0x4C, /* Wakeup Frame Output Interface */
634
635 JME_SMI = JME_MAC | 0x50, /* Station Management Interface */
636 JME_GHC = JME_MAC | 0x54, /* Global Host Control */
637 JME_PMCS = JME_MAC | 0x60, /* Power Management Control/Stat */
638
639
3bf61c55 640 JME_PHY_CS = JME_PHY | 0x28, /* PHY Ctrl and Status Register */
d7699f87
GFT
641 JME_PHY_LINK = JME_PHY | 0x30, /* PHY Link Status Register */
642 JME_SMBCSR = JME_PHY | 0x40, /* SMB Control and Status */
186fc259 643 JME_SMBINTF = JME_PHY | 0x44, /* SMB Interface */
d7699f87
GFT
644
645
cd0ff491
GFT
646 JME_TMCSR = JME_MISC | 0x00, /* Timer Control/Status Register */
647 JME_GPREG0 = JME_MISC | 0x08, /* General purpose REG-0 */
648 JME_GPREG1 = JME_MISC | 0x0C, /* General purpose REG-1 */
649 JME_IEVE = JME_MISC | 0x20, /* Interrupt Event Status */
650 JME_IREQ = JME_MISC | 0x24, /* Intr Req Status(For Debug) */
651 JME_IENS = JME_MISC | 0x28, /* Intr Enable - Setting Port */
652 JME_IENC = JME_MISC | 0x2C, /* Interrupt Enable - Clear Port */
653 JME_PCCRX0 = JME_MISC | 0x30, /* PCC Control for RX Queue 0 */
654 JME_PCCTX = JME_MISC | 0x40, /* PCC Control for TX Queues */
655 JME_CHIPMODE = JME_MISC | 0x44, /* Identify FPGA Version */
656 JME_SHBA_HI = JME_MISC | 0x48, /* Shadow Register Base HI */
657 JME_SHBA_LO = JME_MISC | 0x4C, /* Shadow Register Base LO */
658 JME_TIMER1 = JME_MISC | 0x70, /* Timer1 */
659 JME_TIMER2 = JME_MISC | 0x74, /* Timer2 */
660 JME_APMC = JME_MISC | 0x7C, /* Aggressive Power Mode Control */
661 JME_PCCSRX0 = JME_MISC | 0x80, /* PCC Status of RX0 */
d7699f87
GFT
662};
663
664/*
665 * TX Control/Status Bits
666 */
667enum jme_txcs_bits {
668 TXCS_QUEUE7S = 0x00008000,
669 TXCS_QUEUE6S = 0x00004000,
670 TXCS_QUEUE5S = 0x00002000,
671 TXCS_QUEUE4S = 0x00001000,
672 TXCS_QUEUE3S = 0x00000800,
673 TXCS_QUEUE2S = 0x00000400,
674 TXCS_QUEUE1S = 0x00000200,
675 TXCS_QUEUE0S = 0x00000100,
676 TXCS_FIFOTH = 0x000000C0,
677 TXCS_DMASIZE = 0x00000030,
678 TXCS_BURST = 0x00000004,
679 TXCS_ENABLE = 0x00000001,
680};
cd0ff491 681
d7699f87
GFT
682enum jme_txcs_value {
683 TXCS_FIFOTH_16QW = 0x000000C0,
684 TXCS_FIFOTH_12QW = 0x00000080,
685 TXCS_FIFOTH_8QW = 0x00000040,
686 TXCS_FIFOTH_4QW = 0x00000000,
687
688 TXCS_DMASIZE_64B = 0x00000000,
689 TXCS_DMASIZE_128B = 0x00000010,
690 TXCS_DMASIZE_256B = 0x00000020,
691 TXCS_DMASIZE_512B = 0x00000030,
692
693 TXCS_SELECT_QUEUE0 = 0x00000000,
694 TXCS_SELECT_QUEUE1 = 0x00010000,
695 TXCS_SELECT_QUEUE2 = 0x00020000,
696 TXCS_SELECT_QUEUE3 = 0x00030000,
697 TXCS_SELECT_QUEUE4 = 0x00040000,
698 TXCS_SELECT_QUEUE5 = 0x00050000,
699 TXCS_SELECT_QUEUE6 = 0x00060000,
700 TXCS_SELECT_QUEUE7 = 0x00070000,
701
702 TXCS_DEFAULT = TXCS_FIFOTH_4QW |
d7699f87
GFT
703 TXCS_BURST,
704};
cd0ff491 705
29bdd921 706#define JME_TX_DISABLE_TIMEOUT 10 /* 10 msec */
d7699f87
GFT
707
708/*
709 * TX MAC Control/Status Bits
710 */
711enum jme_txmcs_bit_masks {
712 TXMCS_IFG2 = 0xC0000000,
713 TXMCS_IFG1 = 0x30000000,
714 TXMCS_TTHOLD = 0x00000300,
715 TXMCS_FBURST = 0x00000080,
716 TXMCS_CARRIEREXT = 0x00000040,
717 TXMCS_DEFER = 0x00000020,
718 TXMCS_BACKOFF = 0x00000010,
719 TXMCS_CARRIERSENSE = 0x00000008,
720 TXMCS_COLLISION = 0x00000004,
721 TXMCS_CRC = 0x00000002,
722 TXMCS_PADDING = 0x00000001,
723};
cd0ff491 724
d7699f87
GFT
725enum jme_txmcs_values {
726 TXMCS_IFG2_6_4 = 0x00000000,
727 TXMCS_IFG2_8_5 = 0x40000000,
728 TXMCS_IFG2_10_6 = 0x80000000,
729 TXMCS_IFG2_12_7 = 0xC0000000,
730
731 TXMCS_IFG1_8_4 = 0x00000000,
732 TXMCS_IFG1_12_6 = 0x10000000,
733 TXMCS_IFG1_16_8 = 0x20000000,
734 TXMCS_IFG1_20_10 = 0x30000000,
735
736 TXMCS_TTHOLD_1_8 = 0x00000000,
737 TXMCS_TTHOLD_1_4 = 0x00000100,
738 TXMCS_TTHOLD_1_2 = 0x00000200,
739 TXMCS_TTHOLD_FULL = 0x00000300,
740
741 TXMCS_DEFAULT = TXMCS_IFG2_8_5 |
742 TXMCS_IFG1_16_8 |
743 TXMCS_TTHOLD_FULL |
744 TXMCS_DEFER |
745 TXMCS_CRC |
746 TXMCS_PADDING,
747};
748
8c198884
GFT
749enum jme_txpfc_bits_masks {
750 TXPFC_VLAN_TAG = 0xFFFF0000,
751 TXPFC_VLAN_EN = 0x00008000,
752 TXPFC_PF_EN = 0x00000001,
753};
754
755enum jme_txtrhd_bits_masks {
756 TXTRHD_TXPEN = 0x80000000,
757 TXTRHD_TXP = 0x7FFFFF00,
758 TXTRHD_TXREN = 0x00000080,
759 TXTRHD_TXRL = 0x0000007F,
760};
cd0ff491 761
8c198884
GFT
762enum jme_txtrhd_shifts {
763 TXTRHD_TXP_SHIFT = 8,
764 TXTRHD_TXRL_SHIFT = 0,
765};
766
d7699f87
GFT
767/*
768 * RX Control/Status Bits
769 */
4330c2f2 770enum jme_rxcs_bit_masks {
3bf61c55
GFT
771 /* FIFO full threshold for transmitting Tx Pause Packet */
772 RXCS_FIFOTHTP = 0x30000000,
773 /* FIFO threshold for processing next packet */
774 RXCS_FIFOTHNP = 0x0C000000,
4330c2f2
GFT
775 RXCS_DMAREQSZ = 0x03000000, /* DMA Request Size */
776 RXCS_QUEUESEL = 0x00030000, /* Queue selection */
777 RXCS_RETRYGAP = 0x0000F000, /* RX Desc full retry gap */
778 RXCS_RETRYCNT = 0x00000F00, /* RX Desc full retry counter */
779 RXCS_WAKEUP = 0x00000040, /* Enable receive wakeup packet */
780 RXCS_MAGIC = 0x00000020, /* Enable receive magic packet */
781 RXCS_SHORT = 0x00000010, /* Enable receive short packet */
782 RXCS_ABORT = 0x00000008, /* Enable receive errorr packet */
783 RXCS_QST = 0x00000004, /* Receive queue start */
784 RXCS_SUSPEND = 0x00000002,
d7699f87
GFT
785 RXCS_ENABLE = 0x00000001,
786};
cd0ff491 787
4330c2f2
GFT
788enum jme_rxcs_values {
789 RXCS_FIFOTHTP_16T = 0x00000000,
790 RXCS_FIFOTHTP_32T = 0x10000000,
791 RXCS_FIFOTHTP_64T = 0x20000000,
792 RXCS_FIFOTHTP_128T = 0x30000000,
793
794 RXCS_FIFOTHNP_16QW = 0x00000000,
795 RXCS_FIFOTHNP_32QW = 0x04000000,
796 RXCS_FIFOTHNP_64QW = 0x08000000,
797 RXCS_FIFOTHNP_128QW = 0x0C000000,
798
799 RXCS_DMAREQSZ_16B = 0x00000000,
800 RXCS_DMAREQSZ_32B = 0x01000000,
801 RXCS_DMAREQSZ_64B = 0x02000000,
802 RXCS_DMAREQSZ_128B = 0x03000000,
803
804 RXCS_QUEUESEL_Q0 = 0x00000000,
805 RXCS_QUEUESEL_Q1 = 0x00010000,
806 RXCS_QUEUESEL_Q2 = 0x00020000,
807 RXCS_QUEUESEL_Q3 = 0x00030000,
808
809 RXCS_RETRYGAP_256ns = 0x00000000,
810 RXCS_RETRYGAP_512ns = 0x00001000,
811 RXCS_RETRYGAP_1024ns = 0x00002000,
812 RXCS_RETRYGAP_2048ns = 0x00003000,
813 RXCS_RETRYGAP_4096ns = 0x00004000,
814 RXCS_RETRYGAP_8192ns = 0x00005000,
815 RXCS_RETRYGAP_16384ns = 0x00006000,
816 RXCS_RETRYGAP_32768ns = 0x00007000,
817
818 RXCS_RETRYCNT_0 = 0x00000000,
819 RXCS_RETRYCNT_4 = 0x00000100,
820 RXCS_RETRYCNT_8 = 0x00000200,
821 RXCS_RETRYCNT_12 = 0x00000300,
822 RXCS_RETRYCNT_16 = 0x00000400,
823 RXCS_RETRYCNT_20 = 0x00000500,
824 RXCS_RETRYCNT_24 = 0x00000600,
825 RXCS_RETRYCNT_28 = 0x00000700,
826 RXCS_RETRYCNT_32 = 0x00000800,
827 RXCS_RETRYCNT_36 = 0x00000900,
828 RXCS_RETRYCNT_40 = 0x00000A00,
829 RXCS_RETRYCNT_44 = 0x00000B00,
830 RXCS_RETRYCNT_48 = 0x00000C00,
831 RXCS_RETRYCNT_52 = 0x00000D00,
832 RXCS_RETRYCNT_56 = 0x00000E00,
833 RXCS_RETRYCNT_60 = 0x00000F00,
834
835 RXCS_DEFAULT = RXCS_FIFOTHTP_128T |
79ce639c 836 RXCS_FIFOTHNP_128QW |
4330c2f2
GFT
837 RXCS_DMAREQSZ_128B |
838 RXCS_RETRYGAP_256ns |
839 RXCS_RETRYCNT_32,
840};
cd0ff491 841
29bdd921 842#define JME_RX_DISABLE_TIMEOUT 10 /* 10 msec */
d7699f87
GFT
843
844/*
845 * RX MAC Control/Status Bits
846 */
847enum jme_rxmcs_bits {
848 RXMCS_ALLFRAME = 0x00000800,
849 RXMCS_BRDFRAME = 0x00000400,
850 RXMCS_MULFRAME = 0x00000200,
851 RXMCS_UNIFRAME = 0x00000100,
852 RXMCS_ALLMULFRAME = 0x00000080,
853 RXMCS_MULFILTERED = 0x00000040,
3bf61c55
GFT
854 RXMCS_RXCOLLDEC = 0x00000020,
855 RXMCS_FLOWCTRL = 0x00000008,
856 RXMCS_VTAGRM = 0x00000004,
857 RXMCS_PREPAD = 0x00000002,
858 RXMCS_CHECKSUM = 0x00000001,
b3821cc5 859
8c198884
GFT
860 RXMCS_DEFAULT = RXMCS_VTAGRM |
861 RXMCS_PREPAD |
862 RXMCS_FLOWCTRL |
863 RXMCS_CHECKSUM,
d7699f87
GFT
864};
865
b3821cc5
GFT
866/*
867 * Wakeup Frame setup interface registers
868 */
869#define WAKEUP_FRAME_NR 8
870#define WAKEUP_FRAME_MASK_DWNR 4
cd0ff491 871
b3821cc5
GFT
872enum jme_wfoi_bit_masks {
873 WFOI_MASK_SEL = 0x00000070,
874 WFOI_CRC_SEL = 0x00000008,
875 WFOI_FRAME_SEL = 0x00000007,
876};
cd0ff491 877
b3821cc5
GFT
878enum jme_wfoi_shifts {
879 WFOI_MASK_SHIFT = 4,
880};
881
d7699f87
GFT
882/*
883 * SMI Related definitions
884 */
cd0ff491 885enum jme_smi_bit_mask {
d7699f87
GFT
886 SMI_DATA_MASK = 0xFFFF0000,
887 SMI_REG_ADDR_MASK = 0x0000F800,
888 SMI_PHY_ADDR_MASK = 0x000007C0,
889 SMI_OP_WRITE = 0x00000020,
3bf61c55
GFT
890 /* Set to 1, after req done it'll be cleared to 0 */
891 SMI_OP_REQ = 0x00000010,
d7699f87
GFT
892 SMI_OP_MDIO = 0x00000008, /* Software assess In/Out */
893 SMI_OP_MDOE = 0x00000004, /* Software Output Enable */
894 SMI_OP_MDC = 0x00000002, /* Software CLK Control */
895 SMI_OP_MDEN = 0x00000001, /* Software access Enable */
896};
cd0ff491
GFT
897
898enum jme_smi_bit_shift {
d7699f87
GFT
899 SMI_DATA_SHIFT = 16,
900 SMI_REG_ADDR_SHIFT = 11,
901 SMI_PHY_ADDR_SHIFT = 6,
902};
cd0ff491
GFT
903
904static inline u32 smi_reg_addr(int x)
d7699f87 905{
cd0ff491 906 return (x << SMI_REG_ADDR_SHIFT) & SMI_REG_ADDR_MASK;
d7699f87 907}
cd0ff491
GFT
908
909static inline u32 smi_phy_addr(int x)
d7699f87 910{
cd0ff491 911 return (x << SMI_PHY_ADDR_SHIFT) & SMI_PHY_ADDR_MASK;
d7699f87 912}
cd0ff491 913
8d27293f 914#define JME_PHY_TIMEOUT 100 /* 100 msec */
186fc259 915#define JME_PHY_REG_NR 32
d7699f87
GFT
916
917/*
918 * Global Host Control
919 */
920enum jme_ghc_bit_mask {
3b70a6fa
GFT
921 GHC_SWRST = 0x40000000,
922 GHC_DPX = 0x00000040,
923 GHC_SPEED = 0x00000030,
924 GHC_LINK_POLL = 0x00000001,
d7699f87 925};
cd0ff491 926
d7699f87 927enum jme_ghc_speed_val {
3b70a6fa
GFT
928 GHC_SPEED_10M = 0x00000010,
929 GHC_SPEED_100M = 0x00000020,
930 GHC_SPEED_1000M = 0x00000030,
931};
932
933enum jme_ghc_to_clk {
934 GHC_TO_CLK_OFF = 0x00000000,
935 GHC_TO_CLK_GPHY = 0x00400000,
936 GHC_TO_CLK_PCIE = 0x00800000,
937 GHC_TO_CLK_INVALID = 0x00C00000,
938};
939
940enum jme_ghc_txmac_clk {
941 GHC_TXMAC_CLK_OFF = 0x00000000,
942 GHC_TXMAC_CLK_GPHY = 0x00100000,
943 GHC_TXMAC_CLK_PCIE = 0x00200000,
944 GHC_TXMAC_CLK_INVALID = 0x00300000,
d7699f87
GFT
945};
946
29bdd921
GFT
947/*
948 * Power management control and status register
949 */
950enum jme_pmcs_bit_masks {
951 PMCS_WF7DET = 0x80000000,
952 PMCS_WF6DET = 0x40000000,
953 PMCS_WF5DET = 0x20000000,
954 PMCS_WF4DET = 0x10000000,
955 PMCS_WF3DET = 0x08000000,
956 PMCS_WF2DET = 0x04000000,
957 PMCS_WF1DET = 0x02000000,
958 PMCS_WF0DET = 0x01000000,
959 PMCS_LFDET = 0x00040000,
960 PMCS_LRDET = 0x00020000,
961 PMCS_MFDET = 0x00010000,
962 PMCS_WF7EN = 0x00008000,
963 PMCS_WF6EN = 0x00004000,
964 PMCS_WF5EN = 0x00002000,
965 PMCS_WF4EN = 0x00001000,
966 PMCS_WF3EN = 0x00000800,
967 PMCS_WF2EN = 0x00000400,
968 PMCS_WF1EN = 0x00000200,
969 PMCS_WF0EN = 0x00000100,
970 PMCS_LFEN = 0x00000004,
971 PMCS_LREN = 0x00000002,
972 PMCS_MFEN = 0x00000001,
973};
974
d7699f87 975/*
3bf61c55 976 * Giga PHY Status Registers
d7699f87
GFT
977 */
978enum jme_phy_link_bit_mask {
979 PHY_LINK_SPEED_MASK = 0x0000C000,
980 PHY_LINK_DUPLEX = 0x00002000,
981 PHY_LINK_SPEEDDPU_RESOLVED = 0x00000800,
982 PHY_LINK_UP = 0x00000400,
983 PHY_LINK_AUTONEG_COMPLETE = 0x00000200,
fcf45b4c 984 PHY_LINK_MDI_STAT = 0x00000040,
d7699f87 985};
cd0ff491 986
d7699f87
GFT
987enum jme_phy_link_speed_val {
988 PHY_LINK_SPEED_10M = 0x00000000,
989 PHY_LINK_SPEED_100M = 0x00004000,
990 PHY_LINK_SPEED_1000M = 0x00008000,
991};
cd0ff491 992
fcf45b4c 993#define JME_SPDRSV_TIMEOUT 500 /* 500 us */
d7699f87
GFT
994
995/*
996 * SMB Control and Status
997 */
79ce639c 998enum jme_smbcsr_bit_mask {
d7699f87
GFT
999 SMBCSR_CNACK = 0x00020000,
1000 SMBCSR_RELOAD = 0x00010000,
1001 SMBCSR_EEPROMD = 0x00000020,
186fc259
GFT
1002 SMBCSR_INITDONE = 0x00000010,
1003 SMBCSR_BUSY = 0x0000000F,
1004};
cd0ff491 1005
186fc259
GFT
1006enum jme_smbintf_bit_mask {
1007 SMBINTF_HWDATR = 0xFF000000,
1008 SMBINTF_HWDATW = 0x00FF0000,
1009 SMBINTF_HWADDR = 0x0000FF00,
1010 SMBINTF_HWRWN = 0x00000020,
1011 SMBINTF_HWCMD = 0x00000010,
1012 SMBINTF_FASTM = 0x00000008,
1013 SMBINTF_GPIOSCL = 0x00000004,
1014 SMBINTF_GPIOSDA = 0x00000002,
1015 SMBINTF_GPIOEN = 0x00000001,
1016};
cd0ff491 1017
186fc259
GFT
1018enum jme_smbintf_vals {
1019 SMBINTF_HWRWN_READ = 0x00000020,
1020 SMBINTF_HWRWN_WRITE = 0x00000000,
1021};
cd0ff491 1022
186fc259
GFT
1023enum jme_smbintf_shifts {
1024 SMBINTF_HWDATR_SHIFT = 24,
1025 SMBINTF_HWDATW_SHIFT = 16,
1026 SMBINTF_HWADDR_SHIFT = 8,
1027};
cd0ff491 1028
186fc259
GFT
1029#define JME_EEPROM_RELOAD_TIMEOUT 2000 /* 2000 msec */
1030#define JME_SMB_BUSY_TIMEOUT 20 /* 20 msec */
1031#define JME_SMB_LEN 256
1032#define JME_EEPROM_MAGIC 0x250
d7699f87 1033
79ce639c
GFT
1034/*
1035 * Timer Control/Status Register
1036 */
1037enum jme_tmcsr_bit_masks {
1038 TMCSR_SWIT = 0x80000000,
1039 TMCSR_EN = 0x01000000,
1040 TMCSR_CNT = 0x00FFFFFF,
1041};
1042
4330c2f2 1043/*
cd0ff491 1044 * General Purpose REG-0
4330c2f2
GFT
1045 */
1046enum jme_gpreg0_masks {
3bf61c55
GFT
1047 GPREG0_DISSH = 0xFF000000,
1048 GPREG0_PCIRLMT = 0x00300000,
1049 GPREG0_PCCNOMUTCLR = 0x00040000,
cdcdc9eb 1050 GPREG0_LNKINTPOLL = 0x00001000,
3bf61c55
GFT
1051 GPREG0_PCCTMR = 0x00000300,
1052 GPREG0_PHYADDR = 0x0000001F,
4330c2f2 1053};
cd0ff491 1054
4330c2f2
GFT
1055enum jme_gpreg0_vals {
1056 GPREG0_DISSH_DW7 = 0x80000000,
1057 GPREG0_DISSH_DW6 = 0x40000000,
1058 GPREG0_DISSH_DW5 = 0x20000000,
1059 GPREG0_DISSH_DW4 = 0x10000000,
1060 GPREG0_DISSH_DW3 = 0x08000000,
1061 GPREG0_DISSH_DW2 = 0x04000000,
1062 GPREG0_DISSH_DW1 = 0x02000000,
1063 GPREG0_DISSH_DW0 = 0x01000000,
1064 GPREG0_DISSH_ALL = 0xFF000000,
1065
1066 GPREG0_PCIRLMT_8 = 0x00000000,
1067 GPREG0_PCIRLMT_6 = 0x00100000,
1068 GPREG0_PCIRLMT_5 = 0x00200000,
1069 GPREG0_PCIRLMT_4 = 0x00300000,
1070
1071 GPREG0_PCCTMR_16ns = 0x00000000,
3bf61c55
GFT
1072 GPREG0_PCCTMR_256ns = 0x00000100,
1073 GPREG0_PCCTMR_1us = 0x00000200,
1074 GPREG0_PCCTMR_1ms = 0x00000300,
4330c2f2
GFT
1075
1076 GPREG0_PHYADDR_1 = 0x00000001,
1077
1078 GPREG0_DEFAULT = GPREG0_PCIRLMT_4 |
3bf61c55
GFT
1079 GPREG0_PCCTMR_1us |
1080 GPREG0_PHYADDR_1,
4330c2f2
GFT
1081};
1082
7ee473a3
GFT
1083/*
1084 * General Purpose REG-1
1085 * Note: All theses bits defined here are for
1086 * Chip mode revision 0x11 only
1087 */
1088enum jme_gpreg1_masks {
1089 GPREG1_INTRDELAYUNIT = 0x00000018,
1090 GPREG1_INTRDELAYENABLE = 0x00000007,
1091};
1092
1093enum jme_gpreg1_vals {
1094 GPREG1_RSSPATCH = 0x00000040,
1095 GPREG1_HALFMODEPATCH = 0x00000020,
1096
1097 GPREG1_INTDLYUNIT_16NS = 0x00000000,
1098 GPREG1_INTDLYUNIT_256NS = 0x00000008,
1099 GPREG1_INTDLYUNIT_1US = 0x00000010,
1100 GPREG1_INTDLYUNIT_16US = 0x00000018,
1101
1102 GPREG1_INTDLYEN_1U = 0x00000001,
1103 GPREG1_INTDLYEN_2U = 0x00000002,
1104 GPREG1_INTDLYEN_3U = 0x00000003,
1105 GPREG1_INTDLYEN_4U = 0x00000004,
1106 GPREG1_INTDLYEN_5U = 0x00000005,
1107 GPREG1_INTDLYEN_6U = 0x00000006,
1108 GPREG1_INTDLYEN_7U = 0x00000007,
1109
1110 GPREG1_DEFAULT = 0x00000000,
1111};
1112
d7699f87
GFT
1113/*
1114 * Interrupt Status Bits
1115 */
cd0ff491 1116enum jme_interrupt_bits {
d7699f87
GFT
1117 INTR_SWINTR = 0x80000000,
1118 INTR_TMINTR = 0x40000000,
1119 INTR_LINKCH = 0x20000000,
1120 INTR_PAUSERCV = 0x10000000,
1121 INTR_MAGICRCV = 0x08000000,
1122 INTR_WAKERCV = 0x04000000,
1123 INTR_PCCRX0TO = 0x02000000,
1124 INTR_PCCRX1TO = 0x01000000,
1125 INTR_PCCRX2TO = 0x00800000,
1126 INTR_PCCRX3TO = 0x00400000,
1127 INTR_PCCTXTO = 0x00200000,
1128 INTR_PCCRX0 = 0x00100000,
1129 INTR_PCCRX1 = 0x00080000,
1130 INTR_PCCRX2 = 0x00040000,
1131 INTR_PCCRX3 = 0x00020000,
1132 INTR_PCCTX = 0x00010000,
1133 INTR_RX3EMP = 0x00008000,
1134 INTR_RX2EMP = 0x00004000,
1135 INTR_RX1EMP = 0x00002000,
1136 INTR_RX0EMP = 0x00001000,
1137 INTR_RX3 = 0x00000800,
1138 INTR_RX2 = 0x00000400,
1139 INTR_RX1 = 0x00000200,
1140 INTR_RX0 = 0x00000100,
1141 INTR_TX7 = 0x00000080,
1142 INTR_TX6 = 0x00000040,
1143 INTR_TX5 = 0x00000020,
1144 INTR_TX4 = 0x00000010,
1145 INTR_TX3 = 0x00000008,
1146 INTR_TX2 = 0x00000004,
1147 INTR_TX1 = 0x00000002,
1148 INTR_TX0 = 0x00000001,
1149};
cd0ff491
GFT
1150
1151static const u32 INTR_ENABLE = INTR_SWINTR |
79ce639c
GFT
1152 INTR_TMINTR |
1153 INTR_LINKCH |
3bf61c55
GFT
1154 INTR_PCCRX0TO |
1155 INTR_PCCRX0 |
1156 INTR_PCCTXTO |
cdcdc9eb
GFT
1157 INTR_PCCTX |
1158 INTR_RX0EMP;
3bf61c55
GFT
1159
1160/*
1161 * PCC Control Registers
1162 */
1163enum jme_pccrx_masks {
1164 PCCRXTO_MASK = 0xFFFF0000,
1165 PCCRX_MASK = 0x0000FF00,
1166};
cd0ff491 1167
3bf61c55
GFT
1168enum jme_pcctx_masks {
1169 PCCTXTO_MASK = 0xFFFF0000,
1170 PCCTX_MASK = 0x0000FF00,
1171 PCCTX_QS_MASK = 0x000000FF,
1172};
cd0ff491 1173
3bf61c55
GFT
1174enum jme_pccrx_shifts {
1175 PCCRXTO_SHIFT = 16,
1176 PCCRX_SHIFT = 8,
1177};
cd0ff491 1178
3bf61c55
GFT
1179enum jme_pcctx_shifts {
1180 PCCTXTO_SHIFT = 16,
1181 PCCTX_SHIFT = 8,
1182};
cd0ff491 1183
3bf61c55
GFT
1184enum jme_pcctx_bits {
1185 PCCTXQ0_EN = 0x00000001,
1186 PCCTXQ1_EN = 0x00000002,
1187 PCCTXQ2_EN = 0x00000004,
1188 PCCTXQ3_EN = 0x00000008,
1189 PCCTXQ4_EN = 0x00000010,
1190 PCCTXQ5_EN = 0x00000020,
1191 PCCTXQ6_EN = 0x00000040,
1192 PCCTXQ7_EN = 0x00000080,
1193};
1194
cdcdc9eb
GFT
1195/*
1196 * Chip Mode Register
1197 */
1198enum jme_chipmode_bit_masks {
1199 CM_FPGAVER_MASK = 0xFFFF0000,
58c92f28 1200 CM_CHIPREV_MASK = 0x0000FF00,
cdcdc9eb
GFT
1201 CM_CHIPMODE_MASK = 0x0000000F,
1202};
cd0ff491 1203
cdcdc9eb
GFT
1204enum jme_chipmode_shifts {
1205 CM_FPGAVER_SHIFT = 16,
58c92f28 1206 CM_CHIPREV_SHIFT = 8,
cdcdc9eb 1207};
d7699f87 1208
cd0ff491
GFT
1209/*
1210 * Aggressive Power Mode Control
1211 */
1212enum jme_apmc_bits {
1213 JME_APMC_PCIE_SD_EN = 0x40000000,
1214 JME_APMC_PSEUDO_HP_EN = 0x20000000,
1215 JME_APMC_EPIEN = 0x04000000,
1216 JME_APMC_EPIEN_CTRL = 0x03000000,
1217};
1218
1219enum jme_apmc_values {
1220 JME_APMC_EPIEN_CTRL_EN = 0x02000000,
1221 JME_APMC_EPIEN_CTRL_DIS = 0x01000000,
1222};
1223
1224#define APMC_PHP_SHUTDOWN_DELAY (10 * 1000 * 1000)
1225
1226#ifdef REG_DEBUG
1227static char *MAC_REG_NAME[] = {
1228 "JME_TXCS", "JME_TXDBA_LO", "JME_TXDBA_HI", "JME_TXQDC",
1229 "JME_TXNDA", "JME_TXMCS", "JME_TXPFC", "JME_TXTRHD",
1230 "JME_RXCS", "JME_RXDBA_LO", "JME_RXDBA_HI", "JME_RXQDC",
1231 "JME_RXNDA", "JME_RXMCS", "JME_RXUMA_LO", "JME_RXUMA_HI",
1232 "JME_RXMCHT_LO", "JME_RXMCHT_HI", "JME_WFODP", "JME_WFOI",
1233 "JME_SMI", "JME_GHC", "UNKNOWN", "UNKNOWN",
1234 "JME_PMCS"};
7ee473a3 1235
cd0ff491
GFT
1236static char *PE_REG_NAME[] = {
1237 "UNKNOWN", "UNKNOWN", "UNKNOWN", "UNKNOWN",
1238 "UNKNOWN", "UNKNOWN", "UNKNOWN", "UNKNOWN",
1239 "UNKNOWN", "UNKNOWN", "JME_PHY_CS", "UNKNOWN",
1240 "JME_PHY_LINK", "UNKNOWN", "UNKNOWN", "UNKNOWN",
1241 "JME_SMBCSR", "JME_SMBINTF"};
7ee473a3 1242
cd0ff491
GFT
1243static char *MISC_REG_NAME[] = {
1244 "JME_TMCSR", "JME_GPIO", "JME_GPREG0", "JME_GPREG1",
1245 "JME_IEVE", "JME_IREQ", "JME_IENS", "JME_IENC",
1246 "JME_PCCRX0", "JME_PCCRX1", "JME_PCCRX2", "JME_PCCRX3",
1247 "JME_PCCTX0", "JME_CHIPMODE", "JME_SHBA_HI", "JME_SHBA_LO",
1248 "UNKNOWN", "UNKNOWN", "UNKNOWN", "UNKNOWN",
1249 "UNKNOWN", "UNKNOWN", "UNKNOWN", "UNKNOWN",
1250 "UNKNOWN", "UNKNOWN", "UNKNOWN", "UNKNOWN",
1251 "JME_TIMER1", "JME_TIMER2", "UNKNOWN", "JME_APMC",
1252 "JME_PCCSRX0"};
7ee473a3 1253
cd0ff491
GFT
1254static inline void reg_dbg(const struct jme_adapter *jme,
1255 const char *msg, u32 val, u32 reg)
1256{
1257 const char *regname;
58c92f28 1258 switch (reg & 0xF00) {
cd0ff491
GFT
1259 case 0x000:
1260 regname = MAC_REG_NAME[(reg & 0xFF) >> 2];
1261 break;
1262 case 0x400:
1263 regname = PE_REG_NAME[(reg & 0xFF) >> 2];
1264 break;
1265 case 0x800:
58c92f28 1266 regname = MISC_REG_NAME[(reg & 0xFF) >> 2];
cd0ff491
GFT
1267 break;
1268 default:
1269 regname = PE_REG_NAME[0];
1270 }
1271 printk(KERN_DEBUG "%s: %-20s %08x@%s\n", jme->dev->name,
1272 msg, val, regname);
1273}
1274#else
1275static inline void reg_dbg(const struct jme_adapter *jme,
1276 const char *msg, u32 val, u32 reg) {}
1277#endif
1278
d7699f87
GFT
1279/*
1280 * Read/Write MMaped I/O Registers
1281 */
cd0ff491 1282static inline u32 jread32(struct jme_adapter *jme, u32 reg)
d7699f87 1283{
cd0ff491 1284 return readl(jme->regs + reg);
d7699f87 1285}
cd0ff491
GFT
1286
1287static inline void jwrite32(struct jme_adapter *jme, u32 reg, u32 val)
d7699f87 1288{
cd0ff491
GFT
1289 reg_dbg(jme, "REG WRITE", val, reg);
1290 writel(val, jme->regs + reg);
1291 reg_dbg(jme, "VAL AFTER WRITE", readl(jme->regs + reg), reg);
d7699f87 1292}
cd0ff491
GFT
1293
1294static inline void jwrite32f(struct jme_adapter *jme, u32 reg, u32 val)
d7699f87
GFT
1295{
1296 /*
1297 * Read after write should cause flush
1298 */
cd0ff491
GFT
1299 reg_dbg(jme, "REG WRITE FLUSH", val, reg);
1300 writel(val, jme->regs + reg);
1301 readl(jme->regs + reg);
1302 reg_dbg(jme, "VAL AFTER WRITE", readl(jme->regs + reg), reg);
d7699f87
GFT
1303}
1304
cdcdc9eb
GFT
1305/*
1306 * PHY Regs
1307 */
1308enum jme_phy_reg17_bit_masks {
1309 PREG17_SPEED = 0xC000,
1310 PREG17_DUPLEX = 0x2000,
1311 PREG17_SPDRSV = 0x0800,
1312 PREG17_LNKUP = 0x0400,
1313 PREG17_MDI = 0x0040,
1314};
cd0ff491 1315
cdcdc9eb
GFT
1316enum jme_phy_reg17_vals {
1317 PREG17_SPEED_10M = 0x0000,
1318 PREG17_SPEED_100M = 0x4000,
1319 PREG17_SPEED_1000M = 0x8000,
1320};
cd0ff491 1321
8d27293f 1322#define BMSR_ANCOMP 0x0020
cdcdc9eb 1323
58c92f28
GFT
1324/*
1325 * Workaround
1326 */
1327static inline int is_buggy250(unsigned short device, unsigned int chiprev)
1328{
1329 return device == PCI_DEVICE_ID_JMICRON_JMC250 && chiprev == 0x11;
1330}
1331
d7699f87 1332/*
cd0ff491 1333 * Function prototypes
d7699f87 1334 */
d7699f87 1335static int jme_set_settings(struct net_device *netdev,
cd0ff491 1336 struct ethtool_cmd *ecmd);
d7699f87
GFT
1337static void jme_set_multi(struct net_device *netdev);
1338
cd0ff491 1339#endif
e5169728 1340