2 * Copyright (c) 2002-2005 Sam Leffler, Errno Consulting
3 * Copyright (c) 2004-2005 Atheros Communications, Inc.
4 * Copyright (c) 2006 Devicescape Software, Inc.
5 * Copyright (c) 2007 Jiri Slaby <jirislaby@gmail.com>
6 * Copyright (c) 2007 Luis R. Rodriguez <mcgrof@winlab.rutgers.edu>
10 * Redistribution and use in source and binary forms, with or without
11 * modification, are permitted provided that the following conditions
13 * 1. Redistributions of source code must retain the above copyright
14 * notice, this list of conditions and the following disclaimer,
15 * without modification.
16 * 2. Redistributions in binary form must reproduce at minimum a disclaimer
17 * similar to the "NO WARRANTY" disclaimer below ("Disclaimer") and any
18 * redistribution must be conditioned upon including a substantially
19 * similar Disclaimer requirement for further binary redistribution.
20 * 3. Neither the names of the above-listed copyright holders nor the names
21 * of any contributors may be used to endorse or promote products derived
22 * from this software without specific prior written permission.
24 * Alternatively, this software may be distributed under the terms of the
25 * GNU General Public License ("GPL") version 2 as published by the Free
26 * Software Foundation.
29 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
30 * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
31 * LIMITED TO, THE IMPLIED WARRANTIES OF NONINFRINGEMENT, MERCHANTIBILITY
32 * AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL
33 * THE COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY,
34 * OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
35 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
36 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER
37 * IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
38 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
39 * THE POSSIBILITY OF SUCH DAMAGES.
43 #include <linux/module.h>
44 #include <linux/delay.h>
45 #include <linux/hardirq.h>
48 #include <linux/netdevice.h>
49 #include <linux/cache.h>
50 #include <linux/pci.h>
51 #include <linux/ethtool.h>
52 #include <linux/uaccess.h>
54 #include <net/ieee80211_radiotap.h>
56 #include <asm/unaligned.h>
62 static int ath5k_calinterval = 10; /* Calibrate PHY every 10 secs (TODO: Fixme) */
63 static int modparam_nohwcrypt;
64 module_param_named(nohwcrypt, modparam_nohwcrypt, int, 0444);
65 MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
73 MODULE_AUTHOR("Jiri Slaby");
74 MODULE_AUTHOR("Nick Kossifidis");
75 MODULE_DESCRIPTION("Support for 5xxx series of Atheros 802.11 wireless LAN cards.");
76 MODULE_SUPPORTED_DEVICE("Atheros 5xxx WLAN cards");
77 MODULE_LICENSE("Dual BSD/GPL");
78 MODULE_VERSION("0.6.0 (EXPERIMENTAL)");
82 static struct pci_device_id ath5k_pci_id_table[] __devinitdata = {
83 { PCI_VDEVICE(ATHEROS, 0x0207), .driver_data = AR5K_AR5210 }, /* 5210 early */
84 { PCI_VDEVICE(ATHEROS, 0x0007), .driver_data = AR5K_AR5210 }, /* 5210 */
85 { PCI_VDEVICE(ATHEROS, 0x0011), .driver_data = AR5K_AR5211 }, /* 5311 - this is on AHB bus !*/
86 { PCI_VDEVICE(ATHEROS, 0x0012), .driver_data = AR5K_AR5211 }, /* 5211 */
87 { PCI_VDEVICE(ATHEROS, 0x0013), .driver_data = AR5K_AR5212 }, /* 5212 */
88 { PCI_VDEVICE(3COM_2, 0x0013), .driver_data = AR5K_AR5212 }, /* 3com 5212 */
89 { PCI_VDEVICE(3COM, 0x0013), .driver_data = AR5K_AR5212 }, /* 3com 3CRDAG675 5212 */
90 { PCI_VDEVICE(ATHEROS, 0x1014), .driver_data = AR5K_AR5212 }, /* IBM minipci 5212 */
91 { PCI_VDEVICE(ATHEROS, 0x0014), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
92 { PCI_VDEVICE(ATHEROS, 0x0015), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
93 { PCI_VDEVICE(ATHEROS, 0x0016), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
94 { PCI_VDEVICE(ATHEROS, 0x0017), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
95 { PCI_VDEVICE(ATHEROS, 0x0018), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
96 { PCI_VDEVICE(ATHEROS, 0x0019), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
97 { PCI_VDEVICE(ATHEROS, 0x001a), .driver_data = AR5K_AR5212 }, /* 2413 Griffin-lite */
98 { PCI_VDEVICE(ATHEROS, 0x001b), .driver_data = AR5K_AR5212 }, /* 5413 Eagle */
99 { PCI_VDEVICE(ATHEROS, 0x001c), .driver_data = AR5K_AR5212 }, /* PCI-E cards */
100 { PCI_VDEVICE(ATHEROS, 0x001d), .driver_data = AR5K_AR5212 }, /* 2417 Nala */
103 MODULE_DEVICE_TABLE(pci, ath5k_pci_id_table);
106 static struct ath5k_srev_name srev_names[] = {
107 { "5210", AR5K_VERSION_MAC, AR5K_SREV_AR5210 },
108 { "5311", AR5K_VERSION_MAC, AR5K_SREV_AR5311 },
109 { "5311A", AR5K_VERSION_MAC, AR5K_SREV_AR5311A },
110 { "5311B", AR5K_VERSION_MAC, AR5K_SREV_AR5311B },
111 { "5211", AR5K_VERSION_MAC, AR5K_SREV_AR5211 },
112 { "5212", AR5K_VERSION_MAC, AR5K_SREV_AR5212 },
113 { "5213", AR5K_VERSION_MAC, AR5K_SREV_AR5213 },
114 { "5213A", AR5K_VERSION_MAC, AR5K_SREV_AR5213A },
115 { "2413", AR5K_VERSION_MAC, AR5K_SREV_AR2413 },
116 { "2414", AR5K_VERSION_MAC, AR5K_SREV_AR2414 },
117 { "5424", AR5K_VERSION_MAC, AR5K_SREV_AR5424 },
118 { "5413", AR5K_VERSION_MAC, AR5K_SREV_AR5413 },
119 { "5414", AR5K_VERSION_MAC, AR5K_SREV_AR5414 },
120 { "2415", AR5K_VERSION_MAC, AR5K_SREV_AR2415 },
121 { "5416", AR5K_VERSION_MAC, AR5K_SREV_AR5416 },
122 { "5418", AR5K_VERSION_MAC, AR5K_SREV_AR5418 },
123 { "2425", AR5K_VERSION_MAC, AR5K_SREV_AR2425 },
124 { "2417", AR5K_VERSION_MAC, AR5K_SREV_AR2417 },
125 { "xxxxx", AR5K_VERSION_MAC, AR5K_SREV_UNKNOWN },
126 { "5110", AR5K_VERSION_RAD, AR5K_SREV_RAD_5110 },
127 { "5111", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111 },
128 { "5111A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111A },
129 { "2111", AR5K_VERSION_RAD, AR5K_SREV_RAD_2111 },
130 { "5112", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112 },
131 { "5112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112A },
132 { "5112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112B },
133 { "2112", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112 },
134 { "2112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112A },
135 { "2112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112B },
136 { "2413", AR5K_VERSION_RAD, AR5K_SREV_RAD_2413 },
137 { "5413", AR5K_VERSION_RAD, AR5K_SREV_RAD_5413 },
138 { "2316", AR5K_VERSION_RAD, AR5K_SREV_RAD_2316 },
139 { "2317", AR5K_VERSION_RAD, AR5K_SREV_RAD_2317 },
140 { "5424", AR5K_VERSION_RAD, AR5K_SREV_RAD_5424 },
141 { "5133", AR5K_VERSION_RAD, AR5K_SREV_RAD_5133 },
142 { "xxxxx", AR5K_VERSION_RAD, AR5K_SREV_UNKNOWN },
145 static struct ieee80211_rate ath5k_rates[] = {
147 .hw_value = ATH5K_RATE_CODE_1M, },
149 .hw_value = ATH5K_RATE_CODE_2M,
150 .hw_value_short = ATH5K_RATE_CODE_2M | AR5K_SET_SHORT_PREAMBLE,
151 .flags = IEEE80211_RATE_SHORT_PREAMBLE },
153 .hw_value = ATH5K_RATE_CODE_5_5M,
154 .hw_value_short = ATH5K_RATE_CODE_5_5M | AR5K_SET_SHORT_PREAMBLE,
155 .flags = IEEE80211_RATE_SHORT_PREAMBLE },
157 .hw_value = ATH5K_RATE_CODE_11M,
158 .hw_value_short = ATH5K_RATE_CODE_11M | AR5K_SET_SHORT_PREAMBLE,
159 .flags = IEEE80211_RATE_SHORT_PREAMBLE },
161 .hw_value = ATH5K_RATE_CODE_6M,
164 .hw_value = ATH5K_RATE_CODE_9M,
167 .hw_value = ATH5K_RATE_CODE_12M,
170 .hw_value = ATH5K_RATE_CODE_18M,
173 .hw_value = ATH5K_RATE_CODE_24M,
176 .hw_value = ATH5K_RATE_CODE_36M,
179 .hw_value = ATH5K_RATE_CODE_48M,
182 .hw_value = ATH5K_RATE_CODE_54M,
188 * Prototypes - PCI stack related functions
190 static int __devinit ath5k_pci_probe(struct pci_dev *pdev,
191 const struct pci_device_id *id);
192 static void __devexit ath5k_pci_remove(struct pci_dev *pdev);
194 static int ath5k_pci_suspend(struct pci_dev *pdev,
196 static int ath5k_pci_resume(struct pci_dev *pdev);
198 #define ath5k_pci_suspend NULL
199 #define ath5k_pci_resume NULL
200 #endif /* CONFIG_PM */
202 static struct pci_driver ath5k_pci_driver = {
203 .name = KBUILD_MODNAME,
204 .id_table = ath5k_pci_id_table,
205 .probe = ath5k_pci_probe,
206 .remove = __devexit_p(ath5k_pci_remove),
207 .suspend = ath5k_pci_suspend,
208 .resume = ath5k_pci_resume,
214 * Prototypes - MAC 802.11 stack related functions
216 static int ath5k_tx(struct ieee80211_hw *hw, struct sk_buff *skb);
217 static int ath5k_reset(struct ath5k_softc *sc, bool stop, bool change_channel);
218 static int ath5k_reset_wake(struct ath5k_softc *sc);
219 static int ath5k_start(struct ieee80211_hw *hw);
220 static void ath5k_stop(struct ieee80211_hw *hw);
221 static int ath5k_add_interface(struct ieee80211_hw *hw,
222 struct ieee80211_if_init_conf *conf);
223 static void ath5k_remove_interface(struct ieee80211_hw *hw,
224 struct ieee80211_if_init_conf *conf);
225 static int ath5k_config(struct ieee80211_hw *hw, u32 changed);
226 static int ath5k_config_interface(struct ieee80211_hw *hw,
227 struct ieee80211_vif *vif,
228 struct ieee80211_if_conf *conf);
229 static void ath5k_configure_filter(struct ieee80211_hw *hw,
230 unsigned int changed_flags,
231 unsigned int *new_flags,
232 int mc_count, struct dev_mc_list *mclist);
233 static int ath5k_set_key(struct ieee80211_hw *hw,
234 enum set_key_cmd cmd,
235 struct ieee80211_vif *vif, struct ieee80211_sta *sta,
236 struct ieee80211_key_conf *key);
237 static int ath5k_get_stats(struct ieee80211_hw *hw,
238 struct ieee80211_low_level_stats *stats);
239 static int ath5k_get_tx_stats(struct ieee80211_hw *hw,
240 struct ieee80211_tx_queue_stats *stats);
241 static u64 ath5k_get_tsf(struct ieee80211_hw *hw);
242 static void ath5k_reset_tsf(struct ieee80211_hw *hw);
243 static int ath5k_beacon_update(struct ath5k_softc *sc,
244 struct sk_buff *skb);
245 static void ath5k_bss_info_changed(struct ieee80211_hw *hw,
246 struct ieee80211_vif *vif,
247 struct ieee80211_bss_conf *bss_conf,
250 static struct ieee80211_ops ath5k_hw_ops = {
252 .start = ath5k_start,
254 .add_interface = ath5k_add_interface,
255 .remove_interface = ath5k_remove_interface,
256 .config = ath5k_config,
257 .config_interface = ath5k_config_interface,
258 .configure_filter = ath5k_configure_filter,
259 .set_key = ath5k_set_key,
260 .get_stats = ath5k_get_stats,
262 .get_tx_stats = ath5k_get_tx_stats,
263 .get_tsf = ath5k_get_tsf,
264 .reset_tsf = ath5k_reset_tsf,
265 .bss_info_changed = ath5k_bss_info_changed,
269 * Prototypes - Internal functions
272 static int ath5k_attach(struct pci_dev *pdev,
273 struct ieee80211_hw *hw);
274 static void ath5k_detach(struct pci_dev *pdev,
275 struct ieee80211_hw *hw);
276 /* Channel/mode setup */
277 static inline short ath5k_ieee2mhz(short chan);
278 static unsigned int ath5k_copy_channels(struct ath5k_hw *ah,
279 struct ieee80211_channel *channels,
282 static int ath5k_setup_bands(struct ieee80211_hw *hw);
283 static int ath5k_chan_set(struct ath5k_softc *sc,
284 struct ieee80211_channel *chan);
285 static void ath5k_setcurmode(struct ath5k_softc *sc,
287 static void ath5k_mode_setup(struct ath5k_softc *sc);
289 /* Descriptor setup */
290 static int ath5k_desc_alloc(struct ath5k_softc *sc,
291 struct pci_dev *pdev);
292 static void ath5k_desc_free(struct ath5k_softc *sc,
293 struct pci_dev *pdev);
295 static int ath5k_rxbuf_setup(struct ath5k_softc *sc,
296 struct ath5k_buf *bf);
297 static int ath5k_txbuf_setup(struct ath5k_softc *sc,
298 struct ath5k_buf *bf);
299 static inline void ath5k_txbuf_free(struct ath5k_softc *sc,
300 struct ath5k_buf *bf)
305 pci_unmap_single(sc->pdev, bf->skbaddr, bf->skb->len,
307 dev_kfree_skb_any(bf->skb);
312 static struct ath5k_txq *ath5k_txq_setup(struct ath5k_softc *sc,
313 int qtype, int subtype);
314 static int ath5k_beaconq_setup(struct ath5k_hw *ah);
315 static int ath5k_beaconq_config(struct ath5k_softc *sc);
316 static void ath5k_txq_drainq(struct ath5k_softc *sc,
317 struct ath5k_txq *txq);
318 static void ath5k_txq_cleanup(struct ath5k_softc *sc);
319 static void ath5k_txq_release(struct ath5k_softc *sc);
321 static int ath5k_rx_start(struct ath5k_softc *sc);
322 static void ath5k_rx_stop(struct ath5k_softc *sc);
323 static unsigned int ath5k_rx_decrypted(struct ath5k_softc *sc,
324 struct ath5k_desc *ds,
326 struct ath5k_rx_status *rs);
327 static void ath5k_tasklet_rx(unsigned long data);
329 static void ath5k_tx_processq(struct ath5k_softc *sc,
330 struct ath5k_txq *txq);
331 static void ath5k_tasklet_tx(unsigned long data);
332 /* Beacon handling */
333 static int ath5k_beacon_setup(struct ath5k_softc *sc,
334 struct ath5k_buf *bf);
335 static void ath5k_beacon_send(struct ath5k_softc *sc);
336 static void ath5k_beacon_config(struct ath5k_softc *sc);
337 static void ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf);
339 static inline u64 ath5k_extend_tsf(struct ath5k_hw *ah, u32 rstamp)
341 u64 tsf = ath5k_hw_get_tsf64(ah);
343 if ((tsf & 0x7fff) < rstamp)
346 return (tsf & ~0x7fff) | rstamp;
349 /* Interrupt handling */
350 static int ath5k_init(struct ath5k_softc *sc);
351 static int ath5k_stop_locked(struct ath5k_softc *sc);
352 static int ath5k_stop_hw(struct ath5k_softc *sc);
353 static irqreturn_t ath5k_intr(int irq, void *dev_id);
354 static void ath5k_tasklet_reset(unsigned long data);
356 static void ath5k_calibrate(unsigned long data);
358 static int ath5k_init_leds(struct ath5k_softc *sc);
359 static void ath5k_led_enable(struct ath5k_softc *sc);
360 static void ath5k_led_off(struct ath5k_softc *sc);
361 static void ath5k_unregister_leds(struct ath5k_softc *sc);
364 * Module init/exit functions
373 ret = pci_register_driver(&ath5k_pci_driver);
375 printk(KERN_ERR "ath5k_pci: can't register pci driver\n");
385 pci_unregister_driver(&ath5k_pci_driver);
387 ath5k_debug_finish();
390 module_init(init_ath5k_pci);
391 module_exit(exit_ath5k_pci);
394 /********************\
395 * PCI Initialization *
396 \********************/
399 ath5k_chip_name(enum ath5k_srev_type type, u_int16_t val)
401 const char *name = "xxxxx";
404 for (i = 0; i < ARRAY_SIZE(srev_names); i++) {
405 if (srev_names[i].sr_type != type)
408 if ((val & 0xf0) == srev_names[i].sr_val)
409 name = srev_names[i].sr_name;
411 if ((val & 0xff) == srev_names[i].sr_val) {
412 name = srev_names[i].sr_name;
421 ath5k_pci_probe(struct pci_dev *pdev,
422 const struct pci_device_id *id)
425 struct ath5k_softc *sc;
426 struct ieee80211_hw *hw;
430 ret = pci_enable_device(pdev);
432 dev_err(&pdev->dev, "can't enable device\n");
436 /* XXX 32-bit addressing only */
437 ret = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
439 dev_err(&pdev->dev, "32-bit DMA not available\n");
444 * Cache line size is used to size and align various
445 * structures used to communicate with the hardware.
447 pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &csz);
450 * Linux 2.4.18 (at least) writes the cache line size
451 * register as a 16-bit wide register which is wrong.
452 * We must have this setup properly for rx buffer
453 * DMA to work so force a reasonable value here if it
456 csz = L1_CACHE_BYTES / sizeof(u32);
457 pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, csz);
460 * The default setting of latency timer yields poor results,
461 * set it to the value used by other systems. It may be worth
462 * tweaking this setting more.
464 pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0xa8);
466 /* Enable bus mastering */
467 pci_set_master(pdev);
470 * Disable the RETRY_TIMEOUT register (0x41) to keep
471 * PCI Tx retries from interfering with C3 CPU state.
473 pci_write_config_byte(pdev, 0x41, 0);
475 ret = pci_request_region(pdev, 0, "ath5k");
477 dev_err(&pdev->dev, "cannot reserve PCI memory region\n");
481 mem = pci_iomap(pdev, 0, 0);
483 dev_err(&pdev->dev, "cannot remap PCI memory region\n") ;
489 * Allocate hw (mac80211 main struct)
490 * and hw->priv (driver private data)
492 hw = ieee80211_alloc_hw(sizeof(*sc), &ath5k_hw_ops);
494 dev_err(&pdev->dev, "cannot allocate ieee80211_hw\n");
499 dev_info(&pdev->dev, "registered as '%s'\n", wiphy_name(hw->wiphy));
501 /* Initialize driver private data */
502 SET_IEEE80211_DEV(hw, &pdev->dev);
503 hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
504 IEEE80211_HW_SIGNAL_DBM |
505 IEEE80211_HW_NOISE_DBM;
507 hw->wiphy->interface_modes =
508 BIT(NL80211_IFTYPE_STATION) |
509 BIT(NL80211_IFTYPE_ADHOC) |
510 BIT(NL80211_IFTYPE_MESH_POINT);
512 hw->extra_tx_headroom = 2;
513 hw->channel_change_time = 5000;
518 ath5k_debug_init_device(sc);
521 * Mark the device as detached to avoid processing
522 * interrupts until setup is complete.
524 __set_bit(ATH_STAT_INVALID, sc->status);
526 sc->iobase = mem; /* So we can unmap it on detach */
527 sc->cachelsz = csz * sizeof(u32); /* convert to bytes */
528 sc->opmode = NL80211_IFTYPE_STATION;
529 mutex_init(&sc->lock);
530 spin_lock_init(&sc->rxbuflock);
531 spin_lock_init(&sc->txbuflock);
532 spin_lock_init(&sc->block);
534 /* Set private data */
535 pci_set_drvdata(pdev, hw);
537 /* Setup interrupt handler */
538 ret = request_irq(pdev->irq, ath5k_intr, IRQF_SHARED, "ath", sc);
540 ATH5K_ERR(sc, "request_irq failed\n");
544 /* Initialize device */
545 sc->ah = ath5k_hw_attach(sc, id->driver_data);
546 if (IS_ERR(sc->ah)) {
547 ret = PTR_ERR(sc->ah);
551 /* set up multi-rate retry capabilities */
552 if (sc->ah->ah_version == AR5K_AR5212) {
554 hw->max_rate_tries = 11;
557 /* Finish private driver data initialization */
558 ret = ath5k_attach(pdev, hw);
562 ATH5K_INFO(sc, "Atheros AR%s chip found (MAC: 0x%x, PHY: 0x%x)\n",
563 ath5k_chip_name(AR5K_VERSION_MAC, sc->ah->ah_mac_srev),
565 sc->ah->ah_phy_revision);
567 if (!sc->ah->ah_single_chip) {
568 /* Single chip radio (!RF5111) */
569 if (sc->ah->ah_radio_5ghz_revision &&
570 !sc->ah->ah_radio_2ghz_revision) {
571 /* No 5GHz support -> report 2GHz radio */
572 if (!test_bit(AR5K_MODE_11A,
573 sc->ah->ah_capabilities.cap_mode)) {
574 ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
575 ath5k_chip_name(AR5K_VERSION_RAD,
576 sc->ah->ah_radio_5ghz_revision),
577 sc->ah->ah_radio_5ghz_revision);
578 /* No 2GHz support (5110 and some
579 * 5Ghz only cards) -> report 5Ghz radio */
580 } else if (!test_bit(AR5K_MODE_11B,
581 sc->ah->ah_capabilities.cap_mode)) {
582 ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
583 ath5k_chip_name(AR5K_VERSION_RAD,
584 sc->ah->ah_radio_5ghz_revision),
585 sc->ah->ah_radio_5ghz_revision);
586 /* Multiband radio */
588 ATH5K_INFO(sc, "RF%s multiband radio found"
590 ath5k_chip_name(AR5K_VERSION_RAD,
591 sc->ah->ah_radio_5ghz_revision),
592 sc->ah->ah_radio_5ghz_revision);
595 /* Multi chip radio (RF5111 - RF2111) ->
596 * report both 2GHz/5GHz radios */
597 else if (sc->ah->ah_radio_5ghz_revision &&
598 sc->ah->ah_radio_2ghz_revision){
599 ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
600 ath5k_chip_name(AR5K_VERSION_RAD,
601 sc->ah->ah_radio_5ghz_revision),
602 sc->ah->ah_radio_5ghz_revision);
603 ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
604 ath5k_chip_name(AR5K_VERSION_RAD,
605 sc->ah->ah_radio_2ghz_revision),
606 sc->ah->ah_radio_2ghz_revision);
611 /* ready to process interrupts */
612 __clear_bit(ATH_STAT_INVALID, sc->status);
616 ath5k_hw_detach(sc->ah);
618 free_irq(pdev->irq, sc);
620 ieee80211_free_hw(hw);
622 pci_iounmap(pdev, mem);
624 pci_release_region(pdev, 0);
626 pci_disable_device(pdev);
631 static void __devexit
632 ath5k_pci_remove(struct pci_dev *pdev)
634 struct ieee80211_hw *hw = pci_get_drvdata(pdev);
635 struct ath5k_softc *sc = hw->priv;
637 ath5k_debug_finish_device(sc);
638 ath5k_detach(pdev, hw);
639 ath5k_hw_detach(sc->ah);
640 free_irq(pdev->irq, sc);
641 pci_iounmap(pdev, sc->iobase);
642 pci_release_region(pdev, 0);
643 pci_disable_device(pdev);
644 ieee80211_free_hw(hw);
649 ath5k_pci_suspend(struct pci_dev *pdev, pm_message_t state)
651 struct ieee80211_hw *hw = pci_get_drvdata(pdev);
652 struct ath5k_softc *sc = hw->priv;
656 free_irq(pdev->irq, sc);
657 pci_save_state(pdev);
658 pci_disable_device(pdev);
659 pci_set_power_state(pdev, PCI_D3hot);
665 ath5k_pci_resume(struct pci_dev *pdev)
667 struct ieee80211_hw *hw = pci_get_drvdata(pdev);
668 struct ath5k_softc *sc = hw->priv;
671 pci_restore_state(pdev);
673 err = pci_enable_device(pdev);
678 * Suspend/Resume resets the PCI configuration space, so we have to
679 * re-disable the RETRY_TIMEOUT register (0x41) to keep
680 * PCI Tx retries from interfering with C3 CPU state
682 pci_write_config_byte(pdev, 0x41, 0);
684 err = request_irq(pdev->irq, ath5k_intr, IRQF_SHARED, "ath", sc);
686 ATH5K_ERR(sc, "request_irq failed\n");
690 ath5k_led_enable(sc);
694 pci_disable_device(pdev);
697 #endif /* CONFIG_PM */
700 /***********************\
701 * Driver Initialization *
702 \***********************/
705 ath5k_attach(struct pci_dev *pdev, struct ieee80211_hw *hw)
707 struct ath5k_softc *sc = hw->priv;
708 struct ath5k_hw *ah = sc->ah;
709 u8 mac[ETH_ALEN] = {};
712 ATH5K_DBG(sc, ATH5K_DEBUG_ANY, "devid 0x%x\n", pdev->device);
715 * Check if the MAC has multi-rate retry support.
716 * We do this by trying to setup a fake extended
717 * descriptor. MAC's that don't have support will
718 * return false w/o doing anything. MAC's that do
719 * support it will return true w/o doing anything.
721 ret = ah->ah_setup_mrr_tx_desc(ah, NULL, 0, 0, 0, 0, 0, 0);
725 __set_bit(ATH_STAT_MRRETRY, sc->status);
728 * Collect the channel list. The 802.11 layer
729 * is resposible for filtering this list based
730 * on settings like the phy mode and regulatory
731 * domain restrictions.
733 ret = ath5k_setup_bands(hw);
735 ATH5K_ERR(sc, "can't get channels\n");
739 /* NB: setup here so ath5k_rate_update is happy */
740 if (test_bit(AR5K_MODE_11A, ah->ah_modes))
741 ath5k_setcurmode(sc, AR5K_MODE_11A);
743 ath5k_setcurmode(sc, AR5K_MODE_11B);
746 * Allocate tx+rx descriptors and populate the lists.
748 ret = ath5k_desc_alloc(sc, pdev);
750 ATH5K_ERR(sc, "can't allocate descriptors\n");
755 * Allocate hardware transmit queues: one queue for
756 * beacon frames and one data queue for each QoS
757 * priority. Note that hw functions handle reseting
758 * these queues at the needed time.
760 ret = ath5k_beaconq_setup(ah);
762 ATH5K_ERR(sc, "can't setup a beacon xmit queue\n");
767 sc->txq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BK);
768 if (IS_ERR(sc->txq)) {
769 ATH5K_ERR(sc, "can't setup xmit queue\n");
770 ret = PTR_ERR(sc->txq);
774 tasklet_init(&sc->rxtq, ath5k_tasklet_rx, (unsigned long)sc);
775 tasklet_init(&sc->txtq, ath5k_tasklet_tx, (unsigned long)sc);
776 tasklet_init(&sc->restq, ath5k_tasklet_reset, (unsigned long)sc);
777 setup_timer(&sc->calib_tim, ath5k_calibrate, (unsigned long)sc);
779 ret = ath5k_eeprom_read_mac(ah, mac);
781 ATH5K_ERR(sc, "unable to read address from EEPROM: 0x%04x\n",
786 SET_IEEE80211_PERM_ADDR(hw, mac);
787 /* All MAC address bits matter for ACKs */
788 memset(sc->bssidmask, 0xff, ETH_ALEN);
789 ath5k_hw_set_bssid_mask(sc->ah, sc->bssidmask);
791 ret = ieee80211_register_hw(hw);
793 ATH5K_ERR(sc, "can't register ieee80211 hw\n");
801 ath5k_txq_release(sc);
803 ath5k_hw_release_tx_queue(ah, sc->bhalq);
805 ath5k_desc_free(sc, pdev);
811 ath5k_detach(struct pci_dev *pdev, struct ieee80211_hw *hw)
813 struct ath5k_softc *sc = hw->priv;
816 * NB: the order of these is important:
817 * o call the 802.11 layer before detaching ath5k_hw to
818 * insure callbacks into the driver to delete global
819 * key cache entries can be handled
820 * o reclaim the tx queue data structures after calling
821 * the 802.11 layer as we'll get called back to reclaim
822 * node state and potentially want to use them
823 * o to cleanup the tx queues the hal is called, so detach
825 * XXX: ??? detach ath5k_hw ???
826 * Other than that, it's straightforward...
828 ieee80211_unregister_hw(hw);
829 ath5k_desc_free(sc, pdev);
830 ath5k_txq_release(sc);
831 ath5k_hw_release_tx_queue(sc->ah, sc->bhalq);
832 ath5k_unregister_leds(sc);
835 * NB: can't reclaim these until after ieee80211_ifdetach
836 * returns because we'll get called back to reclaim node
837 * state and potentially want to use them.
844 /********************\
845 * Channel/mode setup *
846 \********************/
849 * Convert IEEE channel number to MHz frequency.
852 ath5k_ieee2mhz(short chan)
854 if (chan <= 14 || chan >= 27)
855 return ieee80211chan2mhz(chan);
857 return 2212 + chan * 20;
861 ath5k_copy_channels(struct ath5k_hw *ah,
862 struct ieee80211_channel *channels,
866 unsigned int i, count, size, chfreq, freq, ch;
868 if (!test_bit(mode, ah->ah_modes))
873 case AR5K_MODE_11A_TURBO:
874 /* 1..220, but 2GHz frequencies are filtered by check_channel */
876 chfreq = CHANNEL_5GHZ;
880 case AR5K_MODE_11G_TURBO:
882 chfreq = CHANNEL_2GHZ;
885 ATH5K_WARN(ah->ah_sc, "bad mode, not copying channels\n");
889 for (i = 0, count = 0; i < size && max > 0; i++) {
891 freq = ath5k_ieee2mhz(ch);
893 /* Check if channel is supported by the chipset */
894 if (!ath5k_channel_ok(ah, freq, chfreq))
897 /* Write channel info and increment counter */
898 channels[count].center_freq = freq;
899 channels[count].band = (chfreq == CHANNEL_2GHZ) ?
900 IEEE80211_BAND_2GHZ : IEEE80211_BAND_5GHZ;
904 channels[count].hw_value = chfreq | CHANNEL_OFDM;
906 case AR5K_MODE_11A_TURBO:
907 case AR5K_MODE_11G_TURBO:
908 channels[count].hw_value = chfreq |
909 CHANNEL_OFDM | CHANNEL_TURBO;
912 channels[count].hw_value = CHANNEL_B;
923 ath5k_setup_rate_idx(struct ath5k_softc *sc, struct ieee80211_supported_band *b)
927 for (i = 0; i < AR5K_MAX_RATES; i++)
928 sc->rate_idx[b->band][i] = -1;
930 for (i = 0; i < b->n_bitrates; i++) {
931 sc->rate_idx[b->band][b->bitrates[i].hw_value] = i;
932 if (b->bitrates[i].hw_value_short)
933 sc->rate_idx[b->band][b->bitrates[i].hw_value_short] = i;
938 ath5k_setup_bands(struct ieee80211_hw *hw)
940 struct ath5k_softc *sc = hw->priv;
941 struct ath5k_hw *ah = sc->ah;
942 struct ieee80211_supported_band *sband;
943 int max_c, count_c = 0;
946 BUILD_BUG_ON(ARRAY_SIZE(sc->sbands) < IEEE80211_NUM_BANDS);
947 max_c = ARRAY_SIZE(sc->channels);
950 sband = &sc->sbands[IEEE80211_BAND_2GHZ];
951 sband->band = IEEE80211_BAND_2GHZ;
952 sband->bitrates = &sc->rates[IEEE80211_BAND_2GHZ][0];
954 if (test_bit(AR5K_MODE_11G, sc->ah->ah_capabilities.cap_mode)) {
956 memcpy(sband->bitrates, &ath5k_rates[0],
957 sizeof(struct ieee80211_rate) * 12);
958 sband->n_bitrates = 12;
960 sband->channels = sc->channels;
961 sband->n_channels = ath5k_copy_channels(ah, sband->channels,
962 AR5K_MODE_11G, max_c);
964 hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
965 count_c = sband->n_channels;
967 } else if (test_bit(AR5K_MODE_11B, sc->ah->ah_capabilities.cap_mode)) {
969 memcpy(sband->bitrates, &ath5k_rates[0],
970 sizeof(struct ieee80211_rate) * 4);
971 sband->n_bitrates = 4;
973 /* 5211 only supports B rates and uses 4bit rate codes
974 * (e.g normally we have 0x1B for 1M, but on 5211 we have 0x0B)
977 if (ah->ah_version == AR5K_AR5211) {
978 for (i = 0; i < 4; i++) {
979 sband->bitrates[i].hw_value =
980 sband->bitrates[i].hw_value & 0xF;
981 sband->bitrates[i].hw_value_short =
982 sband->bitrates[i].hw_value_short & 0xF;
986 sband->channels = sc->channels;
987 sband->n_channels = ath5k_copy_channels(ah, sband->channels,
988 AR5K_MODE_11B, max_c);
990 hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
991 count_c = sband->n_channels;
994 ath5k_setup_rate_idx(sc, sband);
996 /* 5GHz band, A mode */
997 if (test_bit(AR5K_MODE_11A, sc->ah->ah_capabilities.cap_mode)) {
998 sband = &sc->sbands[IEEE80211_BAND_5GHZ];
999 sband->band = IEEE80211_BAND_5GHZ;
1000 sband->bitrates = &sc->rates[IEEE80211_BAND_5GHZ][0];
1002 memcpy(sband->bitrates, &ath5k_rates[4],
1003 sizeof(struct ieee80211_rate) * 8);
1004 sband->n_bitrates = 8;
1006 sband->channels = &sc->channels[count_c];
1007 sband->n_channels = ath5k_copy_channels(ah, sband->channels,
1008 AR5K_MODE_11A, max_c);
1010 hw->wiphy->bands[IEEE80211_BAND_5GHZ] = sband;
1012 ath5k_setup_rate_idx(sc, sband);
1014 ath5k_debug_dump_bands(sc);
1020 * Set/change channels. If the channel is really being changed,
1021 * it's done by reseting the chip. To accomplish this we must
1022 * first cleanup any pending DMA, then restart stuff after a la
1026 ath5k_chan_set(struct ath5k_softc *sc, struct ieee80211_channel *chan)
1028 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "(%u MHz) -> (%u MHz)\n",
1029 sc->curchan->center_freq, chan->center_freq);
1031 if (chan->center_freq != sc->curchan->center_freq ||
1032 chan->hw_value != sc->curchan->hw_value) {
1035 sc->curband = &sc->sbands[chan->band];
1038 * To switch channels clear any pending DMA operations;
1039 * wait long enough for the RX fifo to drain, reset the
1040 * hardware at the new frequency, and then re-enable
1041 * the relevant bits of the h/w.
1043 return ath5k_reset(sc, true, true);
1050 ath5k_setcurmode(struct ath5k_softc *sc, unsigned int mode)
1054 if (mode == AR5K_MODE_11A) {
1055 sc->curband = &sc->sbands[IEEE80211_BAND_5GHZ];
1057 sc->curband = &sc->sbands[IEEE80211_BAND_2GHZ];
1062 ath5k_mode_setup(struct ath5k_softc *sc)
1064 struct ath5k_hw *ah = sc->ah;
1067 /* configure rx filter */
1068 rfilt = sc->filter_flags;
1069 ath5k_hw_set_rx_filter(ah, rfilt);
1071 if (ath5k_hw_hasbssidmask(ah))
1072 ath5k_hw_set_bssid_mask(ah, sc->bssidmask);
1074 /* configure operational mode */
1075 ath5k_hw_set_opmode(ah);
1077 ath5k_hw_set_mcast_filter(ah, 0, 0);
1078 ATH5K_DBG(sc, ATH5K_DEBUG_MODE, "RX filter 0x%x\n", rfilt);
1082 ath5k_hw_to_driver_rix(struct ath5k_softc *sc, int hw_rix)
1084 WARN_ON(hw_rix < 0 || hw_rix > AR5K_MAX_RATES);
1085 return sc->rate_idx[sc->curband->band][hw_rix];
1093 struct sk_buff *ath5k_rx_skb_alloc(struct ath5k_softc *sc, dma_addr_t *skb_addr)
1095 struct sk_buff *skb;
1099 * Allocate buffer with headroom_needed space for the
1100 * fake physical layer header at the start.
1102 skb = dev_alloc_skb(sc->rxbufsize + sc->cachelsz - 1);
1105 ATH5K_ERR(sc, "can't alloc skbuff of size %u\n",
1106 sc->rxbufsize + sc->cachelsz - 1);
1110 * Cache-line-align. This is important (for the
1111 * 5210 at least) as not doing so causes bogus data
1114 off = ((unsigned long)skb->data) % sc->cachelsz;
1116 skb_reserve(skb, sc->cachelsz - off);
1118 *skb_addr = pci_map_single(sc->pdev,
1119 skb->data, sc->rxbufsize, PCI_DMA_FROMDEVICE);
1120 if (unlikely(pci_dma_mapping_error(sc->pdev, *skb_addr))) {
1121 ATH5K_ERR(sc, "%s: DMA mapping failed\n", __func__);
1129 ath5k_rxbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
1131 struct ath5k_hw *ah = sc->ah;
1132 struct sk_buff *skb = bf->skb;
1133 struct ath5k_desc *ds;
1136 skb = ath5k_rx_skb_alloc(sc, &bf->skbaddr);
1143 * Setup descriptors. For receive we always terminate
1144 * the descriptor list with a self-linked entry so we'll
1145 * not get overrun under high load (as can happen with a
1146 * 5212 when ANI processing enables PHY error frames).
1148 * To insure the last descriptor is self-linked we create
1149 * each descriptor as self-linked and add it to the end. As
1150 * each additional descriptor is added the previous self-linked
1151 * entry is ``fixed'' naturally. This should be safe even
1152 * if DMA is happening. When processing RX interrupts we
1153 * never remove/process the last, self-linked, entry on the
1154 * descriptor list. This insures the hardware always has
1155 * someplace to write a new frame.
1158 ds->ds_link = bf->daddr; /* link to self */
1159 ds->ds_data = bf->skbaddr;
1160 ah->ah_setup_rx_desc(ah, ds,
1161 skb_tailroom(skb), /* buffer size */
1164 if (sc->rxlink != NULL)
1165 *sc->rxlink = bf->daddr;
1166 sc->rxlink = &ds->ds_link;
1171 ath5k_txbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
1173 struct ath5k_hw *ah = sc->ah;
1174 struct ath5k_txq *txq = sc->txq;
1175 struct ath5k_desc *ds = bf->desc;
1176 struct sk_buff *skb = bf->skb;
1177 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
1178 unsigned int pktlen, flags, keyidx = AR5K_TXKEYIX_INVALID;
1179 struct ieee80211_rate *rate;
1180 unsigned int mrr_rate[3], mrr_tries[3];
1183 flags = AR5K_TXDESC_INTREQ | AR5K_TXDESC_CLRDMASK;
1185 /* XXX endianness */
1186 bf->skbaddr = pci_map_single(sc->pdev, skb->data, skb->len,
1189 if (info->flags & IEEE80211_TX_CTL_NO_ACK)
1190 flags |= AR5K_TXDESC_NOACK;
1194 if (info->control.hw_key) {
1195 keyidx = info->control.hw_key->hw_key_idx;
1196 pktlen += info->control.hw_key->icv_len;
1198 ret = ah->ah_setup_tx_desc(ah, ds, pktlen,
1199 ieee80211_get_hdrlen_from_skb(skb), AR5K_PKT_TYPE_NORMAL,
1200 (sc->power_level * 2),
1201 ieee80211_get_tx_rate(sc->hw, info)->hw_value,
1202 info->control.rates[0].count, keyidx, 0, flags, 0, 0);
1206 memset(mrr_rate, 0, sizeof(mrr_rate));
1207 memset(mrr_tries, 0, sizeof(mrr_tries));
1208 for (i = 0; i < 3; i++) {
1209 rate = ieee80211_get_alt_retry_rate(sc->hw, info, i);
1213 mrr_rate[i] = rate->hw_value;
1214 mrr_tries[i] = info->control.rates[i + 1].count;
1217 ah->ah_setup_mrr_tx_desc(ah, ds,
1218 mrr_rate[0], mrr_tries[0],
1219 mrr_rate[1], mrr_tries[1],
1220 mrr_rate[2], mrr_tries[2]);
1223 ds->ds_data = bf->skbaddr;
1225 spin_lock_bh(&txq->lock);
1226 list_add_tail(&bf->list, &txq->q);
1227 sc->tx_stats[txq->qnum].len++;
1228 if (txq->link == NULL) /* is this first packet? */
1229 ath5k_hw_set_txdp(ah, txq->qnum, bf->daddr);
1230 else /* no, so only link it */
1231 *txq->link = bf->daddr;
1233 txq->link = &ds->ds_link;
1234 ath5k_hw_start_tx_dma(ah, txq->qnum);
1236 spin_unlock_bh(&txq->lock);
1240 pci_unmap_single(sc->pdev, bf->skbaddr, skb->len, PCI_DMA_TODEVICE);
1244 /*******************\
1245 * Descriptors setup *
1246 \*******************/
1249 ath5k_desc_alloc(struct ath5k_softc *sc, struct pci_dev *pdev)
1251 struct ath5k_desc *ds;
1252 struct ath5k_buf *bf;
1257 /* allocate descriptors */
1258 sc->desc_len = sizeof(struct ath5k_desc) *
1259 (ATH_TXBUF + ATH_RXBUF + ATH_BCBUF + 1);
1260 sc->desc = pci_alloc_consistent(pdev, sc->desc_len, &sc->desc_daddr);
1261 if (sc->desc == NULL) {
1262 ATH5K_ERR(sc, "can't allocate descriptors\n");
1267 da = sc->desc_daddr;
1268 ATH5K_DBG(sc, ATH5K_DEBUG_ANY, "DMA map: %p (%zu) -> %llx\n",
1269 ds, sc->desc_len, (unsigned long long)sc->desc_daddr);
1271 bf = kcalloc(1 + ATH_TXBUF + ATH_RXBUF + ATH_BCBUF,
1272 sizeof(struct ath5k_buf), GFP_KERNEL);
1274 ATH5K_ERR(sc, "can't allocate bufptr\n");
1280 INIT_LIST_HEAD(&sc->rxbuf);
1281 for (i = 0; i < ATH_RXBUF; i++, bf++, ds++, da += sizeof(*ds)) {
1284 list_add_tail(&bf->list, &sc->rxbuf);
1287 INIT_LIST_HEAD(&sc->txbuf);
1288 sc->txbuf_len = ATH_TXBUF;
1289 for (i = 0; i < ATH_TXBUF; i++, bf++, ds++,
1290 da += sizeof(*ds)) {
1293 list_add_tail(&bf->list, &sc->txbuf);
1303 pci_free_consistent(pdev, sc->desc_len, sc->desc, sc->desc_daddr);
1310 ath5k_desc_free(struct ath5k_softc *sc, struct pci_dev *pdev)
1312 struct ath5k_buf *bf;
1314 ath5k_txbuf_free(sc, sc->bbuf);
1315 list_for_each_entry(bf, &sc->txbuf, list)
1316 ath5k_txbuf_free(sc, bf);
1317 list_for_each_entry(bf, &sc->rxbuf, list)
1318 ath5k_txbuf_free(sc, bf);
1320 /* Free memory associated with all descriptors */
1321 pci_free_consistent(pdev, sc->desc_len, sc->desc, sc->desc_daddr);
1335 static struct ath5k_txq *
1336 ath5k_txq_setup(struct ath5k_softc *sc,
1337 int qtype, int subtype)
1339 struct ath5k_hw *ah = sc->ah;
1340 struct ath5k_txq *txq;
1341 struct ath5k_txq_info qi = {
1342 .tqi_subtype = subtype,
1343 .tqi_aifs = AR5K_TXQ_USEDEFAULT,
1344 .tqi_cw_min = AR5K_TXQ_USEDEFAULT,
1345 .tqi_cw_max = AR5K_TXQ_USEDEFAULT
1350 * Enable interrupts only for EOL and DESC conditions.
1351 * We mark tx descriptors to receive a DESC interrupt
1352 * when a tx queue gets deep; otherwise waiting for the
1353 * EOL to reap descriptors. Note that this is done to
1354 * reduce interrupt load and this only defers reaping
1355 * descriptors, never transmitting frames. Aside from
1356 * reducing interrupts this also permits more concurrency.
1357 * The only potential downside is if the tx queue backs
1358 * up in which case the top half of the kernel may backup
1359 * due to a lack of tx descriptors.
1361 qi.tqi_flags = AR5K_TXQ_FLAG_TXEOLINT_ENABLE |
1362 AR5K_TXQ_FLAG_TXDESCINT_ENABLE;
1363 qnum = ath5k_hw_setup_tx_queue(ah, qtype, &qi);
1366 * NB: don't print a message, this happens
1367 * normally on parts with too few tx queues
1369 return ERR_PTR(qnum);
1371 if (qnum >= ARRAY_SIZE(sc->txqs)) {
1372 ATH5K_ERR(sc, "hw qnum %u out of range, max %tu!\n",
1373 qnum, ARRAY_SIZE(sc->txqs));
1374 ath5k_hw_release_tx_queue(ah, qnum);
1375 return ERR_PTR(-EINVAL);
1377 txq = &sc->txqs[qnum];
1381 INIT_LIST_HEAD(&txq->q);
1382 spin_lock_init(&txq->lock);
1385 return &sc->txqs[qnum];
1389 ath5k_beaconq_setup(struct ath5k_hw *ah)
1391 struct ath5k_txq_info qi = {
1392 .tqi_aifs = AR5K_TXQ_USEDEFAULT,
1393 .tqi_cw_min = AR5K_TXQ_USEDEFAULT,
1394 .tqi_cw_max = AR5K_TXQ_USEDEFAULT,
1395 /* NB: for dynamic turbo, don't enable any other interrupts */
1396 .tqi_flags = AR5K_TXQ_FLAG_TXDESCINT_ENABLE
1399 return ath5k_hw_setup_tx_queue(ah, AR5K_TX_QUEUE_BEACON, &qi);
1403 ath5k_beaconq_config(struct ath5k_softc *sc)
1405 struct ath5k_hw *ah = sc->ah;
1406 struct ath5k_txq_info qi;
1409 ret = ath5k_hw_get_tx_queueprops(ah, sc->bhalq, &qi);
1412 if (sc->opmode == NL80211_IFTYPE_AP ||
1413 sc->opmode == NL80211_IFTYPE_MESH_POINT) {
1415 * Always burst out beacon and CAB traffic
1416 * (aifs = cwmin = cwmax = 0)
1421 } else if (sc->opmode == NL80211_IFTYPE_ADHOC) {
1423 * Adhoc mode; backoff between 0 and (2 * cw_min).
1427 qi.tqi_cw_max = 2 * ah->ah_cw_min;
1430 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
1431 "beacon queueprops tqi_aifs:%d tqi_cw_min:%d tqi_cw_max:%d\n",
1432 qi.tqi_aifs, qi.tqi_cw_min, qi.tqi_cw_max);
1434 ret = ath5k_hw_set_tx_queueprops(ah, sc->bhalq, &qi);
1436 ATH5K_ERR(sc, "%s: unable to update parameters for beacon "
1437 "hardware queue!\n", __func__);
1441 return ath5k_hw_reset_tx_queue(ah, sc->bhalq); /* push to h/w */;
1445 ath5k_txq_drainq(struct ath5k_softc *sc, struct ath5k_txq *txq)
1447 struct ath5k_buf *bf, *bf0;
1450 * NB: this assumes output has been stopped and
1451 * we do not need to block ath5k_tx_tasklet
1453 spin_lock_bh(&txq->lock);
1454 list_for_each_entry_safe(bf, bf0, &txq->q, list) {
1455 ath5k_debug_printtxbuf(sc, bf);
1457 ath5k_txbuf_free(sc, bf);
1459 spin_lock_bh(&sc->txbuflock);
1460 sc->tx_stats[txq->qnum].len--;
1461 list_move_tail(&bf->list, &sc->txbuf);
1463 spin_unlock_bh(&sc->txbuflock);
1466 spin_unlock_bh(&txq->lock);
1470 * Drain the transmit queues and reclaim resources.
1473 ath5k_txq_cleanup(struct ath5k_softc *sc)
1475 struct ath5k_hw *ah = sc->ah;
1478 /* XXX return value */
1479 if (likely(!test_bit(ATH_STAT_INVALID, sc->status))) {
1480 /* don't touch the hardware if marked invalid */
1481 ath5k_hw_stop_tx_dma(ah, sc->bhalq);
1482 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "beacon queue %x\n",
1483 ath5k_hw_get_txdp(ah, sc->bhalq));
1484 for (i = 0; i < ARRAY_SIZE(sc->txqs); i++)
1485 if (sc->txqs[i].setup) {
1486 ath5k_hw_stop_tx_dma(ah, sc->txqs[i].qnum);
1487 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "txq [%u] %x, "
1490 ath5k_hw_get_txdp(ah,
1495 ieee80211_wake_queues(sc->hw); /* XXX move to callers */
1497 for (i = 0; i < ARRAY_SIZE(sc->txqs); i++)
1498 if (sc->txqs[i].setup)
1499 ath5k_txq_drainq(sc, &sc->txqs[i]);
1503 ath5k_txq_release(struct ath5k_softc *sc)
1505 struct ath5k_txq *txq = sc->txqs;
1508 for (i = 0; i < ARRAY_SIZE(sc->txqs); i++, txq++)
1510 ath5k_hw_release_tx_queue(sc->ah, txq->qnum);
1523 * Enable the receive h/w following a reset.
1526 ath5k_rx_start(struct ath5k_softc *sc)
1528 struct ath5k_hw *ah = sc->ah;
1529 struct ath5k_buf *bf;
1532 sc->rxbufsize = roundup(IEEE80211_MAX_LEN, sc->cachelsz);
1534 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "cachelsz %u rxbufsize %u\n",
1535 sc->cachelsz, sc->rxbufsize);
1539 spin_lock_bh(&sc->rxbuflock);
1540 list_for_each_entry(bf, &sc->rxbuf, list) {
1541 ret = ath5k_rxbuf_setup(sc, bf);
1543 spin_unlock_bh(&sc->rxbuflock);
1547 bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
1548 spin_unlock_bh(&sc->rxbuflock);
1550 ath5k_hw_set_rxdp(ah, bf->daddr);
1551 ath5k_hw_start_rx_dma(ah); /* enable recv descriptors */
1552 ath5k_mode_setup(sc); /* set filters, etc. */
1553 ath5k_hw_start_rx_pcu(ah); /* re-enable PCU/DMA engine */
1561 * Disable the receive h/w in preparation for a reset.
1564 ath5k_rx_stop(struct ath5k_softc *sc)
1566 struct ath5k_hw *ah = sc->ah;
1568 ath5k_hw_stop_rx_pcu(ah); /* disable PCU */
1569 ath5k_hw_set_rx_filter(ah, 0); /* clear recv filter */
1570 ath5k_hw_stop_rx_dma(ah); /* disable DMA engine */
1572 ath5k_debug_printrxbuffs(sc, ah);
1574 sc->rxlink = NULL; /* just in case */
1578 ath5k_rx_decrypted(struct ath5k_softc *sc, struct ath5k_desc *ds,
1579 struct sk_buff *skb, struct ath5k_rx_status *rs)
1581 struct ieee80211_hdr *hdr = (void *)skb->data;
1582 unsigned int keyix, hlen;
1584 if (!(rs->rs_status & AR5K_RXERR_DECRYPT) &&
1585 rs->rs_keyix != AR5K_RXKEYIX_INVALID)
1586 return RX_FLAG_DECRYPTED;
1588 /* Apparently when a default key is used to decrypt the packet
1589 the hw does not set the index used to decrypt. In such cases
1590 get the index from the packet. */
1591 hlen = ieee80211_hdrlen(hdr->frame_control);
1592 if (ieee80211_has_protected(hdr->frame_control) &&
1593 !(rs->rs_status & AR5K_RXERR_DECRYPT) &&
1594 skb->len >= hlen + 4) {
1595 keyix = skb->data[hlen + 3] >> 6;
1597 if (test_bit(keyix, sc->keymap))
1598 return RX_FLAG_DECRYPTED;
1606 ath5k_check_ibss_tsf(struct ath5k_softc *sc, struct sk_buff *skb,
1607 struct ieee80211_rx_status *rxs)
1611 struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)skb->data;
1613 if (ieee80211_is_beacon(mgmt->frame_control) &&
1614 le16_to_cpu(mgmt->u.beacon.capab_info) & WLAN_CAPABILITY_IBSS &&
1615 memcmp(mgmt->bssid, sc->ah->ah_bssid, ETH_ALEN) == 0) {
1617 * Received an IBSS beacon with the same BSSID. Hardware *must*
1618 * have updated the local TSF. We have to work around various
1619 * hardware bugs, though...
1621 tsf = ath5k_hw_get_tsf64(sc->ah);
1622 bc_tstamp = le64_to_cpu(mgmt->u.beacon.timestamp);
1623 hw_tu = TSF_TO_TU(tsf);
1625 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
1626 "beacon %llx mactime %llx (diff %lld) tsf now %llx\n",
1627 (unsigned long long)bc_tstamp,
1628 (unsigned long long)rxs->mactime,
1629 (unsigned long long)(rxs->mactime - bc_tstamp),
1630 (unsigned long long)tsf);
1633 * Sometimes the HW will give us a wrong tstamp in the rx
1634 * status, causing the timestamp extension to go wrong.
1635 * (This seems to happen especially with beacon frames bigger
1636 * than 78 byte (incl. FCS))
1637 * But we know that the receive timestamp must be later than the
1638 * timestamp of the beacon since HW must have synced to that.
1640 * NOTE: here we assume mactime to be after the frame was
1641 * received, not like mac80211 which defines it at the start.
1643 if (bc_tstamp > rxs->mactime) {
1644 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
1645 "fixing mactime from %llx to %llx\n",
1646 (unsigned long long)rxs->mactime,
1647 (unsigned long long)tsf);
1652 * Local TSF might have moved higher than our beacon timers,
1653 * in that case we have to update them to continue sending
1654 * beacons. This also takes care of synchronizing beacon sending
1655 * times with other stations.
1657 if (hw_tu >= sc->nexttbtt)
1658 ath5k_beacon_update_timers(sc, bc_tstamp);
1664 ath5k_tasklet_rx(unsigned long data)
1666 struct ieee80211_rx_status rxs = {};
1667 struct ath5k_rx_status rs = {};
1668 struct sk_buff *skb, *next_skb;
1669 dma_addr_t next_skb_addr;
1670 struct ath5k_softc *sc = (void *)data;
1671 struct ath5k_buf *bf, *bf_last;
1672 struct ath5k_desc *ds;
1677 spin_lock(&sc->rxbuflock);
1678 if (list_empty(&sc->rxbuf)) {
1679 ATH5K_WARN(sc, "empty rx buf pool\n");
1682 bf_last = list_entry(sc->rxbuf.prev, struct ath5k_buf, list);
1686 bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
1687 BUG_ON(bf->skb == NULL);
1692 * last buffer must not be freed to ensure proper hardware
1693 * function. When the hardware finishes also a packet next to
1694 * it, we are sure, it doesn't use it anymore and we can go on.
1699 struct ath5k_buf *bf_next = list_entry(bf->list.next,
1700 struct ath5k_buf, list);
1701 ret = sc->ah->ah_proc_rx_desc(sc->ah, bf_next->desc,
1706 /* skip the overwritten one (even status is martian) */
1710 ret = sc->ah->ah_proc_rx_desc(sc->ah, ds, &rs);
1711 if (unlikely(ret == -EINPROGRESS))
1713 else if (unlikely(ret)) {
1714 ATH5K_ERR(sc, "error in processing rx descriptor\n");
1715 spin_unlock(&sc->rxbuflock);
1719 if (unlikely(rs.rs_more)) {
1720 ATH5K_WARN(sc, "unsupported jumbo\n");
1724 if (unlikely(rs.rs_status)) {
1725 if (rs.rs_status & AR5K_RXERR_PHY)
1727 if (rs.rs_status & AR5K_RXERR_DECRYPT) {
1729 * Decrypt error. If the error occurred
1730 * because there was no hardware key, then
1731 * let the frame through so the upper layers
1732 * can process it. This is necessary for 5210
1733 * parts which have no way to setup a ``clear''
1736 * XXX do key cache faulting
1738 if (rs.rs_keyix == AR5K_RXKEYIX_INVALID &&
1739 !(rs.rs_status & AR5K_RXERR_CRC))
1742 if (rs.rs_status & AR5K_RXERR_MIC) {
1743 rxs.flag |= RX_FLAG_MMIC_ERROR;
1747 /* let crypto-error packets fall through in MNTR */
1749 ~(AR5K_RXERR_DECRYPT|AR5K_RXERR_MIC)) ||
1750 sc->opmode != NL80211_IFTYPE_MONITOR)
1754 next_skb = ath5k_rx_skb_alloc(sc, &next_skb_addr);
1757 * If we can't replace bf->skb with a new skb under memory
1758 * pressure, just skip this packet
1763 pci_unmap_single(sc->pdev, bf->skbaddr, sc->rxbufsize,
1764 PCI_DMA_FROMDEVICE);
1765 skb_put(skb, rs.rs_datalen);
1767 /* The MAC header is padded to have 32-bit boundary if the
1768 * packet payload is non-zero. The general calculation for
1769 * padsize would take into account odd header lengths:
1770 * padsize = (4 - hdrlen % 4) % 4; However, since only
1771 * even-length headers are used, padding can only be 0 or 2
1772 * bytes and we can optimize this a bit. In addition, we must
1773 * not try to remove padding from short control frames that do
1774 * not have payload. */
1775 hdrlen = ieee80211_get_hdrlen_from_skb(skb);
1776 padsize = ath5k_pad_size(hdrlen);
1778 memmove(skb->data + padsize, skb->data, hdrlen);
1779 skb_pull(skb, padsize);
1783 * always extend the mac timestamp, since this information is
1784 * also needed for proper IBSS merging.
1786 * XXX: it might be too late to do it here, since rs_tstamp is
1787 * 15bit only. that means TSF extension has to be done within
1788 * 32768usec (about 32ms). it might be necessary to move this to
1789 * the interrupt handler, like it is done in madwifi.
1791 * Unfortunately we don't know when the hardware takes the rx
1792 * timestamp (beginning of phy frame, data frame, end of rx?).
1793 * The only thing we know is that it is hardware specific...
1794 * On AR5213 it seems the rx timestamp is at the end of the
1795 * frame, but i'm not sure.
1797 * NOTE: mac80211 defines mactime at the beginning of the first
1798 * data symbol. Since we don't have any time references it's
1799 * impossible to comply to that. This affects IBSS merge only
1800 * right now, so it's not too bad...
1802 rxs.mactime = ath5k_extend_tsf(sc->ah, rs.rs_tstamp);
1803 rxs.flag |= RX_FLAG_TSFT;
1805 rxs.freq = sc->curchan->center_freq;
1806 rxs.band = sc->curband->band;
1808 rxs.noise = sc->ah->ah_noise_floor;
1809 rxs.signal = rxs.noise + rs.rs_rssi;
1811 /* An rssi of 35 indicates you should be able use
1812 * 54 Mbps reliably. A more elaborate scheme can be used
1813 * here but it requires a map of SNR/throughput for each
1814 * possible mode used */
1815 rxs.qual = rs.rs_rssi * 100 / 35;
1817 /* rssi can be more than 35 though, anything above that
1818 * should be considered at 100% */
1822 rxs.antenna = rs.rs_antenna;
1823 rxs.rate_idx = ath5k_hw_to_driver_rix(sc, rs.rs_rate);
1824 rxs.flag |= ath5k_rx_decrypted(sc, ds, skb, &rs);
1826 if (rxs.rate_idx >= 0 && rs.rs_rate ==
1827 sc->curband->bitrates[rxs.rate_idx].hw_value_short)
1828 rxs.flag |= RX_FLAG_SHORTPRE;
1830 ath5k_debug_dump_skb(sc, skb, "RX ", 0);
1832 /* check beacons in IBSS mode */
1833 if (sc->opmode == NL80211_IFTYPE_ADHOC)
1834 ath5k_check_ibss_tsf(sc, skb, &rxs);
1836 __ieee80211_rx(sc->hw, skb, &rxs);
1839 bf->skbaddr = next_skb_addr;
1841 list_move_tail(&bf->list, &sc->rxbuf);
1842 } while (ath5k_rxbuf_setup(sc, bf) == 0);
1844 spin_unlock(&sc->rxbuflock);
1855 ath5k_tx_processq(struct ath5k_softc *sc, struct ath5k_txq *txq)
1857 struct ath5k_tx_status ts = {};
1858 struct ath5k_buf *bf, *bf0;
1859 struct ath5k_desc *ds;
1860 struct sk_buff *skb;
1861 struct ieee80211_tx_info *info;
1864 spin_lock(&txq->lock);
1865 list_for_each_entry_safe(bf, bf0, &txq->q, list) {
1868 ret = sc->ah->ah_proc_tx_desc(sc->ah, ds, &ts);
1869 if (unlikely(ret == -EINPROGRESS))
1871 else if (unlikely(ret)) {
1872 ATH5K_ERR(sc, "error %d while processing queue %u\n",
1878 info = IEEE80211_SKB_CB(skb);
1881 pci_unmap_single(sc->pdev, bf->skbaddr, skb->len,
1884 ieee80211_tx_info_clear_status(info);
1885 for (i = 0; i < 4; i++) {
1886 struct ieee80211_tx_rate *r =
1887 &info->status.rates[i];
1889 if (ts.ts_rate[i]) {
1890 r->idx = ath5k_hw_to_driver_rix(sc, ts.ts_rate[i]);
1891 r->count = ts.ts_retry[i];
1898 /* count the successful attempt as well */
1899 info->status.rates[ts.ts_final_idx].count++;
1901 if (unlikely(ts.ts_status)) {
1902 sc->ll_stats.dot11ACKFailureCount++;
1903 if (ts.ts_status & AR5K_TXERR_FILT)
1904 info->flags |= IEEE80211_TX_STAT_TX_FILTERED;
1906 info->flags |= IEEE80211_TX_STAT_ACK;
1907 info->status.ack_signal = ts.ts_rssi;
1910 ieee80211_tx_status(sc->hw, skb);
1911 sc->tx_stats[txq->qnum].count++;
1913 spin_lock(&sc->txbuflock);
1914 sc->tx_stats[txq->qnum].len--;
1915 list_move_tail(&bf->list, &sc->txbuf);
1917 spin_unlock(&sc->txbuflock);
1919 if (likely(list_empty(&txq->q)))
1921 spin_unlock(&txq->lock);
1922 if (sc->txbuf_len > ATH_TXBUF / 5)
1923 ieee80211_wake_queues(sc->hw);
1927 ath5k_tasklet_tx(unsigned long data)
1929 struct ath5k_softc *sc = (void *)data;
1931 ath5k_tx_processq(sc, sc->txq);
1940 * Setup the beacon frame for transmit.
1943 ath5k_beacon_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
1945 struct sk_buff *skb = bf->skb;
1946 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
1947 struct ath5k_hw *ah = sc->ah;
1948 struct ath5k_desc *ds;
1949 int ret, antenna = 0;
1952 bf->skbaddr = pci_map_single(sc->pdev, skb->data, skb->len,
1954 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "skb %p [data %p len %u] "
1955 "skbaddr %llx\n", skb, skb->data, skb->len,
1956 (unsigned long long)bf->skbaddr);
1957 if (pci_dma_mapping_error(sc->pdev, bf->skbaddr)) {
1958 ATH5K_ERR(sc, "beacon DMA mapping failed\n");
1964 flags = AR5K_TXDESC_NOACK;
1965 if (sc->opmode == NL80211_IFTYPE_ADHOC && ath5k_hw_hasveol(ah)) {
1966 ds->ds_link = bf->daddr; /* self-linked */
1967 flags |= AR5K_TXDESC_VEOL;
1969 * Let hardware handle antenna switching if txantenna is not set
1974 * Switch antenna every 4 beacons if txantenna is not set
1975 * XXX assumes two antennas
1978 antenna = sc->bsent & 4 ? 2 : 1;
1981 ds->ds_data = bf->skbaddr;
1982 ret = ah->ah_setup_tx_desc(ah, ds, skb->len,
1983 ieee80211_get_hdrlen_from_skb(skb),
1984 AR5K_PKT_TYPE_BEACON, (sc->power_level * 2),
1985 ieee80211_get_tx_rate(sc->hw, info)->hw_value,
1986 1, AR5K_TXKEYIX_INVALID,
1987 antenna, flags, 0, 0);
1993 pci_unmap_single(sc->pdev, bf->skbaddr, skb->len, PCI_DMA_TODEVICE);
1998 * Transmit a beacon frame at SWBA. Dynamic updates to the
1999 * frame contents are done as needed and the slot time is
2000 * also adjusted based on current state.
2002 * this is usually called from interrupt context (ath5k_intr())
2003 * but also from ath5k_beacon_config() in IBSS mode which in turn
2004 * can be called from a tasklet and user context
2007 ath5k_beacon_send(struct ath5k_softc *sc)
2009 struct ath5k_buf *bf = sc->bbuf;
2010 struct ath5k_hw *ah = sc->ah;
2012 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "in beacon_send\n");
2014 if (unlikely(bf->skb == NULL || sc->opmode == NL80211_IFTYPE_STATION ||
2015 sc->opmode == NL80211_IFTYPE_MONITOR)) {
2016 ATH5K_WARN(sc, "bf=%p bf_skb=%p\n", bf, bf ? bf->skb : NULL);
2020 * Check if the previous beacon has gone out. If
2021 * not don't don't try to post another, skip this
2022 * period and wait for the next. Missed beacons
2023 * indicate a problem and should not occur. If we
2024 * miss too many consecutive beacons reset the device.
2026 if (unlikely(ath5k_hw_num_tx_pending(ah, sc->bhalq) != 0)) {
2028 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
2029 "missed %u consecutive beacons\n", sc->bmisscount);
2030 if (sc->bmisscount > 3) { /* NB: 3 is a guess */
2031 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
2032 "stuck beacon time (%u missed)\n",
2034 tasklet_schedule(&sc->restq);
2038 if (unlikely(sc->bmisscount != 0)) {
2039 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
2040 "resume beacon xmit after %u misses\n",
2046 * Stop any current dma and put the new frame on the queue.
2047 * This should never fail since we check above that no frames
2048 * are still pending on the queue.
2050 if (unlikely(ath5k_hw_stop_tx_dma(ah, sc->bhalq))) {
2051 ATH5K_WARN(sc, "beacon queue %u didn't stop?\n", sc->bhalq);
2052 /* NB: hw still stops DMA, so proceed */
2055 ath5k_hw_set_txdp(ah, sc->bhalq, bf->daddr);
2056 ath5k_hw_start_tx_dma(ah, sc->bhalq);
2057 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "TXDP[%u] = %llx (%p)\n",
2058 sc->bhalq, (unsigned long long)bf->daddr, bf->desc);
2065 * ath5k_beacon_update_timers - update beacon timers
2067 * @sc: struct ath5k_softc pointer we are operating on
2068 * @bc_tsf: the timestamp of the beacon. 0 to reset the TSF. -1 to perform a
2069 * beacon timer update based on the current HW TSF.
2071 * Calculate the next target beacon transmit time (TBTT) based on the timestamp
2072 * of a received beacon or the current local hardware TSF and write it to the
2073 * beacon timer registers.
2075 * This is called in a variety of situations, e.g. when a beacon is received,
2076 * when a TSF update has been detected, but also when an new IBSS is created or
2077 * when we otherwise know we have to update the timers, but we keep it in this
2078 * function to have it all together in one place.
2081 ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf)
2083 struct ath5k_hw *ah = sc->ah;
2084 u32 nexttbtt, intval, hw_tu, bc_tu;
2087 intval = sc->bintval & AR5K_BEACON_PERIOD;
2088 if (WARN_ON(!intval))
2091 /* beacon TSF converted to TU */
2092 bc_tu = TSF_TO_TU(bc_tsf);
2094 /* current TSF converted to TU */
2095 hw_tsf = ath5k_hw_get_tsf64(ah);
2096 hw_tu = TSF_TO_TU(hw_tsf);
2099 /* we use FUDGE to make sure the next TBTT is ahead of the current TU */
2102 * no beacons received, called internally.
2103 * just need to refresh timers based on HW TSF.
2105 nexttbtt = roundup(hw_tu + FUDGE, intval);
2106 } else if (bc_tsf == 0) {
2108 * no beacon received, probably called by ath5k_reset_tsf().
2109 * reset TSF to start with 0.
2112 intval |= AR5K_BEACON_RESET_TSF;
2113 } else if (bc_tsf > hw_tsf) {
2115 * beacon received, SW merge happend but HW TSF not yet updated.
2116 * not possible to reconfigure timers yet, but next time we
2117 * receive a beacon with the same BSSID, the hardware will
2118 * automatically update the TSF and then we need to reconfigure
2121 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
2122 "need to wait for HW TSF sync\n");
2126 * most important case for beacon synchronization between STA.
2128 * beacon received and HW TSF has been already updated by HW.
2129 * update next TBTT based on the TSF of the beacon, but make
2130 * sure it is ahead of our local TSF timer.
2132 nexttbtt = bc_tu + roundup(hw_tu + FUDGE - bc_tu, intval);
2136 sc->nexttbtt = nexttbtt;
2138 intval |= AR5K_BEACON_ENA;
2139 ath5k_hw_init_beacon(ah, nexttbtt, intval);
2142 * debugging output last in order to preserve the time critical aspect
2146 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
2147 "reconfigured timers based on HW TSF\n");
2148 else if (bc_tsf == 0)
2149 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
2150 "reset HW TSF and timers\n");
2152 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
2153 "updated timers based on beacon TSF\n");
2155 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
2156 "bc_tsf %llx hw_tsf %llx bc_tu %u hw_tu %u nexttbtt %u\n",
2157 (unsigned long long) bc_tsf,
2158 (unsigned long long) hw_tsf, bc_tu, hw_tu, nexttbtt);
2159 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "intval %u %s %s\n",
2160 intval & AR5K_BEACON_PERIOD,
2161 intval & AR5K_BEACON_ENA ? "AR5K_BEACON_ENA" : "",
2162 intval & AR5K_BEACON_RESET_TSF ? "AR5K_BEACON_RESET_TSF" : "");
2167 * ath5k_beacon_config - Configure the beacon queues and interrupts
2169 * @sc: struct ath5k_softc pointer we are operating on
2171 * When operating in station mode we want to receive a BMISS interrupt when we
2172 * stop seeing beacons from the AP we've associated with so we can look for
2173 * another AP to associate with.
2175 * In IBSS mode we use a self-linked tx descriptor if possible. We enable SWBA
2176 * interrupts to detect TSF updates only.
2179 ath5k_beacon_config(struct ath5k_softc *sc)
2181 struct ath5k_hw *ah = sc->ah;
2183 ath5k_hw_set_imr(ah, 0);
2185 sc->imask &= ~(AR5K_INT_BMISS | AR5K_INT_SWBA);
2187 if (sc->opmode == NL80211_IFTYPE_STATION) {
2188 sc->imask |= AR5K_INT_BMISS;
2189 } else if (sc->opmode == NL80211_IFTYPE_ADHOC ||
2190 sc->opmode == NL80211_IFTYPE_MESH_POINT ||
2191 sc->opmode == NL80211_IFTYPE_AP) {
2193 * In IBSS mode we use a self-linked tx descriptor and let the
2194 * hardware send the beacons automatically. We have to load it
2196 * We use the SWBA interrupt only to keep track of the beacon
2197 * timers in order to detect automatic TSF updates.
2199 ath5k_beaconq_config(sc);
2201 sc->imask |= AR5K_INT_SWBA;
2203 if (sc->opmode == NL80211_IFTYPE_ADHOC) {
2204 if (ath5k_hw_hasveol(ah)) {
2205 spin_lock(&sc->block);
2206 ath5k_beacon_send(sc);
2207 spin_unlock(&sc->block);
2210 ath5k_beacon_update_timers(sc, -1);
2213 ath5k_hw_set_imr(ah, sc->imask);
2217 /********************\
2218 * Interrupt handling *
2219 \********************/
2222 ath5k_init(struct ath5k_softc *sc)
2224 struct ath5k_hw *ah = sc->ah;
2227 mutex_lock(&sc->lock);
2229 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "mode %d\n", sc->opmode);
2232 * Stop anything previously setup. This is safe
2233 * no matter this is the first time through or not.
2235 ath5k_stop_locked(sc);
2238 * The basic interface to setting the hardware in a good
2239 * state is ``reset''. On return the hardware is known to
2240 * be powered up and with interrupts disabled. This must
2241 * be followed by initialization of the appropriate bits
2242 * and then setup of the interrupt mask.
2244 sc->curchan = sc->hw->conf.channel;
2245 sc->curband = &sc->sbands[sc->curchan->band];
2246 sc->imask = AR5K_INT_RXOK | AR5K_INT_RXERR | AR5K_INT_RXEOL |
2247 AR5K_INT_RXORN | AR5K_INT_TXDESC | AR5K_INT_TXEOL |
2248 AR5K_INT_FATAL | AR5K_INT_GLOBAL | AR5K_INT_MIB;
2249 ret = ath5k_reset(sc, false, false);
2254 * Reset the key cache since some parts do not reset the
2255 * contents on initial power up or resume from suspend.
2257 for (i = 0; i < AR5K_KEYTABLE_SIZE; i++)
2258 ath5k_hw_reset_key(ah, i);
2260 /* Set ack to be sent at low bit-rates */
2261 ath5k_hw_set_ack_bitrate_high(ah, false);
2263 mod_timer(&sc->calib_tim, round_jiffies(jiffies +
2264 msecs_to_jiffies(ath5k_calinterval * 1000)));
2269 mutex_unlock(&sc->lock);
2274 ath5k_stop_locked(struct ath5k_softc *sc)
2276 struct ath5k_hw *ah = sc->ah;
2278 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "invalid %u\n",
2279 test_bit(ATH_STAT_INVALID, sc->status));
2282 * Shutdown the hardware and driver:
2283 * stop output from above
2284 * disable interrupts
2286 * turn off the radio
2287 * clear transmit machinery
2288 * clear receive machinery
2289 * drain and release tx queues
2290 * reclaim beacon resources
2291 * power down hardware
2293 * Note that some of this work is not possible if the
2294 * hardware is gone (invalid).
2296 ieee80211_stop_queues(sc->hw);
2298 if (!test_bit(ATH_STAT_INVALID, sc->status)) {
2300 ath5k_hw_set_imr(ah, 0);
2301 synchronize_irq(sc->pdev->irq);
2303 ath5k_txq_cleanup(sc);
2304 if (!test_bit(ATH_STAT_INVALID, sc->status)) {
2306 ath5k_hw_phy_disable(ah);
2314 * Stop the device, grabbing the top-level lock to protect
2315 * against concurrent entry through ath5k_init (which can happen
2316 * if another thread does a system call and the thread doing the
2317 * stop is preempted).
2320 ath5k_stop_hw(struct ath5k_softc *sc)
2324 mutex_lock(&sc->lock);
2325 ret = ath5k_stop_locked(sc);
2326 if (ret == 0 && !test_bit(ATH_STAT_INVALID, sc->status)) {
2328 * Set the chip in full sleep mode. Note that we are
2329 * careful to do this only when bringing the interface
2330 * completely to a stop. When the chip is in this state
2331 * it must be carefully woken up or references to
2332 * registers in the PCI clock domain may freeze the bus
2333 * (and system). This varies by chip and is mostly an
2334 * issue with newer parts that go to sleep more quickly.
2336 if (sc->ah->ah_mac_srev >= 0x78) {
2339 * don't put newer MAC revisions > 7.8 to sleep because
2340 * of the above mentioned problems
2342 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "mac version > 7.8, "
2343 "not putting device to sleep\n");
2345 ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
2346 "putting device to full sleep\n");
2347 ath5k_hw_set_power(sc->ah, AR5K_PM_FULL_SLEEP, true, 0);
2350 ath5k_txbuf_free(sc, sc->bbuf);
2353 mutex_unlock(&sc->lock);
2355 del_timer_sync(&sc->calib_tim);
2356 tasklet_kill(&sc->rxtq);
2357 tasklet_kill(&sc->txtq);
2358 tasklet_kill(&sc->restq);
2364 ath5k_intr(int irq, void *dev_id)
2366 struct ath5k_softc *sc = dev_id;
2367 struct ath5k_hw *ah = sc->ah;
2368 enum ath5k_int status;
2369 unsigned int counter = 1000;
2371 if (unlikely(test_bit(ATH_STAT_INVALID, sc->status) ||
2372 !ath5k_hw_is_intr_pending(ah)))
2377 * Figure out the reason(s) for the interrupt. Note
2378 * that get_isr returns a pseudo-ISR that may include
2379 * bits we haven't explicitly enabled so we mask the
2380 * value to insure we only process bits we requested.
2382 ath5k_hw_get_isr(ah, &status); /* NB: clears IRQ too */
2383 ATH5K_DBG(sc, ATH5K_DEBUG_INTR, "status 0x%x/0x%x\n",
2385 status &= sc->imask; /* discard unasked for bits */
2386 if (unlikely(status & AR5K_INT_FATAL)) {
2388 * Fatal errors are unrecoverable.
2389 * Typically these are caused by DMA errors.
2391 tasklet_schedule(&sc->restq);
2392 } else if (unlikely(status & AR5K_INT_RXORN)) {
2393 tasklet_schedule(&sc->restq);
2395 if (status & AR5K_INT_SWBA) {
2397 * Software beacon alert--time to send a beacon.
2398 * Handle beacon transmission directly; deferring
2399 * this is too slow to meet timing constraints
2402 * In IBSS mode we use this interrupt just to
2403 * keep track of the next TBTT (target beacon
2404 * transmission time) in order to detect wether
2405 * automatic TSF updates happened.
2407 if (sc->opmode == NL80211_IFTYPE_ADHOC) {
2408 /* XXX: only if VEOL suppported */
2409 u64 tsf = ath5k_hw_get_tsf64(ah);
2410 sc->nexttbtt += sc->bintval;
2411 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
2412 "SWBA nexttbtt: %x hw_tu: %x "
2416 (unsigned long long) tsf);
2418 spin_lock(&sc->block);
2419 ath5k_beacon_send(sc);
2420 spin_unlock(&sc->block);
2423 if (status & AR5K_INT_RXEOL) {
2425 * NB: the hardware should re-read the link when
2426 * RXE bit is written, but it doesn't work at
2427 * least on older hardware revs.
2431 if (status & AR5K_INT_TXURN) {
2432 /* bump tx trigger level */
2433 ath5k_hw_update_tx_triglevel(ah, true);
2435 if (status & (AR5K_INT_RXOK | AR5K_INT_RXERR))
2436 tasklet_schedule(&sc->rxtq);
2437 if (status & (AR5K_INT_TXOK | AR5K_INT_TXDESC
2438 | AR5K_INT_TXERR | AR5K_INT_TXEOL))
2439 tasklet_schedule(&sc->txtq);
2440 if (status & AR5K_INT_BMISS) {
2442 if (status & AR5K_INT_MIB) {
2444 * These stats are also used for ANI i think
2445 * so how about updating them more often ?
2447 ath5k_hw_update_mib_counters(ah, &sc->ll_stats);
2450 } while (ath5k_hw_is_intr_pending(ah) && counter-- > 0);
2452 if (unlikely(!counter))
2453 ATH5K_WARN(sc, "too many interrupts, giving up for now\n");
2459 ath5k_tasklet_reset(unsigned long data)
2461 struct ath5k_softc *sc = (void *)data;
2463 ath5k_reset_wake(sc);
2467 * Periodically recalibrate the PHY to account
2468 * for temperature/environment changes.
2471 ath5k_calibrate(unsigned long data)
2473 struct ath5k_softc *sc = (void *)data;
2474 struct ath5k_hw *ah = sc->ah;
2476 ATH5K_DBG(sc, ATH5K_DEBUG_CALIBRATE, "channel %u/%x\n",
2477 ieee80211_frequency_to_channel(sc->curchan->center_freq),
2478 sc->curchan->hw_value);
2480 if (ath5k_hw_get_rf_gain(ah) == AR5K_RFGAIN_NEED_CHANGE) {
2482 * Rfgain is out of bounds, reset the chip
2483 * to load new gain values.
2485 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "calibration, resetting\n");
2486 ath5k_reset_wake(sc);
2488 if (ath5k_hw_phy_calibrate(ah, sc->curchan))
2489 ATH5K_ERR(sc, "calibration of channel %u failed\n",
2490 ieee80211_frequency_to_channel(
2491 sc->curchan->center_freq));
2493 mod_timer(&sc->calib_tim, round_jiffies(jiffies +
2494 msecs_to_jiffies(ath5k_calinterval * 1000)));
2504 ath5k_led_enable(struct ath5k_softc *sc)
2506 if (test_bit(ATH_STAT_LEDSOFT, sc->status)) {
2507 ath5k_hw_set_gpio_output(sc->ah, sc->led_pin);
2513 ath5k_led_on(struct ath5k_softc *sc)
2515 if (!test_bit(ATH_STAT_LEDSOFT, sc->status))
2517 ath5k_hw_set_gpio(sc->ah, sc->led_pin, sc->led_on);
2521 ath5k_led_off(struct ath5k_softc *sc)
2523 if (!test_bit(ATH_STAT_LEDSOFT, sc->status))
2525 ath5k_hw_set_gpio(sc->ah, sc->led_pin, !sc->led_on);
2529 ath5k_led_brightness_set(struct led_classdev *led_dev,
2530 enum led_brightness brightness)
2532 struct ath5k_led *led = container_of(led_dev, struct ath5k_led,
2535 if (brightness == LED_OFF)
2536 ath5k_led_off(led->sc);
2538 ath5k_led_on(led->sc);
2542 ath5k_register_led(struct ath5k_softc *sc, struct ath5k_led *led,
2543 const char *name, char *trigger)
2548 strncpy(led->name, name, sizeof(led->name));
2549 led->led_dev.name = led->name;
2550 led->led_dev.default_trigger = trigger;
2551 led->led_dev.brightness_set = ath5k_led_brightness_set;
2553 err = led_classdev_register(&sc->pdev->dev, &led->led_dev);
2555 ATH5K_WARN(sc, "could not register LED %s\n", name);
2562 ath5k_unregister_led(struct ath5k_led *led)
2566 led_classdev_unregister(&led->led_dev);
2567 ath5k_led_off(led->sc);
2572 ath5k_unregister_leds(struct ath5k_softc *sc)
2574 ath5k_unregister_led(&sc->rx_led);
2575 ath5k_unregister_led(&sc->tx_led);
2580 ath5k_init_leds(struct ath5k_softc *sc)
2583 struct ieee80211_hw *hw = sc->hw;
2584 struct pci_dev *pdev = sc->pdev;
2585 char name[ATH5K_LED_MAX_NAME_LEN + 1];
2588 * Auto-enable soft led processing for IBM cards and for
2589 * 5211 minipci cards.
2591 if (pdev->device == PCI_DEVICE_ID_ATHEROS_AR5212_IBM ||
2592 pdev->device == PCI_DEVICE_ID_ATHEROS_AR5211) {
2593 __set_bit(ATH_STAT_LEDSOFT, sc->status);
2595 sc->led_on = 0; /* active low */
2597 /* Enable softled on PIN1 on HP Compaq nc6xx, nc4000 & nx5000 laptops */
2598 if (pdev->subsystem_vendor == PCI_VENDOR_ID_COMPAQ) {
2599 __set_bit(ATH_STAT_LEDSOFT, sc->status);
2601 sc->led_on = 1; /* active high */
2603 /* Pin 3 on Foxconn chips used in Acer Aspire One (0x105b:e008) */
2604 if (pdev->subsystem_vendor == PCI_VENDOR_ID_FOXCONN) {
2605 __set_bit(ATH_STAT_LEDSOFT, sc->status);
2607 sc->led_on = 0; /* active low */
2610 if (!test_bit(ATH_STAT_LEDSOFT, sc->status))
2613 ath5k_led_enable(sc);
2615 snprintf(name, sizeof(name), "ath5k-%s::rx", wiphy_name(hw->wiphy));
2616 ret = ath5k_register_led(sc, &sc->rx_led, name,
2617 ieee80211_get_rx_led_name(hw));
2621 snprintf(name, sizeof(name), "ath5k-%s::tx", wiphy_name(hw->wiphy));
2622 ret = ath5k_register_led(sc, &sc->tx_led, name,
2623 ieee80211_get_tx_led_name(hw));
2629 /********************\
2630 * Mac80211 functions *
2631 \********************/
2634 ath5k_tx(struct ieee80211_hw *hw, struct sk_buff *skb)
2636 struct ath5k_softc *sc = hw->priv;
2637 struct ath5k_buf *bf;
2638 unsigned long flags;
2642 ath5k_debug_dump_skb(sc, skb, "TX ", 1);
2644 if (sc->opmode == NL80211_IFTYPE_MONITOR)
2645 ATH5K_DBG(sc, ATH5K_DEBUG_XMIT, "tx in monitor (scan?)\n");
2648 * the hardware expects the header padded to 4 byte boundaries
2649 * if this is not the case we add the padding after the header
2651 hdrlen = ieee80211_get_hdrlen_from_skb(skb);
2652 padsize = ath5k_pad_size(hdrlen);
2655 if (skb_headroom(skb) < padsize) {
2656 ATH5K_ERR(sc, "tx hdrlen not %%4: %d not enough"
2657 " headroom to pad %d\n", hdrlen, padsize);
2658 return NETDEV_TX_BUSY;
2660 skb_push(skb, padsize);
2661 memmove(skb->data, skb->data+padsize, hdrlen);
2664 spin_lock_irqsave(&sc->txbuflock, flags);
2665 if (list_empty(&sc->txbuf)) {
2666 ATH5K_ERR(sc, "no further txbuf available, dropping packet\n");
2667 spin_unlock_irqrestore(&sc->txbuflock, flags);
2668 ieee80211_stop_queue(hw, skb_get_queue_mapping(skb));
2669 return NETDEV_TX_BUSY;
2671 bf = list_first_entry(&sc->txbuf, struct ath5k_buf, list);
2672 list_del(&bf->list);
2674 if (list_empty(&sc->txbuf))
2675 ieee80211_stop_queues(hw);
2676 spin_unlock_irqrestore(&sc->txbuflock, flags);
2680 if (ath5k_txbuf_setup(sc, bf)) {
2682 spin_lock_irqsave(&sc->txbuflock, flags);
2683 list_add_tail(&bf->list, &sc->txbuf);
2685 spin_unlock_irqrestore(&sc->txbuflock, flags);
2686 dev_kfree_skb_any(skb);
2687 return NETDEV_TX_OK;
2690 return NETDEV_TX_OK;
2694 ath5k_reset(struct ath5k_softc *sc, bool stop, bool change_channel)
2696 struct ath5k_hw *ah = sc->ah;
2699 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "resetting\n");
2702 ath5k_hw_set_imr(ah, 0);
2703 ath5k_txq_cleanup(sc);
2706 ret = ath5k_hw_reset(ah, sc->opmode, sc->curchan, true);
2708 ATH5K_ERR(sc, "can't reset hardware (%d)\n", ret);
2713 * This is needed only to setup initial state
2714 * but it's best done after a reset.
2716 ath5k_hw_set_txpower_limit(sc->ah, 0);
2718 ret = ath5k_rx_start(sc);
2720 ATH5K_ERR(sc, "can't start recv logic\n");
2725 * Change channels and update the h/w rate map if we're switching;
2726 * e.g. 11a to 11b/g.
2728 * We may be doing a reset in response to an ioctl that changes the
2729 * channel so update any state that might change as a result.
2733 /* ath5k_chan_change(sc, c); */
2735 ath5k_beacon_config(sc);
2736 /* intrs are enabled by ath5k_beacon_config */
2744 ath5k_reset_wake(struct ath5k_softc *sc)
2748 ret = ath5k_reset(sc, true, true);
2750 ieee80211_wake_queues(sc->hw);
2755 static int ath5k_start(struct ieee80211_hw *hw)
2757 return ath5k_init(hw->priv);
2760 static void ath5k_stop(struct ieee80211_hw *hw)
2762 ath5k_stop_hw(hw->priv);
2765 static int ath5k_add_interface(struct ieee80211_hw *hw,
2766 struct ieee80211_if_init_conf *conf)
2768 struct ath5k_softc *sc = hw->priv;
2771 mutex_lock(&sc->lock);
2777 sc->vif = conf->vif;
2779 switch (conf->type) {
2780 case NL80211_IFTYPE_AP:
2781 case NL80211_IFTYPE_STATION:
2782 case NL80211_IFTYPE_ADHOC:
2783 case NL80211_IFTYPE_MESH_POINT:
2784 case NL80211_IFTYPE_MONITOR:
2785 sc->opmode = conf->type;
2792 /* Set to a reasonable value. Note that this will
2793 * be set to mac80211's value at ath5k_config(). */
2795 ath5k_hw_set_lladdr(sc->ah, conf->mac_addr);
2799 mutex_unlock(&sc->lock);
2804 ath5k_remove_interface(struct ieee80211_hw *hw,
2805 struct ieee80211_if_init_conf *conf)
2807 struct ath5k_softc *sc = hw->priv;
2808 u8 mac[ETH_ALEN] = {};
2810 mutex_lock(&sc->lock);
2811 if (sc->vif != conf->vif)
2814 ath5k_hw_set_lladdr(sc->ah, mac);
2817 mutex_unlock(&sc->lock);
2821 * TODO: Phy disable/diversity etc
2824 ath5k_config(struct ieee80211_hw *hw, u32 changed)
2826 struct ath5k_softc *sc = hw->priv;
2827 struct ieee80211_conf *conf = &hw->conf;
2829 sc->bintval = conf->beacon_int;
2830 sc->power_level = conf->power_level;
2832 return ath5k_chan_set(sc, conf->channel);
2836 ath5k_config_interface(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
2837 struct ieee80211_if_conf *conf)
2839 struct ath5k_softc *sc = hw->priv;
2840 struct ath5k_hw *ah = sc->ah;
2843 mutex_lock(&sc->lock);
2844 if (sc->vif != vif) {
2848 if (conf->changed & IEEE80211_IFCC_BSSID && conf->bssid) {
2849 /* Cache for later use during resets */
2850 memcpy(ah->ah_bssid, conf->bssid, ETH_ALEN);
2851 /* XXX: assoc id is set to 0 for now, mac80211 doesn't have
2852 * a clean way of letting us retrieve this yet. */
2853 ath5k_hw_set_associd(ah, ah->ah_bssid, 0);
2856 if (conf->changed & IEEE80211_IFCC_BEACON &&
2857 (vif->type == NL80211_IFTYPE_ADHOC ||
2858 vif->type == NL80211_IFTYPE_MESH_POINT ||
2859 vif->type == NL80211_IFTYPE_AP)) {
2860 struct sk_buff *beacon = ieee80211_beacon_get(hw, vif);
2865 ath5k_beacon_update(sc, beacon);
2867 mutex_unlock(&sc->lock);
2869 return ath5k_reset_wake(sc);
2871 mutex_unlock(&sc->lock);
2875 #define SUPPORTED_FIF_FLAGS \
2876 FIF_PROMISC_IN_BSS | FIF_ALLMULTI | FIF_FCSFAIL | \
2877 FIF_PLCPFAIL | FIF_CONTROL | FIF_OTHER_BSS | \
2878 FIF_BCN_PRBRESP_PROMISC
2880 * o always accept unicast, broadcast, and multicast traffic
2881 * o multicast traffic for all BSSIDs will be enabled if mac80211
2883 * o maintain current state of phy ofdm or phy cck error reception.
2884 * If the hardware detects any of these type of errors then
2885 * ath5k_hw_get_rx_filter() will pass to us the respective
2886 * hardware filters to be able to receive these type of frames.
2887 * o probe request frames are accepted only when operating in
2888 * hostap, adhoc, or monitor modes
2889 * o enable promiscuous mode according to the interface state
2891 * - when operating in adhoc mode so the 802.11 layer creates
2892 * node table entries for peers,
2893 * - when operating in station mode for collecting rssi data when
2894 * the station is otherwise quiet, or
2897 static void ath5k_configure_filter(struct ieee80211_hw *hw,
2898 unsigned int changed_flags,
2899 unsigned int *new_flags,
2900 int mc_count, struct dev_mc_list *mclist)
2902 struct ath5k_softc *sc = hw->priv;
2903 struct ath5k_hw *ah = sc->ah;
2904 u32 mfilt[2], val, rfilt;
2911 /* Only deal with supported flags */
2912 changed_flags &= SUPPORTED_FIF_FLAGS;
2913 *new_flags &= SUPPORTED_FIF_FLAGS;
2915 /* If HW detects any phy or radar errors, leave those filters on.
2916 * Also, always enable Unicast, Broadcasts and Multicast
2917 * XXX: move unicast, bssid broadcasts and multicast to mac80211 */
2918 rfilt = (ath5k_hw_get_rx_filter(ah) & (AR5K_RX_FILTER_PHYERR)) |
2919 (AR5K_RX_FILTER_UCAST | AR5K_RX_FILTER_BCAST |
2920 AR5K_RX_FILTER_MCAST);
2922 if (changed_flags & (FIF_PROMISC_IN_BSS | FIF_OTHER_BSS)) {
2923 if (*new_flags & FIF_PROMISC_IN_BSS) {
2924 rfilt |= AR5K_RX_FILTER_PROM;
2925 __set_bit(ATH_STAT_PROMISC, sc->status);
2927 __clear_bit(ATH_STAT_PROMISC, sc->status);
2931 /* Note, AR5K_RX_FILTER_MCAST is already enabled */
2932 if (*new_flags & FIF_ALLMULTI) {
2936 for (i = 0; i < mc_count; i++) {
2939 /* calculate XOR of eight 6-bit values */
2940 val = get_unaligned_le32(mclist->dmi_addr + 0);
2941 pos = (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val;
2942 val = get_unaligned_le32(mclist->dmi_addr + 3);
2943 pos ^= (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val;
2945 mfilt[pos / 32] |= (1 << (pos % 32));
2946 /* XXX: we might be able to just do this instead,
2947 * but not sure, needs testing, if we do use this we'd
2948 * neet to inform below to not reset the mcast */
2949 /* ath5k_hw_set_mcast_filterindex(ah,
2950 * mclist->dmi_addr[5]); */
2951 mclist = mclist->next;
2955 /* This is the best we can do */
2956 if (*new_flags & (FIF_FCSFAIL | FIF_PLCPFAIL))
2957 rfilt |= AR5K_RX_FILTER_PHYERR;
2959 /* FIF_BCN_PRBRESP_PROMISC really means to enable beacons
2960 * and probes for any BSSID, this needs testing */
2961 if (*new_flags & FIF_BCN_PRBRESP_PROMISC)
2962 rfilt |= AR5K_RX_FILTER_BEACON | AR5K_RX_FILTER_PROBEREQ;
2964 /* FIF_CONTROL doc says that if FIF_PROMISC_IN_BSS is not
2965 * set we should only pass on control frames for this
2966 * station. This needs testing. I believe right now this
2967 * enables *all* control frames, which is OK.. but
2968 * but we should see if we can improve on granularity */
2969 if (*new_flags & FIF_CONTROL)
2970 rfilt |= AR5K_RX_FILTER_CONTROL;
2972 /* Additional settings per mode -- this is per ath5k */
2974 /* XXX move these to mac80211, and add a beacon IFF flag to mac80211 */
2976 if (sc->opmode == NL80211_IFTYPE_MONITOR)
2977 rfilt |= AR5K_RX_FILTER_CONTROL | AR5K_RX_FILTER_BEACON |
2978 AR5K_RX_FILTER_PROBEREQ | AR5K_RX_FILTER_PROM;
2979 if (sc->opmode != NL80211_IFTYPE_STATION)
2980 rfilt |= AR5K_RX_FILTER_PROBEREQ;
2981 if (sc->opmode != NL80211_IFTYPE_AP &&
2982 sc->opmode != NL80211_IFTYPE_MESH_POINT &&
2983 test_bit(ATH_STAT_PROMISC, sc->status))
2984 rfilt |= AR5K_RX_FILTER_PROM;
2985 if ((sc->opmode == NL80211_IFTYPE_STATION && sc->assoc) ||
2986 sc->opmode == NL80211_IFTYPE_ADHOC ||
2987 sc->opmode == NL80211_IFTYPE_AP)
2988 rfilt |= AR5K_RX_FILTER_BEACON;
2989 if (sc->opmode == NL80211_IFTYPE_MESH_POINT)
2990 rfilt |= AR5K_RX_FILTER_CONTROL | AR5K_RX_FILTER_BEACON |
2991 AR5K_RX_FILTER_PROBEREQ | AR5K_RX_FILTER_PROM;
2994 ath5k_hw_set_rx_filter(ah, rfilt);
2996 /* Set multicast bits */
2997 ath5k_hw_set_mcast_filter(ah, mfilt[0], mfilt[1]);
2998 /* Set the cached hw filter flags, this will alter actually
3000 sc->filter_flags = rfilt;
3004 ath5k_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
3005 struct ieee80211_vif *vif, struct ieee80211_sta *sta,
3006 struct ieee80211_key_conf *key)
3008 struct ath5k_softc *sc = hw->priv;
3011 if (modparam_nohwcrypt)
3025 mutex_lock(&sc->lock);
3029 ret = ath5k_hw_set_key(sc->ah, key->keyidx, key,
3030 sta ? sta->addr : NULL);
3032 ATH5K_ERR(sc, "can't set the key\n");
3035 __set_bit(key->keyidx, sc->keymap);
3036 key->hw_key_idx = key->keyidx;
3037 key->flags |= (IEEE80211_KEY_FLAG_GENERATE_IV |
3038 IEEE80211_KEY_FLAG_GENERATE_MMIC);
3041 ath5k_hw_reset_key(sc->ah, key->keyidx);
3042 __clear_bit(key->keyidx, sc->keymap);
3051 mutex_unlock(&sc->lock);
3056 ath5k_get_stats(struct ieee80211_hw *hw,
3057 struct ieee80211_low_level_stats *stats)
3059 struct ath5k_softc *sc = hw->priv;
3060 struct ath5k_hw *ah = sc->ah;
3063 ath5k_hw_update_mib_counters(ah, &sc->ll_stats);
3065 memcpy(stats, &sc->ll_stats, sizeof(sc->ll_stats));
3071 ath5k_get_tx_stats(struct ieee80211_hw *hw,
3072 struct ieee80211_tx_queue_stats *stats)
3074 struct ath5k_softc *sc = hw->priv;
3076 memcpy(stats, &sc->tx_stats, sizeof(sc->tx_stats));
3082 ath5k_get_tsf(struct ieee80211_hw *hw)
3084 struct ath5k_softc *sc = hw->priv;
3086 return ath5k_hw_get_tsf64(sc->ah);
3090 ath5k_reset_tsf(struct ieee80211_hw *hw)
3092 struct ath5k_softc *sc = hw->priv;
3095 * in IBSS mode we need to update the beacon timers too.
3096 * this will also reset the TSF if we call it with 0
3098 if (sc->opmode == NL80211_IFTYPE_ADHOC)
3099 ath5k_beacon_update_timers(sc, 0);
3101 ath5k_hw_reset_tsf(sc->ah);
3105 ath5k_beacon_update(struct ath5k_softc *sc, struct sk_buff *skb)
3107 unsigned long flags;
3110 ath5k_debug_dump_skb(sc, skb, "BC ", 1);
3112 spin_lock_irqsave(&sc->block, flags);
3113 ath5k_txbuf_free(sc, sc->bbuf);
3114 sc->bbuf->skb = skb;
3115 ret = ath5k_beacon_setup(sc, sc->bbuf);
3117 sc->bbuf->skb = NULL;
3118 spin_unlock_irqrestore(&sc->block, flags);
3120 ath5k_beacon_config(sc);
3127 set_beacon_filter(struct ieee80211_hw *hw, bool enable)
3129 struct ath5k_softc *sc = hw->priv;
3130 struct ath5k_hw *ah = sc->ah;
3132 rfilt = ath5k_hw_get_rx_filter(ah);
3134 rfilt |= AR5K_RX_FILTER_BEACON;
3136 rfilt &= ~AR5K_RX_FILTER_BEACON;
3137 ath5k_hw_set_rx_filter(ah, rfilt);
3138 sc->filter_flags = rfilt;
3141 static void ath5k_bss_info_changed(struct ieee80211_hw *hw,
3142 struct ieee80211_vif *vif,
3143 struct ieee80211_bss_conf *bss_conf,
3146 struct ath5k_softc *sc = hw->priv;
3147 if (changes & BSS_CHANGED_ASSOC) {
3148 mutex_lock(&sc->lock);
3149 sc->assoc = bss_conf->assoc;
3150 if (sc->opmode == NL80211_IFTYPE_STATION)
3151 set_beacon_filter(hw, sc->assoc);
3152 mutex_unlock(&sc->lock);