]> bbs.cooldavid.org Git - net-next-2.6.git/blob - arch/arm/mach-s3c2440/mach-rx3715.c
s3c2410fb: adds pixclock to s3c2410fb_display
[net-next-2.6.git] / arch / arm / mach-s3c2440 / mach-rx3715.c
1 /* linux/arch/arm/mach-s3c2440/mach-rx3715.c
2  *
3  * Copyright (c) 2003,2004 Simtec Electronics
4  *      Ben Dooks <ben@simtec.co.uk>
5  *
6  * http://www.handhelds.org/projects/rx3715.html
7  *
8  * This program is free software; you can redistribute it and/or modify
9  * it under the terms of the GNU General Public License version 2 as
10  * published by the Free Software Foundation.
11  *
12 */
13
14 #include <linux/kernel.h>
15 #include <linux/types.h>
16 #include <linux/interrupt.h>
17 #include <linux/list.h>
18 #include <linux/timer.h>
19 #include <linux/init.h>
20 #include <linux/tty.h>
21 #include <linux/console.h>
22 #include <linux/sysdev.h>
23 #include <linux/platform_device.h>
24 #include <linux/serial_core.h>
25 #include <linux/serial.h>
26
27 #include <linux/mtd/mtd.h>
28 #include <linux/mtd/nand.h>
29 #include <linux/mtd/nand_ecc.h>
30 #include <linux/mtd/partitions.h>
31
32 #include <asm/mach/arch.h>
33 #include <asm/mach/map.h>
34 #include <asm/mach/irq.h>
35
36 #include <asm/hardware.h>
37 #include <asm/io.h>
38 #include <asm/irq.h>
39 #include <asm/mach-types.h>
40
41 #include <asm/plat-s3c/regs-serial.h>
42 #include <asm/arch/regs-gpio.h>
43 #include <asm/arch/regs-lcd.h>
44
45 #include <asm/arch/h1940.h>
46 #include <asm/plat-s3c/nand.h>
47 #include <asm/arch/fb.h>
48
49 #include <asm/plat-s3c24xx/clock.h>
50 #include <asm/plat-s3c24xx/devs.h>
51 #include <asm/plat-s3c24xx/cpu.h>
52 #include <asm/plat-s3c24xx/pm.h>
53
54 static struct map_desc rx3715_iodesc[] __initdata = {
55         /* dump ISA space somewhere unused */
56
57         {
58                 .virtual        = (u32)S3C24XX_VA_ISA_WORD,
59                 .pfn            = __phys_to_pfn(S3C2410_CS3),
60                 .length         = SZ_1M,
61                 .type           = MT_DEVICE,
62         }, {
63                 .virtual        = (u32)S3C24XX_VA_ISA_BYTE,
64                 .pfn            = __phys_to_pfn(S3C2410_CS3),
65                 .length         = SZ_1M,
66                 .type           = MT_DEVICE,
67         },
68 };
69
70
71 static struct s3c24xx_uart_clksrc rx3715_serial_clocks[] = {
72         [0] = {
73                 .name           = "fclk",
74                 .divisor        = 0,
75                 .min_baud       = 0,
76                 .max_baud       = 0,
77         }
78 };
79
80 static struct s3c2410_uartcfg rx3715_uartcfgs[] = {
81         [0] = {
82                 .hwport      = 0,
83                 .flags       = 0,
84                 .ucon        = 0x3c5,
85                 .ulcon       = 0x03,
86                 .ufcon       = 0x51,
87                 .clocks      = rx3715_serial_clocks,
88                 .clocks_size = ARRAY_SIZE(rx3715_serial_clocks),
89         },
90         [1] = {
91                 .hwport      = 1,
92                 .flags       = 0,
93                 .ucon        = 0x3c5,
94                 .ulcon       = 0x03,
95                 .ufcon       = 0x00,
96                 .clocks      = rx3715_serial_clocks,
97                 .clocks_size = ARRAY_SIZE(rx3715_serial_clocks),
98         },
99         /* IR port */
100         [2] = {
101                 .hwport      = 2,
102                 .uart_flags  = UPF_CONS_FLOW,
103                 .ucon        = 0x3c5,
104                 .ulcon       = 0x43,
105                 .ufcon       = 0x51,
106                 .clocks      = rx3715_serial_clocks,
107                 .clocks_size = ARRAY_SIZE(rx3715_serial_clocks),
108         }
109 };
110
111 /* framebuffer lcd controller information */
112
113 static struct s3c2410fb_display rx3715_lcdcfg __initdata = {
114         .lcdcon1 =      S3C2410_LCDCON1_TFT16BPP | \
115                         S3C2410_LCDCON1_TFT | \
116                         S3C2410_LCDCON1_CLKVAL(0x0C),
117
118         .lcdcon5 =      S3C2410_LCDCON5_INVVLINE |
119                         S3C2410_LCDCON5_FRM565 |
120                         S3C2410_LCDCON5_HWSWP,
121
122         .type           = S3C2410_LCDCON1_TFT,
123         .width          = 240,
124         .height         = 320,
125
126         .pixclock       = 260000,
127         .xres           = 240,
128         .yres           = 320,
129         .bpp            = 16,
130         .left_margin    = 36,
131         .right_margin   = 36,
132         .hsync_len      = 8,
133         .upper_margin   = 6,
134         .lower_margin   = 7,
135         .vsync_len      = 3,
136 };
137
138 static struct s3c2410fb_mach_info rx3715_fb_info __initdata = {
139
140         .displays =     &rx3715_lcdcfg,
141         .num_displays = 1,
142         .default_display = 0,
143
144         .lpcsel =       0xf82,
145
146         .gpccon =       0xaa955699,
147         .gpccon_mask =  0xffc003cc,
148         .gpcup =        0x0000ffff,
149         .gpcup_mask =   0xffffffff,
150
151         .gpdcon =       0xaa95aaa1,
152         .gpdcon_mask =  0xffc0fff0,
153         .gpdup =        0x0000faff,
154         .gpdup_mask =   0xffffffff,
155 };
156
157 static struct mtd_partition rx3715_nand_part[] = {
158         [0] = {
159                 .name           = "Whole Flash",
160                 .offset         = 0,
161                 .size           = MTDPART_SIZ_FULL,
162                 .mask_flags     = MTD_WRITEABLE,
163         }
164 };
165
166 static struct s3c2410_nand_set rx3715_nand_sets[] = {
167         [0] = {
168                 .name           = "Internal",
169                 .nr_chips       = 1,
170                 .nr_partitions  = ARRAY_SIZE(rx3715_nand_part),
171                 .partitions     = rx3715_nand_part,
172         },
173 };
174
175 static struct s3c2410_platform_nand rx3715_nand_info = {
176         .tacls          = 25,
177         .twrph0         = 50,
178         .twrph1         = 15,
179         .nr_sets        = ARRAY_SIZE(rx3715_nand_sets),
180         .sets           = rx3715_nand_sets,
181 };
182
183 static struct platform_device *rx3715_devices[] __initdata = {
184         &s3c_device_usb,
185         &s3c_device_lcd,
186         &s3c_device_wdt,
187         &s3c_device_i2c,
188         &s3c_device_iis,
189         &s3c_device_nand,
190 };
191
192 static void __init rx3715_map_io(void)
193 {
194         s3c_device_nand.dev.platform_data = &rx3715_nand_info;
195
196         s3c24xx_init_io(rx3715_iodesc, ARRAY_SIZE(rx3715_iodesc));
197         s3c24xx_init_clocks(16934000);
198         s3c24xx_init_uarts(rx3715_uartcfgs, ARRAY_SIZE(rx3715_uartcfgs));
199 }
200
201 static void __init rx3715_init_irq(void)
202 {
203         s3c24xx_init_irq();
204 }
205
206 static void __init rx3715_init_machine(void)
207 {
208 #ifdef CONFIG_PM_H1940
209         memcpy(phys_to_virt(H1940_SUSPEND_RESUMEAT), h1940_pm_return, 1024);
210 #endif
211         s3c2410_pm_init();
212
213         s3c24xx_fb_set_platdata(&rx3715_fb_info);
214         platform_add_devices(rx3715_devices, ARRAY_SIZE(rx3715_devices));
215 }
216
217 MACHINE_START(RX3715, "IPAQ-RX3715")
218         /* Maintainer: Ben Dooks <ben@fluff.org> */
219         .phys_io        = S3C2410_PA_UART,
220         .io_pg_offst    = (((u32)S3C24XX_VA_UART) >> 18) & 0xfffc,
221         .boot_params    = S3C2410_SDRAM_PA + 0x100,
222         .map_io         = rx3715_map_io,
223         .init_irq       = rx3715_init_irq,
224         .init_machine   = rx3715_init_machine,
225         .timer          = &s3c24xx_timer,
226 MACHINE_END