]> bbs.cooldavid.org Git - net-next-2.6.git/blame - include/linux/serial_core.h
Merge branch 'fix/asoc' into for-linus
[net-next-2.6.git] / include / linux / serial_core.h
CommitLineData
1da177e4
LT
1/*
2 * linux/drivers/char/serial_core.h
3 *
4 * Copyright (C) 2000 Deep Blue Solutions Ltd.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
19 */
20#ifndef LINUX_SERIAL_CORE_H
21#define LINUX_SERIAL_CORE_H
22
ccce6deb
AC
23#include <linux/serial.h>
24
1da177e4
LT
25/*
26 * The type definitions. These are from Ted Ts'o's serial.h
27 */
28#define PORT_UNKNOWN 0
29#define PORT_8250 1
30#define PORT_16450 2
31#define PORT_16550 3
32#define PORT_16550A 4
33#define PORT_CIRRUS 5
34#define PORT_16650 6
35#define PORT_16650V2 7
36#define PORT_16750 8
37#define PORT_STARTECH 9
38#define PORT_16C950 10
39#define PORT_16654 11
40#define PORT_16850 12
41#define PORT_RSA 13
42#define PORT_NS16550A 14
43#define PORT_XSCALE 15
bd71c182 44#define PORT_RM9000 16 /* PMC-Sierra RM9xxx internal UART */
6b06f191 45#define PORT_OCTEON 17 /* Cavium OCTEON internal UART */
08e0992f 46#define PORT_AR7 18 /* Texas Instruments AR7 internal UART */
71cad055
PL
47#define PORT_U6_16550A 19 /* ST-Ericsson U6xxx internal UART */
48#define PORT_MAX_8250 19 /* max port ID */
1da177e4
LT
49
50/*
51 * ARM specific type numbers. These are not currently guaranteed
52 * to be implemented, and will change in the future. These are
53 * separate so any additions to the old serial.c that occur before
54 * we are merged can be easily merged here.
55 */
56#define PORT_PXA 31
57#define PORT_AMBA 32
58#define PORT_CLPS711X 33
59#define PORT_SA1100 34
60#define PORT_UART00 35
61#define PORT_21285 37
62
63/* Sparc type numbers. */
64#define PORT_SUNZILOG 38
65#define PORT_SUNSAB 39
66
8b4a4080
MR
67/* DEC */
68#define PORT_DZ 46
69#define PORT_ZS 47
1da177e4
LT
70
71/* Parisc type numbers. */
72#define PORT_MUX 48
73
9ab4f88b
HS
74/* Atmel AT91 / AT32 SoC */
75#define PORT_ATMEL 49
1e6c9c28 76
1da177e4
LT
77/* Macintosh Zilog type numbers */
78#define PORT_MAC_ZILOG 50 /* m68k : not yet implemented */
79#define PORT_PMAC_ZILOG 51
80
81/* SH-SCI */
82#define PORT_SCI 52
83#define PORT_SCIF 53
84#define PORT_IRDA 54
85
86/* Samsung S3C2410 SoC and derivatives thereof */
87#define PORT_S3C2410 55
88
89/* SGI IP22 aka Indy / Challenge S / Indigo 2 */
90#define PORT_IP22ZILOG 56
91
92/* Sharp LH7a40x -- an ARM9 SoC series */
93#define PORT_LH7A40X 57
94
95/* PPC CPM type number */
96#define PORT_CPM 58
97
98/* MPC52xx type numbers */
99#define PORT_MPC52xx 59
100
101/* IBM icom */
102#define PORT_ICOM 60
103
104/* Samsung S3C2440 SoC */
105#define PORT_S3C2440 61
106
107/* Motorola i.MX SoC */
108#define PORT_IMX 62
109
110/* Marvell MPSC */
111#define PORT_MPSC 63
112
113/* TXX9 type number */
e5c2d749 114#define PORT_TXX9 64
1da177e4
LT
115
116/* NEC VR4100 series SIU/DSIU */
117#define PORT_VR41XX_SIU 65
118#define PORT_VR41XX_DSIU 66
119
120/* Samsung S3C2400 SoC */
121#define PORT_S3C2400 67
122
123/* M32R SIO */
124#define PORT_M32R_SIO 68
125
126/*Digi jsm */
913ade51
RK
127#define PORT_JSM 69
128
e6fa0ba3 129#define PORT_PNX8XXX 70
1da177e4 130
f5417612
SH
131/* Hilscher netx */
132#define PORT_NETX 71
133
02fd473b
DM
134/* SUN4V Hypervisor Console */
135#define PORT_SUNHV 72
136
73e55cb3
BD
137#define PORT_S3C2412 73
138
238b8721
PK
139/* Xilinx uartlite */
140#define PORT_UARTLITE 74
73e55cb3 141
194de561
BW
142/* Blackfin bf5xx */
143#define PORT_BFIN 75
144
2c7ee6ab
AV
145/* Micrel KS8695 */
146#define PORT_KS8695 76
147
b45d5279
MR
148/* Broadcom SB1250, etc. SOC */
149#define PORT_SB1250_DUART 77
150
f0c15f48
GU
151/* Freescale ColdFire */
152#define PORT_MCF 78
153
2f351741
BW
154/* Blackfin SPORT */
155#define PORT_BFIN_SPORT 79
2c7ee6ab 156
ef3d5347
DH
157/* MN10300 on-chip UART numbers */
158#define PORT_MN10300 80
159#define PORT_MN10300_CTS 81
160
2f351741
BW
161#define PORT_SC26XX 82
162
1a22f08d
YS
163/* SH-SCI */
164#define PORT_SCIFA 83
165
b690ace5
BD
166#define PORT_S3C6400 84
167
5886188d
BK
168/* NWPSERIAL */
169#define PORT_NWPSERIAL 85
170
1dcb884c
CP
171/* MAX3100 */
172#define PORT_MAX3100 86
173
34aec591
RR
174/* Timberdale UART */
175#define PORT_TIMBUART 87
176
04896a77
RL
177/* Qualcomm MSM SoCs */
178#define PORT_MSM 88
179
9fcd66e5
MB
180/* BCM63xx family SoCs */
181#define PORT_BCM63XX 89
182
d4ac42a5
KG
183/* Aeroflex Gaisler GRLIB APBUART */
184#define PORT_APBUART 90
185
5bcd6010
TK
186/* Altera UARTs */
187#define PORT_ALTERA_JTAGUART 91
6b7d8f8b 188#define PORT_ALTERA_UART 92
5bcd6010 189
75b93489
GL
190/* SH-SCI */
191#define PORT_SCIFB 93
192
61fd1526
AC
193/* MAX3107 */
194#define PORT_MAX3107 94
195
d843fc6e
FT
196/* High Speed UART for Medfield */
197#define PORT_MFD 95
61fd1526 198
1da177e4
LT
199#ifdef __KERNEL__
200
661f83a6 201#include <linux/compiler.h>
1da177e4
LT
202#include <linux/interrupt.h>
203#include <linux/circ_buf.h>
204#include <linux/spinlock.h>
205#include <linux/sched.h>
206#include <linux/tty.h>
e2862f6a 207#include <linux/mutex.h>
b11115c1 208#include <linux/sysrq.h>
1da177e4
LT
209
210struct uart_port;
1da177e4
LT
211struct serial_struct;
212struct device;
213
214/*
215 * This structure describes all the operations that can be
216 * done on the physical hardware.
217 */
218struct uart_ops {
219 unsigned int (*tx_empty)(struct uart_port *);
220 void (*set_mctrl)(struct uart_port *, unsigned int mctrl);
221 unsigned int (*get_mctrl)(struct uart_port *);
b129a8cc
RK
222 void (*stop_tx)(struct uart_port *);
223 void (*start_tx)(struct uart_port *);
1da177e4
LT
224 void (*send_xchar)(struct uart_port *, char ch);
225 void (*stop_rx)(struct uart_port *);
226 void (*enable_ms)(struct uart_port *);
227 void (*break_ctl)(struct uart_port *, int ctl);
228 int (*startup)(struct uart_port *);
229 void (*shutdown)(struct uart_port *);
6bb0e3a5 230 void (*flush_buffer)(struct uart_port *);
606d099c
AC
231 void (*set_termios)(struct uart_port *, struct ktermios *new,
232 struct ktermios *old);
d87d9b7d 233 void (*set_ldisc)(struct uart_port *, int new);
1da177e4
LT
234 void (*pm)(struct uart_port *, unsigned int state,
235 unsigned int oldstate);
236 int (*set_wake)(struct uart_port *, unsigned int state);
237
238 /*
239 * Return a string describing the type of the port
240 */
241 const char *(*type)(struct uart_port *);
242
243 /*
244 * Release IO and memory resources used by the port.
245 * This includes iounmap if necessary.
246 */
247 void (*release_port)(struct uart_port *);
248
249 /*
250 * Request IO and memory resources used by the port.
251 * This includes iomapping the port if necessary.
252 */
253 int (*request_port)(struct uart_port *);
254 void (*config_port)(struct uart_port *, int);
255 int (*verify_port)(struct uart_port *, struct serial_struct *);
256 int (*ioctl)(struct uart_port *, unsigned int, unsigned long);
f2d937f3
JW
257#ifdef CONFIG_CONSOLE_POLL
258 void (*poll_put_char)(struct uart_port *, unsigned char);
259 int (*poll_get_char)(struct uart_port *);
260#endif
1da177e4
LT
261};
262
f5316b4a 263#define NO_POLL_CHAR 0x00ff0000
1da177e4
LT
264#define UART_CONFIG_TYPE (1 << 0)
265#define UART_CONFIG_IRQ (1 << 1)
266
267struct uart_icount {
268 __u32 cts;
269 __u32 dsr;
270 __u32 rng;
271 __u32 dcd;
272 __u32 rx;
273 __u32 tx;
274 __u32 frame;
275 __u32 overrun;
276 __u32 parity;
277 __u32 brk;
278 __u32 buf_overrun;
279};
280
0077d45e
RK
281typedef unsigned int __bitwise__ upf_t;
282
1da177e4
LT
283struct uart_port {
284 spinlock_t lock; /* port lock */
0c8946d9 285 unsigned long iobase; /* in/out[bwl] */
1da177e4 286 unsigned char __iomem *membase; /* read/write[bwl] */
7d6a07d1
DD
287 unsigned int (*serial_in)(struct uart_port *, int);
288 void (*serial_out)(struct uart_port *, int, int);
235dae5d
PL
289 void (*set_termios)(struct uart_port *,
290 struct ktermios *new,
291 struct ktermios *old);
1da177e4 292 unsigned int irq; /* irq number */
1c2f0493 293 unsigned long irqflags; /* irq flags */
1da177e4 294 unsigned int uartclk; /* base uart clock */
947deee8 295 unsigned int fifosize; /* tx fifo size */
1da177e4
LT
296 unsigned char x_char; /* xon/xoff char */
297 unsigned char regshift; /* reg offset shift */
298 unsigned char iotype; /* io access style */
947deee8 299 unsigned char unused1;
1da177e4
LT
300
301#define UPIO_PORT (0)
302#define UPIO_HUB6 (1)
303#define UPIO_MEM (2)
304#define UPIO_MEM32 (3)
21c614a7 305#define UPIO_AU (4) /* Au1x00 type IO */
3be91ec7 306#define UPIO_TSI (5) /* Tsi108/109 type IO */
beab697a 307#define UPIO_DWAPB (6) /* DesignWare APB UART */
bd71c182 308#define UPIO_RM9000 (7) /* RM9000 type IO */
1da177e4
LT
309
310 unsigned int read_status_mask; /* driver specific */
311 unsigned int ignore_status_mask; /* driver specific */
ebd2c8f6 312 struct uart_state *state; /* pointer to parent state */
1da177e4
LT
313 struct uart_icount icount; /* statistics */
314
315 struct console *cons; /* struct console, if any */
06e82df0 316#if defined(CONFIG_SERIAL_CORE_CONSOLE) || defined(SUPPORT_SYSRQ)
1da177e4
LT
317 unsigned long sysrq; /* sysrq timeout */
318#endif
319
0077d45e
RK
320 upf_t flags;
321
322#define UPF_FOURPORT ((__force upf_t) (1 << 1))
323#define UPF_SAK ((__force upf_t) (1 << 2))
324#define UPF_SPD_MASK ((__force upf_t) (0x1030))
325#define UPF_SPD_HI ((__force upf_t) (0x0010))
326#define UPF_SPD_VHI ((__force upf_t) (0x0020))
327#define UPF_SPD_CUST ((__force upf_t) (0x0030))
328#define UPF_SPD_SHI ((__force upf_t) (0x1000))
329#define UPF_SPD_WARP ((__force upf_t) (0x1010))
330#define UPF_SKIP_TEST ((__force upf_t) (1 << 6))
331#define UPF_AUTO_IRQ ((__force upf_t) (1 << 7))
332#define UPF_HARDPPS_CD ((__force upf_t) (1 << 11))
333#define UPF_LOW_LATENCY ((__force upf_t) (1 << 13))
334#define UPF_BUGGY_UART ((__force upf_t) (1 << 14))
b6adea33 335#define UPF_NO_TXEN_TEST ((__force upf_t) (1 << 15))
0077d45e
RK
336#define UPF_MAGIC_MULTIPLIER ((__force upf_t) (1 << 16))
337#define UPF_CONS_FLOW ((__force upf_t) (1 << 23))
338#define UPF_SHARE_IRQ ((__force upf_t) (1 << 24))
8e23fcc8
DD
339/* The exact UART type is known and should not be probed. */
340#define UPF_FIXED_TYPE ((__force upf_t) (1 << 27))
0077d45e 341#define UPF_BOOT_AUTOCONF ((__force upf_t) (1 << 28))
abb4a239 342#define UPF_FIXED_PORT ((__force upf_t) (1 << 29))
68ac64cd 343#define UPF_DEAD ((__force upf_t) (1 << 30))
0077d45e
RK
344#define UPF_IOREMAP ((__force upf_t) (1 << 31))
345
346#define UPF_CHANGE_MASK ((__force upf_t) (0x17fff))
347#define UPF_USR_MASK ((__force upf_t) (UPF_SPD_MASK|UPF_LOW_LATENCY))
1da177e4
LT
348
349 unsigned int mctrl; /* current modem ctrl settings */
350 unsigned int timeout; /* character-based timeout */
351 unsigned int type; /* port type */
ba899dbc 352 const struct uart_ops *ops;
1da177e4
LT
353 unsigned int custom_divisor;
354 unsigned int line; /* port index */
4f640efb 355 resource_size_t mapbase; /* for ioremap */
1da177e4
LT
356 struct device *dev; /* parent device */
357 unsigned char hub6; /* this should be in the 8250 driver */
b3b708fa
GL
358 unsigned char suspended;
359 unsigned char unused[2];
beab697a 360 void *private_data; /* generic platform data pointer */
1da177e4
LT
361};
362
ebd2c8f6
AC
363/*
364 * This is the state information which is persistent across opens.
ebd2c8f6
AC
365 */
366struct uart_state {
df4f4dd4 367 struct tty_port port;
ebd2c8f6 368
ebd2c8f6 369 int pm_state;
1da177e4 370 struct circ_buf xmit;
1da177e4 371
1da177e4 372 struct tasklet_struct tlet;
ebd2c8f6 373 struct uart_port *uart_port;
f751928e
AC
374};
375
376#define UART_XMIT_SIZE PAGE_SIZE
377
378
1da177e4
LT
379/* number of characters left in xmit buffer before we ask for more */
380#define WAKEUP_CHARS 256
381
382struct module;
383struct tty_driver;
384
385struct uart_driver {
386 struct module *owner;
387 const char *driver_name;
388 const char *dev_name;
1da177e4
LT
389 int major;
390 int minor;
391 int nr;
392 struct console *cons;
393
394 /*
395 * these are private; the low level driver should not
396 * touch these; they should be initialised to NULL
397 */
398 struct uart_state *state;
399 struct tty_driver *tty_driver;
400};
401
402void uart_write_wakeup(struct uart_port *port);
403
404/*
405 * Baud rate helpers.
406 */
407void uart_update_timeout(struct uart_port *port, unsigned int cflag,
408 unsigned int baud);
606d099c
AC
409unsigned int uart_get_baud_rate(struct uart_port *port, struct ktermios *termios,
410 struct ktermios *old, unsigned int min,
1da177e4
LT
411 unsigned int max);
412unsigned int uart_get_divisor(struct uart_port *port, unsigned int baud);
413
414/*
415 * Console helpers.
416 */
417struct uart_port *uart_get_console(struct uart_port *ports, int nr,
418 struct console *c);
419void uart_parse_options(char *options, int *baud, int *parity, int *bits,
420 int *flow);
421int uart_set_options(struct uart_port *port, struct console *co, int baud,
422 int parity, int bits, int flow);
423struct tty_driver *uart_console_device(struct console *co, int *index);
d358788f
RK
424void uart_console_write(struct uart_port *port, const char *s,
425 unsigned int count,
426 void (*putchar)(struct uart_port *, int));
1da177e4
LT
427
428/*
429 * Port/driver registration/removal
430 */
431int uart_register_driver(struct uart_driver *uart);
432void uart_unregister_driver(struct uart_driver *uart);
1da177e4
LT
433int uart_add_one_port(struct uart_driver *reg, struct uart_port *port);
434int uart_remove_one_port(struct uart_driver *reg, struct uart_port *port);
435int uart_match_port(struct uart_port *port1, struct uart_port *port2);
436
437/*
438 * Power Management
439 */
440int uart_suspend_port(struct uart_driver *reg, struct uart_port *port);
441int uart_resume_port(struct uart_driver *reg, struct uart_port *port);
442
443#define uart_circ_empty(circ) ((circ)->head == (circ)->tail)
444#define uart_circ_clear(circ) ((circ)->head = (circ)->tail = 0)
445
446#define uart_circ_chars_pending(circ) \
447 (CIRC_CNT((circ)->head, (circ)->tail, UART_XMIT_SIZE))
448
449#define uart_circ_chars_free(circ) \
450 (CIRC_SPACE((circ)->head, (circ)->tail, UART_XMIT_SIZE))
451
f751928e
AC
452static inline int uart_tx_stopped(struct uart_port *port)
453{
ebd2c8f6 454 struct tty_struct *tty = port->state->port.tty;
f751928e
AC
455 if(tty->stopped || tty->hw_stopped)
456 return 1;
457 return 0;
458}
1da177e4
LT
459
460/*
461 * The following are helper functions for the low level drivers.
462 */
1da177e4 463static inline int
7d12e780 464uart_handle_sysrq_char(struct uart_port *port, unsigned int ch)
1da177e4 465{
93c37f29 466#ifdef SUPPORT_SYSRQ
1da177e4
LT
467 if (port->sysrq) {
468 if (ch && time_before(jiffies, port->sysrq)) {
f335397d 469 handle_sysrq(ch);
1da177e4
LT
470 port->sysrq = 0;
471 return 1;
472 }
473 port->sysrq = 0;
474 }
93c37f29 475#endif
1da177e4
LT
476 return 0;
477}
4e149184 478#ifndef SUPPORT_SYSRQ
7d12e780 479#define uart_handle_sysrq_char(port,ch) uart_handle_sysrq_char(port, 0)
4e149184 480#endif
1da177e4
LT
481
482/*
483 * We do the SysRQ and SAK checking like this...
484 */
485static inline int uart_handle_break(struct uart_port *port)
486{
ebd2c8f6 487 struct uart_state *state = port->state;
1da177e4
LT
488#ifdef SUPPORT_SYSRQ
489 if (port->cons && port->cons->index == port->line) {
490 if (!port->sysrq) {
491 port->sysrq = jiffies + HZ*5;
492 return 1;
493 }
494 port->sysrq = 0;
495 }
496#endif
27ae7a74 497 if (port->flags & UPF_SAK)
ebd2c8f6 498 do_SAK(state->port.tty);
1da177e4
LT
499 return 0;
500}
501
502/**
503 * uart_handle_dcd_change - handle a change of carrier detect state
1b9894f3 504 * @uport: uart_port structure for the open port
1da177e4
LT
505 * @status: new carrier detect status, nonzero if active
506 */
507static inline void
ccce6deb 508uart_handle_dcd_change(struct uart_port *uport, unsigned int status)
1da177e4 509{
ccce6deb
AC
510 struct uart_state *state = uport->state;
511 struct tty_port *port = &state->port;
a0880df0
RG
512 struct tty_ldisc *ld = tty_ldisc_ref(port->tty);
513 struct timespec ts;
1da177e4 514
a0880df0
RG
515 if (ld && ld->ops->dcd_change)
516 getnstimeofday(&ts);
1da177e4 517
a0880df0 518 uport->icount.dcd++;
1da177e4 519#ifdef CONFIG_HARD_PPS
ccce6deb 520 if ((uport->flags & UPF_HARDPPS_CD) && status)
1da177e4
LT
521 hardpps();
522#endif
523
ccce6deb 524 if (port->flags & ASYNC_CHECK_CD) {
1da177e4 525 if (status)
ccce6deb
AC
526 wake_up_interruptible(&port->open_wait);
527 else if (port->tty)
528 tty_hangup(port->tty);
1da177e4 529 }
a0880df0
RG
530
531 if (ld && ld->ops->dcd_change)
532 ld->ops->dcd_change(port->tty, status, &ts);
533 if (ld)
534 tty_ldisc_deref(ld);
1da177e4
LT
535}
536
537/**
538 * uart_handle_cts_change - handle a change of clear-to-send state
1b9894f3 539 * @uport: uart_port structure for the open port
1da177e4
LT
540 * @status: new clear to send status, nonzero if active
541 */
542static inline void
ccce6deb 543uart_handle_cts_change(struct uart_port *uport, unsigned int status)
1da177e4 544{
ccce6deb
AC
545 struct tty_port *port = &uport->state->port;
546 struct tty_struct *tty = port->tty;
1da177e4 547
ccce6deb 548 uport->icount.cts++;
1da177e4 549
ccce6deb 550 if (port->flags & ASYNC_CTS_FLOW) {
1da177e4
LT
551 if (tty->hw_stopped) {
552 if (status) {
553 tty->hw_stopped = 0;
ccce6deb
AC
554 uport->ops->start_tx(uport);
555 uart_write_wakeup(uport);
1da177e4
LT
556 }
557 } else {
558 if (!status) {
559 tty->hw_stopped = 1;
ccce6deb 560 uport->ops->stop_tx(uport);
1da177e4
LT
561 }
562 }
563 }
564}
565
05ab3014
RK
566#include <linux/tty_flip.h>
567
568static inline void
569uart_insert_char(struct uart_port *port, unsigned int status,
570 unsigned int overrun, unsigned int ch, unsigned int flag)
571{
ebd2c8f6 572 struct tty_struct *tty = port->state->port.tty;
05ab3014
RK
573
574 if ((status & port->ignore_status_mask & ~overrun) == 0)
575 tty_insert_flip_char(tty, ch, flag);
576
577 /*
578 * Overrun is special. Since it's reported immediately,
579 * it doesn't affect the current character.
580 */
581 if (status & ~port->ignore_status_mask & overrun)
582 tty_insert_flip_char(tty, 0, TTY_OVERRUN);
583}
584
1da177e4
LT
585/*
586 * UART_ENABLE_MS - determine if port should enable modem status irqs
587 */
588#define UART_ENABLE_MS(port,cflag) ((port)->flags & UPF_HARDPPS_CD || \
589 (cflag) & CRTSCTS || \
590 !((cflag) & CLOCAL))
591
592#endif
593
594#endif /* LINUX_SERIAL_CORE_H */