]> bbs.cooldavid.org Git - net-next-2.6.git/blame - include/linux/pci.h
x86/PCI: read root resources from IOH on Intel
[net-next-2.6.git] / include / linux / pci.h
CommitLineData
1da177e4
LT
1/*
2 * pci.h
3 *
4 * PCI defines and function prototypes
5 * Copyright 1994, Drew Eckhardt
6 * Copyright 1997--1999 Martin Mares <mj@ucw.cz>
7 *
8 * For more information, please consult the following manuals (look at
9 * http://www.pcisig.com/ for how to get them):
10 *
11 * PCI BIOS Specification
12 * PCI Local Bus Specification
13 * PCI to PCI Bridge Specification
14 * PCI System Design Guide
15 */
16
17#ifndef LINUX_PCI_H
18#define LINUX_PCI_H
19
f46753c5 20#include <linux/pci_regs.h> /* The pci register defines */
1da177e4 21
1da177e4
LT
22/*
23 * The PCI interface treats multi-function devices as independent
24 * devices. The slot/function address of each device is encoded
25 * in a single byte as follows:
26 *
27 * 7:3 = slot
28 * 2:0 = function
29 */
05cca6e5 30#define PCI_DEVFN(slot, func) ((((slot) & 0x1f) << 3) | ((func) & 0x07))
1da177e4
LT
31#define PCI_SLOT(devfn) (((devfn) >> 3) & 0x1f)
32#define PCI_FUNC(devfn) ((devfn) & 0x07)
33
34/* Ioctls for /proc/bus/pci/X/Y nodes. */
35#define PCIIOC_BASE ('P' << 24 | 'C' << 16 | 'I' << 8)
36#define PCIIOC_CONTROLLER (PCIIOC_BASE | 0x00) /* Get controller for PCI device. */
37#define PCIIOC_MMAP_IS_IO (PCIIOC_BASE | 0x01) /* Set mmap state to I/O space. */
38#define PCIIOC_MMAP_IS_MEM (PCIIOC_BASE | 0x02) /* Set mmap state to MEM space. */
39#define PCIIOC_WRITE_COMBINE (PCIIOC_BASE | 0x03) /* Enable/disable write-combining. */
40
41#ifdef __KERNEL__
42
778382e0
DW
43#include <linux/mod_devicetable.h>
44
1da177e4 45#include <linux/types.h>
98db6f19 46#include <linux/init.h>
1da177e4
LT
47#include <linux/ioport.h>
48#include <linux/list.h>
4a7fb636 49#include <linux/compiler.h>
1da177e4 50#include <linux/errno.h>
f46753c5 51#include <linux/kobject.h>
bae94d02 52#include <asm/atomic.h>
1da177e4 53#include <linux/device.h>
1388cc96 54#include <linux/io.h>
74bb1bcc 55#include <linux/irqreturn.h>
1da177e4 56
7e7a43c3
AB
57/* Include the ID list */
58#include <linux/pci_ids.h>
59
f46753c5
AC
60/* pci_slot represents a physical slot */
61struct pci_slot {
62 struct pci_bus *bus; /* The bus this slot is on */
63 struct list_head list; /* node in list of slots on this bus */
64 struct hotplug_slot *hotplug; /* Hotplug info (migrate over time) */
65 unsigned char number; /* PCI_SLOT(pci_dev->devfn) */
66 struct kobject kobj;
67};
68
0ad772ec
AC
69static inline const char *pci_slot_name(const struct pci_slot *slot)
70{
71 return kobject_name(&slot->kobj);
72}
73
1da177e4
LT
74/* File state for mmap()s on /proc/bus/pci/X/Y */
75enum pci_mmap_state {
76 pci_mmap_io,
77 pci_mmap_mem
78};
79
80/* This defines the direction arg to the DMA mapping routines. */
81#define PCI_DMA_BIDIRECTIONAL 0
82#define PCI_DMA_TODEVICE 1
83#define PCI_DMA_FROMDEVICE 2
84#define PCI_DMA_NONE 3
85
fde09c6d
YZ
86/*
87 * For PCI devices, the region numbers are assigned this way:
88 */
89enum {
90 /* #0-5: standard PCI resources */
91 PCI_STD_RESOURCES,
92 PCI_STD_RESOURCE_END = 5,
93
94 /* #6: expansion ROM resource */
95 PCI_ROM_RESOURCE,
96
d1b054da
YZ
97 /* device specific resources */
98#ifdef CONFIG_PCI_IOV
99 PCI_IOV_RESOURCES,
100 PCI_IOV_RESOURCE_END = PCI_IOV_RESOURCES + PCI_SRIOV_NUM_BARS - 1,
101#endif
102
fde09c6d
YZ
103 /* resources assigned to buses behind the bridge */
104#define PCI_BRIDGE_RESOURCE_NUM 4
105
106 PCI_BRIDGE_RESOURCES,
107 PCI_BRIDGE_RESOURCE_END = PCI_BRIDGE_RESOURCES +
108 PCI_BRIDGE_RESOURCE_NUM - 1,
109
110 /* total resources associated with a PCI device */
111 PCI_NUM_RESOURCES,
112
113 /* preserve this for compatibility */
114 DEVICE_COUNT_RESOURCE
115};
1da177e4
LT
116
117typedef int __bitwise pci_power_t;
118
4352dfd5
GKH
119#define PCI_D0 ((pci_power_t __force) 0)
120#define PCI_D1 ((pci_power_t __force) 1)
121#define PCI_D2 ((pci_power_t __force) 2)
1da177e4
LT
122#define PCI_D3hot ((pci_power_t __force) 3)
123#define PCI_D3cold ((pci_power_t __force) 4)
3fe9d19f 124#define PCI_UNKNOWN ((pci_power_t __force) 5)
438510f6 125#define PCI_POWER_ERROR ((pci_power_t __force) -1)
1da177e4 126
00240c38
AS
127/* Remember to update this when the list above changes! */
128extern const char *pci_power_names[];
129
130static inline const char *pci_power_name(pci_power_t state)
131{
132 return pci_power_names[1 + (int) state];
133}
134
aa8c6c93
RW
135#define PCI_PM_D2_DELAY 200
136#define PCI_PM_D3_WAIT 10
137#define PCI_PM_BUS_WAIT 50
138
392a1ce7
LV
139/** The pci_channel state describes connectivity between the CPU and
140 * the pci device. If some PCI bus between here and the pci device
141 * has crashed or locked up, this info is reflected here.
142 */
143typedef unsigned int __bitwise pci_channel_state_t;
144
145enum pci_channel_state {
146 /* I/O channel is in normal state */
147 pci_channel_io_normal = (__force pci_channel_state_t) 1,
148
149 /* I/O to channel is blocked */
150 pci_channel_io_frozen = (__force pci_channel_state_t) 2,
151
152 /* PCI card is dead */
153 pci_channel_io_perm_failure = (__force pci_channel_state_t) 3,
154};
155
f7bdd12d
BK
156typedef unsigned int __bitwise pcie_reset_state_t;
157
158enum pcie_reset_state {
159 /* Reset is NOT asserted (Use to deassert reset) */
160 pcie_deassert_reset = (__force pcie_reset_state_t) 1,
161
162 /* Use #PERST to reset PCI-E device */
163 pcie_warm_reset = (__force pcie_reset_state_t) 2,
164
165 /* Use PCI-E Hot Reset to reset device */
166 pcie_hot_reset = (__force pcie_reset_state_t) 3
167};
168
ba698ad4
DM
169typedef unsigned short __bitwise pci_dev_flags_t;
170enum pci_dev_flags {
171 /* INTX_DISABLE in PCI_COMMAND register disables MSI
172 * generation too.
173 */
174 PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG = (__force pci_dev_flags_t) 1,
979b1791
AC
175 /* Device configuration is irrevocably lost if disabled into D3 */
176 PCI_DEV_FLAGS_NO_D3 = (__force pci_dev_flags_t) 2,
ba698ad4
DM
177};
178
e1d3a908
SA
179enum pci_irq_reroute_variant {
180 INTEL_IRQ_REROUTE_VARIANT = 1,
181 MAX_IRQ_REROUTE_VARIANTS = 3
182};
183
6e325a62
MT
184typedef unsigned short __bitwise pci_bus_flags_t;
185enum pci_bus_flags {
d556ad4b
PO
186 PCI_BUS_FLAGS_NO_MSI = (__force pci_bus_flags_t) 1,
187 PCI_BUS_FLAGS_NO_MMRBC = (__force pci_bus_flags_t) 2,
6e325a62
MT
188};
189
41017f0c
SL
190struct pci_cap_saved_state {
191 struct hlist_node next;
192 char cap_nr;
193 u32 data[0];
194};
195
7d715a6c 196struct pcie_link_state;
ee69439c 197struct pci_vpd;
d1b054da 198struct pci_sriov;
302b4215 199struct pci_ats;
ee69439c 200
1da177e4
LT
201/*
202 * The pci_dev structure is used to describe PCI devices.
203 */
204struct pci_dev {
1da177e4
LT
205 struct list_head bus_list; /* node in per-bus list */
206 struct pci_bus *bus; /* bus this device is on */
207 struct pci_bus *subordinate; /* bus this device bridges to */
208
209 void *sysdata; /* hook for sys-specific extension */
210 struct proc_dir_entry *procent; /* device entry in /proc/bus/pci */
f46753c5 211 struct pci_slot *slot; /* Physical slot this device is in */
1da177e4
LT
212
213 unsigned int devfn; /* encoded device & function index */
214 unsigned short vendor;
215 unsigned short device;
216 unsigned short subsystem_vendor;
217 unsigned short subsystem_device;
218 unsigned int class; /* 3 bytes: (base,sub,prog-if) */
b8a3a521 219 u8 revision; /* PCI revision, low byte of class word */
1da177e4 220 u8 hdr_type; /* PCI header type (`multi' flag masked out) */
994a65e2 221 u8 pcie_type; /* PCI-E device/port type */
1da177e4 222 u8 rom_base_reg; /* which config register controls the ROM */
ffeff788 223 u8 pin; /* which interrupt pin this device uses */
1da177e4
LT
224
225 struct pci_driver *driver; /* which driver has allocated this device */
226 u64 dma_mask; /* Mask of the bits of bus address this
227 device implements. Normally this is
228 0xffffffff. You only need to change
229 this if your device has broken DMA
230 or supports 64-bit transfers. */
231
4d57cdfa
FT
232 struct device_dma_parameters dma_parms;
233
1da177e4
LT
234 pci_power_t current_state; /* Current operating state. In ACPI-speak,
235 this is D0-D3, D0 being fully functional,
236 and D3 being off. */
337001b6
RW
237 int pm_cap; /* PM capability offset in the
238 configuration space */
239 unsigned int pme_support:5; /* Bitmask of states from which PME#
240 can be generated */
241 unsigned int d1_support:1; /* Low power state D1 is supported */
242 unsigned int d2_support:1; /* Low power state D2 is supported */
243 unsigned int no_d1d2:1; /* Only allow D0 and D3 */
e80bb09d 244 unsigned int wakeup_prepared:1;
1da177e4 245
7d715a6c
SL
246#ifdef CONFIG_PCIEASPM
247 struct pcie_link_state *link_state; /* ASPM link state. */
248#endif
249
392a1ce7 250 pci_channel_state_t error_state; /* current connectivity state */
1da177e4
LT
251 struct device dev; /* Generic device interface */
252
1da177e4
LT
253 int cfg_size; /* Size of configuration space */
254
255 /*
256 * Instead of touching interrupt line and base address registers
257 * directly, use the values stored here. They might be different!
258 */
259 unsigned int irq;
260 struct resource resource[DEVICE_COUNT_RESOURCE]; /* I/O and memory regions + expansion ROMs */
261
262 /* These fields are used by common fixups */
263 unsigned int transparent:1; /* Transparent PCI bridge */
264 unsigned int multifunction:1;/* Part of multi-function device */
265 /* keep track of device state */
8a1bc901 266 unsigned int is_added:1;
1da177e4 267 unsigned int is_busmaster:1; /* device is busmaster */
4602b88d 268 unsigned int no_msi:1; /* device may not use msi */
e04b0ea2 269 unsigned int block_ucfg_access:1; /* userspace config space access is blocked */
bd8481e1 270 unsigned int broken_parity_status:1; /* Device generates false positive parity */
e1d3a908 271 unsigned int irq_reroute_variant:2; /* device needs IRQ rerouting variant */
99dc804d
SL
272 unsigned int msi_enabled:1;
273 unsigned int msix_enabled:1;
58c3a727 274 unsigned int ari_enabled:1; /* ARI forwarding */
9ac7849e 275 unsigned int is_managed:1;
994a65e2 276 unsigned int is_pcie:1;
260d703a 277 unsigned int needs_freset:1; /* Dev requires fundamental reset */
aa8c6c93 278 unsigned int state_saved:1;
d1b054da 279 unsigned int is_physfn:1;
dd7cc44d 280 unsigned int is_virtfn:1;
711d5779 281 unsigned int reset_fn:1;
28760489 282 unsigned int is_hotplug_bridge:1;
ba698ad4 283 pci_dev_flags_t dev_flags;
bae94d02 284 atomic_t enable_cnt; /* pci_enable_device has been called */
4602b88d 285
1da177e4 286 u32 saved_config_space[16]; /* config space saved at suspend time */
41017f0c 287 struct hlist_head saved_cap_space;
1da177e4
LT
288 struct bin_attribute *rom_attr; /* attribute descriptor for sysfs ROM entry */
289 int rom_attr_enabled; /* has display of the rom attribute been enabled? */
290 struct bin_attribute *res_attr[DEVICE_COUNT_RESOURCE]; /* sysfs file for resources */
45aec1ae 291 struct bin_attribute *res_attr_wc[DEVICE_COUNT_RESOURCE]; /* sysfs file for WC mapping of resources */
ded86d8d 292#ifdef CONFIG_PCI_MSI
4aa9bc95 293 struct list_head msi_list;
ded86d8d 294#endif
94e61088 295 struct pci_vpd *vpd;
d1b054da 296#ifdef CONFIG_PCI_IOV
dd7cc44d
YZ
297 union {
298 struct pci_sriov *sriov; /* SR-IOV capability related */
299 struct pci_dev *physfn; /* the PF this VF is associated with */
300 };
302b4215 301 struct pci_ats *ats; /* Address Translation Service */
d1b054da 302#endif
1da177e4
LT
303};
304
65891215
ME
305extern struct pci_dev *alloc_pci_dev(void);
306
1da177e4
LT
307#define pci_dev_b(n) list_entry(n, struct pci_dev, bus_list)
308#define to_pci_dev(n) container_of(n, struct pci_dev, dev)
309#define for_each_pci_dev(d) while ((d = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, d)) != NULL)
310
a7369f1f
LV
311static inline int pci_channel_offline(struct pci_dev *pdev)
312{
313 return (pdev->error_state != pci_channel_io_normal);
314}
315
41017f0c 316static inline struct pci_cap_saved_state *pci_find_saved_cap(
05cca6e5 317 struct pci_dev *pci_dev, char cap)
41017f0c
SL
318{
319 struct pci_cap_saved_state *tmp;
320 struct hlist_node *pos;
321
322 hlist_for_each_entry(tmp, pos, &pci_dev->saved_cap_space, next) {
323 if (tmp->cap_nr == cap)
324 return tmp;
325 }
326 return NULL;
327}
328
329static inline void pci_add_saved_cap(struct pci_dev *pci_dev,
330 struct pci_cap_saved_state *new_cap)
331{
332 hlist_add_head(&new_cap->next, &pci_dev->saved_cap_space);
333}
334
1da177e4 335#ifndef PCI_BUS_NUM_RESOURCES
30a18d6c 336#define PCI_BUS_NUM_RESOURCES 16
1da177e4 337#endif
4352dfd5
GKH
338
339#define PCI_REGION_FLAG_MASK 0x0fU /* These bits of resource flags tell us the PCI region flags */
1da177e4
LT
340
341struct pci_bus {
342 struct list_head node; /* node in list of buses */
343 struct pci_bus *parent; /* parent bus this bridge is on */
344 struct list_head children; /* list of child buses */
345 struct list_head devices; /* list of devices on this bus */
346 struct pci_dev *self; /* bridge device as seen by parent */
f46753c5 347 struct list_head slots; /* list of slots on this bus */
1da177e4
LT
348 struct resource *resource[PCI_BUS_NUM_RESOURCES];
349 /* address space routed to this bus */
350
351 struct pci_ops *ops; /* configuration access functions */
352 void *sysdata; /* hook for sys-specific extension */
353 struct proc_dir_entry *procdir; /* directory entry in /proc/bus/pci */
354
355 unsigned char number; /* bus number */
356 unsigned char primary; /* number of primary bridge */
357 unsigned char secondary; /* number of secondary bridge */
358 unsigned char subordinate; /* max number of subordinate buses */
359
360 char name[48];
361
362 unsigned short bridge_ctl; /* manage NO_ISA/FBB/et al behaviors */
6e325a62 363 pci_bus_flags_t bus_flags; /* Inherited by child busses */
1da177e4 364 struct device *bridge;
fd7d1ced 365 struct device dev;
1da177e4
LT
366 struct bin_attribute *legacy_io; /* legacy I/O for this bus */
367 struct bin_attribute *legacy_mem; /* legacy mem */
cc74d96f 368 unsigned int is_added:1;
1da177e4
LT
369};
370
371#define pci_bus_b(n) list_entry(n, struct pci_bus, node)
fd7d1ced 372#define to_pci_bus(n) container_of(n, struct pci_bus, dev)
1da177e4 373
79af72d7
KK
374/*
375 * Returns true if the pci bus is root (behind host-pci bridge),
376 * false otherwise
377 */
378static inline bool pci_is_root_bus(struct pci_bus *pbus)
379{
380 return !(pbus->parent);
381}
382
16cf0ebc
RW
383#ifdef CONFIG_PCI_MSI
384static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev)
385{
386 return pci_dev->msi_enabled || pci_dev->msix_enabled;
387}
388#else
389static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev) { return false; }
390#endif
391
1da177e4
LT
392/*
393 * Error values that may be returned by PCI functions.
394 */
395#define PCIBIOS_SUCCESSFUL 0x00
396#define PCIBIOS_FUNC_NOT_SUPPORTED 0x81
397#define PCIBIOS_BAD_VENDOR_ID 0x83
398#define PCIBIOS_DEVICE_NOT_FOUND 0x86
399#define PCIBIOS_BAD_REGISTER_NUMBER 0x87
400#define PCIBIOS_SET_FAILED 0x88
401#define PCIBIOS_BUFFER_TOO_SMALL 0x89
402
403/* Low-level architecture-dependent routines */
404
405struct pci_ops {
406 int (*read)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 *val);
407 int (*write)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 val);
408};
409
b6ce068a
MW
410/*
411 * ACPI needs to be able to access PCI config space before we've done a
412 * PCI bus scan and created pci_bus structures.
413 */
414extern int raw_pci_read(unsigned int domain, unsigned int bus,
415 unsigned int devfn, int reg, int len, u32 *val);
416extern int raw_pci_write(unsigned int domain, unsigned int bus,
417 unsigned int devfn, int reg, int len, u32 val);
1da177e4
LT
418
419struct pci_bus_region {
c40a22e0
BH
420 resource_size_t start;
421 resource_size_t end;
1da177e4
LT
422};
423
424struct pci_dynids {
425 spinlock_t lock; /* protects list, index */
426 struct list_head list; /* for IDs added at runtime */
1da177e4
LT
427};
428
392a1ce7
LV
429/* ---------------------------------------------------------------- */
430/** PCI Error Recovery System (PCI-ERS). If a PCI device driver provides
579082df 431 * a set of callbacks in struct pci_error_handlers, then that device driver
392a1ce7
LV
432 * will be notified of PCI bus errors, and will be driven to recovery
433 * when an error occurs.
434 */
435
436typedef unsigned int __bitwise pci_ers_result_t;
437
438enum pci_ers_result {
439 /* no result/none/not supported in device driver */
440 PCI_ERS_RESULT_NONE = (__force pci_ers_result_t) 1,
441
442 /* Device driver can recover without slot reset */
443 PCI_ERS_RESULT_CAN_RECOVER = (__force pci_ers_result_t) 2,
444
445 /* Device driver wants slot to be reset. */
446 PCI_ERS_RESULT_NEED_RESET = (__force pci_ers_result_t) 3,
447
448 /* Device has completely failed, is unrecoverable */
449 PCI_ERS_RESULT_DISCONNECT = (__force pci_ers_result_t) 4,
450
451 /* Device driver is fully recovered and operational */
452 PCI_ERS_RESULT_RECOVERED = (__force pci_ers_result_t) 5,
453};
454
455/* PCI bus error event callbacks */
05cca6e5 456struct pci_error_handlers {
392a1ce7
LV
457 /* PCI bus error detected on this device */
458 pci_ers_result_t (*error_detected)(struct pci_dev *dev,
05cca6e5 459 enum pci_channel_state error);
392a1ce7
LV
460
461 /* MMIO has been re-enabled, but not DMA */
462 pci_ers_result_t (*mmio_enabled)(struct pci_dev *dev);
463
464 /* PCI Express link has been reset */
465 pci_ers_result_t (*link_reset)(struct pci_dev *dev);
466
467 /* PCI slot has been reset */
468 pci_ers_result_t (*slot_reset)(struct pci_dev *dev);
469
470 /* Device driver may resume normal operations */
471 void (*resume)(struct pci_dev *dev);
472};
473
474/* ---------------------------------------------------------------- */
475
1da177e4
LT
476struct module;
477struct pci_driver {
478 struct list_head node;
479 char *name;
1da177e4
LT
480 const struct pci_device_id *id_table; /* must be non-NULL for probe to be called */
481 int (*probe) (struct pci_dev *dev, const struct pci_device_id *id); /* New device inserted */
482 void (*remove) (struct pci_dev *dev); /* Device removed (NULL if not a hot-plug capable driver) */
483 int (*suspend) (struct pci_dev *dev, pm_message_t state); /* Device suspended */
cbd69dbb
LT
484 int (*suspend_late) (struct pci_dev *dev, pm_message_t state);
485 int (*resume_early) (struct pci_dev *dev);
1da177e4 486 int (*resume) (struct pci_dev *dev); /* Device woken up */
c8958177 487 void (*shutdown) (struct pci_dev *dev);
392a1ce7 488 struct pci_error_handlers *err_handler;
1da177e4
LT
489 struct device_driver driver;
490 struct pci_dynids dynids;
491};
492
05cca6e5 493#define to_pci_driver(drv) container_of(drv, struct pci_driver, driver)
1da177e4 494
90a1ba0c 495/**
9f9351bb 496 * DEFINE_PCI_DEVICE_TABLE - macro used to describe a pci device table
90a1ba0c
JB
497 * @_table: device table name
498 *
499 * This macro is used to create a struct pci_device_id array (a device table)
500 * in a generic manner.
501 */
9f9351bb 502#define DEFINE_PCI_DEVICE_TABLE(_table) \
90a1ba0c
JB
503 const struct pci_device_id _table[] __devinitconst
504
1da177e4
LT
505/**
506 * PCI_DEVICE - macro used to describe a specific pci device
507 * @vend: the 16 bit PCI Vendor ID
508 * @dev: the 16 bit PCI Device ID
509 *
510 * This macro is used to create a struct pci_device_id that matches a
511 * specific device. The subvendor and subdevice fields will be set to
512 * PCI_ANY_ID.
513 */
514#define PCI_DEVICE(vend,dev) \
515 .vendor = (vend), .device = (dev), \
516 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
517
518/**
519 * PCI_DEVICE_CLASS - macro used to describe a specific pci device class
520 * @dev_class: the class, subclass, prog-if triple for this device
521 * @dev_class_mask: the class mask for this device
522 *
523 * This macro is used to create a struct pci_device_id that matches a
4352dfd5 524 * specific PCI class. The vendor, device, subvendor, and subdevice
1da177e4
LT
525 * fields will be set to PCI_ANY_ID.
526 */
527#define PCI_DEVICE_CLASS(dev_class,dev_class_mask) \
528 .class = (dev_class), .class_mask = (dev_class_mask), \
529 .vendor = PCI_ANY_ID, .device = PCI_ANY_ID, \
530 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
531
1597cacb
AC
532/**
533 * PCI_VDEVICE - macro used to describe a specific pci device in short form
c322b28a
ZY
534 * @vendor: the vendor name
535 * @device: the 16 bit PCI Device ID
1597cacb
AC
536 *
537 * This macro is used to create a struct pci_device_id that matches a
538 * specific PCI device. The subvendor, and subdevice fields will be set
539 * to PCI_ANY_ID. The macro allows the next field to follow as the device
540 * private data.
541 */
542
543#define PCI_VDEVICE(vendor, device) \
544 PCI_VENDOR_ID_##vendor, (device), \
545 PCI_ANY_ID, PCI_ANY_ID, 0, 0
546
1da177e4
LT
547/* these external functions are only available when PCI support is enabled */
548#ifdef CONFIG_PCI
549
550extern struct bus_type pci_bus_type;
551
552/* Do NOT directly access these two variables, unless you are arch specific pci
553 * code, or pci core code. */
554extern struct list_head pci_root_buses; /* list of all known PCI buses */
ed4aaadb
ZY
555/* Some device drivers need know if pci is initiated */
556extern int no_pci_devices(void);
1da177e4
LT
557
558void pcibios_fixup_bus(struct pci_bus *);
4a7fb636 559int __must_check pcibios_enable_device(struct pci_dev *, int mask);
05cca6e5 560char *pcibios_setup(char *str);
1da177e4
LT
561
562/* Used only when drivers/pci/setup.c is used */
e31dd6e4
GKH
563void pcibios_align_resource(void *, struct resource *, resource_size_t,
564 resource_size_t);
1da177e4
LT
565void pcibios_update_irq(struct pci_dev *, int irq);
566
567/* Generic PCI functions used internally */
568
569extern struct pci_bus *pci_find_bus(int domain, int busnr);
c48f1670 570void pci_bus_add_devices(const struct pci_bus *bus);
05cca6e5
GKH
571struct pci_bus *pci_scan_bus_parented(struct device *parent, int bus,
572 struct pci_ops *ops, void *sysdata);
98db6f19 573static inline struct pci_bus * __devinit pci_scan_bus(int bus, struct pci_ops *ops,
05cca6e5 574 void *sysdata)
1da177e4 575{
c431ada4
RS
576 struct pci_bus *root_bus;
577 root_bus = pci_scan_bus_parented(NULL, bus, ops, sysdata);
578 if (root_bus)
579 pci_bus_add_devices(root_bus);
580 return root_bus;
1da177e4 581}
05cca6e5
GKH
582struct pci_bus *pci_create_bus(struct device *parent, int bus,
583 struct pci_ops *ops, void *sysdata);
584struct pci_bus *pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev,
585 int busnr);
f46753c5 586struct pci_slot *pci_create_slot(struct pci_bus *parent, int slot_nr,
828f3768
AC
587 const char *name,
588 struct hotplug_slot *hotplug);
f46753c5 589void pci_destroy_slot(struct pci_slot *slot);
d25b7c8d 590void pci_renumber_slot(struct pci_slot *slot, int slot_nr);
1da177e4 591int pci_scan_slot(struct pci_bus *bus, int devfn);
05cca6e5 592struct pci_dev *pci_scan_single_device(struct pci_bus *bus, int devfn);
cdb9b9f7 593void pci_device_add(struct pci_dev *dev, struct pci_bus *bus);
1da177e4 594unsigned int pci_scan_child_bus(struct pci_bus *bus);
b19441af 595int __must_check pci_bus_add_device(struct pci_dev *dev);
1da177e4 596void pci_read_bridge_bases(struct pci_bus *child);
05cca6e5
GKH
597struct resource *pci_find_parent_resource(const struct pci_dev *dev,
598 struct resource *res);
57c2cf71 599u8 pci_swizzle_interrupt_pin(struct pci_dev *dev, u8 pin);
1da177e4 600int pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge);
68feac87 601u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp);
1da177e4
LT
602extern struct pci_dev *pci_dev_get(struct pci_dev *dev);
603extern void pci_dev_put(struct pci_dev *dev);
604extern void pci_remove_bus(struct pci_bus *b);
605extern void pci_remove_bus_device(struct pci_dev *dev);
24f8aa9b 606extern void pci_stop_bus_device(struct pci_dev *dev);
b3743fa4 607void pci_setup_cardbus(struct pci_bus *bus);
6b4b78fe 608extern void pci_sort_breadthfirst(void);
1da177e4
LT
609
610/* Generic PCI functions exported to card drivers */
611
bd3989e0 612#ifdef CONFIG_PCI_LEGACY
05cca6e5
GKH
613struct pci_dev __deprecated *pci_find_device(unsigned int vendor,
614 unsigned int device,
b08508c4 615 struct pci_dev *from);
bd3989e0
JG
616#endif /* CONFIG_PCI_LEGACY */
617
388c8c16
JB
618enum pci_lost_interrupt_reason {
619 PCI_LOST_IRQ_NO_INFORMATION = 0,
620 PCI_LOST_IRQ_DISABLE_MSI,
621 PCI_LOST_IRQ_DISABLE_MSIX,
622 PCI_LOST_IRQ_DISABLE_ACPI,
623};
624enum pci_lost_interrupt_reason pci_lost_interrupt(struct pci_dev *dev);
05cca6e5
GKH
625int pci_find_capability(struct pci_dev *dev, int cap);
626int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap);
627int pci_find_ext_capability(struct pci_dev *dev, int cap);
628int pci_find_ht_capability(struct pci_dev *dev, int ht_cap);
629int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap);
29f3eb64 630struct pci_bus *pci_find_next_bus(const struct pci_bus *from);
1da177e4 631
d42552c3
AM
632struct pci_dev *pci_get_device(unsigned int vendor, unsigned int device,
633 struct pci_dev *from);
05cca6e5 634struct pci_dev *pci_get_subsys(unsigned int vendor, unsigned int device,
1da177e4 635 unsigned int ss_vendor, unsigned int ss_device,
b08508c4 636 struct pci_dev *from);
05cca6e5
GKH
637struct pci_dev *pci_get_slot(struct pci_bus *bus, unsigned int devfn);
638struct pci_dev *pci_get_bus_and_slot(unsigned int bus, unsigned int devfn);
639struct pci_dev *pci_get_class(unsigned int class, struct pci_dev *from);
1da177e4
LT
640int pci_dev_present(const struct pci_device_id *ids);
641
05cca6e5
GKH
642int pci_bus_read_config_byte(struct pci_bus *bus, unsigned int devfn,
643 int where, u8 *val);
644int pci_bus_read_config_word(struct pci_bus *bus, unsigned int devfn,
645 int where, u16 *val);
646int pci_bus_read_config_dword(struct pci_bus *bus, unsigned int devfn,
647 int where, u32 *val);
648int pci_bus_write_config_byte(struct pci_bus *bus, unsigned int devfn,
649 int where, u8 val);
650int pci_bus_write_config_word(struct pci_bus *bus, unsigned int devfn,
651 int where, u16 val);
652int pci_bus_write_config_dword(struct pci_bus *bus, unsigned int devfn,
653 int where, u32 val);
a72b46c3 654struct pci_ops *pci_bus_set_ops(struct pci_bus *bus, struct pci_ops *ops);
1da177e4
LT
655
656static inline int pci_read_config_byte(struct pci_dev *dev, int where, u8 *val)
657{
05cca6e5 658 return pci_bus_read_config_byte(dev->bus, dev->devfn, where, val);
1da177e4
LT
659}
660static inline int pci_read_config_word(struct pci_dev *dev, int where, u16 *val)
661{
05cca6e5 662 return pci_bus_read_config_word(dev->bus, dev->devfn, where, val);
1da177e4 663}
05cca6e5
GKH
664static inline int pci_read_config_dword(struct pci_dev *dev, int where,
665 u32 *val)
1da177e4 666{
05cca6e5 667 return pci_bus_read_config_dword(dev->bus, dev->devfn, where, val);
1da177e4
LT
668}
669static inline int pci_write_config_byte(struct pci_dev *dev, int where, u8 val)
670{
05cca6e5 671 return pci_bus_write_config_byte(dev->bus, dev->devfn, where, val);
1da177e4
LT
672}
673static inline int pci_write_config_word(struct pci_dev *dev, int where, u16 val)
674{
05cca6e5 675 return pci_bus_write_config_word(dev->bus, dev->devfn, where, val);
1da177e4 676}
05cca6e5
GKH
677static inline int pci_write_config_dword(struct pci_dev *dev, int where,
678 u32 val)
1da177e4 679{
05cca6e5 680 return pci_bus_write_config_dword(dev->bus, dev->devfn, where, val);
1da177e4
LT
681}
682
4a7fb636 683int __must_check pci_enable_device(struct pci_dev *dev);
b718989d
BH
684int __must_check pci_enable_device_io(struct pci_dev *dev);
685int __must_check pci_enable_device_mem(struct pci_dev *dev);
0b62e13b 686int __must_check pci_reenable_device(struct pci_dev *);
9ac7849e
TH
687int __must_check pcim_enable_device(struct pci_dev *pdev);
688void pcim_pin_device(struct pci_dev *pdev);
689
296ccb08
YS
690static inline int pci_is_enabled(struct pci_dev *pdev)
691{
692 return (atomic_read(&pdev->enable_cnt) > 0);
693}
694
9ac7849e
TH
695static inline int pci_is_managed(struct pci_dev *pdev)
696{
697 return pdev->is_managed;
698}
699
1da177e4
LT
700void pci_disable_device(struct pci_dev *dev);
701void pci_set_master(struct pci_dev *dev);
6a479079 702void pci_clear_master(struct pci_dev *dev);
f7bdd12d 703int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state);
1da177e4 704#define HAVE_PCI_SET_MWI
4a7fb636 705int __must_check pci_set_mwi(struct pci_dev *dev);
694625c0 706int pci_try_set_mwi(struct pci_dev *dev);
1da177e4 707void pci_clear_mwi(struct pci_dev *dev);
a04ce0ff 708void pci_intx(struct pci_dev *dev, int enable);
f5f2b131 709void pci_msi_off(struct pci_dev *dev);
9c8550ee
LT
710int pci_set_dma_mask(struct pci_dev *dev, u64 mask);
711int pci_set_consistent_dma_mask(struct pci_dev *dev, u64 mask);
4d57cdfa 712int pci_set_dma_max_seg_size(struct pci_dev *dev, unsigned int size);
59fc67de 713int pci_set_dma_seg_boundary(struct pci_dev *dev, unsigned long mask);
d556ad4b
PO
714int pcix_get_max_mmrbc(struct pci_dev *dev);
715int pcix_get_mmrbc(struct pci_dev *dev);
716int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc);
2637e5b5 717int pcie_get_readrq(struct pci_dev *dev);
d556ad4b 718int pcie_set_readrq(struct pci_dev *dev, int rq);
8c1c699f 719int __pci_reset_function(struct pci_dev *dev);
8dd7f803 720int pci_reset_function(struct pci_dev *dev);
14add80b 721void pci_update_resource(struct pci_dev *dev, int resno);
4a7fb636 722int __must_check pci_assign_resource(struct pci_dev *dev, int i);
c87deff7 723int pci_select_bars(struct pci_dev *dev, unsigned long flags);
1da177e4
LT
724
725/* ROM control related routines */
e416de5e
AC
726int pci_enable_rom(struct pci_dev *pdev);
727void pci_disable_rom(struct pci_dev *pdev);
144a50ea 728void __iomem __must_check *pci_map_rom(struct pci_dev *pdev, size_t *size);
1da177e4 729void pci_unmap_rom(struct pci_dev *pdev, void __iomem *rom);
97c44836 730size_t pci_get_rom_size(struct pci_dev *pdev, void __iomem *rom, size_t size);
1da177e4
LT
731
732/* Power management related routines */
733int pci_save_state(struct pci_dev *dev);
734int pci_restore_state(struct pci_dev *dev);
0e5dd46b 735int __pci_complete_power_transition(struct pci_dev *dev, pci_power_t state);
9c8550ee
LT
736int pci_set_power_state(struct pci_dev *dev, pci_power_t state);
737pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state);
e5899e1b 738bool pci_pme_capable(struct pci_dev *dev, pci_power_t state);
5a6c9b60 739void pci_pme_active(struct pci_dev *dev, bool enable);
7d9a73f6 740int pci_enable_wake(struct pci_dev *dev, pci_power_t state, bool enable);
0235c4fc 741int pci_wake_from_d3(struct pci_dev *dev, bool enable);
e5899e1b 742pci_power_t pci_target_state(struct pci_dev *dev);
404cc2d8
RW
743int pci_prepare_to_sleep(struct pci_dev *dev);
744int pci_back_from_sleep(struct pci_dev *dev);
1da177e4 745
ce5ccdef 746/* Functions for PCI Hotplug drivers to use */
05cca6e5 747int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap);
3ed4fd96
AC
748#ifdef CONFIG_HOTPLUG
749unsigned int pci_rescan_bus(struct pci_bus *bus);
750#endif
ce5ccdef 751
287d19ce
SH
752/* Vital product data routines */
753ssize_t pci_read_vpd(struct pci_dev *dev, loff_t pos, size_t count, void *buf);
754ssize_t pci_write_vpd(struct pci_dev *dev, loff_t pos, size_t count, const void *buf);
db567943 755int pci_vpd_truncate(struct pci_dev *dev, size_t size);
287d19ce 756
1da177e4 757/* Helper functions for low-level code (drivers/pci/setup-[bus,res].c) */
ea741551 758void pci_bus_assign_resources(const struct pci_bus *bus);
1da177e4
LT
759void pci_bus_size_bridges(struct pci_bus *bus);
760int pci_claim_resource(struct pci_dev *, int);
761void pci_assign_unassigned_resources(void);
762void pdev_enable_device(struct pci_dev *);
763void pdev_sort_resources(struct pci_dev *, struct resource_list *);
842de40d 764int pci_enable_resources(struct pci_dev *, int mask);
1da177e4
LT
765void pci_fixup_irqs(u8 (*)(struct pci_dev *, u8 *),
766 int (*)(struct pci_dev *, u8, u8));
767#define HAVE_PCI_REQ_REGIONS 2
4a7fb636 768int __must_check pci_request_regions(struct pci_dev *, const char *);
e8de1481 769int __must_check pci_request_regions_exclusive(struct pci_dev *, const char *);
1da177e4 770void pci_release_regions(struct pci_dev *);
4a7fb636 771int __must_check pci_request_region(struct pci_dev *, int, const char *);
e8de1481 772int __must_check pci_request_region_exclusive(struct pci_dev *, int, const char *);
1da177e4 773void pci_release_region(struct pci_dev *, int);
c87deff7 774int pci_request_selected_regions(struct pci_dev *, int, const char *);
e8de1481 775int pci_request_selected_regions_exclusive(struct pci_dev *, int, const char *);
c87deff7 776void pci_release_selected_regions(struct pci_dev *, int);
1da177e4
LT
777
778/* drivers/pci/bus.c */
4a7fb636
AM
779int __must_check pci_bus_alloc_resource(struct pci_bus *bus,
780 struct resource *res, resource_size_t size,
781 resource_size_t align, resource_size_t min,
782 unsigned int type_mask,
783 void (*alignf)(void *, struct resource *,
784 resource_size_t, resource_size_t),
785 void *alignf_data);
1da177e4
LT
786void pci_enable_bridges(struct pci_bus *bus);
787
863b18f4 788/* Proper probing supporting hot-pluggable devices */
725522b5
GKH
789int __must_check __pci_register_driver(struct pci_driver *, struct module *,
790 const char *mod_name);
bba81165
AM
791
792/*
793 * pci_register_driver must be a macro so that KBUILD_MODNAME can be expanded
794 */
795#define pci_register_driver(driver) \
796 __pci_register_driver(driver, THIS_MODULE, KBUILD_MODNAME)
863b18f4 797
05cca6e5
GKH
798void pci_unregister_driver(struct pci_driver *dev);
799void pci_remove_behind_bridge(struct pci_dev *dev);
800struct pci_driver *pci_dev_driver(const struct pci_dev *dev);
9dba910e
TH
801int pci_add_dynid(struct pci_driver *drv,
802 unsigned int vendor, unsigned int device,
803 unsigned int subvendor, unsigned int subdevice,
804 unsigned int class, unsigned int class_mask,
805 unsigned long driver_data);
05cca6e5
GKH
806const struct pci_device_id *pci_match_id(const struct pci_device_id *ids,
807 struct pci_dev *dev);
808int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max,
809 int pass);
1da177e4 810
70298c6e 811void pci_walk_bus(struct pci_bus *top, int (*cb)(struct pci_dev *, void *),
cecf4864 812 void *userdata);
70b9f7dc 813int pci_cfg_space_size_ext(struct pci_dev *dev);
ac7dc65a 814int pci_cfg_space_size(struct pci_dev *dev);
05cca6e5 815unsigned char pci_bus_max_busnr(struct pci_bus *bus);
cecf4864 816
deb2d2ec
BH
817int pci_set_vga_state(struct pci_dev *pdev, bool decode,
818 unsigned int command_bits, bool change_bridge);
1da177e4
LT
819/* kmem_cache style wrapper around pci_alloc_consistent() */
820
821#include <linux/dmapool.h>
822
823#define pci_pool dma_pool
824#define pci_pool_create(name, pdev, size, align, allocation) \
825 dma_pool_create(name, &pdev->dev, size, align, allocation)
826#define pci_pool_destroy(pool) dma_pool_destroy(pool)
827#define pci_pool_alloc(pool, flags, handle) dma_pool_alloc(pool, flags, handle)
828#define pci_pool_free(pool, vaddr, addr) dma_pool_free(pool, vaddr, addr)
829
e24c2d96
DM
830enum pci_dma_burst_strategy {
831 PCI_DMA_BURST_INFINITY, /* make bursts as large as possible,
832 strategy_parameter is N/A */
833 PCI_DMA_BURST_BOUNDARY, /* disconnect at every strategy_parameter
834 byte boundaries */
835 PCI_DMA_BURST_MULTIPLE, /* disconnect at some multiple of
836 strategy_parameter byte boundaries */
837};
838
1da177e4 839struct msix_entry {
16dbef4a 840 u32 vector; /* kernel uses to write allocated vector */
1da177e4
LT
841 u16 entry; /* driver uses to specify entry, OS writes */
842};
843
0366f8f7 844
1da177e4 845#ifndef CONFIG_PCI_MSI
1c8d7b0a 846static inline int pci_enable_msi_block(struct pci_dev *dev, unsigned int nvec)
05cca6e5
GKH
847{
848 return -1;
849}
850
d52877c7
YL
851static inline void pci_msi_shutdown(struct pci_dev *dev)
852{ }
05cca6e5
GKH
853static inline void pci_disable_msi(struct pci_dev *dev)
854{ }
855
a52e2e35
RW
856static inline int pci_msix_table_size(struct pci_dev *dev)
857{
858 return 0;
859}
05cca6e5
GKH
860static inline int pci_enable_msix(struct pci_dev *dev,
861 struct msix_entry *entries, int nvec)
862{
863 return -1;
864}
865
d52877c7
YL
866static inline void pci_msix_shutdown(struct pci_dev *dev)
867{ }
05cca6e5
GKH
868static inline void pci_disable_msix(struct pci_dev *dev)
869{ }
870
871static inline void msi_remove_pci_irq_vectors(struct pci_dev *dev)
872{ }
873
874static inline void pci_restore_msi_state(struct pci_dev *dev)
875{ }
07ae95f9
AP
876static inline int pci_msi_enabled(void)
877{
878 return 0;
879}
1da177e4 880#else
1c8d7b0a 881extern int pci_enable_msi_block(struct pci_dev *dev, unsigned int nvec);
d52877c7 882extern void pci_msi_shutdown(struct pci_dev *dev);
1da177e4 883extern void pci_disable_msi(struct pci_dev *dev);
a52e2e35 884extern int pci_msix_table_size(struct pci_dev *dev);
05cca6e5 885extern int pci_enable_msix(struct pci_dev *dev,
1da177e4 886 struct msix_entry *entries, int nvec);
d52877c7 887extern void pci_msix_shutdown(struct pci_dev *dev);
1da177e4
LT
888extern void pci_disable_msix(struct pci_dev *dev);
889extern void msi_remove_pci_irq_vectors(struct pci_dev *dev);
94688cf2 890extern void pci_restore_msi_state(struct pci_dev *dev);
07ae95f9 891extern int pci_msi_enabled(void);
1da177e4
LT
892#endif
893
3e1b1600
AP
894#ifndef CONFIG_PCIEASPM
895static inline int pcie_aspm_enabled(void)
896{
897 return 0;
898}
899#else
900extern int pcie_aspm_enabled(void);
901#endif
902
43c16408
AP
903#ifndef CONFIG_PCIE_ECRC
904static inline void pcie_set_ecrc_checking(struct pci_dev *dev)
905{
906 return;
907}
908static inline void pcie_ecrc_get_policy(char *str) {};
909#else
910extern void pcie_set_ecrc_checking(struct pci_dev *dev);
911extern void pcie_ecrc_get_policy(char *str);
912#endif
913
1c8d7b0a
MW
914#define pci_enable_msi(pdev) pci_enable_msi_block(pdev, 1)
915
8b955b0d 916#ifdef CONFIG_HT_IRQ
8b955b0d
EB
917/* The functions a driver should call */
918int ht_create_irq(struct pci_dev *dev, int idx);
919void ht_destroy_irq(unsigned int irq);
8b955b0d
EB
920#endif /* CONFIG_HT_IRQ */
921
e04b0ea2
BK
922extern void pci_block_user_cfg_access(struct pci_dev *dev);
923extern void pci_unblock_user_cfg_access(struct pci_dev *dev);
924
4352dfd5
GKH
925/*
926 * PCI domain support. Sometimes called PCI segment (eg by ACPI),
927 * a PCI domain is defined to be a set of PCI busses which share
928 * configuration space.
929 */
32a2eea7
JG
930#ifdef CONFIG_PCI_DOMAINS
931extern int pci_domains_supported;
932#else
933enum { pci_domains_supported = 0 };
05cca6e5
GKH
934static inline int pci_domain_nr(struct pci_bus *bus)
935{
936 return 0;
937}
938
4352dfd5
GKH
939static inline int pci_proc_domain(struct pci_bus *bus)
940{
941 return 0;
942}
32a2eea7 943#endif /* CONFIG_PCI_DOMAINS */
1da177e4 944
4352dfd5 945#else /* CONFIG_PCI is not enabled */
1da177e4
LT
946
947/*
948 * If the system does not have PCI, clearly these return errors. Define
949 * these as simple inline functions to avoid hair in drivers.
950 */
951
05cca6e5
GKH
952#define _PCI_NOP(o, s, t) \
953 static inline int pci_##o##_config_##s(struct pci_dev *dev, \
954 int where, t val) \
1da177e4 955 { return PCIBIOS_FUNC_NOT_SUPPORTED; }
05cca6e5
GKH
956
957#define _PCI_NOP_ALL(o, x) _PCI_NOP(o, byte, u8 x) \
958 _PCI_NOP(o, word, u16 x) \
959 _PCI_NOP(o, dword, u32 x)
1da177e4
LT
960_PCI_NOP_ALL(read, *)
961_PCI_NOP_ALL(write,)
962
05cca6e5
GKH
963static inline struct pci_dev *pci_find_device(unsigned int vendor,
964 unsigned int device,
b08508c4 965 struct pci_dev *from)
05cca6e5
GKH
966{
967 return NULL;
968}
1da177e4 969
d42552c3 970static inline struct pci_dev *pci_get_device(unsigned int vendor,
05cca6e5
GKH
971 unsigned int device,
972 struct pci_dev *from)
973{
974 return NULL;
975}
d42552c3 976
05cca6e5
GKH
977static inline struct pci_dev *pci_get_subsys(unsigned int vendor,
978 unsigned int device,
979 unsigned int ss_vendor,
980 unsigned int ss_device,
b08508c4 981 struct pci_dev *from)
05cca6e5
GKH
982{
983 return NULL;
984}
1da177e4 985
05cca6e5
GKH
986static inline struct pci_dev *pci_get_class(unsigned int class,
987 struct pci_dev *from)
988{
989 return NULL;
990}
1da177e4
LT
991
992#define pci_dev_present(ids) (0)
ed4aaadb 993#define no_pci_devices() (1)
1da177e4
LT
994#define pci_dev_put(dev) do { } while (0)
995
05cca6e5
GKH
996static inline void pci_set_master(struct pci_dev *dev)
997{ }
998
999static inline int pci_enable_device(struct pci_dev *dev)
1000{
1001 return -EIO;
1002}
1003
1004static inline void pci_disable_device(struct pci_dev *dev)
1005{ }
1006
1007static inline int pci_set_dma_mask(struct pci_dev *dev, u64 mask)
1008{
1009 return -EIO;
1010}
1011
80be0385
RD
1012static inline int pci_set_consistent_dma_mask(struct pci_dev *dev, u64 mask)
1013{
1014 return -EIO;
1015}
1016
4d57cdfa
FT
1017static inline int pci_set_dma_max_seg_size(struct pci_dev *dev,
1018 unsigned int size)
1019{
1020 return -EIO;
1021}
1022
59fc67de
FT
1023static inline int pci_set_dma_seg_boundary(struct pci_dev *dev,
1024 unsigned long mask)
1025{
1026 return -EIO;
1027}
1028
05cca6e5
GKH
1029static inline int pci_assign_resource(struct pci_dev *dev, int i)
1030{
1031 return -EBUSY;
1032}
1033
1034static inline int __pci_register_driver(struct pci_driver *drv,
1035 struct module *owner)
1036{
1037 return 0;
1038}
1039
1040static inline int pci_register_driver(struct pci_driver *drv)
1041{
1042 return 0;
1043}
1044
1045static inline void pci_unregister_driver(struct pci_driver *drv)
1046{ }
1047
1048static inline int pci_find_capability(struct pci_dev *dev, int cap)
1049{
1050 return 0;
1051}
1052
1053static inline int pci_find_next_capability(struct pci_dev *dev, u8 post,
1054 int cap)
1055{
1056 return 0;
1057}
1058
1059static inline int pci_find_ext_capability(struct pci_dev *dev, int cap)
1060{
1061 return 0;
1062}
1063
1da177e4 1064/* Power management related routines */
05cca6e5
GKH
1065static inline int pci_save_state(struct pci_dev *dev)
1066{
1067 return 0;
1068}
1069
1070static inline int pci_restore_state(struct pci_dev *dev)
1071{
1072 return 0;
1073}
1da177e4 1074
05cca6e5
GKH
1075static inline int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
1076{
1077 return 0;
1078}
1079
1080static inline pci_power_t pci_choose_state(struct pci_dev *dev,
1081 pm_message_t state)
1082{
1083 return PCI_D0;
1084}
1085
1086static inline int pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1087 int enable)
1088{
1089 return 0;
1090}
1091
1092static inline int pci_request_regions(struct pci_dev *dev, const char *res_name)
1093{
1094 return -EIO;
1095}
1096
1097static inline void pci_release_regions(struct pci_dev *dev)
1098{ }
0da0ead9 1099
a46e8126
KG
1100#define pci_dma_burst_advice(pdev, strat, strategy_parameter) do { } while (0)
1101
05cca6e5
GKH
1102static inline void pci_block_user_cfg_access(struct pci_dev *dev)
1103{ }
1104
1105static inline void pci_unblock_user_cfg_access(struct pci_dev *dev)
1106{ }
e04b0ea2 1107
d80d0217
RD
1108static inline struct pci_bus *pci_find_next_bus(const struct pci_bus *from)
1109{ return NULL; }
1110
1111static inline struct pci_dev *pci_get_slot(struct pci_bus *bus,
1112 unsigned int devfn)
1113{ return NULL; }
1114
1115static inline struct pci_dev *pci_get_bus_and_slot(unsigned int bus,
1116 unsigned int devfn)
1117{ return NULL; }
1118
4352dfd5 1119#endif /* CONFIG_PCI */
1da177e4 1120
4352dfd5
GKH
1121/* Include architecture-dependent settings and functions */
1122
1123#include <asm/pci.h>
1da177e4 1124
1f82de10
YL
1125#ifndef PCIBIOS_MAX_MEM_32
1126#define PCIBIOS_MAX_MEM_32 (-1)
1127#endif
1128
1da177e4
LT
1129/* these helpers provide future and backwards compatibility
1130 * for accessing popular PCI BAR info */
05cca6e5
GKH
1131#define pci_resource_start(dev, bar) ((dev)->resource[(bar)].start)
1132#define pci_resource_end(dev, bar) ((dev)->resource[(bar)].end)
1133#define pci_resource_flags(dev, bar) ((dev)->resource[(bar)].flags)
1da177e4 1134#define pci_resource_len(dev,bar) \
05cca6e5
GKH
1135 ((pci_resource_start((dev), (bar)) == 0 && \
1136 pci_resource_end((dev), (bar)) == \
1137 pci_resource_start((dev), (bar))) ? 0 : \
1138 \
1139 (pci_resource_end((dev), (bar)) - \
1140 pci_resource_start((dev), (bar)) + 1))
1da177e4
LT
1141
1142/* Similar to the helpers above, these manipulate per-pci_dev
1143 * driver-specific data. They are really just a wrapper around
1144 * the generic device structure functions of these calls.
1145 */
05cca6e5 1146static inline void *pci_get_drvdata(struct pci_dev *pdev)
1da177e4
LT
1147{
1148 return dev_get_drvdata(&pdev->dev);
1149}
1150
05cca6e5 1151static inline void pci_set_drvdata(struct pci_dev *pdev, void *data)
1da177e4
LT
1152{
1153 dev_set_drvdata(&pdev->dev, data);
1154}
1155
1156/* If you want to know what to call your pci_dev, ask this function.
1157 * Again, it's a wrapper around the generic device.
1158 */
2fc90f61 1159static inline const char *pci_name(const struct pci_dev *pdev)
1da177e4 1160{
c6c4f070 1161 return dev_name(&pdev->dev);
1da177e4
LT
1162}
1163
2311b1f2
ME
1164
1165/* Some archs don't want to expose struct resource to userland as-is
1166 * in sysfs and /proc
1167 */
1168#ifndef HAVE_ARCH_PCI_RESOURCE_TO_USER
1169static inline void pci_resource_to_user(const struct pci_dev *dev, int bar,
05cca6e5 1170 const struct resource *rsrc, resource_size_t *start,
e31dd6e4 1171 resource_size_t *end)
2311b1f2
ME
1172{
1173 *start = rsrc->start;
1174 *end = rsrc->end;
1175}
1176#endif /* HAVE_ARCH_PCI_RESOURCE_TO_USER */
1177
1178
1da177e4
LT
1179/*
1180 * The world is not perfect and supplies us with broken PCI devices.
1181 * For at least a part of these bugs we need a work-around, so both
1182 * generic (drivers/pci/quirks.c) and per-architecture code can define
1183 * fixup hooks to be called for particular buggy devices.
1184 */
1185
1186struct pci_fixup {
1187 u16 vendor, device; /* You can use PCI_ANY_ID here of course */
1188 void (*hook)(struct pci_dev *dev);
1189};
1190
1191enum pci_fixup_pass {
1192 pci_fixup_early, /* Before probing BARs */
1193 pci_fixup_header, /* After reading configuration header */
1194 pci_fixup_final, /* Final phase of device fixups */
1195 pci_fixup_enable, /* pci_enable_device() time */
e1a2a51e
RW
1196 pci_fixup_resume, /* pci_device_resume() */
1197 pci_fixup_suspend, /* pci_device_suspend */
1198 pci_fixup_resume_early, /* pci_device_resume_early() */
1da177e4
LT
1199};
1200
1201/* Anonymous variables would be nice... */
1202#define DECLARE_PCI_FIXUP_SECTION(section, name, vendor, device, hook) \
3ff6eecc 1203 static const struct pci_fixup __pci_fixup_##name __used \
1da177e4
LT
1204 __attribute__((__section__(#section))) = { vendor, device, hook };
1205#define DECLARE_PCI_FIXUP_EARLY(vendor, device, hook) \
1206 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_early, \
1207 vendor##device##hook, vendor, device, hook)
1208#define DECLARE_PCI_FIXUP_HEADER(vendor, device, hook) \
1209 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_header, \
1210 vendor##device##hook, vendor, device, hook)
1211#define DECLARE_PCI_FIXUP_FINAL(vendor, device, hook) \
1212 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_final, \
1213 vendor##device##hook, vendor, device, hook)
1214#define DECLARE_PCI_FIXUP_ENABLE(vendor, device, hook) \
1215 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_enable, \
1216 vendor##device##hook, vendor, device, hook)
1597cacb
AC
1217#define DECLARE_PCI_FIXUP_RESUME(vendor, device, hook) \
1218 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume, \
1219 resume##vendor##device##hook, vendor, device, hook)
e1a2a51e
RW
1220#define DECLARE_PCI_FIXUP_RESUME_EARLY(vendor, device, hook) \
1221 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume_early, \
1222 resume_early##vendor##device##hook, vendor, device, hook)
1223#define DECLARE_PCI_FIXUP_SUSPEND(vendor, device, hook) \
1224 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend, \
1225 suspend##vendor##device##hook, vendor, device, hook)
1da177e4
LT
1226
1227
1228void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev);
1229
05cca6e5 1230void __iomem *pcim_iomap(struct pci_dev *pdev, int bar, unsigned long maxlen);
5ea81769 1231void pcim_iounmap(struct pci_dev *pdev, void __iomem *addr);
05cca6e5 1232void __iomem * const *pcim_iomap_table(struct pci_dev *pdev);
5ea81769 1233int pcim_iomap_regions(struct pci_dev *pdev, u16 mask, const char *name);
916fbfb7
TH
1234int pcim_iomap_regions_request_all(struct pci_dev *pdev, u16 mask,
1235 const char *name);
ec04b075 1236void pcim_iounmap_regions(struct pci_dev *pdev, u16 mask);
5ea81769 1237
1da177e4 1238extern int pci_pci_problems;
236561e5 1239#define PCIPCI_FAIL 1 /* No PCI PCI DMA */
1da177e4
LT
1240#define PCIPCI_TRITON 2
1241#define PCIPCI_NATOMA 4
1242#define PCIPCI_VIAETBF 8
1243#define PCIPCI_VSFX 16
236561e5
AC
1244#define PCIPCI_ALIMAGIK 32 /* Need low latency setting */
1245#define PCIAGP_FAIL 64 /* No PCI to AGP DMA */
1da177e4 1246
4516a618
AN
1247extern unsigned long pci_cardbus_io_size;
1248extern unsigned long pci_cardbus_mem_size;
1249
28760489
EB
1250extern unsigned long pci_hotplug_io_size;
1251extern unsigned long pci_hotplug_mem_size;
1252
19792a08
AB
1253int pcibios_add_platform_entries(struct pci_dev *dev);
1254void pcibios_disable_device(struct pci_dev *dev);
1255int pcibios_set_pcie_reset_state(struct pci_dev *dev,
1256 enum pcie_reset_state state);
575e3348 1257
7752d5cf 1258#ifdef CONFIG_PCI_MMCONFIG
bb63b421 1259extern void __init pci_mmcfg_early_init(void);
7752d5cf
RH
1260extern void __init pci_mmcfg_late_init(void);
1261#else
bb63b421 1262static inline void pci_mmcfg_early_init(void) { }
7752d5cf
RH
1263static inline void pci_mmcfg_late_init(void) { }
1264#endif
1265
0ef5f8f6
AP
1266int pci_ext_cfg_avail(struct pci_dev *dev);
1267
1684f5dd 1268void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar);
aa42d7c6 1269
dd7cc44d
YZ
1270#ifdef CONFIG_PCI_IOV
1271extern int pci_enable_sriov(struct pci_dev *dev, int nr_virtfn);
1272extern void pci_disable_sriov(struct pci_dev *dev);
74bb1bcc 1273extern irqreturn_t pci_sriov_migration(struct pci_dev *dev);
dd7cc44d
YZ
1274#else
1275static inline int pci_enable_sriov(struct pci_dev *dev, int nr_virtfn)
1276{
1277 return -ENODEV;
1278}
1279static inline void pci_disable_sriov(struct pci_dev *dev)
1280{
1281}
74bb1bcc
YZ
1282static inline irqreturn_t pci_sriov_migration(struct pci_dev *dev)
1283{
1284 return IRQ_NONE;
1285}
dd7cc44d
YZ
1286#endif
1287
c825bc94
KK
1288#if defined(CONFIG_HOTPLUG_PCI) || defined(CONFIG_HOTPLUG_PCI_MODULE)
1289extern void pci_hp_create_module_link(struct pci_slot *pci_slot);
1290extern void pci_hp_remove_module_link(struct pci_slot *pci_slot);
1291#endif
1292
1da177e4
LT
1293#endif /* __KERNEL__ */
1294#endif /* LINUX_PCI_H */