]> bbs.cooldavid.org Git - net-next-2.6.git/blame - include/linux/pci.h
Merge git://git.kernel.org/pub/scm/linux/kernel/git/rusty/linux-2.6-for-linus
[net-next-2.6.git] / include / linux / pci.h
CommitLineData
1da177e4
LT
1/*
2 * pci.h
3 *
4 * PCI defines and function prototypes
5 * Copyright 1994, Drew Eckhardt
6 * Copyright 1997--1999 Martin Mares <mj@ucw.cz>
7 *
8 * For more information, please consult the following manuals (look at
9 * http://www.pcisig.com/ for how to get them):
10 *
11 * PCI BIOS Specification
12 * PCI Local Bus Specification
13 * PCI to PCI Bridge Specification
14 * PCI System Design Guide
15 */
16
17#ifndef LINUX_PCI_H
18#define LINUX_PCI_H
19
f46753c5 20#include <linux/pci_regs.h> /* The pci register defines */
1da177e4 21
1da177e4
LT
22/*
23 * The PCI interface treats multi-function devices as independent
24 * devices. The slot/function address of each device is encoded
25 * in a single byte as follows:
26 *
27 * 7:3 = slot
28 * 2:0 = function
29 */
05cca6e5 30#define PCI_DEVFN(slot, func) ((((slot) & 0x1f) << 3) | ((func) & 0x07))
1da177e4
LT
31#define PCI_SLOT(devfn) (((devfn) >> 3) & 0x1f)
32#define PCI_FUNC(devfn) ((devfn) & 0x07)
33
34/* Ioctls for /proc/bus/pci/X/Y nodes. */
35#define PCIIOC_BASE ('P' << 24 | 'C' << 16 | 'I' << 8)
36#define PCIIOC_CONTROLLER (PCIIOC_BASE | 0x00) /* Get controller for PCI device. */
37#define PCIIOC_MMAP_IS_IO (PCIIOC_BASE | 0x01) /* Set mmap state to I/O space. */
38#define PCIIOC_MMAP_IS_MEM (PCIIOC_BASE | 0x02) /* Set mmap state to MEM space. */
39#define PCIIOC_WRITE_COMBINE (PCIIOC_BASE | 0x03) /* Enable/disable write-combining. */
40
41#ifdef __KERNEL__
42
778382e0
DW
43#include <linux/mod_devicetable.h>
44
1da177e4 45#include <linux/types.h>
98db6f19 46#include <linux/init.h>
1da177e4
LT
47#include <linux/ioport.h>
48#include <linux/list.h>
4a7fb636 49#include <linux/compiler.h>
1da177e4 50#include <linux/errno.h>
f46753c5 51#include <linux/kobject.h>
bae94d02 52#include <asm/atomic.h>
1da177e4 53#include <linux/device.h>
1388cc96 54#include <linux/io.h>
74bb1bcc 55#include <linux/irqreturn.h>
1da177e4 56
7e7a43c3
AB
57/* Include the ID list */
58#include <linux/pci_ids.h>
59
f46753c5
AC
60/* pci_slot represents a physical slot */
61struct pci_slot {
62 struct pci_bus *bus; /* The bus this slot is on */
63 struct list_head list; /* node in list of slots on this bus */
64 struct hotplug_slot *hotplug; /* Hotplug info (migrate over time) */
65 unsigned char number; /* PCI_SLOT(pci_dev->devfn) */
66 struct kobject kobj;
67};
68
0ad772ec
AC
69static inline const char *pci_slot_name(const struct pci_slot *slot)
70{
71 return kobject_name(&slot->kobj);
72}
73
1da177e4
LT
74/* File state for mmap()s on /proc/bus/pci/X/Y */
75enum pci_mmap_state {
76 pci_mmap_io,
77 pci_mmap_mem
78};
79
80/* This defines the direction arg to the DMA mapping routines. */
81#define PCI_DMA_BIDIRECTIONAL 0
82#define PCI_DMA_TODEVICE 1
83#define PCI_DMA_FROMDEVICE 2
84#define PCI_DMA_NONE 3
85
fde09c6d
YZ
86/*
87 * For PCI devices, the region numbers are assigned this way:
88 */
89enum {
90 /* #0-5: standard PCI resources */
91 PCI_STD_RESOURCES,
92 PCI_STD_RESOURCE_END = 5,
93
94 /* #6: expansion ROM resource */
95 PCI_ROM_RESOURCE,
96
d1b054da
YZ
97 /* device specific resources */
98#ifdef CONFIG_PCI_IOV
99 PCI_IOV_RESOURCES,
100 PCI_IOV_RESOURCE_END = PCI_IOV_RESOURCES + PCI_SRIOV_NUM_BARS - 1,
101#endif
102
fde09c6d
YZ
103 /* resources assigned to buses behind the bridge */
104#define PCI_BRIDGE_RESOURCE_NUM 4
105
106 PCI_BRIDGE_RESOURCES,
107 PCI_BRIDGE_RESOURCE_END = PCI_BRIDGE_RESOURCES +
108 PCI_BRIDGE_RESOURCE_NUM - 1,
109
110 /* total resources associated with a PCI device */
111 PCI_NUM_RESOURCES,
112
113 /* preserve this for compatibility */
114 DEVICE_COUNT_RESOURCE
115};
1da177e4
LT
116
117typedef int __bitwise pci_power_t;
118
4352dfd5
GKH
119#define PCI_D0 ((pci_power_t __force) 0)
120#define PCI_D1 ((pci_power_t __force) 1)
121#define PCI_D2 ((pci_power_t __force) 2)
1da177e4
LT
122#define PCI_D3hot ((pci_power_t __force) 3)
123#define PCI_D3cold ((pci_power_t __force) 4)
3fe9d19f 124#define PCI_UNKNOWN ((pci_power_t __force) 5)
438510f6 125#define PCI_POWER_ERROR ((pci_power_t __force) -1)
1da177e4 126
00240c38
AS
127/* Remember to update this when the list above changes! */
128extern const char *pci_power_names[];
129
130static inline const char *pci_power_name(pci_power_t state)
131{
132 return pci_power_names[1 + (int) state];
133}
134
aa8c6c93
RW
135#define PCI_PM_D2_DELAY 200
136#define PCI_PM_D3_WAIT 10
137#define PCI_PM_BUS_WAIT 50
138
392a1ce7
LV
139/** The pci_channel state describes connectivity between the CPU and
140 * the pci device. If some PCI bus between here and the pci device
141 * has crashed or locked up, this info is reflected here.
142 */
143typedef unsigned int __bitwise pci_channel_state_t;
144
145enum pci_channel_state {
146 /* I/O channel is in normal state */
147 pci_channel_io_normal = (__force pci_channel_state_t) 1,
148
149 /* I/O to channel is blocked */
150 pci_channel_io_frozen = (__force pci_channel_state_t) 2,
151
152 /* PCI card is dead */
153 pci_channel_io_perm_failure = (__force pci_channel_state_t) 3,
154};
155
f7bdd12d
BK
156typedef unsigned int __bitwise pcie_reset_state_t;
157
158enum pcie_reset_state {
159 /* Reset is NOT asserted (Use to deassert reset) */
160 pcie_deassert_reset = (__force pcie_reset_state_t) 1,
161
162 /* Use #PERST to reset PCI-E device */
163 pcie_warm_reset = (__force pcie_reset_state_t) 2,
164
165 /* Use PCI-E Hot Reset to reset device */
166 pcie_hot_reset = (__force pcie_reset_state_t) 3
167};
168
ba698ad4
DM
169typedef unsigned short __bitwise pci_dev_flags_t;
170enum pci_dev_flags {
171 /* INTX_DISABLE in PCI_COMMAND register disables MSI
172 * generation too.
173 */
174 PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG = (__force pci_dev_flags_t) 1,
979b1791
AC
175 /* Device configuration is irrevocably lost if disabled into D3 */
176 PCI_DEV_FLAGS_NO_D3 = (__force pci_dev_flags_t) 2,
ba698ad4
DM
177};
178
e1d3a908
SA
179enum pci_irq_reroute_variant {
180 INTEL_IRQ_REROUTE_VARIANT = 1,
181 MAX_IRQ_REROUTE_VARIANTS = 3
182};
183
6e325a62
MT
184typedef unsigned short __bitwise pci_bus_flags_t;
185enum pci_bus_flags {
d556ad4b
PO
186 PCI_BUS_FLAGS_NO_MSI = (__force pci_bus_flags_t) 1,
187 PCI_BUS_FLAGS_NO_MMRBC = (__force pci_bus_flags_t) 2,
6e325a62
MT
188};
189
536c8cb4
MW
190/* Based on the PCI Hotplug Spec, but some values are made up by us */
191enum pci_bus_speed {
192 PCI_SPEED_33MHz = 0x00,
193 PCI_SPEED_66MHz = 0x01,
194 PCI_SPEED_66MHz_PCIX = 0x02,
195 PCI_SPEED_100MHz_PCIX = 0x03,
196 PCI_SPEED_133MHz_PCIX = 0x04,
197 PCI_SPEED_66MHz_PCIX_ECC = 0x05,
198 PCI_SPEED_100MHz_PCIX_ECC = 0x06,
199 PCI_SPEED_133MHz_PCIX_ECC = 0x07,
200 PCI_SPEED_66MHz_PCIX_266 = 0x09,
201 PCI_SPEED_100MHz_PCIX_266 = 0x0a,
202 PCI_SPEED_133MHz_PCIX_266 = 0x0b,
45b4cdd5
MW
203 AGP_UNKNOWN = 0x0c,
204 AGP_1X = 0x0d,
205 AGP_2X = 0x0e,
206 AGP_4X = 0x0f,
207 AGP_8X = 0x10,
536c8cb4
MW
208 PCI_SPEED_66MHz_PCIX_533 = 0x11,
209 PCI_SPEED_100MHz_PCIX_533 = 0x12,
210 PCI_SPEED_133MHz_PCIX_533 = 0x13,
211 PCIE_SPEED_2_5GT = 0x14,
212 PCIE_SPEED_5_0GT = 0x15,
9dfd97fe 213 PCIE_SPEED_8_0GT = 0x16,
536c8cb4
MW
214 PCI_SPEED_UNKNOWN = 0xff,
215};
216
41017f0c
SL
217struct pci_cap_saved_state {
218 struct hlist_node next;
219 char cap_nr;
220 u32 data[0];
221};
222
7d715a6c 223struct pcie_link_state;
ee69439c 224struct pci_vpd;
d1b054da 225struct pci_sriov;
302b4215 226struct pci_ats;
ee69439c 227
1da177e4
LT
228/*
229 * The pci_dev structure is used to describe PCI devices.
230 */
231struct pci_dev {
1da177e4
LT
232 struct list_head bus_list; /* node in per-bus list */
233 struct pci_bus *bus; /* bus this device is on */
234 struct pci_bus *subordinate; /* bus this device bridges to */
235
236 void *sysdata; /* hook for sys-specific extension */
237 struct proc_dir_entry *procent; /* device entry in /proc/bus/pci */
f46753c5 238 struct pci_slot *slot; /* Physical slot this device is in */
1da177e4
LT
239
240 unsigned int devfn; /* encoded device & function index */
241 unsigned short vendor;
242 unsigned short device;
243 unsigned short subsystem_vendor;
244 unsigned short subsystem_device;
245 unsigned int class; /* 3 bytes: (base,sub,prog-if) */
b8a3a521 246 u8 revision; /* PCI revision, low byte of class word */
1da177e4 247 u8 hdr_type; /* PCI header type (`multi' flag masked out) */
0efea000 248 u8 pcie_cap; /* PCI-E capability offset */
994a65e2 249 u8 pcie_type; /* PCI-E device/port type */
1da177e4 250 u8 rom_base_reg; /* which config register controls the ROM */
ffeff788 251 u8 pin; /* which interrupt pin this device uses */
1da177e4
LT
252
253 struct pci_driver *driver; /* which driver has allocated this device */
254 u64 dma_mask; /* Mask of the bits of bus address this
255 device implements. Normally this is
256 0xffffffff. You only need to change
257 this if your device has broken DMA
258 or supports 64-bit transfers. */
259
4d57cdfa
FT
260 struct device_dma_parameters dma_parms;
261
1da177e4
LT
262 pci_power_t current_state; /* Current operating state. In ACPI-speak,
263 this is D0-D3, D0 being fully functional,
264 and D3 being off. */
337001b6
RW
265 int pm_cap; /* PM capability offset in the
266 configuration space */
267 unsigned int pme_support:5; /* Bitmask of states from which PME#
268 can be generated */
c7f48656 269 unsigned int pme_interrupt:1;
337001b6
RW
270 unsigned int d1_support:1; /* Low power state D1 is supported */
271 unsigned int d2_support:1; /* Low power state D2 is supported */
272 unsigned int no_d1d2:1; /* Only allow D0 and D3 */
e80bb09d 273 unsigned int wakeup_prepared:1;
1ae861e6 274 unsigned int d3_delay; /* D3->D0 transition time in ms */
1da177e4 275
7d715a6c
SL
276#ifdef CONFIG_PCIEASPM
277 struct pcie_link_state *link_state; /* ASPM link state. */
278#endif
279
392a1ce7 280 pci_channel_state_t error_state; /* current connectivity state */
1da177e4
LT
281 struct device dev; /* Generic device interface */
282
1da177e4
LT
283 int cfg_size; /* Size of configuration space */
284
285 /*
286 * Instead of touching interrupt line and base address registers
287 * directly, use the values stored here. They might be different!
288 */
289 unsigned int irq;
290 struct resource resource[DEVICE_COUNT_RESOURCE]; /* I/O and memory regions + expansion ROMs */
291
292 /* These fields are used by common fixups */
293 unsigned int transparent:1; /* Transparent PCI bridge */
294 unsigned int multifunction:1;/* Part of multi-function device */
295 /* keep track of device state */
8a1bc901 296 unsigned int is_added:1;
1da177e4 297 unsigned int is_busmaster:1; /* device is busmaster */
4602b88d 298 unsigned int no_msi:1; /* device may not use msi */
e04b0ea2 299 unsigned int block_ucfg_access:1; /* userspace config space access is blocked */
bd8481e1 300 unsigned int broken_parity_status:1; /* Device generates false positive parity */
e1d3a908 301 unsigned int irq_reroute_variant:2; /* device needs IRQ rerouting variant */
99dc804d
SL
302 unsigned int msi_enabled:1;
303 unsigned int msix_enabled:1;
58c3a727 304 unsigned int ari_enabled:1; /* ARI forwarding */
9ac7849e 305 unsigned int is_managed:1;
6d3be84a
KK
306 unsigned int is_pcie:1; /* Obsolete. Will be removed.
307 Use pci_is_pcie() instead */
260d703a 308 unsigned int needs_freset:1; /* Dev requires fundamental reset */
aa8c6c93 309 unsigned int state_saved:1;
d1b054da 310 unsigned int is_physfn:1;
dd7cc44d 311 unsigned int is_virtfn:1;
711d5779 312 unsigned int reset_fn:1;
28760489 313 unsigned int is_hotplug_bridge:1;
affb72c3
HY
314 unsigned int __aer_firmware_first_valid:1;
315 unsigned int __aer_firmware_first:1;
ba698ad4 316 pci_dev_flags_t dev_flags;
bae94d02 317 atomic_t enable_cnt; /* pci_enable_device has been called */
4602b88d 318
1da177e4 319 u32 saved_config_space[16]; /* config space saved at suspend time */
41017f0c 320 struct hlist_head saved_cap_space;
1da177e4
LT
321 struct bin_attribute *rom_attr; /* attribute descriptor for sysfs ROM entry */
322 int rom_attr_enabled; /* has display of the rom attribute been enabled? */
323 struct bin_attribute *res_attr[DEVICE_COUNT_RESOURCE]; /* sysfs file for resources */
45aec1ae 324 struct bin_attribute *res_attr_wc[DEVICE_COUNT_RESOURCE]; /* sysfs file for WC mapping of resources */
ded86d8d 325#ifdef CONFIG_PCI_MSI
4aa9bc95 326 struct list_head msi_list;
ded86d8d 327#endif
94e61088 328 struct pci_vpd *vpd;
d1b054da 329#ifdef CONFIG_PCI_IOV
dd7cc44d
YZ
330 union {
331 struct pci_sriov *sriov; /* SR-IOV capability related */
332 struct pci_dev *physfn; /* the PF this VF is associated with */
333 };
302b4215 334 struct pci_ats *ats; /* Address Translation Service */
d1b054da 335#endif
1da177e4
LT
336};
337
dda56549
Y
338static inline struct pci_dev *pci_physfn(struct pci_dev *dev)
339{
340#ifdef CONFIG_PCI_IOV
341 if (dev->is_virtfn)
342 dev = dev->physfn;
343#endif
344
345 return dev;
346}
347
65891215
ME
348extern struct pci_dev *alloc_pci_dev(void);
349
1da177e4
LT
350#define pci_dev_b(n) list_entry(n, struct pci_dev, bus_list)
351#define to_pci_dev(n) container_of(n, struct pci_dev, dev)
352#define for_each_pci_dev(d) while ((d = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, d)) != NULL)
353
a7369f1f
LV
354static inline int pci_channel_offline(struct pci_dev *pdev)
355{
356 return (pdev->error_state != pci_channel_io_normal);
357}
358
41017f0c 359static inline struct pci_cap_saved_state *pci_find_saved_cap(
05cca6e5 360 struct pci_dev *pci_dev, char cap)
41017f0c
SL
361{
362 struct pci_cap_saved_state *tmp;
363 struct hlist_node *pos;
364
365 hlist_for_each_entry(tmp, pos, &pci_dev->saved_cap_space, next) {
366 if (tmp->cap_nr == cap)
367 return tmp;
368 }
369 return NULL;
370}
371
372static inline void pci_add_saved_cap(struct pci_dev *pci_dev,
373 struct pci_cap_saved_state *new_cap)
374{
375 hlist_add_head(&new_cap->next, &pci_dev->saved_cap_space);
376}
377
2fe2abf8
BH
378/*
379 * The first PCI_BRIDGE_RESOURCE_NUM PCI bus resources (those that correspond
380 * to P2P or CardBus bridge windows) go in a table. Additional ones (for
381 * buses below host bridges or subtractive decode bridges) go in the list.
382 * Use pci_bus_for_each_resource() to iterate through all the resources.
383 */
384
385/*
386 * PCI_SUBTRACTIVE_DECODE means the bridge forwards the window implicitly
387 * and there's no way to program the bridge with the details of the window.
388 * This does not apply to ACPI _CRS windows, even with the _DEC subtractive-
389 * decode bit set, because they are explicit and can be programmed with _SRS.
390 */
391#define PCI_SUBTRACTIVE_DECODE 0x1
392
393struct pci_bus_resource {
394 struct list_head list;
395 struct resource *res;
396 unsigned int flags;
397};
4352dfd5
GKH
398
399#define PCI_REGION_FLAG_MASK 0x0fU /* These bits of resource flags tell us the PCI region flags */
1da177e4
LT
400
401struct pci_bus {
402 struct list_head node; /* node in list of buses */
403 struct pci_bus *parent; /* parent bus this bridge is on */
404 struct list_head children; /* list of child buses */
405 struct list_head devices; /* list of devices on this bus */
406 struct pci_dev *self; /* bridge device as seen by parent */
f46753c5 407 struct list_head slots; /* list of slots on this bus */
2fe2abf8
BH
408 struct resource *resource[PCI_BRIDGE_RESOURCE_NUM];
409 struct list_head resources; /* address space routed to this bus */
1da177e4
LT
410
411 struct pci_ops *ops; /* configuration access functions */
412 void *sysdata; /* hook for sys-specific extension */
413 struct proc_dir_entry *procdir; /* directory entry in /proc/bus/pci */
414
415 unsigned char number; /* bus number */
416 unsigned char primary; /* number of primary bridge */
417 unsigned char secondary; /* number of secondary bridge */
418 unsigned char subordinate; /* max number of subordinate buses */
3749c51a
MW
419 unsigned char max_bus_speed; /* enum pci_bus_speed */
420 unsigned char cur_bus_speed; /* enum pci_bus_speed */
1da177e4
LT
421
422 char name[48];
423
424 unsigned short bridge_ctl; /* manage NO_ISA/FBB/et al behaviors */
6e325a62 425 pci_bus_flags_t bus_flags; /* Inherited by child busses */
1da177e4 426 struct device *bridge;
fd7d1ced 427 struct device dev;
1da177e4
LT
428 struct bin_attribute *legacy_io; /* legacy I/O for this bus */
429 struct bin_attribute *legacy_mem; /* legacy mem */
cc74d96f 430 unsigned int is_added:1;
1da177e4
LT
431};
432
433#define pci_bus_b(n) list_entry(n, struct pci_bus, node)
fd7d1ced 434#define to_pci_bus(n) container_of(n, struct pci_bus, dev)
1da177e4 435
79af72d7
KK
436/*
437 * Returns true if the pci bus is root (behind host-pci bridge),
438 * false otherwise
439 */
440static inline bool pci_is_root_bus(struct pci_bus *pbus)
441{
442 return !(pbus->parent);
443}
444
16cf0ebc
RW
445#ifdef CONFIG_PCI_MSI
446static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev)
447{
448 return pci_dev->msi_enabled || pci_dev->msix_enabled;
449}
450#else
451static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev) { return false; }
452#endif
453
1da177e4
LT
454/*
455 * Error values that may be returned by PCI functions.
456 */
457#define PCIBIOS_SUCCESSFUL 0x00
458#define PCIBIOS_FUNC_NOT_SUPPORTED 0x81
459#define PCIBIOS_BAD_VENDOR_ID 0x83
460#define PCIBIOS_DEVICE_NOT_FOUND 0x86
461#define PCIBIOS_BAD_REGISTER_NUMBER 0x87
462#define PCIBIOS_SET_FAILED 0x88
463#define PCIBIOS_BUFFER_TOO_SMALL 0x89
464
465/* Low-level architecture-dependent routines */
466
467struct pci_ops {
468 int (*read)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 *val);
469 int (*write)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 val);
470};
471
b6ce068a
MW
472/*
473 * ACPI needs to be able to access PCI config space before we've done a
474 * PCI bus scan and created pci_bus structures.
475 */
476extern int raw_pci_read(unsigned int domain, unsigned int bus,
477 unsigned int devfn, int reg, int len, u32 *val);
478extern int raw_pci_write(unsigned int domain, unsigned int bus,
479 unsigned int devfn, int reg, int len, u32 val);
1da177e4
LT
480
481struct pci_bus_region {
c40a22e0
BH
482 resource_size_t start;
483 resource_size_t end;
1da177e4
LT
484};
485
486struct pci_dynids {
487 spinlock_t lock; /* protects list, index */
488 struct list_head list; /* for IDs added at runtime */
1da177e4
LT
489};
490
392a1ce7
LV
491/* ---------------------------------------------------------------- */
492/** PCI Error Recovery System (PCI-ERS). If a PCI device driver provides
579082df 493 * a set of callbacks in struct pci_error_handlers, then that device driver
392a1ce7
LV
494 * will be notified of PCI bus errors, and will be driven to recovery
495 * when an error occurs.
496 */
497
498typedef unsigned int __bitwise pci_ers_result_t;
499
500enum pci_ers_result {
501 /* no result/none/not supported in device driver */
502 PCI_ERS_RESULT_NONE = (__force pci_ers_result_t) 1,
503
504 /* Device driver can recover without slot reset */
505 PCI_ERS_RESULT_CAN_RECOVER = (__force pci_ers_result_t) 2,
506
507 /* Device driver wants slot to be reset. */
508 PCI_ERS_RESULT_NEED_RESET = (__force pci_ers_result_t) 3,
509
510 /* Device has completely failed, is unrecoverable */
511 PCI_ERS_RESULT_DISCONNECT = (__force pci_ers_result_t) 4,
512
513 /* Device driver is fully recovered and operational */
514 PCI_ERS_RESULT_RECOVERED = (__force pci_ers_result_t) 5,
515};
516
517/* PCI bus error event callbacks */
05cca6e5 518struct pci_error_handlers {
392a1ce7
LV
519 /* PCI bus error detected on this device */
520 pci_ers_result_t (*error_detected)(struct pci_dev *dev,
05cca6e5 521 enum pci_channel_state error);
392a1ce7
LV
522
523 /* MMIO has been re-enabled, but not DMA */
524 pci_ers_result_t (*mmio_enabled)(struct pci_dev *dev);
525
526 /* PCI Express link has been reset */
527 pci_ers_result_t (*link_reset)(struct pci_dev *dev);
528
529 /* PCI slot has been reset */
530 pci_ers_result_t (*slot_reset)(struct pci_dev *dev);
531
532 /* Device driver may resume normal operations */
533 void (*resume)(struct pci_dev *dev);
534};
535
536/* ---------------------------------------------------------------- */
537
1da177e4
LT
538struct module;
539struct pci_driver {
540 struct list_head node;
541 char *name;
1da177e4
LT
542 const struct pci_device_id *id_table; /* must be non-NULL for probe to be called */
543 int (*probe) (struct pci_dev *dev, const struct pci_device_id *id); /* New device inserted */
544 void (*remove) (struct pci_dev *dev); /* Device removed (NULL if not a hot-plug capable driver) */
545 int (*suspend) (struct pci_dev *dev, pm_message_t state); /* Device suspended */
cbd69dbb
LT
546 int (*suspend_late) (struct pci_dev *dev, pm_message_t state);
547 int (*resume_early) (struct pci_dev *dev);
1da177e4 548 int (*resume) (struct pci_dev *dev); /* Device woken up */
c8958177 549 void (*shutdown) (struct pci_dev *dev);
392a1ce7 550 struct pci_error_handlers *err_handler;
1da177e4
LT
551 struct device_driver driver;
552 struct pci_dynids dynids;
553};
554
05cca6e5 555#define to_pci_driver(drv) container_of(drv, struct pci_driver, driver)
1da177e4 556
90a1ba0c 557/**
9f9351bb 558 * DEFINE_PCI_DEVICE_TABLE - macro used to describe a pci device table
90a1ba0c
JB
559 * @_table: device table name
560 *
561 * This macro is used to create a struct pci_device_id array (a device table)
562 * in a generic manner.
563 */
9f9351bb 564#define DEFINE_PCI_DEVICE_TABLE(_table) \
90a1ba0c
JB
565 const struct pci_device_id _table[] __devinitconst
566
1da177e4
LT
567/**
568 * PCI_DEVICE - macro used to describe a specific pci device
569 * @vend: the 16 bit PCI Vendor ID
570 * @dev: the 16 bit PCI Device ID
571 *
572 * This macro is used to create a struct pci_device_id that matches a
573 * specific device. The subvendor and subdevice fields will be set to
574 * PCI_ANY_ID.
575 */
576#define PCI_DEVICE(vend,dev) \
577 .vendor = (vend), .device = (dev), \
578 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
579
580/**
581 * PCI_DEVICE_CLASS - macro used to describe a specific pci device class
582 * @dev_class: the class, subclass, prog-if triple for this device
583 * @dev_class_mask: the class mask for this device
584 *
585 * This macro is used to create a struct pci_device_id that matches a
4352dfd5 586 * specific PCI class. The vendor, device, subvendor, and subdevice
1da177e4
LT
587 * fields will be set to PCI_ANY_ID.
588 */
589#define PCI_DEVICE_CLASS(dev_class,dev_class_mask) \
590 .class = (dev_class), .class_mask = (dev_class_mask), \
591 .vendor = PCI_ANY_ID, .device = PCI_ANY_ID, \
592 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
593
1597cacb
AC
594/**
595 * PCI_VDEVICE - macro used to describe a specific pci device in short form
c322b28a
ZY
596 * @vendor: the vendor name
597 * @device: the 16 bit PCI Device ID
1597cacb
AC
598 *
599 * This macro is used to create a struct pci_device_id that matches a
600 * specific PCI device. The subvendor, and subdevice fields will be set
601 * to PCI_ANY_ID. The macro allows the next field to follow as the device
602 * private data.
603 */
604
605#define PCI_VDEVICE(vendor, device) \
606 PCI_VENDOR_ID_##vendor, (device), \
607 PCI_ANY_ID, PCI_ANY_ID, 0, 0
608
1da177e4
LT
609/* these external functions are only available when PCI support is enabled */
610#ifdef CONFIG_PCI
611
612extern struct bus_type pci_bus_type;
613
614/* Do NOT directly access these two variables, unless you are arch specific pci
615 * code, or pci core code. */
616extern struct list_head pci_root_buses; /* list of all known PCI buses */
ed4aaadb
ZY
617/* Some device drivers need know if pci is initiated */
618extern int no_pci_devices(void);
1da177e4
LT
619
620void pcibios_fixup_bus(struct pci_bus *);
4a7fb636 621int __must_check pcibios_enable_device(struct pci_dev *, int mask);
05cca6e5 622char *pcibios_setup(char *str);
1da177e4
LT
623
624/* Used only when drivers/pci/setup.c is used */
3b7a17fc 625resource_size_t pcibios_align_resource(void *, const struct resource *,
b26b2d49 626 resource_size_t,
e31dd6e4 627 resource_size_t);
1da177e4
LT
628void pcibios_update_irq(struct pci_dev *, int irq);
629
2d1c8618
BH
630/* Weak but can be overriden by arch */
631void pci_fixup_cardbus(struct pci_bus *);
632
1da177e4
LT
633/* Generic PCI functions used internally */
634
d1fd4fb6 635void pcibios_scan_specific_bus(int busn);
1da177e4 636extern struct pci_bus *pci_find_bus(int domain, int busnr);
c48f1670 637void pci_bus_add_devices(const struct pci_bus *bus);
05cca6e5
GKH
638struct pci_bus *pci_scan_bus_parented(struct device *parent, int bus,
639 struct pci_ops *ops, void *sysdata);
98db6f19 640static inline struct pci_bus * __devinit pci_scan_bus(int bus, struct pci_ops *ops,
05cca6e5 641 void *sysdata)
1da177e4 642{
c431ada4
RS
643 struct pci_bus *root_bus;
644 root_bus = pci_scan_bus_parented(NULL, bus, ops, sysdata);
645 if (root_bus)
646 pci_bus_add_devices(root_bus);
647 return root_bus;
1da177e4 648}
05cca6e5
GKH
649struct pci_bus *pci_create_bus(struct device *parent, int bus,
650 struct pci_ops *ops, void *sysdata);
651struct pci_bus *pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev,
652 int busnr);
3749c51a 653void pcie_update_link_speed(struct pci_bus *bus, u16 link_status);
f46753c5 654struct pci_slot *pci_create_slot(struct pci_bus *parent, int slot_nr,
828f3768
AC
655 const char *name,
656 struct hotplug_slot *hotplug);
f46753c5 657void pci_destroy_slot(struct pci_slot *slot);
d25b7c8d 658void pci_renumber_slot(struct pci_slot *slot, int slot_nr);
1da177e4 659int pci_scan_slot(struct pci_bus *bus, int devfn);
05cca6e5 660struct pci_dev *pci_scan_single_device(struct pci_bus *bus, int devfn);
cdb9b9f7 661void pci_device_add(struct pci_dev *dev, struct pci_bus *bus);
1da177e4 662unsigned int pci_scan_child_bus(struct pci_bus *bus);
b19441af 663int __must_check pci_bus_add_device(struct pci_dev *dev);
1da177e4 664void pci_read_bridge_bases(struct pci_bus *child);
05cca6e5
GKH
665struct resource *pci_find_parent_resource(const struct pci_dev *dev,
666 struct resource *res);
57c2cf71 667u8 pci_swizzle_interrupt_pin(struct pci_dev *dev, u8 pin);
1da177e4 668int pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge);
68feac87 669u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp);
1da177e4
LT
670extern struct pci_dev *pci_dev_get(struct pci_dev *dev);
671extern void pci_dev_put(struct pci_dev *dev);
672extern void pci_remove_bus(struct pci_bus *b);
673extern void pci_remove_bus_device(struct pci_dev *dev);
24f8aa9b 674extern void pci_stop_bus_device(struct pci_dev *dev);
b3743fa4 675void pci_setup_cardbus(struct pci_bus *bus);
6b4b78fe 676extern void pci_sort_breadthfirst(void);
fb8a0d9d
WM
677#define dev_is_pci(d) ((d)->bus == &pci_bus_type)
678#define dev_is_pf(d) ((dev_is_pci(d) ? to_pci_dev(d)->is_physfn : false))
679#define dev_num_vf(d) ((dev_is_pci(d) ? pci_num_vf(to_pci_dev(d)) : 0))
1da177e4
LT
680
681/* Generic PCI functions exported to card drivers */
682
388c8c16
JB
683enum pci_lost_interrupt_reason {
684 PCI_LOST_IRQ_NO_INFORMATION = 0,
685 PCI_LOST_IRQ_DISABLE_MSI,
686 PCI_LOST_IRQ_DISABLE_MSIX,
687 PCI_LOST_IRQ_DISABLE_ACPI,
688};
689enum pci_lost_interrupt_reason pci_lost_interrupt(struct pci_dev *dev);
05cca6e5
GKH
690int pci_find_capability(struct pci_dev *dev, int cap);
691int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap);
692int pci_find_ext_capability(struct pci_dev *dev, int cap);
cf4c43dd
JB
693int pci_bus_find_ext_capability(struct pci_bus *bus, unsigned int devfn,
694 int cap);
05cca6e5
GKH
695int pci_find_ht_capability(struct pci_dev *dev, int ht_cap);
696int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap);
29f3eb64 697struct pci_bus *pci_find_next_bus(const struct pci_bus *from);
1da177e4 698
d42552c3
AM
699struct pci_dev *pci_get_device(unsigned int vendor, unsigned int device,
700 struct pci_dev *from);
05cca6e5 701struct pci_dev *pci_get_subsys(unsigned int vendor, unsigned int device,
1da177e4 702 unsigned int ss_vendor, unsigned int ss_device,
b08508c4 703 struct pci_dev *from);
05cca6e5 704struct pci_dev *pci_get_slot(struct pci_bus *bus, unsigned int devfn);
3c299dc2
AP
705struct pci_dev *pci_get_domain_bus_and_slot(int domain, unsigned int bus,
706 unsigned int devfn);
707static inline struct pci_dev *pci_get_bus_and_slot(unsigned int bus,
708 unsigned int devfn)
709{
710 return pci_get_domain_bus_and_slot(0, bus, devfn);
711}
05cca6e5 712struct pci_dev *pci_get_class(unsigned int class, struct pci_dev *from);
1da177e4
LT
713int pci_dev_present(const struct pci_device_id *ids);
714
05cca6e5
GKH
715int pci_bus_read_config_byte(struct pci_bus *bus, unsigned int devfn,
716 int where, u8 *val);
717int pci_bus_read_config_word(struct pci_bus *bus, unsigned int devfn,
718 int where, u16 *val);
719int pci_bus_read_config_dword(struct pci_bus *bus, unsigned int devfn,
720 int where, u32 *val);
721int pci_bus_write_config_byte(struct pci_bus *bus, unsigned int devfn,
722 int where, u8 val);
723int pci_bus_write_config_word(struct pci_bus *bus, unsigned int devfn,
724 int where, u16 val);
725int pci_bus_write_config_dword(struct pci_bus *bus, unsigned int devfn,
726 int where, u32 val);
a72b46c3 727struct pci_ops *pci_bus_set_ops(struct pci_bus *bus, struct pci_ops *ops);
1da177e4
LT
728
729static inline int pci_read_config_byte(struct pci_dev *dev, int where, u8 *val)
730{
05cca6e5 731 return pci_bus_read_config_byte(dev->bus, dev->devfn, where, val);
1da177e4
LT
732}
733static inline int pci_read_config_word(struct pci_dev *dev, int where, u16 *val)
734{
05cca6e5 735 return pci_bus_read_config_word(dev->bus, dev->devfn, where, val);
1da177e4 736}
05cca6e5
GKH
737static inline int pci_read_config_dword(struct pci_dev *dev, int where,
738 u32 *val)
1da177e4 739{
05cca6e5 740 return pci_bus_read_config_dword(dev->bus, dev->devfn, where, val);
1da177e4
LT
741}
742static inline int pci_write_config_byte(struct pci_dev *dev, int where, u8 val)
743{
05cca6e5 744 return pci_bus_write_config_byte(dev->bus, dev->devfn, where, val);
1da177e4
LT
745}
746static inline int pci_write_config_word(struct pci_dev *dev, int where, u16 val)
747{
05cca6e5 748 return pci_bus_write_config_word(dev->bus, dev->devfn, where, val);
1da177e4 749}
05cca6e5
GKH
750static inline int pci_write_config_dword(struct pci_dev *dev, int where,
751 u32 val)
1da177e4 752{
05cca6e5 753 return pci_bus_write_config_dword(dev->bus, dev->devfn, where, val);
1da177e4
LT
754}
755
4a7fb636 756int __must_check pci_enable_device(struct pci_dev *dev);
b718989d
BH
757int __must_check pci_enable_device_io(struct pci_dev *dev);
758int __must_check pci_enable_device_mem(struct pci_dev *dev);
0b62e13b 759int __must_check pci_reenable_device(struct pci_dev *);
9ac7849e
TH
760int __must_check pcim_enable_device(struct pci_dev *pdev);
761void pcim_pin_device(struct pci_dev *pdev);
762
296ccb08
YS
763static inline int pci_is_enabled(struct pci_dev *pdev)
764{
765 return (atomic_read(&pdev->enable_cnt) > 0);
766}
767
9ac7849e
TH
768static inline int pci_is_managed(struct pci_dev *pdev)
769{
770 return pdev->is_managed;
771}
772
1da177e4
LT
773void pci_disable_device(struct pci_dev *dev);
774void pci_set_master(struct pci_dev *dev);
6a479079 775void pci_clear_master(struct pci_dev *dev);
f7bdd12d 776int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state);
15ea76d4 777int pci_set_cacheline_size(struct pci_dev *dev);
1da177e4 778#define HAVE_PCI_SET_MWI
4a7fb636 779int __must_check pci_set_mwi(struct pci_dev *dev);
694625c0 780int pci_try_set_mwi(struct pci_dev *dev);
1da177e4 781void pci_clear_mwi(struct pci_dev *dev);
a04ce0ff 782void pci_intx(struct pci_dev *dev, int enable);
f5f2b131 783void pci_msi_off(struct pci_dev *dev);
4d57cdfa 784int pci_set_dma_max_seg_size(struct pci_dev *dev, unsigned int size);
59fc67de 785int pci_set_dma_seg_boundary(struct pci_dev *dev, unsigned long mask);
d556ad4b
PO
786int pcix_get_max_mmrbc(struct pci_dev *dev);
787int pcix_get_mmrbc(struct pci_dev *dev);
788int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc);
2637e5b5 789int pcie_get_readrq(struct pci_dev *dev);
d556ad4b 790int pcie_set_readrq(struct pci_dev *dev, int rq);
8c1c699f 791int __pci_reset_function(struct pci_dev *dev);
8dd7f803 792int pci_reset_function(struct pci_dev *dev);
14add80b 793void pci_update_resource(struct pci_dev *dev, int resno);
4a7fb636 794int __must_check pci_assign_resource(struct pci_dev *dev, int i);
c87deff7 795int pci_select_bars(struct pci_dev *dev, unsigned long flags);
1da177e4
LT
796
797/* ROM control related routines */
e416de5e
AC
798int pci_enable_rom(struct pci_dev *pdev);
799void pci_disable_rom(struct pci_dev *pdev);
144a50ea 800void __iomem __must_check *pci_map_rom(struct pci_dev *pdev, size_t *size);
1da177e4 801void pci_unmap_rom(struct pci_dev *pdev, void __iomem *rom);
97c44836 802size_t pci_get_rom_size(struct pci_dev *pdev, void __iomem *rom, size_t size);
1da177e4
LT
803
804/* Power management related routines */
805int pci_save_state(struct pci_dev *dev);
806int pci_restore_state(struct pci_dev *dev);
0e5dd46b 807int __pci_complete_power_transition(struct pci_dev *dev, pci_power_t state);
9c8550ee
LT
808int pci_set_power_state(struct pci_dev *dev, pci_power_t state);
809pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state);
e5899e1b 810bool pci_pme_capable(struct pci_dev *dev, pci_power_t state);
5a6c9b60 811void pci_pme_active(struct pci_dev *dev, bool enable);
6cbf8214
RW
812int __pci_enable_wake(struct pci_dev *dev, pci_power_t state,
813 bool runtime, bool enable);
0235c4fc 814int pci_wake_from_d3(struct pci_dev *dev, bool enable);
e5899e1b 815pci_power_t pci_target_state(struct pci_dev *dev);
404cc2d8
RW
816int pci_prepare_to_sleep(struct pci_dev *dev);
817int pci_back_from_sleep(struct pci_dev *dev);
b67ea761 818bool pci_dev_run_wake(struct pci_dev *dev);
1da177e4 819
6cbf8214
RW
820static inline int pci_enable_wake(struct pci_dev *dev, pci_power_t state,
821 bool enable)
822{
823 return __pci_enable_wake(dev, state, false, enable);
824}
1da177e4 825
bb209c82
BH
826/* For use by arch with custom probe code */
827void set_pcie_port_type(struct pci_dev *pdev);
828void set_pcie_hotplug_bridge(struct pci_dev *pdev);
829
ce5ccdef 830/* Functions for PCI Hotplug drivers to use */
05cca6e5 831int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap);
3ed4fd96
AC
832#ifdef CONFIG_HOTPLUG
833unsigned int pci_rescan_bus(struct pci_bus *bus);
834#endif
ce5ccdef 835
287d19ce
SH
836/* Vital product data routines */
837ssize_t pci_read_vpd(struct pci_dev *dev, loff_t pos, size_t count, void *buf);
838ssize_t pci_write_vpd(struct pci_dev *dev, loff_t pos, size_t count, const void *buf);
db567943 839int pci_vpd_truncate(struct pci_dev *dev, size_t size);
287d19ce 840
1da177e4 841/* Helper functions for low-level code (drivers/pci/setup-[bus,res].c) */
ea741551 842void pci_bus_assign_resources(const struct pci_bus *bus);
1da177e4
LT
843void pci_bus_size_bridges(struct pci_bus *bus);
844int pci_claim_resource(struct pci_dev *, int);
845void pci_assign_unassigned_resources(void);
6841ec68 846void pci_assign_unassigned_bridge_resources(struct pci_dev *bridge);
1da177e4
LT
847void pdev_enable_device(struct pci_dev *);
848void pdev_sort_resources(struct pci_dev *, struct resource_list *);
842de40d 849int pci_enable_resources(struct pci_dev *, int mask);
1da177e4
LT
850void pci_fixup_irqs(u8 (*)(struct pci_dev *, u8 *),
851 int (*)(struct pci_dev *, u8, u8));
852#define HAVE_PCI_REQ_REGIONS 2
4a7fb636 853int __must_check pci_request_regions(struct pci_dev *, const char *);
e8de1481 854int __must_check pci_request_regions_exclusive(struct pci_dev *, const char *);
1da177e4 855void pci_release_regions(struct pci_dev *);
4a7fb636 856int __must_check pci_request_region(struct pci_dev *, int, const char *);
e8de1481 857int __must_check pci_request_region_exclusive(struct pci_dev *, int, const char *);
1da177e4 858void pci_release_region(struct pci_dev *, int);
c87deff7 859int pci_request_selected_regions(struct pci_dev *, int, const char *);
e8de1481 860int pci_request_selected_regions_exclusive(struct pci_dev *, int, const char *);
c87deff7 861void pci_release_selected_regions(struct pci_dev *, int);
1da177e4
LT
862
863/* drivers/pci/bus.c */
2fe2abf8
BH
864void pci_bus_add_resource(struct pci_bus *bus, struct resource *res, unsigned int flags);
865struct resource *pci_bus_resource_n(const struct pci_bus *bus, int n);
866void pci_bus_remove_resources(struct pci_bus *bus);
867
89a74ecc 868#define pci_bus_for_each_resource(bus, res, i) \
2fe2abf8
BH
869 for (i = 0; \
870 (res = pci_bus_resource_n(bus, i)) || i < PCI_BRIDGE_RESOURCE_NUM; \
871 i++)
89a74ecc 872
4a7fb636
AM
873int __must_check pci_bus_alloc_resource(struct pci_bus *bus,
874 struct resource *res, resource_size_t size,
875 resource_size_t align, resource_size_t min,
876 unsigned int type_mask,
3b7a17fc
DB
877 resource_size_t (*alignf)(void *,
878 const struct resource *,
b26b2d49
DB
879 resource_size_t,
880 resource_size_t),
4a7fb636 881 void *alignf_data);
1da177e4
LT
882void pci_enable_bridges(struct pci_bus *bus);
883
863b18f4 884/* Proper probing supporting hot-pluggable devices */
725522b5
GKH
885int __must_check __pci_register_driver(struct pci_driver *, struct module *,
886 const char *mod_name);
bba81165
AM
887
888/*
889 * pci_register_driver must be a macro so that KBUILD_MODNAME can be expanded
890 */
891#define pci_register_driver(driver) \
892 __pci_register_driver(driver, THIS_MODULE, KBUILD_MODNAME)
863b18f4 893
05cca6e5
GKH
894void pci_unregister_driver(struct pci_driver *dev);
895void pci_remove_behind_bridge(struct pci_dev *dev);
896struct pci_driver *pci_dev_driver(const struct pci_dev *dev);
9dba910e
TH
897int pci_add_dynid(struct pci_driver *drv,
898 unsigned int vendor, unsigned int device,
899 unsigned int subvendor, unsigned int subdevice,
900 unsigned int class, unsigned int class_mask,
901 unsigned long driver_data);
05cca6e5
GKH
902const struct pci_device_id *pci_match_id(const struct pci_device_id *ids,
903 struct pci_dev *dev);
904int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max,
905 int pass);
1da177e4 906
70298c6e 907void pci_walk_bus(struct pci_bus *top, int (*cb)(struct pci_dev *, void *),
cecf4864 908 void *userdata);
70b9f7dc 909int pci_cfg_space_size_ext(struct pci_dev *dev);
ac7dc65a 910int pci_cfg_space_size(struct pci_dev *dev);
05cca6e5 911unsigned char pci_bus_max_busnr(struct pci_bus *bus);
cecf4864 912
deb2d2ec
BH
913int pci_set_vga_state(struct pci_dev *pdev, bool decode,
914 unsigned int command_bits, bool change_bridge);
1da177e4
LT
915/* kmem_cache style wrapper around pci_alloc_consistent() */
916
f41b1771 917#include <linux/pci-dma.h>
1da177e4
LT
918#include <linux/dmapool.h>
919
920#define pci_pool dma_pool
921#define pci_pool_create(name, pdev, size, align, allocation) \
922 dma_pool_create(name, &pdev->dev, size, align, allocation)
923#define pci_pool_destroy(pool) dma_pool_destroy(pool)
924#define pci_pool_alloc(pool, flags, handle) dma_pool_alloc(pool, flags, handle)
925#define pci_pool_free(pool, vaddr, addr) dma_pool_free(pool, vaddr, addr)
926
e24c2d96
DM
927enum pci_dma_burst_strategy {
928 PCI_DMA_BURST_INFINITY, /* make bursts as large as possible,
929 strategy_parameter is N/A */
930 PCI_DMA_BURST_BOUNDARY, /* disconnect at every strategy_parameter
931 byte boundaries */
932 PCI_DMA_BURST_MULTIPLE, /* disconnect at some multiple of
933 strategy_parameter byte boundaries */
934};
935
1da177e4 936struct msix_entry {
16dbef4a 937 u32 vector; /* kernel uses to write allocated vector */
1da177e4
LT
938 u16 entry; /* driver uses to specify entry, OS writes */
939};
940
0366f8f7 941
1da177e4 942#ifndef CONFIG_PCI_MSI
1c8d7b0a 943static inline int pci_enable_msi_block(struct pci_dev *dev, unsigned int nvec)
05cca6e5
GKH
944{
945 return -1;
946}
947
d52877c7
YL
948static inline void pci_msi_shutdown(struct pci_dev *dev)
949{ }
05cca6e5
GKH
950static inline void pci_disable_msi(struct pci_dev *dev)
951{ }
952
a52e2e35
RW
953static inline int pci_msix_table_size(struct pci_dev *dev)
954{
955 return 0;
956}
05cca6e5
GKH
957static inline int pci_enable_msix(struct pci_dev *dev,
958 struct msix_entry *entries, int nvec)
959{
960 return -1;
961}
962
d52877c7
YL
963static inline void pci_msix_shutdown(struct pci_dev *dev)
964{ }
05cca6e5
GKH
965static inline void pci_disable_msix(struct pci_dev *dev)
966{ }
967
968static inline void msi_remove_pci_irq_vectors(struct pci_dev *dev)
969{ }
970
971static inline void pci_restore_msi_state(struct pci_dev *dev)
972{ }
07ae95f9
AP
973static inline int pci_msi_enabled(void)
974{
975 return 0;
976}
1da177e4 977#else
1c8d7b0a 978extern int pci_enable_msi_block(struct pci_dev *dev, unsigned int nvec);
d52877c7 979extern void pci_msi_shutdown(struct pci_dev *dev);
1da177e4 980extern void pci_disable_msi(struct pci_dev *dev);
a52e2e35 981extern int pci_msix_table_size(struct pci_dev *dev);
05cca6e5 982extern int pci_enable_msix(struct pci_dev *dev,
1da177e4 983 struct msix_entry *entries, int nvec);
d52877c7 984extern void pci_msix_shutdown(struct pci_dev *dev);
1da177e4
LT
985extern void pci_disable_msix(struct pci_dev *dev);
986extern void msi_remove_pci_irq_vectors(struct pci_dev *dev);
94688cf2 987extern void pci_restore_msi_state(struct pci_dev *dev);
07ae95f9 988extern int pci_msi_enabled(void);
1da177e4
LT
989#endif
990
3e1b1600
AP
991#ifndef CONFIG_PCIEASPM
992static inline int pcie_aspm_enabled(void)
993{
994 return 0;
995}
996#else
997extern int pcie_aspm_enabled(void);
998#endif
999
43c16408
AP
1000#ifndef CONFIG_PCIE_ECRC
1001static inline void pcie_set_ecrc_checking(struct pci_dev *dev)
1002{
1003 return;
1004}
1005static inline void pcie_ecrc_get_policy(char *str) {};
1006#else
1007extern void pcie_set_ecrc_checking(struct pci_dev *dev);
1008extern void pcie_ecrc_get_policy(char *str);
1009#endif
1010
1c8d7b0a
MW
1011#define pci_enable_msi(pdev) pci_enable_msi_block(pdev, 1)
1012
8b955b0d 1013#ifdef CONFIG_HT_IRQ
8b955b0d
EB
1014/* The functions a driver should call */
1015int ht_create_irq(struct pci_dev *dev, int idx);
1016void ht_destroy_irq(unsigned int irq);
8b955b0d
EB
1017#endif /* CONFIG_HT_IRQ */
1018
e04b0ea2
BK
1019extern void pci_block_user_cfg_access(struct pci_dev *dev);
1020extern void pci_unblock_user_cfg_access(struct pci_dev *dev);
1021
4352dfd5
GKH
1022/*
1023 * PCI domain support. Sometimes called PCI segment (eg by ACPI),
1024 * a PCI domain is defined to be a set of PCI busses which share
1025 * configuration space.
1026 */
32a2eea7
JG
1027#ifdef CONFIG_PCI_DOMAINS
1028extern int pci_domains_supported;
1029#else
1030enum { pci_domains_supported = 0 };
05cca6e5
GKH
1031static inline int pci_domain_nr(struct pci_bus *bus)
1032{
1033 return 0;
1034}
1035
4352dfd5
GKH
1036static inline int pci_proc_domain(struct pci_bus *bus)
1037{
1038 return 0;
1039}
32a2eea7 1040#endif /* CONFIG_PCI_DOMAINS */
1da177e4 1041
95a8b6ef
MT
1042/* some architectures require additional setup to direct VGA traffic */
1043typedef int (*arch_set_vga_state_t)(struct pci_dev *pdev, bool decode,
1044 unsigned int command_bits, bool change_bridge);
1045extern void pci_register_set_vga_state(arch_set_vga_state_t func);
1046
4352dfd5 1047#else /* CONFIG_PCI is not enabled */
1da177e4
LT
1048
1049/*
1050 * If the system does not have PCI, clearly these return errors. Define
1051 * these as simple inline functions to avoid hair in drivers.
1052 */
1053
05cca6e5
GKH
1054#define _PCI_NOP(o, s, t) \
1055 static inline int pci_##o##_config_##s(struct pci_dev *dev, \
1056 int where, t val) \
1da177e4 1057 { return PCIBIOS_FUNC_NOT_SUPPORTED; }
05cca6e5
GKH
1058
1059#define _PCI_NOP_ALL(o, x) _PCI_NOP(o, byte, u8 x) \
1060 _PCI_NOP(o, word, u16 x) \
1061 _PCI_NOP(o, dword, u32 x)
1da177e4
LT
1062_PCI_NOP_ALL(read, *)
1063_PCI_NOP_ALL(write,)
1064
d42552c3 1065static inline struct pci_dev *pci_get_device(unsigned int vendor,
05cca6e5
GKH
1066 unsigned int device,
1067 struct pci_dev *from)
1068{
1069 return NULL;
1070}
d42552c3 1071
05cca6e5
GKH
1072static inline struct pci_dev *pci_get_subsys(unsigned int vendor,
1073 unsigned int device,
1074 unsigned int ss_vendor,
1075 unsigned int ss_device,
b08508c4 1076 struct pci_dev *from)
05cca6e5
GKH
1077{
1078 return NULL;
1079}
1da177e4 1080
05cca6e5
GKH
1081static inline struct pci_dev *pci_get_class(unsigned int class,
1082 struct pci_dev *from)
1083{
1084 return NULL;
1085}
1da177e4
LT
1086
1087#define pci_dev_present(ids) (0)
ed4aaadb 1088#define no_pci_devices() (1)
1da177e4
LT
1089#define pci_dev_put(dev) do { } while (0)
1090
05cca6e5
GKH
1091static inline void pci_set_master(struct pci_dev *dev)
1092{ }
1093
1094static inline int pci_enable_device(struct pci_dev *dev)
1095{
1096 return -EIO;
1097}
1098
1099static inline void pci_disable_device(struct pci_dev *dev)
1100{ }
1101
1102static inline int pci_set_dma_mask(struct pci_dev *dev, u64 mask)
1103{
1104 return -EIO;
1105}
1106
80be0385
RD
1107static inline int pci_set_consistent_dma_mask(struct pci_dev *dev, u64 mask)
1108{
1109 return -EIO;
1110}
1111
4d57cdfa
FT
1112static inline int pci_set_dma_max_seg_size(struct pci_dev *dev,
1113 unsigned int size)
1114{
1115 return -EIO;
1116}
1117
59fc67de
FT
1118static inline int pci_set_dma_seg_boundary(struct pci_dev *dev,
1119 unsigned long mask)
1120{
1121 return -EIO;
1122}
1123
05cca6e5
GKH
1124static inline int pci_assign_resource(struct pci_dev *dev, int i)
1125{
1126 return -EBUSY;
1127}
1128
1129static inline int __pci_register_driver(struct pci_driver *drv,
1130 struct module *owner)
1131{
1132 return 0;
1133}
1134
1135static inline int pci_register_driver(struct pci_driver *drv)
1136{
1137 return 0;
1138}
1139
1140static inline void pci_unregister_driver(struct pci_driver *drv)
1141{ }
1142
1143static inline int pci_find_capability(struct pci_dev *dev, int cap)
1144{
1145 return 0;
1146}
1147
1148static inline int pci_find_next_capability(struct pci_dev *dev, u8 post,
1149 int cap)
1150{
1151 return 0;
1152}
1153
1154static inline int pci_find_ext_capability(struct pci_dev *dev, int cap)
1155{
1156 return 0;
1157}
1158
1da177e4 1159/* Power management related routines */
05cca6e5
GKH
1160static inline int pci_save_state(struct pci_dev *dev)
1161{
1162 return 0;
1163}
1164
1165static inline int pci_restore_state(struct pci_dev *dev)
1166{
1167 return 0;
1168}
1da177e4 1169
05cca6e5
GKH
1170static inline int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
1171{
1172 return 0;
1173}
1174
1175static inline pci_power_t pci_choose_state(struct pci_dev *dev,
1176 pm_message_t state)
1177{
1178 return PCI_D0;
1179}
1180
1181static inline int pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1182 int enable)
1183{
1184 return 0;
1185}
1186
1187static inline int pci_request_regions(struct pci_dev *dev, const char *res_name)
1188{
1189 return -EIO;
1190}
1191
1192static inline void pci_release_regions(struct pci_dev *dev)
1193{ }
0da0ead9 1194
a46e8126
KG
1195#define pci_dma_burst_advice(pdev, strat, strategy_parameter) do { } while (0)
1196
05cca6e5
GKH
1197static inline void pci_block_user_cfg_access(struct pci_dev *dev)
1198{ }
1199
1200static inline void pci_unblock_user_cfg_access(struct pci_dev *dev)
1201{ }
e04b0ea2 1202
d80d0217
RD
1203static inline struct pci_bus *pci_find_next_bus(const struct pci_bus *from)
1204{ return NULL; }
1205
1206static inline struct pci_dev *pci_get_slot(struct pci_bus *bus,
1207 unsigned int devfn)
1208{ return NULL; }
1209
1210static inline struct pci_dev *pci_get_bus_and_slot(unsigned int bus,
1211 unsigned int devfn)
1212{ return NULL; }
1213
fb8a0d9d
WM
1214#define dev_is_pci(d) (false)
1215#define dev_is_pf(d) (false)
1216#define dev_num_vf(d) (0)
4352dfd5 1217#endif /* CONFIG_PCI */
1da177e4 1218
4352dfd5
GKH
1219/* Include architecture-dependent settings and functions */
1220
1221#include <asm/pci.h>
1da177e4 1222
1f82de10
YL
1223#ifndef PCIBIOS_MAX_MEM_32
1224#define PCIBIOS_MAX_MEM_32 (-1)
1225#endif
1226
1da177e4
LT
1227/* these helpers provide future and backwards compatibility
1228 * for accessing popular PCI BAR info */
05cca6e5
GKH
1229#define pci_resource_start(dev, bar) ((dev)->resource[(bar)].start)
1230#define pci_resource_end(dev, bar) ((dev)->resource[(bar)].end)
1231#define pci_resource_flags(dev, bar) ((dev)->resource[(bar)].flags)
1da177e4 1232#define pci_resource_len(dev,bar) \
05cca6e5
GKH
1233 ((pci_resource_start((dev), (bar)) == 0 && \
1234 pci_resource_end((dev), (bar)) == \
1235 pci_resource_start((dev), (bar))) ? 0 : \
1236 \
1237 (pci_resource_end((dev), (bar)) - \
1238 pci_resource_start((dev), (bar)) + 1))
1da177e4
LT
1239
1240/* Similar to the helpers above, these manipulate per-pci_dev
1241 * driver-specific data. They are really just a wrapper around
1242 * the generic device structure functions of these calls.
1243 */
05cca6e5 1244static inline void *pci_get_drvdata(struct pci_dev *pdev)
1da177e4
LT
1245{
1246 return dev_get_drvdata(&pdev->dev);
1247}
1248
05cca6e5 1249static inline void pci_set_drvdata(struct pci_dev *pdev, void *data)
1da177e4
LT
1250{
1251 dev_set_drvdata(&pdev->dev, data);
1252}
1253
1254/* If you want to know what to call your pci_dev, ask this function.
1255 * Again, it's a wrapper around the generic device.
1256 */
2fc90f61 1257static inline const char *pci_name(const struct pci_dev *pdev)
1da177e4 1258{
c6c4f070 1259 return dev_name(&pdev->dev);
1da177e4
LT
1260}
1261
2311b1f2
ME
1262
1263/* Some archs don't want to expose struct resource to userland as-is
1264 * in sysfs and /proc
1265 */
1266#ifndef HAVE_ARCH_PCI_RESOURCE_TO_USER
1267static inline void pci_resource_to_user(const struct pci_dev *dev, int bar,
05cca6e5 1268 const struct resource *rsrc, resource_size_t *start,
e31dd6e4 1269 resource_size_t *end)
2311b1f2
ME
1270{
1271 *start = rsrc->start;
1272 *end = rsrc->end;
1273}
1274#endif /* HAVE_ARCH_PCI_RESOURCE_TO_USER */
1275
1276
1da177e4
LT
1277/*
1278 * The world is not perfect and supplies us with broken PCI devices.
1279 * For at least a part of these bugs we need a work-around, so both
1280 * generic (drivers/pci/quirks.c) and per-architecture code can define
1281 * fixup hooks to be called for particular buggy devices.
1282 */
1283
1284struct pci_fixup {
1285 u16 vendor, device; /* You can use PCI_ANY_ID here of course */
1286 void (*hook)(struct pci_dev *dev);
1287};
1288
1289enum pci_fixup_pass {
1290 pci_fixup_early, /* Before probing BARs */
1291 pci_fixup_header, /* After reading configuration header */
1292 pci_fixup_final, /* Final phase of device fixups */
1293 pci_fixup_enable, /* pci_enable_device() time */
e1a2a51e
RW
1294 pci_fixup_resume, /* pci_device_resume() */
1295 pci_fixup_suspend, /* pci_device_suspend */
1296 pci_fixup_resume_early, /* pci_device_resume_early() */
1da177e4
LT
1297};
1298
1299/* Anonymous variables would be nice... */
1300#define DECLARE_PCI_FIXUP_SECTION(section, name, vendor, device, hook) \
3ff6eecc 1301 static const struct pci_fixup __pci_fixup_##name __used \
1da177e4
LT
1302 __attribute__((__section__(#section))) = { vendor, device, hook };
1303#define DECLARE_PCI_FIXUP_EARLY(vendor, device, hook) \
1304 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_early, \
1305 vendor##device##hook, vendor, device, hook)
1306#define DECLARE_PCI_FIXUP_HEADER(vendor, device, hook) \
1307 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_header, \
1308 vendor##device##hook, vendor, device, hook)
1309#define DECLARE_PCI_FIXUP_FINAL(vendor, device, hook) \
1310 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_final, \
1311 vendor##device##hook, vendor, device, hook)
1312#define DECLARE_PCI_FIXUP_ENABLE(vendor, device, hook) \
1313 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_enable, \
1314 vendor##device##hook, vendor, device, hook)
1597cacb
AC
1315#define DECLARE_PCI_FIXUP_RESUME(vendor, device, hook) \
1316 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume, \
1317 resume##vendor##device##hook, vendor, device, hook)
e1a2a51e
RW
1318#define DECLARE_PCI_FIXUP_RESUME_EARLY(vendor, device, hook) \
1319 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume_early, \
1320 resume_early##vendor##device##hook, vendor, device, hook)
1321#define DECLARE_PCI_FIXUP_SUSPEND(vendor, device, hook) \
1322 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend, \
1323 suspend##vendor##device##hook, vendor, device, hook)
1da177e4 1324
93177a74 1325#ifdef CONFIG_PCI_QUIRKS
1da177e4 1326void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev);
93177a74
RW
1327#else
1328static inline void pci_fixup_device(enum pci_fixup_pass pass,
1329 struct pci_dev *dev) {}
1330#endif
1da177e4 1331
05cca6e5 1332void __iomem *pcim_iomap(struct pci_dev *pdev, int bar, unsigned long maxlen);
5ea81769 1333void pcim_iounmap(struct pci_dev *pdev, void __iomem *addr);
05cca6e5 1334void __iomem * const *pcim_iomap_table(struct pci_dev *pdev);
5ea81769 1335int pcim_iomap_regions(struct pci_dev *pdev, u16 mask, const char *name);
916fbfb7
TH
1336int pcim_iomap_regions_request_all(struct pci_dev *pdev, u16 mask,
1337 const char *name);
ec04b075 1338void pcim_iounmap_regions(struct pci_dev *pdev, u16 mask);
5ea81769 1339
1da177e4 1340extern int pci_pci_problems;
236561e5 1341#define PCIPCI_FAIL 1 /* No PCI PCI DMA */
1da177e4
LT
1342#define PCIPCI_TRITON 2
1343#define PCIPCI_NATOMA 4
1344#define PCIPCI_VIAETBF 8
1345#define PCIPCI_VSFX 16
236561e5
AC
1346#define PCIPCI_ALIMAGIK 32 /* Need low latency setting */
1347#define PCIAGP_FAIL 64 /* No PCI to AGP DMA */
1da177e4 1348
4516a618
AN
1349extern unsigned long pci_cardbus_io_size;
1350extern unsigned long pci_cardbus_mem_size;
491424c0 1351extern u8 __devinitdata pci_dfl_cache_line_size;
ac1aa47b 1352extern u8 pci_cache_line_size;
4516a618 1353
28760489
EB
1354extern unsigned long pci_hotplug_io_size;
1355extern unsigned long pci_hotplug_mem_size;
1356
19792a08
AB
1357int pcibios_add_platform_entries(struct pci_dev *dev);
1358void pcibios_disable_device(struct pci_dev *dev);
1359int pcibios_set_pcie_reset_state(struct pci_dev *dev,
1360 enum pcie_reset_state state);
575e3348 1361
7752d5cf 1362#ifdef CONFIG_PCI_MMCONFIG
bb63b421 1363extern void __init pci_mmcfg_early_init(void);
7752d5cf
RH
1364extern void __init pci_mmcfg_late_init(void);
1365#else
bb63b421 1366static inline void pci_mmcfg_early_init(void) { }
7752d5cf
RH
1367static inline void pci_mmcfg_late_init(void) { }
1368#endif
1369
0ef5f8f6
AP
1370int pci_ext_cfg_avail(struct pci_dev *dev);
1371
1684f5dd 1372void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar);
aa42d7c6 1373
dd7cc44d
YZ
1374#ifdef CONFIG_PCI_IOV
1375extern int pci_enable_sriov(struct pci_dev *dev, int nr_virtfn);
1376extern void pci_disable_sriov(struct pci_dev *dev);
74bb1bcc 1377extern irqreturn_t pci_sriov_migration(struct pci_dev *dev);
fb8a0d9d 1378extern int pci_num_vf(struct pci_dev *dev);
dd7cc44d
YZ
1379#else
1380static inline int pci_enable_sriov(struct pci_dev *dev, int nr_virtfn)
1381{
1382 return -ENODEV;
1383}
1384static inline void pci_disable_sriov(struct pci_dev *dev)
1385{
1386}
74bb1bcc
YZ
1387static inline irqreturn_t pci_sriov_migration(struct pci_dev *dev)
1388{
1389 return IRQ_NONE;
1390}
fb8a0d9d
WM
1391static inline int pci_num_vf(struct pci_dev *dev)
1392{
1393 return 0;
1394}
dd7cc44d
YZ
1395#endif
1396
c825bc94
KK
1397#if defined(CONFIG_HOTPLUG_PCI) || defined(CONFIG_HOTPLUG_PCI_MODULE)
1398extern void pci_hp_create_module_link(struct pci_slot *pci_slot);
1399extern void pci_hp_remove_module_link(struct pci_slot *pci_slot);
1400#endif
1401
d7b7e605
KK
1402/**
1403 * pci_pcie_cap - get the saved PCIe capability offset
1404 * @dev: PCI device
1405 *
1406 * PCIe capability offset is calculated at PCI device initialization
1407 * time and saved in the data structure. This function returns saved
1408 * PCIe capability offset. Using this instead of pci_find_capability()
1409 * reduces unnecessary search in the PCI configuration space. If you
1410 * need to calculate PCIe capability offset from raw device for some
1411 * reasons, please use pci_find_capability() instead.
1412 */
1413static inline int pci_pcie_cap(struct pci_dev *dev)
1414{
1415 return dev->pcie_cap;
1416}
1417
7eb776c4
KK
1418/**
1419 * pci_is_pcie - check if the PCI device is PCI Express capable
1420 * @dev: PCI device
1421 *
1422 * Retrun true if the PCI device is PCI Express capable, false otherwise.
1423 */
1424static inline bool pci_is_pcie(struct pci_dev *dev)
1425{
1426 return !!pci_pcie_cap(dev);
1427}
1428
5d990b62
CW
1429void pci_request_acs(void);
1430
a2ce7662 1431
7ad506fa
MC
1432#define PCI_VPD_LRDT 0x80 /* Large Resource Data Type */
1433#define PCI_VPD_LRDT_ID(x) (x | PCI_VPD_LRDT)
1434
1435/* Large Resource Data Type Tag Item Names */
1436#define PCI_VPD_LTIN_ID_STRING 0x02 /* Identifier String */
1437#define PCI_VPD_LTIN_RO_DATA 0x10 /* Read-Only Data */
1438#define PCI_VPD_LTIN_RW_DATA 0x11 /* Read-Write Data */
1439
1440#define PCI_VPD_LRDT_ID_STRING PCI_VPD_LRDT_ID(PCI_VPD_LTIN_ID_STRING)
1441#define PCI_VPD_LRDT_RO_DATA PCI_VPD_LRDT_ID(PCI_VPD_LTIN_RO_DATA)
1442#define PCI_VPD_LRDT_RW_DATA PCI_VPD_LRDT_ID(PCI_VPD_LTIN_RW_DATA)
1443
1444/* Small Resource Data Type Tag Item Names */
1445#define PCI_VPD_STIN_END 0x78 /* End */
1446
1447#define PCI_VPD_SRDT_END PCI_VPD_STIN_END
1448
1449#define PCI_VPD_SRDT_TIN_MASK 0x78
1450#define PCI_VPD_SRDT_LEN_MASK 0x07
1451
1452#define PCI_VPD_LRDT_TAG_SIZE 3
1453#define PCI_VPD_SRDT_TAG_SIZE 1
a2ce7662 1454
e1d5bdab
MC
1455#define PCI_VPD_INFO_FLD_HDR_SIZE 3
1456
4067a854
MC
1457#define PCI_VPD_RO_KEYWORD_PARTNO "PN"
1458#define PCI_VPD_RO_KEYWORD_MFR_ID "MN"
1459#define PCI_VPD_RO_KEYWORD_VENDOR0 "V0"
1460
a2ce7662
MC
1461/**
1462 * pci_vpd_lrdt_size - Extracts the Large Resource Data Type length
1463 * @lrdt: Pointer to the beginning of the Large Resource Data Type tag
1464 *
1465 * Returns the extracted Large Resource Data Type length.
1466 */
1467static inline u16 pci_vpd_lrdt_size(const u8 *lrdt)
1468{
1469 return (u16)lrdt[1] + ((u16)lrdt[2] << 8);
1470}
1471
7ad506fa
MC
1472/**
1473 * pci_vpd_srdt_size - Extracts the Small Resource Data Type length
1474 * @lrdt: Pointer to the beginning of the Small Resource Data Type tag
1475 *
1476 * Returns the extracted Small Resource Data Type length.
1477 */
1478static inline u8 pci_vpd_srdt_size(const u8 *srdt)
1479{
1480 return (*srdt) & PCI_VPD_SRDT_LEN_MASK;
1481}
1482
e1d5bdab
MC
1483/**
1484 * pci_vpd_info_field_size - Extracts the information field length
1485 * @lrdt: Pointer to the beginning of an information field header
1486 *
1487 * Returns the extracted information field length.
1488 */
1489static inline u8 pci_vpd_info_field_size(const u8 *info_field)
1490{
1491 return info_field[2];
1492}
1493
b55ac1b2
MC
1494/**
1495 * pci_vpd_find_tag - Locates the Resource Data Type tag provided
1496 * @buf: Pointer to buffered vpd data
1497 * @off: The offset into the buffer at which to begin the search
1498 * @len: The length of the vpd buffer
1499 * @rdt: The Resource Data Type to search for
1500 *
1501 * Returns the index where the Resource Data Type was found or
1502 * -ENOENT otherwise.
1503 */
1504int pci_vpd_find_tag(const u8 *buf, unsigned int off, unsigned int len, u8 rdt);
1505
4067a854
MC
1506/**
1507 * pci_vpd_find_info_keyword - Locates an information field keyword in the VPD
1508 * @buf: Pointer to buffered vpd data
1509 * @off: The offset into the buffer at which to begin the search
1510 * @len: The length of the buffer area, relative to off, in which to search
1511 * @kw: The keyword to search for
1512 *
1513 * Returns the index where the information field keyword was found or
1514 * -ENOENT otherwise.
1515 */
1516int pci_vpd_find_info_keyword(const u8 *buf, unsigned int off,
1517 unsigned int len, const char *kw);
1518
1da177e4
LT
1519#endif /* __KERNEL__ */
1520#endif /* LINUX_PCI_H */