]> bbs.cooldavid.org Git - net-next-2.6.git/blame - include/linux/pci.h
PCI hotplug: add support for 5.0G link speed
[net-next-2.6.git] / include / linux / pci.h
CommitLineData
1da177e4
LT
1/*
2 * pci.h
3 *
4 * PCI defines and function prototypes
5 * Copyright 1994, Drew Eckhardt
6 * Copyright 1997--1999 Martin Mares <mj@ucw.cz>
7 *
8 * For more information, please consult the following manuals (look at
9 * http://www.pcisig.com/ for how to get them):
10 *
11 * PCI BIOS Specification
12 * PCI Local Bus Specification
13 * PCI to PCI Bridge Specification
14 * PCI System Design Guide
15 */
16
17#ifndef LINUX_PCI_H
18#define LINUX_PCI_H
19
f46753c5 20#include <linux/pci_regs.h> /* The pci register defines */
1da177e4 21
1da177e4
LT
22/*
23 * The PCI interface treats multi-function devices as independent
24 * devices. The slot/function address of each device is encoded
25 * in a single byte as follows:
26 *
27 * 7:3 = slot
28 * 2:0 = function
29 */
05cca6e5 30#define PCI_DEVFN(slot, func) ((((slot) & 0x1f) << 3) | ((func) & 0x07))
1da177e4
LT
31#define PCI_SLOT(devfn) (((devfn) >> 3) & 0x1f)
32#define PCI_FUNC(devfn) ((devfn) & 0x07)
33
34/* Ioctls for /proc/bus/pci/X/Y nodes. */
35#define PCIIOC_BASE ('P' << 24 | 'C' << 16 | 'I' << 8)
36#define PCIIOC_CONTROLLER (PCIIOC_BASE | 0x00) /* Get controller for PCI device. */
37#define PCIIOC_MMAP_IS_IO (PCIIOC_BASE | 0x01) /* Set mmap state to I/O space. */
38#define PCIIOC_MMAP_IS_MEM (PCIIOC_BASE | 0x02) /* Set mmap state to MEM space. */
39#define PCIIOC_WRITE_COMBINE (PCIIOC_BASE | 0x03) /* Enable/disable write-combining. */
40
41#ifdef __KERNEL__
42
778382e0
DW
43#include <linux/mod_devicetable.h>
44
1da177e4 45#include <linux/types.h>
98db6f19 46#include <linux/init.h>
1da177e4
LT
47#include <linux/ioport.h>
48#include <linux/list.h>
4a7fb636 49#include <linux/compiler.h>
1da177e4 50#include <linux/errno.h>
f46753c5 51#include <linux/kobject.h>
bae94d02 52#include <asm/atomic.h>
1da177e4 53#include <linux/device.h>
1388cc96 54#include <linux/io.h>
74bb1bcc 55#include <linux/irqreturn.h>
1da177e4 56
7e7a43c3
AB
57/* Include the ID list */
58#include <linux/pci_ids.h>
59
f46753c5
AC
60/* pci_slot represents a physical slot */
61struct pci_slot {
62 struct pci_bus *bus; /* The bus this slot is on */
63 struct list_head list; /* node in list of slots on this bus */
64 struct hotplug_slot *hotplug; /* Hotplug info (migrate over time) */
65 unsigned char number; /* PCI_SLOT(pci_dev->devfn) */
66 struct kobject kobj;
67};
68
0ad772ec
AC
69static inline const char *pci_slot_name(const struct pci_slot *slot)
70{
71 return kobject_name(&slot->kobj);
72}
73
1da177e4
LT
74/* File state for mmap()s on /proc/bus/pci/X/Y */
75enum pci_mmap_state {
76 pci_mmap_io,
77 pci_mmap_mem
78};
79
80/* This defines the direction arg to the DMA mapping routines. */
81#define PCI_DMA_BIDIRECTIONAL 0
82#define PCI_DMA_TODEVICE 1
83#define PCI_DMA_FROMDEVICE 2
84#define PCI_DMA_NONE 3
85
fde09c6d
YZ
86/*
87 * For PCI devices, the region numbers are assigned this way:
88 */
89enum {
90 /* #0-5: standard PCI resources */
91 PCI_STD_RESOURCES,
92 PCI_STD_RESOURCE_END = 5,
93
94 /* #6: expansion ROM resource */
95 PCI_ROM_RESOURCE,
96
d1b054da
YZ
97 /* device specific resources */
98#ifdef CONFIG_PCI_IOV
99 PCI_IOV_RESOURCES,
100 PCI_IOV_RESOURCE_END = PCI_IOV_RESOURCES + PCI_SRIOV_NUM_BARS - 1,
101#endif
102
fde09c6d
YZ
103 /* resources assigned to buses behind the bridge */
104#define PCI_BRIDGE_RESOURCE_NUM 4
105
106 PCI_BRIDGE_RESOURCES,
107 PCI_BRIDGE_RESOURCE_END = PCI_BRIDGE_RESOURCES +
108 PCI_BRIDGE_RESOURCE_NUM - 1,
109
110 /* total resources associated with a PCI device */
111 PCI_NUM_RESOURCES,
112
113 /* preserve this for compatibility */
114 DEVICE_COUNT_RESOURCE
115};
1da177e4
LT
116
117typedef int __bitwise pci_power_t;
118
4352dfd5
GKH
119#define PCI_D0 ((pci_power_t __force) 0)
120#define PCI_D1 ((pci_power_t __force) 1)
121#define PCI_D2 ((pci_power_t __force) 2)
1da177e4
LT
122#define PCI_D3hot ((pci_power_t __force) 3)
123#define PCI_D3cold ((pci_power_t __force) 4)
3fe9d19f 124#define PCI_UNKNOWN ((pci_power_t __force) 5)
438510f6 125#define PCI_POWER_ERROR ((pci_power_t __force) -1)
1da177e4 126
00240c38
AS
127/* Remember to update this when the list above changes! */
128extern const char *pci_power_names[];
129
130static inline const char *pci_power_name(pci_power_t state)
131{
132 return pci_power_names[1 + (int) state];
133}
134
aa8c6c93
RW
135#define PCI_PM_D2_DELAY 200
136#define PCI_PM_D3_WAIT 10
137#define PCI_PM_BUS_WAIT 50
138
392a1ce7
LV
139/** The pci_channel state describes connectivity between the CPU and
140 * the pci device. If some PCI bus between here and the pci device
141 * has crashed or locked up, this info is reflected here.
142 */
143typedef unsigned int __bitwise pci_channel_state_t;
144
145enum pci_channel_state {
146 /* I/O channel is in normal state */
147 pci_channel_io_normal = (__force pci_channel_state_t) 1,
148
149 /* I/O to channel is blocked */
150 pci_channel_io_frozen = (__force pci_channel_state_t) 2,
151
152 /* PCI card is dead */
153 pci_channel_io_perm_failure = (__force pci_channel_state_t) 3,
154};
155
f7bdd12d
BK
156typedef unsigned int __bitwise pcie_reset_state_t;
157
158enum pcie_reset_state {
159 /* Reset is NOT asserted (Use to deassert reset) */
160 pcie_deassert_reset = (__force pcie_reset_state_t) 1,
161
162 /* Use #PERST to reset PCI-E device */
163 pcie_warm_reset = (__force pcie_reset_state_t) 2,
164
165 /* Use PCI-E Hot Reset to reset device */
166 pcie_hot_reset = (__force pcie_reset_state_t) 3
167};
168
ba698ad4
DM
169typedef unsigned short __bitwise pci_dev_flags_t;
170enum pci_dev_flags {
171 /* INTX_DISABLE in PCI_COMMAND register disables MSI
172 * generation too.
173 */
174 PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG = (__force pci_dev_flags_t) 1,
979b1791
AC
175 /* Device configuration is irrevocably lost if disabled into D3 */
176 PCI_DEV_FLAGS_NO_D3 = (__force pci_dev_flags_t) 2,
ba698ad4
DM
177};
178
e1d3a908
SA
179enum pci_irq_reroute_variant {
180 INTEL_IRQ_REROUTE_VARIANT = 1,
181 MAX_IRQ_REROUTE_VARIANTS = 3
182};
183
6e325a62
MT
184typedef unsigned short __bitwise pci_bus_flags_t;
185enum pci_bus_flags {
d556ad4b
PO
186 PCI_BUS_FLAGS_NO_MSI = (__force pci_bus_flags_t) 1,
187 PCI_BUS_FLAGS_NO_MMRBC = (__force pci_bus_flags_t) 2,
6e325a62
MT
188};
189
41017f0c
SL
190struct pci_cap_saved_state {
191 struct hlist_node next;
192 char cap_nr;
193 u32 data[0];
194};
195
7d715a6c 196struct pcie_link_state;
ee69439c 197struct pci_vpd;
d1b054da 198struct pci_sriov;
302b4215 199struct pci_ats;
ee69439c 200
1da177e4
LT
201/*
202 * The pci_dev structure is used to describe PCI devices.
203 */
204struct pci_dev {
1da177e4
LT
205 struct list_head bus_list; /* node in per-bus list */
206 struct pci_bus *bus; /* bus this device is on */
207 struct pci_bus *subordinate; /* bus this device bridges to */
208
209 void *sysdata; /* hook for sys-specific extension */
210 struct proc_dir_entry *procent; /* device entry in /proc/bus/pci */
f46753c5 211 struct pci_slot *slot; /* Physical slot this device is in */
1da177e4
LT
212
213 unsigned int devfn; /* encoded device & function index */
214 unsigned short vendor;
215 unsigned short device;
216 unsigned short subsystem_vendor;
217 unsigned short subsystem_device;
218 unsigned int class; /* 3 bytes: (base,sub,prog-if) */
b8a3a521 219 u8 revision; /* PCI revision, low byte of class word */
1da177e4 220 u8 hdr_type; /* PCI header type (`multi' flag masked out) */
994a65e2 221 u8 pcie_type; /* PCI-E device/port type */
1da177e4 222 u8 rom_base_reg; /* which config register controls the ROM */
ffeff788 223 u8 pin; /* which interrupt pin this device uses */
1da177e4
LT
224
225 struct pci_driver *driver; /* which driver has allocated this device */
226 u64 dma_mask; /* Mask of the bits of bus address this
227 device implements. Normally this is
228 0xffffffff. You only need to change
229 this if your device has broken DMA
230 or supports 64-bit transfers. */
231
4d57cdfa
FT
232 struct device_dma_parameters dma_parms;
233
1da177e4
LT
234 pci_power_t current_state; /* Current operating state. In ACPI-speak,
235 this is D0-D3, D0 being fully functional,
236 and D3 being off. */
337001b6
RW
237 int pm_cap; /* PM capability offset in the
238 configuration space */
239 unsigned int pme_support:5; /* Bitmask of states from which PME#
240 can be generated */
241 unsigned int d1_support:1; /* Low power state D1 is supported */
242 unsigned int d2_support:1; /* Low power state D2 is supported */
243 unsigned int no_d1d2:1; /* Only allow D0 and D3 */
1da177e4 244
7d715a6c
SL
245#ifdef CONFIG_PCIEASPM
246 struct pcie_link_state *link_state; /* ASPM link state. */
247#endif
248
392a1ce7 249 pci_channel_state_t error_state; /* current connectivity state */
1da177e4
LT
250 struct device dev; /* Generic device interface */
251
1da177e4
LT
252 int cfg_size; /* Size of configuration space */
253
254 /*
255 * Instead of touching interrupt line and base address registers
256 * directly, use the values stored here. They might be different!
257 */
258 unsigned int irq;
259 struct resource resource[DEVICE_COUNT_RESOURCE]; /* I/O and memory regions + expansion ROMs */
260
261 /* These fields are used by common fixups */
262 unsigned int transparent:1; /* Transparent PCI bridge */
263 unsigned int multifunction:1;/* Part of multi-function device */
264 /* keep track of device state */
8a1bc901 265 unsigned int is_added:1;
1da177e4 266 unsigned int is_busmaster:1; /* device is busmaster */
4602b88d 267 unsigned int no_msi:1; /* device may not use msi */
e04b0ea2 268 unsigned int block_ucfg_access:1; /* userspace config space access is blocked */
bd8481e1 269 unsigned int broken_parity_status:1; /* Device generates false positive parity */
e1d3a908 270 unsigned int irq_reroute_variant:2; /* device needs IRQ rerouting variant */
99dc804d
SL
271 unsigned int msi_enabled:1;
272 unsigned int msix_enabled:1;
58c3a727 273 unsigned int ari_enabled:1; /* ARI forwarding */
9ac7849e 274 unsigned int is_managed:1;
994a65e2 275 unsigned int is_pcie:1;
260d703a 276 unsigned int needs_freset:1; /* Dev requires fundamental reset */
aa8c6c93 277 unsigned int state_saved:1;
d1b054da 278 unsigned int is_physfn:1;
dd7cc44d 279 unsigned int is_virtfn:1;
711d5779 280 unsigned int reset_fn:1;
ba698ad4 281 pci_dev_flags_t dev_flags;
bae94d02 282 atomic_t enable_cnt; /* pci_enable_device has been called */
4602b88d 283
1da177e4 284 u32 saved_config_space[16]; /* config space saved at suspend time */
41017f0c 285 struct hlist_head saved_cap_space;
1da177e4
LT
286 struct bin_attribute *rom_attr; /* attribute descriptor for sysfs ROM entry */
287 int rom_attr_enabled; /* has display of the rom attribute been enabled? */
288 struct bin_attribute *res_attr[DEVICE_COUNT_RESOURCE]; /* sysfs file for resources */
45aec1ae 289 struct bin_attribute *res_attr_wc[DEVICE_COUNT_RESOURCE]; /* sysfs file for WC mapping of resources */
ded86d8d 290#ifdef CONFIG_PCI_MSI
4aa9bc95 291 struct list_head msi_list;
ded86d8d 292#endif
94e61088 293 struct pci_vpd *vpd;
d1b054da 294#ifdef CONFIG_PCI_IOV
dd7cc44d
YZ
295 union {
296 struct pci_sriov *sriov; /* SR-IOV capability related */
297 struct pci_dev *physfn; /* the PF this VF is associated with */
298 };
302b4215 299 struct pci_ats *ats; /* Address Translation Service */
d1b054da 300#endif
1da177e4
LT
301};
302
65891215
ME
303extern struct pci_dev *alloc_pci_dev(void);
304
1da177e4
LT
305#define pci_dev_b(n) list_entry(n, struct pci_dev, bus_list)
306#define to_pci_dev(n) container_of(n, struct pci_dev, dev)
307#define for_each_pci_dev(d) while ((d = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, d)) != NULL)
308
a7369f1f
LV
309static inline int pci_channel_offline(struct pci_dev *pdev)
310{
311 return (pdev->error_state != pci_channel_io_normal);
312}
313
41017f0c 314static inline struct pci_cap_saved_state *pci_find_saved_cap(
05cca6e5 315 struct pci_dev *pci_dev, char cap)
41017f0c
SL
316{
317 struct pci_cap_saved_state *tmp;
318 struct hlist_node *pos;
319
320 hlist_for_each_entry(tmp, pos, &pci_dev->saved_cap_space, next) {
321 if (tmp->cap_nr == cap)
322 return tmp;
323 }
324 return NULL;
325}
326
327static inline void pci_add_saved_cap(struct pci_dev *pci_dev,
328 struct pci_cap_saved_state *new_cap)
329{
330 hlist_add_head(&new_cap->next, &pci_dev->saved_cap_space);
331}
332
1da177e4 333#ifndef PCI_BUS_NUM_RESOURCES
30a18d6c 334#define PCI_BUS_NUM_RESOURCES 16
1da177e4 335#endif
4352dfd5
GKH
336
337#define PCI_REGION_FLAG_MASK 0x0fU /* These bits of resource flags tell us the PCI region flags */
1da177e4
LT
338
339struct pci_bus {
340 struct list_head node; /* node in list of buses */
341 struct pci_bus *parent; /* parent bus this bridge is on */
342 struct list_head children; /* list of child buses */
343 struct list_head devices; /* list of devices on this bus */
344 struct pci_dev *self; /* bridge device as seen by parent */
f46753c5 345 struct list_head slots; /* list of slots on this bus */
1da177e4
LT
346 struct resource *resource[PCI_BUS_NUM_RESOURCES];
347 /* address space routed to this bus */
348
349 struct pci_ops *ops; /* configuration access functions */
350 void *sysdata; /* hook for sys-specific extension */
351 struct proc_dir_entry *procdir; /* directory entry in /proc/bus/pci */
352
353 unsigned char number; /* bus number */
354 unsigned char primary; /* number of primary bridge */
355 unsigned char secondary; /* number of secondary bridge */
356 unsigned char subordinate; /* max number of subordinate buses */
357
358 char name[48];
359
360 unsigned short bridge_ctl; /* manage NO_ISA/FBB/et al behaviors */
6e325a62 361 pci_bus_flags_t bus_flags; /* Inherited by child busses */
1da177e4 362 struct device *bridge;
fd7d1ced 363 struct device dev;
1da177e4
LT
364 struct bin_attribute *legacy_io; /* legacy I/O for this bus */
365 struct bin_attribute *legacy_mem; /* legacy mem */
cc74d96f 366 unsigned int is_added:1;
1da177e4
LT
367};
368
369#define pci_bus_b(n) list_entry(n, struct pci_bus, node)
fd7d1ced 370#define to_pci_bus(n) container_of(n, struct pci_bus, dev)
1da177e4 371
79af72d7
KK
372/*
373 * Returns true if the pci bus is root (behind host-pci bridge),
374 * false otherwise
375 */
376static inline bool pci_is_root_bus(struct pci_bus *pbus)
377{
378 return !(pbus->parent);
379}
380
16cf0ebc
RW
381#ifdef CONFIG_PCI_MSI
382static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev)
383{
384 return pci_dev->msi_enabled || pci_dev->msix_enabled;
385}
386#else
387static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev) { return false; }
388#endif
389
1da177e4
LT
390/*
391 * Error values that may be returned by PCI functions.
392 */
393#define PCIBIOS_SUCCESSFUL 0x00
394#define PCIBIOS_FUNC_NOT_SUPPORTED 0x81
395#define PCIBIOS_BAD_VENDOR_ID 0x83
396#define PCIBIOS_DEVICE_NOT_FOUND 0x86
397#define PCIBIOS_BAD_REGISTER_NUMBER 0x87
398#define PCIBIOS_SET_FAILED 0x88
399#define PCIBIOS_BUFFER_TOO_SMALL 0x89
400
401/* Low-level architecture-dependent routines */
402
403struct pci_ops {
404 int (*read)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 *val);
405 int (*write)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 val);
406};
407
b6ce068a
MW
408/*
409 * ACPI needs to be able to access PCI config space before we've done a
410 * PCI bus scan and created pci_bus structures.
411 */
412extern int raw_pci_read(unsigned int domain, unsigned int bus,
413 unsigned int devfn, int reg, int len, u32 *val);
414extern int raw_pci_write(unsigned int domain, unsigned int bus,
415 unsigned int devfn, int reg, int len, u32 val);
1da177e4
LT
416
417struct pci_bus_region {
c40a22e0
BH
418 resource_size_t start;
419 resource_size_t end;
1da177e4
LT
420};
421
422struct pci_dynids {
423 spinlock_t lock; /* protects list, index */
424 struct list_head list; /* for IDs added at runtime */
1da177e4
LT
425};
426
392a1ce7
LV
427/* ---------------------------------------------------------------- */
428/** PCI Error Recovery System (PCI-ERS). If a PCI device driver provides
579082df 429 * a set of callbacks in struct pci_error_handlers, then that device driver
392a1ce7
LV
430 * will be notified of PCI bus errors, and will be driven to recovery
431 * when an error occurs.
432 */
433
434typedef unsigned int __bitwise pci_ers_result_t;
435
436enum pci_ers_result {
437 /* no result/none/not supported in device driver */
438 PCI_ERS_RESULT_NONE = (__force pci_ers_result_t) 1,
439
440 /* Device driver can recover without slot reset */
441 PCI_ERS_RESULT_CAN_RECOVER = (__force pci_ers_result_t) 2,
442
443 /* Device driver wants slot to be reset. */
444 PCI_ERS_RESULT_NEED_RESET = (__force pci_ers_result_t) 3,
445
446 /* Device has completely failed, is unrecoverable */
447 PCI_ERS_RESULT_DISCONNECT = (__force pci_ers_result_t) 4,
448
449 /* Device driver is fully recovered and operational */
450 PCI_ERS_RESULT_RECOVERED = (__force pci_ers_result_t) 5,
451};
452
453/* PCI bus error event callbacks */
05cca6e5 454struct pci_error_handlers {
392a1ce7
LV
455 /* PCI bus error detected on this device */
456 pci_ers_result_t (*error_detected)(struct pci_dev *dev,
05cca6e5 457 enum pci_channel_state error);
392a1ce7
LV
458
459 /* MMIO has been re-enabled, but not DMA */
460 pci_ers_result_t (*mmio_enabled)(struct pci_dev *dev);
461
462 /* PCI Express link has been reset */
463 pci_ers_result_t (*link_reset)(struct pci_dev *dev);
464
465 /* PCI slot has been reset */
466 pci_ers_result_t (*slot_reset)(struct pci_dev *dev);
467
468 /* Device driver may resume normal operations */
469 void (*resume)(struct pci_dev *dev);
470};
471
472/* ---------------------------------------------------------------- */
473
1da177e4
LT
474struct module;
475struct pci_driver {
476 struct list_head node;
477 char *name;
1da177e4
LT
478 const struct pci_device_id *id_table; /* must be non-NULL for probe to be called */
479 int (*probe) (struct pci_dev *dev, const struct pci_device_id *id); /* New device inserted */
480 void (*remove) (struct pci_dev *dev); /* Device removed (NULL if not a hot-plug capable driver) */
481 int (*suspend) (struct pci_dev *dev, pm_message_t state); /* Device suspended */
cbd69dbb
LT
482 int (*suspend_late) (struct pci_dev *dev, pm_message_t state);
483 int (*resume_early) (struct pci_dev *dev);
1da177e4 484 int (*resume) (struct pci_dev *dev); /* Device woken up */
c8958177 485 void (*shutdown) (struct pci_dev *dev);
392a1ce7 486 struct pci_error_handlers *err_handler;
1da177e4
LT
487 struct device_driver driver;
488 struct pci_dynids dynids;
489};
490
05cca6e5 491#define to_pci_driver(drv) container_of(drv, struct pci_driver, driver)
1da177e4 492
90a1ba0c 493/**
9f9351bb 494 * DEFINE_PCI_DEVICE_TABLE - macro used to describe a pci device table
90a1ba0c
JB
495 * @_table: device table name
496 *
497 * This macro is used to create a struct pci_device_id array (a device table)
498 * in a generic manner.
499 */
9f9351bb 500#define DEFINE_PCI_DEVICE_TABLE(_table) \
90a1ba0c
JB
501 const struct pci_device_id _table[] __devinitconst
502
1da177e4
LT
503/**
504 * PCI_DEVICE - macro used to describe a specific pci device
505 * @vend: the 16 bit PCI Vendor ID
506 * @dev: the 16 bit PCI Device ID
507 *
508 * This macro is used to create a struct pci_device_id that matches a
509 * specific device. The subvendor and subdevice fields will be set to
510 * PCI_ANY_ID.
511 */
512#define PCI_DEVICE(vend,dev) \
513 .vendor = (vend), .device = (dev), \
514 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
515
516/**
517 * PCI_DEVICE_CLASS - macro used to describe a specific pci device class
518 * @dev_class: the class, subclass, prog-if triple for this device
519 * @dev_class_mask: the class mask for this device
520 *
521 * This macro is used to create a struct pci_device_id that matches a
4352dfd5 522 * specific PCI class. The vendor, device, subvendor, and subdevice
1da177e4
LT
523 * fields will be set to PCI_ANY_ID.
524 */
525#define PCI_DEVICE_CLASS(dev_class,dev_class_mask) \
526 .class = (dev_class), .class_mask = (dev_class_mask), \
527 .vendor = PCI_ANY_ID, .device = PCI_ANY_ID, \
528 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
529
1597cacb
AC
530/**
531 * PCI_VDEVICE - macro used to describe a specific pci device in short form
c322b28a
ZY
532 * @vendor: the vendor name
533 * @device: the 16 bit PCI Device ID
1597cacb
AC
534 *
535 * This macro is used to create a struct pci_device_id that matches a
536 * specific PCI device. The subvendor, and subdevice fields will be set
537 * to PCI_ANY_ID. The macro allows the next field to follow as the device
538 * private data.
539 */
540
541#define PCI_VDEVICE(vendor, device) \
542 PCI_VENDOR_ID_##vendor, (device), \
543 PCI_ANY_ID, PCI_ANY_ID, 0, 0
544
1da177e4
LT
545/* these external functions are only available when PCI support is enabled */
546#ifdef CONFIG_PCI
547
548extern struct bus_type pci_bus_type;
549
550/* Do NOT directly access these two variables, unless you are arch specific pci
551 * code, or pci core code. */
552extern struct list_head pci_root_buses; /* list of all known PCI buses */
ed4aaadb
ZY
553/* Some device drivers need know if pci is initiated */
554extern int no_pci_devices(void);
1da177e4
LT
555
556void pcibios_fixup_bus(struct pci_bus *);
4a7fb636 557int __must_check pcibios_enable_device(struct pci_dev *, int mask);
05cca6e5 558char *pcibios_setup(char *str);
1da177e4
LT
559
560/* Used only when drivers/pci/setup.c is used */
e31dd6e4
GKH
561void pcibios_align_resource(void *, struct resource *, resource_size_t,
562 resource_size_t);
1da177e4
LT
563void pcibios_update_irq(struct pci_dev *, int irq);
564
565/* Generic PCI functions used internally */
566
567extern struct pci_bus *pci_find_bus(int domain, int busnr);
c48f1670 568void pci_bus_add_devices(const struct pci_bus *bus);
05cca6e5
GKH
569struct pci_bus *pci_scan_bus_parented(struct device *parent, int bus,
570 struct pci_ops *ops, void *sysdata);
98db6f19 571static inline struct pci_bus * __devinit pci_scan_bus(int bus, struct pci_ops *ops,
05cca6e5 572 void *sysdata)
1da177e4 573{
c431ada4
RS
574 struct pci_bus *root_bus;
575 root_bus = pci_scan_bus_parented(NULL, bus, ops, sysdata);
576 if (root_bus)
577 pci_bus_add_devices(root_bus);
578 return root_bus;
1da177e4 579}
05cca6e5
GKH
580struct pci_bus *pci_create_bus(struct device *parent, int bus,
581 struct pci_ops *ops, void *sysdata);
582struct pci_bus *pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev,
583 int busnr);
f46753c5 584struct pci_slot *pci_create_slot(struct pci_bus *parent, int slot_nr,
828f3768
AC
585 const char *name,
586 struct hotplug_slot *hotplug);
f46753c5 587void pci_destroy_slot(struct pci_slot *slot);
d25b7c8d 588void pci_renumber_slot(struct pci_slot *slot, int slot_nr);
1da177e4 589int pci_scan_slot(struct pci_bus *bus, int devfn);
05cca6e5 590struct pci_dev *pci_scan_single_device(struct pci_bus *bus, int devfn);
cdb9b9f7 591void pci_device_add(struct pci_dev *dev, struct pci_bus *bus);
1da177e4 592unsigned int pci_scan_child_bus(struct pci_bus *bus);
b19441af 593int __must_check pci_bus_add_device(struct pci_dev *dev);
1da177e4 594void pci_read_bridge_bases(struct pci_bus *child);
05cca6e5
GKH
595struct resource *pci_find_parent_resource(const struct pci_dev *dev,
596 struct resource *res);
57c2cf71 597u8 pci_swizzle_interrupt_pin(struct pci_dev *dev, u8 pin);
1da177e4 598int pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge);
68feac87 599u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp);
1da177e4
LT
600extern struct pci_dev *pci_dev_get(struct pci_dev *dev);
601extern void pci_dev_put(struct pci_dev *dev);
602extern void pci_remove_bus(struct pci_bus *b);
603extern void pci_remove_bus_device(struct pci_dev *dev);
24f8aa9b 604extern void pci_stop_bus_device(struct pci_dev *dev);
b3743fa4 605void pci_setup_cardbus(struct pci_bus *bus);
6b4b78fe 606extern void pci_sort_breadthfirst(void);
1da177e4
LT
607
608/* Generic PCI functions exported to card drivers */
609
bd3989e0 610#ifdef CONFIG_PCI_LEGACY
05cca6e5
GKH
611struct pci_dev __deprecated *pci_find_device(unsigned int vendor,
612 unsigned int device,
b08508c4 613 struct pci_dev *from);
bd3989e0
JG
614#endif /* CONFIG_PCI_LEGACY */
615
388c8c16
JB
616enum pci_lost_interrupt_reason {
617 PCI_LOST_IRQ_NO_INFORMATION = 0,
618 PCI_LOST_IRQ_DISABLE_MSI,
619 PCI_LOST_IRQ_DISABLE_MSIX,
620 PCI_LOST_IRQ_DISABLE_ACPI,
621};
622enum pci_lost_interrupt_reason pci_lost_interrupt(struct pci_dev *dev);
05cca6e5
GKH
623int pci_find_capability(struct pci_dev *dev, int cap);
624int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap);
625int pci_find_ext_capability(struct pci_dev *dev, int cap);
626int pci_find_ht_capability(struct pci_dev *dev, int ht_cap);
627int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap);
29f3eb64 628struct pci_bus *pci_find_next_bus(const struct pci_bus *from);
1da177e4 629
d42552c3
AM
630struct pci_dev *pci_get_device(unsigned int vendor, unsigned int device,
631 struct pci_dev *from);
05cca6e5 632struct pci_dev *pci_get_subsys(unsigned int vendor, unsigned int device,
1da177e4 633 unsigned int ss_vendor, unsigned int ss_device,
b08508c4 634 struct pci_dev *from);
05cca6e5
GKH
635struct pci_dev *pci_get_slot(struct pci_bus *bus, unsigned int devfn);
636struct pci_dev *pci_get_bus_and_slot(unsigned int bus, unsigned int devfn);
637struct pci_dev *pci_get_class(unsigned int class, struct pci_dev *from);
1da177e4
LT
638int pci_dev_present(const struct pci_device_id *ids);
639
05cca6e5
GKH
640int pci_bus_read_config_byte(struct pci_bus *bus, unsigned int devfn,
641 int where, u8 *val);
642int pci_bus_read_config_word(struct pci_bus *bus, unsigned int devfn,
643 int where, u16 *val);
644int pci_bus_read_config_dword(struct pci_bus *bus, unsigned int devfn,
645 int where, u32 *val);
646int pci_bus_write_config_byte(struct pci_bus *bus, unsigned int devfn,
647 int where, u8 val);
648int pci_bus_write_config_word(struct pci_bus *bus, unsigned int devfn,
649 int where, u16 val);
650int pci_bus_write_config_dword(struct pci_bus *bus, unsigned int devfn,
651 int where, u32 val);
a72b46c3 652struct pci_ops *pci_bus_set_ops(struct pci_bus *bus, struct pci_ops *ops);
1da177e4
LT
653
654static inline int pci_read_config_byte(struct pci_dev *dev, int where, u8 *val)
655{
05cca6e5 656 return pci_bus_read_config_byte(dev->bus, dev->devfn, where, val);
1da177e4
LT
657}
658static inline int pci_read_config_word(struct pci_dev *dev, int where, u16 *val)
659{
05cca6e5 660 return pci_bus_read_config_word(dev->bus, dev->devfn, where, val);
1da177e4 661}
05cca6e5
GKH
662static inline int pci_read_config_dword(struct pci_dev *dev, int where,
663 u32 *val)
1da177e4 664{
05cca6e5 665 return pci_bus_read_config_dword(dev->bus, dev->devfn, where, val);
1da177e4
LT
666}
667static inline int pci_write_config_byte(struct pci_dev *dev, int where, u8 val)
668{
05cca6e5 669 return pci_bus_write_config_byte(dev->bus, dev->devfn, where, val);
1da177e4
LT
670}
671static inline int pci_write_config_word(struct pci_dev *dev, int where, u16 val)
672{
05cca6e5 673 return pci_bus_write_config_word(dev->bus, dev->devfn, where, val);
1da177e4 674}
05cca6e5
GKH
675static inline int pci_write_config_dword(struct pci_dev *dev, int where,
676 u32 val)
1da177e4 677{
05cca6e5 678 return pci_bus_write_config_dword(dev->bus, dev->devfn, where, val);
1da177e4
LT
679}
680
4a7fb636 681int __must_check pci_enable_device(struct pci_dev *dev);
b718989d
BH
682int __must_check pci_enable_device_io(struct pci_dev *dev);
683int __must_check pci_enable_device_mem(struct pci_dev *dev);
0b62e13b 684int __must_check pci_reenable_device(struct pci_dev *);
9ac7849e
TH
685int __must_check pcim_enable_device(struct pci_dev *pdev);
686void pcim_pin_device(struct pci_dev *pdev);
687
296ccb08
YS
688static inline int pci_is_enabled(struct pci_dev *pdev)
689{
690 return (atomic_read(&pdev->enable_cnt) > 0);
691}
692
9ac7849e
TH
693static inline int pci_is_managed(struct pci_dev *pdev)
694{
695 return pdev->is_managed;
696}
697
1da177e4
LT
698void pci_disable_device(struct pci_dev *dev);
699void pci_set_master(struct pci_dev *dev);
6a479079 700void pci_clear_master(struct pci_dev *dev);
f7bdd12d 701int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state);
1da177e4 702#define HAVE_PCI_SET_MWI
4a7fb636 703int __must_check pci_set_mwi(struct pci_dev *dev);
694625c0 704int pci_try_set_mwi(struct pci_dev *dev);
1da177e4 705void pci_clear_mwi(struct pci_dev *dev);
a04ce0ff 706void pci_intx(struct pci_dev *dev, int enable);
f5f2b131 707void pci_msi_off(struct pci_dev *dev);
9c8550ee
LT
708int pci_set_dma_mask(struct pci_dev *dev, u64 mask);
709int pci_set_consistent_dma_mask(struct pci_dev *dev, u64 mask);
4d57cdfa 710int pci_set_dma_max_seg_size(struct pci_dev *dev, unsigned int size);
59fc67de 711int pci_set_dma_seg_boundary(struct pci_dev *dev, unsigned long mask);
d556ad4b
PO
712int pcix_get_max_mmrbc(struct pci_dev *dev);
713int pcix_get_mmrbc(struct pci_dev *dev);
714int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc);
2637e5b5 715int pcie_get_readrq(struct pci_dev *dev);
d556ad4b 716int pcie_set_readrq(struct pci_dev *dev, int rq);
8c1c699f 717int __pci_reset_function(struct pci_dev *dev);
8dd7f803 718int pci_reset_function(struct pci_dev *dev);
14add80b 719void pci_update_resource(struct pci_dev *dev, int resno);
4a7fb636 720int __must_check pci_assign_resource(struct pci_dev *dev, int i);
c87deff7 721int pci_select_bars(struct pci_dev *dev, unsigned long flags);
1da177e4
LT
722
723/* ROM control related routines */
e416de5e
AC
724int pci_enable_rom(struct pci_dev *pdev);
725void pci_disable_rom(struct pci_dev *pdev);
144a50ea 726void __iomem __must_check *pci_map_rom(struct pci_dev *pdev, size_t *size);
1da177e4 727void pci_unmap_rom(struct pci_dev *pdev, void __iomem *rom);
97c44836 728size_t pci_get_rom_size(struct pci_dev *pdev, void __iomem *rom, size_t size);
1da177e4
LT
729
730/* Power management related routines */
731int pci_save_state(struct pci_dev *dev);
732int pci_restore_state(struct pci_dev *dev);
0e5dd46b 733int __pci_complete_power_transition(struct pci_dev *dev, pci_power_t state);
9c8550ee
LT
734int pci_set_power_state(struct pci_dev *dev, pci_power_t state);
735pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state);
e5899e1b 736bool pci_pme_capable(struct pci_dev *dev, pci_power_t state);
5a6c9b60 737void pci_pme_active(struct pci_dev *dev, bool enable);
7d9a73f6 738int pci_enable_wake(struct pci_dev *dev, pci_power_t state, bool enable);
0235c4fc 739int pci_wake_from_d3(struct pci_dev *dev, bool enable);
e5899e1b 740pci_power_t pci_target_state(struct pci_dev *dev);
404cc2d8
RW
741int pci_prepare_to_sleep(struct pci_dev *dev);
742int pci_back_from_sleep(struct pci_dev *dev);
1da177e4 743
ce5ccdef 744/* Functions for PCI Hotplug drivers to use */
05cca6e5 745int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap);
3ed4fd96
AC
746#ifdef CONFIG_HOTPLUG
747unsigned int pci_rescan_bus(struct pci_bus *bus);
748#endif
ce5ccdef 749
287d19ce
SH
750/* Vital product data routines */
751ssize_t pci_read_vpd(struct pci_dev *dev, loff_t pos, size_t count, void *buf);
752ssize_t pci_write_vpd(struct pci_dev *dev, loff_t pos, size_t count, const void *buf);
db567943 753int pci_vpd_truncate(struct pci_dev *dev, size_t size);
287d19ce 754
1da177e4 755/* Helper functions for low-level code (drivers/pci/setup-[bus,res].c) */
ea741551 756void pci_bus_assign_resources(const struct pci_bus *bus);
1da177e4
LT
757void pci_bus_size_bridges(struct pci_bus *bus);
758int pci_claim_resource(struct pci_dev *, int);
759void pci_assign_unassigned_resources(void);
760void pdev_enable_device(struct pci_dev *);
761void pdev_sort_resources(struct pci_dev *, struct resource_list *);
842de40d 762int pci_enable_resources(struct pci_dev *, int mask);
1da177e4
LT
763void pci_fixup_irqs(u8 (*)(struct pci_dev *, u8 *),
764 int (*)(struct pci_dev *, u8, u8));
765#define HAVE_PCI_REQ_REGIONS 2
4a7fb636 766int __must_check pci_request_regions(struct pci_dev *, const char *);
e8de1481 767int __must_check pci_request_regions_exclusive(struct pci_dev *, const char *);
1da177e4 768void pci_release_regions(struct pci_dev *);
4a7fb636 769int __must_check pci_request_region(struct pci_dev *, int, const char *);
e8de1481 770int __must_check pci_request_region_exclusive(struct pci_dev *, int, const char *);
1da177e4 771void pci_release_region(struct pci_dev *, int);
c87deff7 772int pci_request_selected_regions(struct pci_dev *, int, const char *);
e8de1481 773int pci_request_selected_regions_exclusive(struct pci_dev *, int, const char *);
c87deff7 774void pci_release_selected_regions(struct pci_dev *, int);
1da177e4
LT
775
776/* drivers/pci/bus.c */
4a7fb636
AM
777int __must_check pci_bus_alloc_resource(struct pci_bus *bus,
778 struct resource *res, resource_size_t size,
779 resource_size_t align, resource_size_t min,
780 unsigned int type_mask,
781 void (*alignf)(void *, struct resource *,
782 resource_size_t, resource_size_t),
783 void *alignf_data);
1da177e4
LT
784void pci_enable_bridges(struct pci_bus *bus);
785
863b18f4 786/* Proper probing supporting hot-pluggable devices */
725522b5
GKH
787int __must_check __pci_register_driver(struct pci_driver *, struct module *,
788 const char *mod_name);
bba81165
AM
789
790/*
791 * pci_register_driver must be a macro so that KBUILD_MODNAME can be expanded
792 */
793#define pci_register_driver(driver) \
794 __pci_register_driver(driver, THIS_MODULE, KBUILD_MODNAME)
863b18f4 795
05cca6e5
GKH
796void pci_unregister_driver(struct pci_driver *dev);
797void pci_remove_behind_bridge(struct pci_dev *dev);
798struct pci_driver *pci_dev_driver(const struct pci_dev *dev);
799const struct pci_device_id *pci_match_id(const struct pci_device_id *ids,
800 struct pci_dev *dev);
801int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max,
802 int pass);
1da177e4 803
70298c6e 804void pci_walk_bus(struct pci_bus *top, int (*cb)(struct pci_dev *, void *),
cecf4864 805 void *userdata);
70b9f7dc 806int pci_cfg_space_size_ext(struct pci_dev *dev);
ac7dc65a 807int pci_cfg_space_size(struct pci_dev *dev);
05cca6e5 808unsigned char pci_bus_max_busnr(struct pci_bus *bus);
cecf4864 809
deb2d2ec
BH
810int pci_set_vga_state(struct pci_dev *pdev, bool decode,
811 unsigned int command_bits, bool change_bridge);
1da177e4
LT
812/* kmem_cache style wrapper around pci_alloc_consistent() */
813
814#include <linux/dmapool.h>
815
816#define pci_pool dma_pool
817#define pci_pool_create(name, pdev, size, align, allocation) \
818 dma_pool_create(name, &pdev->dev, size, align, allocation)
819#define pci_pool_destroy(pool) dma_pool_destroy(pool)
820#define pci_pool_alloc(pool, flags, handle) dma_pool_alloc(pool, flags, handle)
821#define pci_pool_free(pool, vaddr, addr) dma_pool_free(pool, vaddr, addr)
822
e24c2d96
DM
823enum pci_dma_burst_strategy {
824 PCI_DMA_BURST_INFINITY, /* make bursts as large as possible,
825 strategy_parameter is N/A */
826 PCI_DMA_BURST_BOUNDARY, /* disconnect at every strategy_parameter
827 byte boundaries */
828 PCI_DMA_BURST_MULTIPLE, /* disconnect at some multiple of
829 strategy_parameter byte boundaries */
830};
831
1da177e4 832struct msix_entry {
16dbef4a 833 u32 vector; /* kernel uses to write allocated vector */
1da177e4
LT
834 u16 entry; /* driver uses to specify entry, OS writes */
835};
836
0366f8f7 837
1da177e4 838#ifndef CONFIG_PCI_MSI
1c8d7b0a 839static inline int pci_enable_msi_block(struct pci_dev *dev, unsigned int nvec)
05cca6e5
GKH
840{
841 return -1;
842}
843
d52877c7
YL
844static inline void pci_msi_shutdown(struct pci_dev *dev)
845{ }
05cca6e5
GKH
846static inline void pci_disable_msi(struct pci_dev *dev)
847{ }
848
a52e2e35
RW
849static inline int pci_msix_table_size(struct pci_dev *dev)
850{
851 return 0;
852}
05cca6e5
GKH
853static inline int pci_enable_msix(struct pci_dev *dev,
854 struct msix_entry *entries, int nvec)
855{
856 return -1;
857}
858
d52877c7
YL
859static inline void pci_msix_shutdown(struct pci_dev *dev)
860{ }
05cca6e5
GKH
861static inline void pci_disable_msix(struct pci_dev *dev)
862{ }
863
864static inline void msi_remove_pci_irq_vectors(struct pci_dev *dev)
865{ }
866
867static inline void pci_restore_msi_state(struct pci_dev *dev)
868{ }
07ae95f9
AP
869static inline int pci_msi_enabled(void)
870{
871 return 0;
872}
1da177e4 873#else
1c8d7b0a 874extern int pci_enable_msi_block(struct pci_dev *dev, unsigned int nvec);
d52877c7 875extern void pci_msi_shutdown(struct pci_dev *dev);
1da177e4 876extern void pci_disable_msi(struct pci_dev *dev);
a52e2e35 877extern int pci_msix_table_size(struct pci_dev *dev);
05cca6e5 878extern int pci_enable_msix(struct pci_dev *dev,
1da177e4 879 struct msix_entry *entries, int nvec);
d52877c7 880extern void pci_msix_shutdown(struct pci_dev *dev);
1da177e4
LT
881extern void pci_disable_msix(struct pci_dev *dev);
882extern void msi_remove_pci_irq_vectors(struct pci_dev *dev);
94688cf2 883extern void pci_restore_msi_state(struct pci_dev *dev);
07ae95f9 884extern int pci_msi_enabled(void);
1da177e4
LT
885#endif
886
3e1b1600
AP
887#ifndef CONFIG_PCIEASPM
888static inline int pcie_aspm_enabled(void)
889{
890 return 0;
891}
892#else
893extern int pcie_aspm_enabled(void);
894#endif
895
43c16408
AP
896#ifndef CONFIG_PCIE_ECRC
897static inline void pcie_set_ecrc_checking(struct pci_dev *dev)
898{
899 return;
900}
901static inline void pcie_ecrc_get_policy(char *str) {};
902#else
903extern void pcie_set_ecrc_checking(struct pci_dev *dev);
904extern void pcie_ecrc_get_policy(char *str);
905#endif
906
1c8d7b0a
MW
907#define pci_enable_msi(pdev) pci_enable_msi_block(pdev, 1)
908
8b955b0d 909#ifdef CONFIG_HT_IRQ
8b955b0d
EB
910/* The functions a driver should call */
911int ht_create_irq(struct pci_dev *dev, int idx);
912void ht_destroy_irq(unsigned int irq);
8b955b0d
EB
913#endif /* CONFIG_HT_IRQ */
914
e04b0ea2
BK
915extern void pci_block_user_cfg_access(struct pci_dev *dev);
916extern void pci_unblock_user_cfg_access(struct pci_dev *dev);
917
4352dfd5
GKH
918/*
919 * PCI domain support. Sometimes called PCI segment (eg by ACPI),
920 * a PCI domain is defined to be a set of PCI busses which share
921 * configuration space.
922 */
32a2eea7
JG
923#ifdef CONFIG_PCI_DOMAINS
924extern int pci_domains_supported;
925#else
926enum { pci_domains_supported = 0 };
05cca6e5
GKH
927static inline int pci_domain_nr(struct pci_bus *bus)
928{
929 return 0;
930}
931
4352dfd5
GKH
932static inline int pci_proc_domain(struct pci_bus *bus)
933{
934 return 0;
935}
32a2eea7 936#endif /* CONFIG_PCI_DOMAINS */
1da177e4 937
4352dfd5 938#else /* CONFIG_PCI is not enabled */
1da177e4
LT
939
940/*
941 * If the system does not have PCI, clearly these return errors. Define
942 * these as simple inline functions to avoid hair in drivers.
943 */
944
05cca6e5
GKH
945#define _PCI_NOP(o, s, t) \
946 static inline int pci_##o##_config_##s(struct pci_dev *dev, \
947 int where, t val) \
1da177e4 948 { return PCIBIOS_FUNC_NOT_SUPPORTED; }
05cca6e5
GKH
949
950#define _PCI_NOP_ALL(o, x) _PCI_NOP(o, byte, u8 x) \
951 _PCI_NOP(o, word, u16 x) \
952 _PCI_NOP(o, dword, u32 x)
1da177e4
LT
953_PCI_NOP_ALL(read, *)
954_PCI_NOP_ALL(write,)
955
05cca6e5
GKH
956static inline struct pci_dev *pci_find_device(unsigned int vendor,
957 unsigned int device,
b08508c4 958 struct pci_dev *from)
05cca6e5
GKH
959{
960 return NULL;
961}
1da177e4 962
d42552c3 963static inline struct pci_dev *pci_get_device(unsigned int vendor,
05cca6e5
GKH
964 unsigned int device,
965 struct pci_dev *from)
966{
967 return NULL;
968}
d42552c3 969
05cca6e5
GKH
970static inline struct pci_dev *pci_get_subsys(unsigned int vendor,
971 unsigned int device,
972 unsigned int ss_vendor,
973 unsigned int ss_device,
b08508c4 974 struct pci_dev *from)
05cca6e5
GKH
975{
976 return NULL;
977}
1da177e4 978
05cca6e5
GKH
979static inline struct pci_dev *pci_get_class(unsigned int class,
980 struct pci_dev *from)
981{
982 return NULL;
983}
1da177e4
LT
984
985#define pci_dev_present(ids) (0)
ed4aaadb 986#define no_pci_devices() (1)
1da177e4
LT
987#define pci_dev_put(dev) do { } while (0)
988
05cca6e5
GKH
989static inline void pci_set_master(struct pci_dev *dev)
990{ }
991
992static inline int pci_enable_device(struct pci_dev *dev)
993{
994 return -EIO;
995}
996
997static inline void pci_disable_device(struct pci_dev *dev)
998{ }
999
1000static inline int pci_set_dma_mask(struct pci_dev *dev, u64 mask)
1001{
1002 return -EIO;
1003}
1004
80be0385
RD
1005static inline int pci_set_consistent_dma_mask(struct pci_dev *dev, u64 mask)
1006{
1007 return -EIO;
1008}
1009
4d57cdfa
FT
1010static inline int pci_set_dma_max_seg_size(struct pci_dev *dev,
1011 unsigned int size)
1012{
1013 return -EIO;
1014}
1015
59fc67de
FT
1016static inline int pci_set_dma_seg_boundary(struct pci_dev *dev,
1017 unsigned long mask)
1018{
1019 return -EIO;
1020}
1021
05cca6e5
GKH
1022static inline int pci_assign_resource(struct pci_dev *dev, int i)
1023{
1024 return -EBUSY;
1025}
1026
1027static inline int __pci_register_driver(struct pci_driver *drv,
1028 struct module *owner)
1029{
1030 return 0;
1031}
1032
1033static inline int pci_register_driver(struct pci_driver *drv)
1034{
1035 return 0;
1036}
1037
1038static inline void pci_unregister_driver(struct pci_driver *drv)
1039{ }
1040
1041static inline int pci_find_capability(struct pci_dev *dev, int cap)
1042{
1043 return 0;
1044}
1045
1046static inline int pci_find_next_capability(struct pci_dev *dev, u8 post,
1047 int cap)
1048{
1049 return 0;
1050}
1051
1052static inline int pci_find_ext_capability(struct pci_dev *dev, int cap)
1053{
1054 return 0;
1055}
1056
1da177e4 1057/* Power management related routines */
05cca6e5
GKH
1058static inline int pci_save_state(struct pci_dev *dev)
1059{
1060 return 0;
1061}
1062
1063static inline int pci_restore_state(struct pci_dev *dev)
1064{
1065 return 0;
1066}
1da177e4 1067
05cca6e5
GKH
1068static inline int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
1069{
1070 return 0;
1071}
1072
1073static inline pci_power_t pci_choose_state(struct pci_dev *dev,
1074 pm_message_t state)
1075{
1076 return PCI_D0;
1077}
1078
1079static inline int pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1080 int enable)
1081{
1082 return 0;
1083}
1084
1085static inline int pci_request_regions(struct pci_dev *dev, const char *res_name)
1086{
1087 return -EIO;
1088}
1089
1090static inline void pci_release_regions(struct pci_dev *dev)
1091{ }
0da0ead9 1092
a46e8126
KG
1093#define pci_dma_burst_advice(pdev, strat, strategy_parameter) do { } while (0)
1094
05cca6e5
GKH
1095static inline void pci_block_user_cfg_access(struct pci_dev *dev)
1096{ }
1097
1098static inline void pci_unblock_user_cfg_access(struct pci_dev *dev)
1099{ }
e04b0ea2 1100
d80d0217
RD
1101static inline struct pci_bus *pci_find_next_bus(const struct pci_bus *from)
1102{ return NULL; }
1103
1104static inline struct pci_dev *pci_get_slot(struct pci_bus *bus,
1105 unsigned int devfn)
1106{ return NULL; }
1107
1108static inline struct pci_dev *pci_get_bus_and_slot(unsigned int bus,
1109 unsigned int devfn)
1110{ return NULL; }
1111
4352dfd5 1112#endif /* CONFIG_PCI */
1da177e4 1113
4352dfd5
GKH
1114/* Include architecture-dependent settings and functions */
1115
1116#include <asm/pci.h>
1da177e4 1117
1f82de10
YL
1118#ifndef PCIBIOS_MAX_MEM_32
1119#define PCIBIOS_MAX_MEM_32 (-1)
1120#endif
1121
1da177e4
LT
1122/* these helpers provide future and backwards compatibility
1123 * for accessing popular PCI BAR info */
05cca6e5
GKH
1124#define pci_resource_start(dev, bar) ((dev)->resource[(bar)].start)
1125#define pci_resource_end(dev, bar) ((dev)->resource[(bar)].end)
1126#define pci_resource_flags(dev, bar) ((dev)->resource[(bar)].flags)
1da177e4 1127#define pci_resource_len(dev,bar) \
05cca6e5
GKH
1128 ((pci_resource_start((dev), (bar)) == 0 && \
1129 pci_resource_end((dev), (bar)) == \
1130 pci_resource_start((dev), (bar))) ? 0 : \
1131 \
1132 (pci_resource_end((dev), (bar)) - \
1133 pci_resource_start((dev), (bar)) + 1))
1da177e4
LT
1134
1135/* Similar to the helpers above, these manipulate per-pci_dev
1136 * driver-specific data. They are really just a wrapper around
1137 * the generic device structure functions of these calls.
1138 */
05cca6e5 1139static inline void *pci_get_drvdata(struct pci_dev *pdev)
1da177e4
LT
1140{
1141 return dev_get_drvdata(&pdev->dev);
1142}
1143
05cca6e5 1144static inline void pci_set_drvdata(struct pci_dev *pdev, void *data)
1da177e4
LT
1145{
1146 dev_set_drvdata(&pdev->dev, data);
1147}
1148
1149/* If you want to know what to call your pci_dev, ask this function.
1150 * Again, it's a wrapper around the generic device.
1151 */
2fc90f61 1152static inline const char *pci_name(const struct pci_dev *pdev)
1da177e4 1153{
c6c4f070 1154 return dev_name(&pdev->dev);
1da177e4
LT
1155}
1156
2311b1f2
ME
1157
1158/* Some archs don't want to expose struct resource to userland as-is
1159 * in sysfs and /proc
1160 */
1161#ifndef HAVE_ARCH_PCI_RESOURCE_TO_USER
1162static inline void pci_resource_to_user(const struct pci_dev *dev, int bar,
05cca6e5 1163 const struct resource *rsrc, resource_size_t *start,
e31dd6e4 1164 resource_size_t *end)
2311b1f2
ME
1165{
1166 *start = rsrc->start;
1167 *end = rsrc->end;
1168}
1169#endif /* HAVE_ARCH_PCI_RESOURCE_TO_USER */
1170
1171
1da177e4
LT
1172/*
1173 * The world is not perfect and supplies us with broken PCI devices.
1174 * For at least a part of these bugs we need a work-around, so both
1175 * generic (drivers/pci/quirks.c) and per-architecture code can define
1176 * fixup hooks to be called for particular buggy devices.
1177 */
1178
1179struct pci_fixup {
1180 u16 vendor, device; /* You can use PCI_ANY_ID here of course */
1181 void (*hook)(struct pci_dev *dev);
1182};
1183
1184enum pci_fixup_pass {
1185 pci_fixup_early, /* Before probing BARs */
1186 pci_fixup_header, /* After reading configuration header */
1187 pci_fixup_final, /* Final phase of device fixups */
1188 pci_fixup_enable, /* pci_enable_device() time */
e1a2a51e
RW
1189 pci_fixup_resume, /* pci_device_resume() */
1190 pci_fixup_suspend, /* pci_device_suspend */
1191 pci_fixup_resume_early, /* pci_device_resume_early() */
1da177e4
LT
1192};
1193
1194/* Anonymous variables would be nice... */
1195#define DECLARE_PCI_FIXUP_SECTION(section, name, vendor, device, hook) \
3ff6eecc 1196 static const struct pci_fixup __pci_fixup_##name __used \
1da177e4
LT
1197 __attribute__((__section__(#section))) = { vendor, device, hook };
1198#define DECLARE_PCI_FIXUP_EARLY(vendor, device, hook) \
1199 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_early, \
1200 vendor##device##hook, vendor, device, hook)
1201#define DECLARE_PCI_FIXUP_HEADER(vendor, device, hook) \
1202 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_header, \
1203 vendor##device##hook, vendor, device, hook)
1204#define DECLARE_PCI_FIXUP_FINAL(vendor, device, hook) \
1205 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_final, \
1206 vendor##device##hook, vendor, device, hook)
1207#define DECLARE_PCI_FIXUP_ENABLE(vendor, device, hook) \
1208 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_enable, \
1209 vendor##device##hook, vendor, device, hook)
1597cacb
AC
1210#define DECLARE_PCI_FIXUP_RESUME(vendor, device, hook) \
1211 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume, \
1212 resume##vendor##device##hook, vendor, device, hook)
e1a2a51e
RW
1213#define DECLARE_PCI_FIXUP_RESUME_EARLY(vendor, device, hook) \
1214 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume_early, \
1215 resume_early##vendor##device##hook, vendor, device, hook)
1216#define DECLARE_PCI_FIXUP_SUSPEND(vendor, device, hook) \
1217 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend, \
1218 suspend##vendor##device##hook, vendor, device, hook)
1da177e4
LT
1219
1220
1221void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev);
1222
05cca6e5 1223void __iomem *pcim_iomap(struct pci_dev *pdev, int bar, unsigned long maxlen);
5ea81769 1224void pcim_iounmap(struct pci_dev *pdev, void __iomem *addr);
05cca6e5 1225void __iomem * const *pcim_iomap_table(struct pci_dev *pdev);
5ea81769 1226int pcim_iomap_regions(struct pci_dev *pdev, u16 mask, const char *name);
916fbfb7
TH
1227int pcim_iomap_regions_request_all(struct pci_dev *pdev, u16 mask,
1228 const char *name);
ec04b075 1229void pcim_iounmap_regions(struct pci_dev *pdev, u16 mask);
5ea81769 1230
1da177e4 1231extern int pci_pci_problems;
236561e5 1232#define PCIPCI_FAIL 1 /* No PCI PCI DMA */
1da177e4
LT
1233#define PCIPCI_TRITON 2
1234#define PCIPCI_NATOMA 4
1235#define PCIPCI_VIAETBF 8
1236#define PCIPCI_VSFX 16
236561e5
AC
1237#define PCIPCI_ALIMAGIK 32 /* Need low latency setting */
1238#define PCIAGP_FAIL 64 /* No PCI to AGP DMA */
1da177e4 1239
4516a618
AN
1240extern unsigned long pci_cardbus_io_size;
1241extern unsigned long pci_cardbus_mem_size;
1242
19792a08
AB
1243int pcibios_add_platform_entries(struct pci_dev *dev);
1244void pcibios_disable_device(struct pci_dev *dev);
1245int pcibios_set_pcie_reset_state(struct pci_dev *dev,
1246 enum pcie_reset_state state);
575e3348 1247
7752d5cf 1248#ifdef CONFIG_PCI_MMCONFIG
bb63b421 1249extern void __init pci_mmcfg_early_init(void);
7752d5cf
RH
1250extern void __init pci_mmcfg_late_init(void);
1251#else
bb63b421 1252static inline void pci_mmcfg_early_init(void) { }
7752d5cf
RH
1253static inline void pci_mmcfg_late_init(void) { }
1254#endif
1255
0ef5f8f6
AP
1256int pci_ext_cfg_avail(struct pci_dev *dev);
1257
1684f5dd 1258void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar);
aa42d7c6 1259
dd7cc44d
YZ
1260#ifdef CONFIG_PCI_IOV
1261extern int pci_enable_sriov(struct pci_dev *dev, int nr_virtfn);
1262extern void pci_disable_sriov(struct pci_dev *dev);
74bb1bcc 1263extern irqreturn_t pci_sriov_migration(struct pci_dev *dev);
dd7cc44d
YZ
1264#else
1265static inline int pci_enable_sriov(struct pci_dev *dev, int nr_virtfn)
1266{
1267 return -ENODEV;
1268}
1269static inline void pci_disable_sriov(struct pci_dev *dev)
1270{
1271}
74bb1bcc
YZ
1272static inline irqreturn_t pci_sriov_migration(struct pci_dev *dev)
1273{
1274 return IRQ_NONE;
1275}
dd7cc44d
YZ
1276#endif
1277
c825bc94
KK
1278#if defined(CONFIG_HOTPLUG_PCI) || defined(CONFIG_HOTPLUG_PCI_MODULE)
1279extern void pci_hp_create_module_link(struct pci_slot *pci_slot);
1280extern void pci_hp_remove_module_link(struct pci_slot *pci_slot);
1281#endif
1282
1da177e4
LT
1283#endif /* __KERNEL__ */
1284#endif /* LINUX_PCI_H */