]> bbs.cooldavid.org Git - net-next-2.6.git/blame - include/linux/pci.h
PCI: fix up error messages for pci_bus registering
[net-next-2.6.git] / include / linux / pci.h
CommitLineData
1da177e4
LT
1/*
2 * pci.h
3 *
4 * PCI defines and function prototypes
5 * Copyright 1994, Drew Eckhardt
6 * Copyright 1997--1999 Martin Mares <mj@ucw.cz>
7 *
8 * For more information, please consult the following manuals (look at
9 * http://www.pcisig.com/ for how to get them):
10 *
11 * PCI BIOS Specification
12 * PCI Local Bus Specification
13 * PCI to PCI Bridge Specification
14 * PCI System Design Guide
15 */
16
17#ifndef LINUX_PCI_H
18#define LINUX_PCI_H
19
4352dfd5
GKH
20/* Include the pci register defines */
21#include <linux/pci_regs.h>
1da177e4 22
1da177e4
LT
23/*
24 * The PCI interface treats multi-function devices as independent
25 * devices. The slot/function address of each device is encoded
26 * in a single byte as follows:
27 *
28 * 7:3 = slot
29 * 2:0 = function
30 */
05cca6e5 31#define PCI_DEVFN(slot, func) ((((slot) & 0x1f) << 3) | ((func) & 0x07))
1da177e4
LT
32#define PCI_SLOT(devfn) (((devfn) >> 3) & 0x1f)
33#define PCI_FUNC(devfn) ((devfn) & 0x07)
34
35/* Ioctls for /proc/bus/pci/X/Y nodes. */
36#define PCIIOC_BASE ('P' << 24 | 'C' << 16 | 'I' << 8)
37#define PCIIOC_CONTROLLER (PCIIOC_BASE | 0x00) /* Get controller for PCI device. */
38#define PCIIOC_MMAP_IS_IO (PCIIOC_BASE | 0x01) /* Set mmap state to I/O space. */
39#define PCIIOC_MMAP_IS_MEM (PCIIOC_BASE | 0x02) /* Set mmap state to MEM space. */
40#define PCIIOC_WRITE_COMBINE (PCIIOC_BASE | 0x03) /* Enable/disable write-combining. */
41
42#ifdef __KERNEL__
43
778382e0
DW
44#include <linux/mod_devicetable.h>
45
1da177e4 46#include <linux/types.h>
1da177e4
LT
47#include <linux/ioport.h>
48#include <linux/list.h>
4a7fb636 49#include <linux/compiler.h>
1da177e4 50#include <linux/errno.h>
bae94d02 51#include <asm/atomic.h>
1da177e4
LT
52#include <linux/device.h>
53
7e7a43c3
AB
54/* Include the ID list */
55#include <linux/pci_ids.h>
56
1da177e4
LT
57/* File state for mmap()s on /proc/bus/pci/X/Y */
58enum pci_mmap_state {
59 pci_mmap_io,
60 pci_mmap_mem
61};
62
63/* This defines the direction arg to the DMA mapping routines. */
64#define PCI_DMA_BIDIRECTIONAL 0
65#define PCI_DMA_TODEVICE 1
66#define PCI_DMA_FROMDEVICE 2
67#define PCI_DMA_NONE 3
68
1da177e4
LT
69#define DEVICE_COUNT_RESOURCE 12
70
71typedef int __bitwise pci_power_t;
72
4352dfd5
GKH
73#define PCI_D0 ((pci_power_t __force) 0)
74#define PCI_D1 ((pci_power_t __force) 1)
75#define PCI_D2 ((pci_power_t __force) 2)
1da177e4
LT
76#define PCI_D3hot ((pci_power_t __force) 3)
77#define PCI_D3cold ((pci_power_t __force) 4)
3fe9d19f 78#define PCI_UNKNOWN ((pci_power_t __force) 5)
438510f6 79#define PCI_POWER_ERROR ((pci_power_t __force) -1)
1da177e4 80
392a1ce7
LV
81/** The pci_channel state describes connectivity between the CPU and
82 * the pci device. If some PCI bus between here and the pci device
83 * has crashed or locked up, this info is reflected here.
84 */
85typedef unsigned int __bitwise pci_channel_state_t;
86
87enum pci_channel_state {
88 /* I/O channel is in normal state */
89 pci_channel_io_normal = (__force pci_channel_state_t) 1,
90
91 /* I/O to channel is blocked */
92 pci_channel_io_frozen = (__force pci_channel_state_t) 2,
93
94 /* PCI card is dead */
95 pci_channel_io_perm_failure = (__force pci_channel_state_t) 3,
96};
97
f7bdd12d
BK
98typedef unsigned int __bitwise pcie_reset_state_t;
99
100enum pcie_reset_state {
101 /* Reset is NOT asserted (Use to deassert reset) */
102 pcie_deassert_reset = (__force pcie_reset_state_t) 1,
103
104 /* Use #PERST to reset PCI-E device */
105 pcie_warm_reset = (__force pcie_reset_state_t) 2,
106
107 /* Use PCI-E Hot Reset to reset device */
108 pcie_hot_reset = (__force pcie_reset_state_t) 3
109};
110
ba698ad4
DM
111typedef unsigned short __bitwise pci_dev_flags_t;
112enum pci_dev_flags {
113 /* INTX_DISABLE in PCI_COMMAND register disables MSI
114 * generation too.
115 */
116 PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG = (__force pci_dev_flags_t) 1,
117};
118
6e325a62
MT
119typedef unsigned short __bitwise pci_bus_flags_t;
120enum pci_bus_flags {
d556ad4b
PO
121 PCI_BUS_FLAGS_NO_MSI = (__force pci_bus_flags_t) 1,
122 PCI_BUS_FLAGS_NO_MMRBC = (__force pci_bus_flags_t) 2,
6e325a62
MT
123};
124
41017f0c
SL
125struct pci_cap_saved_state {
126 struct hlist_node next;
127 char cap_nr;
128 u32 data[0];
129};
130
1da177e4
LT
131/*
132 * The pci_dev structure is used to describe PCI devices.
133 */
134struct pci_dev {
135 struct list_head global_list; /* node in list of all PCI devices */
136 struct list_head bus_list; /* node in per-bus list */
137 struct pci_bus *bus; /* bus this device is on */
138 struct pci_bus *subordinate; /* bus this device bridges to */
139
140 void *sysdata; /* hook for sys-specific extension */
141 struct proc_dir_entry *procent; /* device entry in /proc/bus/pci */
142
143 unsigned int devfn; /* encoded device & function index */
144 unsigned short vendor;
145 unsigned short device;
146 unsigned short subsystem_vendor;
147 unsigned short subsystem_device;
148 unsigned int class; /* 3 bytes: (base,sub,prog-if) */
b8a3a521 149 u8 revision; /* PCI revision, low byte of class word */
1da177e4 150 u8 hdr_type; /* PCI header type (`multi' flag masked out) */
994a65e2 151 u8 pcie_type; /* PCI-E device/port type */
1da177e4 152 u8 rom_base_reg; /* which config register controls the ROM */
ffeff788 153 u8 pin; /* which interrupt pin this device uses */
1da177e4
LT
154
155 struct pci_driver *driver; /* which driver has allocated this device */
156 u64 dma_mask; /* Mask of the bits of bus address this
157 device implements. Normally this is
158 0xffffffff. You only need to change
159 this if your device has broken DMA
160 or supports 64-bit transfers. */
161
4d57cdfa
FT
162 struct device_dma_parameters dma_parms;
163
1da177e4
LT
164 pci_power_t current_state; /* Current operating state. In ACPI-speak,
165 this is D0-D3, D0 being fully functional,
166 and D3 being off. */
167
392a1ce7 168 pci_channel_state_t error_state; /* current connectivity state */
1da177e4
LT
169 struct device dev; /* Generic device interface */
170
1da177e4
LT
171 int cfg_size; /* Size of configuration space */
172
173 /*
174 * Instead of touching interrupt line and base address registers
175 * directly, use the values stored here. They might be different!
176 */
177 unsigned int irq;
178 struct resource resource[DEVICE_COUNT_RESOURCE]; /* I/O and memory regions + expansion ROMs */
179
180 /* These fields are used by common fixups */
181 unsigned int transparent:1; /* Transparent PCI bridge */
182 unsigned int multifunction:1;/* Part of multi-function device */
183 /* keep track of device state */
1da177e4 184 unsigned int is_busmaster:1; /* device is busmaster */
4602b88d 185 unsigned int no_msi:1; /* device may not use msi */
ffadcc2f 186 unsigned int no_d1d2:1; /* only allow d0 or d3 */
e04b0ea2 187 unsigned int block_ucfg_access:1; /* userspace config space access is blocked */
bd8481e1 188 unsigned int broken_parity_status:1; /* Device generates false positive parity */
99dc804d
SL
189 unsigned int msi_enabled:1;
190 unsigned int msix_enabled:1;
9ac7849e 191 unsigned int is_managed:1;
994a65e2 192 unsigned int is_pcie:1;
ba698ad4 193 pci_dev_flags_t dev_flags;
bae94d02 194 atomic_t enable_cnt; /* pci_enable_device has been called */
4602b88d 195
1da177e4 196 u32 saved_config_space[16]; /* config space saved at suspend time */
41017f0c 197 struct hlist_head saved_cap_space;
1da177e4
LT
198 struct bin_attribute *rom_attr; /* attribute descriptor for sysfs ROM entry */
199 int rom_attr_enabled; /* has display of the rom attribute been enabled? */
200 struct bin_attribute *res_attr[DEVICE_COUNT_RESOURCE]; /* sysfs file for resources */
ded86d8d 201#ifdef CONFIG_PCI_MSI
4aa9bc95 202 struct list_head msi_list;
ded86d8d 203#endif
1da177e4
LT
204};
205
65891215
ME
206extern struct pci_dev *alloc_pci_dev(void);
207
1da177e4
LT
208#define pci_dev_g(n) list_entry(n, struct pci_dev, global_list)
209#define pci_dev_b(n) list_entry(n, struct pci_dev, bus_list)
210#define to_pci_dev(n) container_of(n, struct pci_dev, dev)
211#define for_each_pci_dev(d) while ((d = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, d)) != NULL)
212
a7369f1f
LV
213static inline int pci_channel_offline(struct pci_dev *pdev)
214{
215 return (pdev->error_state != pci_channel_io_normal);
216}
217
41017f0c 218static inline struct pci_cap_saved_state *pci_find_saved_cap(
05cca6e5 219 struct pci_dev *pci_dev, char cap)
41017f0c
SL
220{
221 struct pci_cap_saved_state *tmp;
222 struct hlist_node *pos;
223
224 hlist_for_each_entry(tmp, pos, &pci_dev->saved_cap_space, next) {
225 if (tmp->cap_nr == cap)
226 return tmp;
227 }
228 return NULL;
229}
230
231static inline void pci_add_saved_cap(struct pci_dev *pci_dev,
232 struct pci_cap_saved_state *new_cap)
233{
234 hlist_add_head(&new_cap->next, &pci_dev->saved_cap_space);
235}
236
1da177e4
LT
237/*
238 * For PCI devices, the region numbers are assigned this way:
239 *
240 * 0-5 standard PCI regions
241 * 6 expansion ROM
242 * 7-10 bridges: address space assigned to buses behind the bridge
243 */
244
4352dfd5
GKH
245#define PCI_ROM_RESOURCE 6
246#define PCI_BRIDGE_RESOURCES 7
247#define PCI_NUM_RESOURCES 11
1da177e4
LT
248
249#ifndef PCI_BUS_NUM_RESOURCES
4352dfd5 250#define PCI_BUS_NUM_RESOURCES 8
1da177e4 251#endif
4352dfd5
GKH
252
253#define PCI_REGION_FLAG_MASK 0x0fU /* These bits of resource flags tell us the PCI region flags */
1da177e4
LT
254
255struct pci_bus {
256 struct list_head node; /* node in list of buses */
257 struct pci_bus *parent; /* parent bus this bridge is on */
258 struct list_head children; /* list of child buses */
259 struct list_head devices; /* list of devices on this bus */
260 struct pci_dev *self; /* bridge device as seen by parent */
261 struct resource *resource[PCI_BUS_NUM_RESOURCES];
262 /* address space routed to this bus */
263
264 struct pci_ops *ops; /* configuration access functions */
265 void *sysdata; /* hook for sys-specific extension */
266 struct proc_dir_entry *procdir; /* directory entry in /proc/bus/pci */
267
268 unsigned char number; /* bus number */
269 unsigned char primary; /* number of primary bridge */
270 unsigned char secondary; /* number of secondary bridge */
271 unsigned char subordinate; /* max number of subordinate buses */
272
273 char name[48];
274
275 unsigned short bridge_ctl; /* manage NO_ISA/FBB/et al behaviors */
6e325a62 276 pci_bus_flags_t bus_flags; /* Inherited by child busses */
1da177e4 277 struct device *bridge;
fd7d1ced 278 struct device dev;
1da177e4
LT
279 struct bin_attribute *legacy_io; /* legacy I/O for this bus */
280 struct bin_attribute *legacy_mem; /* legacy mem */
281};
282
283#define pci_bus_b(n) list_entry(n, struct pci_bus, node)
fd7d1ced 284#define to_pci_bus(n) container_of(n, struct pci_bus, dev)
1da177e4
LT
285
286/*
287 * Error values that may be returned by PCI functions.
288 */
289#define PCIBIOS_SUCCESSFUL 0x00
290#define PCIBIOS_FUNC_NOT_SUPPORTED 0x81
291#define PCIBIOS_BAD_VENDOR_ID 0x83
292#define PCIBIOS_DEVICE_NOT_FOUND 0x86
293#define PCIBIOS_BAD_REGISTER_NUMBER 0x87
294#define PCIBIOS_SET_FAILED 0x88
295#define PCIBIOS_BUFFER_TOO_SMALL 0x89
296
297/* Low-level architecture-dependent routines */
298
299struct pci_ops {
300 int (*read)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 *val);
301 int (*write)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 val);
302};
303
b6ce068a
MW
304/*
305 * ACPI needs to be able to access PCI config space before we've done a
306 * PCI bus scan and created pci_bus structures.
307 */
308extern int raw_pci_read(unsigned int domain, unsigned int bus,
309 unsigned int devfn, int reg, int len, u32 *val);
310extern int raw_pci_write(unsigned int domain, unsigned int bus,
311 unsigned int devfn, int reg, int len, u32 val);
1da177e4
LT
312
313struct pci_bus_region {
c40a22e0
BH
314 resource_size_t start;
315 resource_size_t end;
1da177e4
LT
316};
317
318struct pci_dynids {
319 spinlock_t lock; /* protects list, index */
320 struct list_head list; /* for IDs added at runtime */
321 unsigned int use_driver_data:1; /* pci_driver->driver_data is used */
322};
323
392a1ce7
LV
324/* ---------------------------------------------------------------- */
325/** PCI Error Recovery System (PCI-ERS). If a PCI device driver provides
579082df 326 * a set of callbacks in struct pci_error_handlers, then that device driver
392a1ce7
LV
327 * will be notified of PCI bus errors, and will be driven to recovery
328 * when an error occurs.
329 */
330
331typedef unsigned int __bitwise pci_ers_result_t;
332
333enum pci_ers_result {
334 /* no result/none/not supported in device driver */
335 PCI_ERS_RESULT_NONE = (__force pci_ers_result_t) 1,
336
337 /* Device driver can recover without slot reset */
338 PCI_ERS_RESULT_CAN_RECOVER = (__force pci_ers_result_t) 2,
339
340 /* Device driver wants slot to be reset. */
341 PCI_ERS_RESULT_NEED_RESET = (__force pci_ers_result_t) 3,
342
343 /* Device has completely failed, is unrecoverable */
344 PCI_ERS_RESULT_DISCONNECT = (__force pci_ers_result_t) 4,
345
346 /* Device driver is fully recovered and operational */
347 PCI_ERS_RESULT_RECOVERED = (__force pci_ers_result_t) 5,
348};
349
350/* PCI bus error event callbacks */
05cca6e5 351struct pci_error_handlers {
392a1ce7
LV
352 /* PCI bus error detected on this device */
353 pci_ers_result_t (*error_detected)(struct pci_dev *dev,
05cca6e5 354 enum pci_channel_state error);
392a1ce7
LV
355
356 /* MMIO has been re-enabled, but not DMA */
357 pci_ers_result_t (*mmio_enabled)(struct pci_dev *dev);
358
359 /* PCI Express link has been reset */
360 pci_ers_result_t (*link_reset)(struct pci_dev *dev);
361
362 /* PCI slot has been reset */
363 pci_ers_result_t (*slot_reset)(struct pci_dev *dev);
364
365 /* Device driver may resume normal operations */
366 void (*resume)(struct pci_dev *dev);
367};
368
369/* ---------------------------------------------------------------- */
370
1da177e4
LT
371struct module;
372struct pci_driver {
373 struct list_head node;
374 char *name;
1da177e4
LT
375 const struct pci_device_id *id_table; /* must be non-NULL for probe to be called */
376 int (*probe) (struct pci_dev *dev, const struct pci_device_id *id); /* New device inserted */
377 void (*remove) (struct pci_dev *dev); /* Device removed (NULL if not a hot-plug capable driver) */
378 int (*suspend) (struct pci_dev *dev, pm_message_t state); /* Device suspended */
cbd69dbb
LT
379 int (*suspend_late) (struct pci_dev *dev, pm_message_t state);
380 int (*resume_early) (struct pci_dev *dev);
1da177e4 381 int (*resume) (struct pci_dev *dev); /* Device woken up */
c8958177 382 void (*shutdown) (struct pci_dev *dev);
1da177e4 383
392a1ce7 384 struct pci_error_handlers *err_handler;
1da177e4
LT
385 struct device_driver driver;
386 struct pci_dynids dynids;
387};
388
05cca6e5 389#define to_pci_driver(drv) container_of(drv, struct pci_driver, driver)
1da177e4
LT
390
391/**
392 * PCI_DEVICE - macro used to describe a specific pci device
393 * @vend: the 16 bit PCI Vendor ID
394 * @dev: the 16 bit PCI Device ID
395 *
396 * This macro is used to create a struct pci_device_id that matches a
397 * specific device. The subvendor and subdevice fields will be set to
398 * PCI_ANY_ID.
399 */
400#define PCI_DEVICE(vend,dev) \
401 .vendor = (vend), .device = (dev), \
402 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
403
404/**
405 * PCI_DEVICE_CLASS - macro used to describe a specific pci device class
406 * @dev_class: the class, subclass, prog-if triple for this device
407 * @dev_class_mask: the class mask for this device
408 *
409 * This macro is used to create a struct pci_device_id that matches a
4352dfd5 410 * specific PCI class. The vendor, device, subvendor, and subdevice
1da177e4
LT
411 * fields will be set to PCI_ANY_ID.
412 */
413#define PCI_DEVICE_CLASS(dev_class,dev_class_mask) \
414 .class = (dev_class), .class_mask = (dev_class_mask), \
415 .vendor = PCI_ANY_ID, .device = PCI_ANY_ID, \
416 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
417
1597cacb
AC
418/**
419 * PCI_VDEVICE - macro used to describe a specific pci device in short form
420 * @vend: the vendor name
421 * @dev: the 16 bit PCI Device ID
422 *
423 * This macro is used to create a struct pci_device_id that matches a
424 * specific PCI device. The subvendor, and subdevice fields will be set
425 * to PCI_ANY_ID. The macro allows the next field to follow as the device
426 * private data.
427 */
428
429#define PCI_VDEVICE(vendor, device) \
430 PCI_VENDOR_ID_##vendor, (device), \
431 PCI_ANY_ID, PCI_ANY_ID, 0, 0
432
1da177e4
LT
433/* these external functions are only available when PCI support is enabled */
434#ifdef CONFIG_PCI
435
436extern struct bus_type pci_bus_type;
437
438/* Do NOT directly access these two variables, unless you are arch specific pci
439 * code, or pci core code. */
440extern struct list_head pci_root_buses; /* list of all known PCI buses */
441extern struct list_head pci_devices; /* list of all devices */
ed4aaadb
ZY
442/* Some device drivers need know if pci is initiated */
443extern int no_pci_devices(void);
1da177e4
LT
444
445void pcibios_fixup_bus(struct pci_bus *);
4a7fb636 446int __must_check pcibios_enable_device(struct pci_dev *, int mask);
05cca6e5 447char *pcibios_setup(char *str);
1da177e4
LT
448
449/* Used only when drivers/pci/setup.c is used */
e31dd6e4
GKH
450void pcibios_align_resource(void *, struct resource *, resource_size_t,
451 resource_size_t);
1da177e4
LT
452void pcibios_update_irq(struct pci_dev *, int irq);
453
454/* Generic PCI functions used internally */
455
456extern struct pci_bus *pci_find_bus(int domain, int busnr);
c431ada4 457void pci_bus_add_devices(struct pci_bus *bus);
05cca6e5
GKH
458struct pci_bus *pci_scan_bus_parented(struct device *parent, int bus,
459 struct pci_ops *ops, void *sysdata);
460static inline struct pci_bus *pci_scan_bus(int bus, struct pci_ops *ops,
461 void *sysdata)
1da177e4 462{
c431ada4
RS
463 struct pci_bus *root_bus;
464 root_bus = pci_scan_bus_parented(NULL, bus, ops, sysdata);
465 if (root_bus)
466 pci_bus_add_devices(root_bus);
467 return root_bus;
1da177e4 468}
05cca6e5
GKH
469struct pci_bus *pci_create_bus(struct device *parent, int bus,
470 struct pci_ops *ops, void *sysdata);
471struct pci_bus *pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev,
472 int busnr);
1da177e4 473int pci_scan_slot(struct pci_bus *bus, int devfn);
05cca6e5 474struct pci_dev *pci_scan_single_device(struct pci_bus *bus, int devfn);
cdb9b9f7 475void pci_device_add(struct pci_dev *dev, struct pci_bus *bus);
1da177e4 476unsigned int pci_scan_child_bus(struct pci_bus *bus);
b19441af 477int __must_check pci_bus_add_device(struct pci_dev *dev);
1da177e4 478void pci_read_bridge_bases(struct pci_bus *child);
05cca6e5
GKH
479struct resource *pci_find_parent_resource(const struct pci_dev *dev,
480 struct resource *res);
1da177e4
LT
481int pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge);
482extern struct pci_dev *pci_dev_get(struct pci_dev *dev);
483extern void pci_dev_put(struct pci_dev *dev);
484extern void pci_remove_bus(struct pci_bus *b);
485extern void pci_remove_bus_device(struct pci_dev *dev);
24f8aa9b 486extern void pci_stop_bus_device(struct pci_dev *dev);
b3743fa4 487void pci_setup_cardbus(struct pci_bus *bus);
6b4b78fe 488extern void pci_sort_breadthfirst(void);
1da177e4
LT
489
490/* Generic PCI functions exported to card drivers */
491
bd3989e0 492#ifdef CONFIG_PCI_LEGACY
05cca6e5
GKH
493struct pci_dev __deprecated *pci_find_device(unsigned int vendor,
494 unsigned int device,
495 const struct pci_dev *from);
496struct pci_dev __deprecated *pci_find_slot(unsigned int bus,
497 unsigned int devfn);
bd3989e0
JG
498#endif /* CONFIG_PCI_LEGACY */
499
05cca6e5
GKH
500int pci_find_capability(struct pci_dev *dev, int cap);
501int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap);
502int pci_find_ext_capability(struct pci_dev *dev, int cap);
503int pci_find_ht_capability(struct pci_dev *dev, int ht_cap);
504int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap);
4348a2dc 505void pcie_wait_pending_transaction(struct pci_dev *dev);
29f3eb64 506struct pci_bus *pci_find_next_bus(const struct pci_bus *from);
1da177e4 507
d42552c3
AM
508struct pci_dev *pci_get_device(unsigned int vendor, unsigned int device,
509 struct pci_dev *from);
510struct pci_dev *pci_get_device_reverse(unsigned int vendor, unsigned int device,
511 struct pci_dev *from);
512
05cca6e5 513struct pci_dev *pci_get_subsys(unsigned int vendor, unsigned int device,
1da177e4
LT
514 unsigned int ss_vendor, unsigned int ss_device,
515 struct pci_dev *from);
05cca6e5
GKH
516struct pci_dev *pci_get_slot(struct pci_bus *bus, unsigned int devfn);
517struct pci_dev *pci_get_bus_and_slot(unsigned int bus, unsigned int devfn);
518struct pci_dev *pci_get_class(unsigned int class, struct pci_dev *from);
1da177e4 519int pci_dev_present(const struct pci_device_id *ids);
d86f90f9 520const struct pci_device_id *pci_find_present(const struct pci_device_id *ids);
1da177e4 521
05cca6e5
GKH
522int pci_bus_read_config_byte(struct pci_bus *bus, unsigned int devfn,
523 int where, u8 *val);
524int pci_bus_read_config_word(struct pci_bus *bus, unsigned int devfn,
525 int where, u16 *val);
526int pci_bus_read_config_dword(struct pci_bus *bus, unsigned int devfn,
527 int where, u32 *val);
528int pci_bus_write_config_byte(struct pci_bus *bus, unsigned int devfn,
529 int where, u8 val);
530int pci_bus_write_config_word(struct pci_bus *bus, unsigned int devfn,
531 int where, u16 val);
532int pci_bus_write_config_dword(struct pci_bus *bus, unsigned int devfn,
533 int where, u32 val);
1da177e4
LT
534
535static inline int pci_read_config_byte(struct pci_dev *dev, int where, u8 *val)
536{
05cca6e5 537 return pci_bus_read_config_byte(dev->bus, dev->devfn, where, val);
1da177e4
LT
538}
539static inline int pci_read_config_word(struct pci_dev *dev, int where, u16 *val)
540{
05cca6e5 541 return pci_bus_read_config_word(dev->bus, dev->devfn, where, val);
1da177e4 542}
05cca6e5
GKH
543static inline int pci_read_config_dword(struct pci_dev *dev, int where,
544 u32 *val)
1da177e4 545{
05cca6e5 546 return pci_bus_read_config_dword(dev->bus, dev->devfn, where, val);
1da177e4
LT
547}
548static inline int pci_write_config_byte(struct pci_dev *dev, int where, u8 val)
549{
05cca6e5 550 return pci_bus_write_config_byte(dev->bus, dev->devfn, where, val);
1da177e4
LT
551}
552static inline int pci_write_config_word(struct pci_dev *dev, int where, u16 val)
553{
05cca6e5 554 return pci_bus_write_config_word(dev->bus, dev->devfn, where, val);
1da177e4 555}
05cca6e5
GKH
556static inline int pci_write_config_dword(struct pci_dev *dev, int where,
557 u32 val)
1da177e4 558{
05cca6e5 559 return pci_bus_write_config_dword(dev->bus, dev->devfn, where, val);
1da177e4
LT
560}
561
4a7fb636 562int __must_check pci_enable_device(struct pci_dev *dev);
b718989d
BH
563int __must_check pci_enable_device_io(struct pci_dev *dev);
564int __must_check pci_enable_device_mem(struct pci_dev *dev);
0b62e13b 565int __must_check pci_reenable_device(struct pci_dev *);
9ac7849e
TH
566int __must_check pcim_enable_device(struct pci_dev *pdev);
567void pcim_pin_device(struct pci_dev *pdev);
568
569static inline int pci_is_managed(struct pci_dev *pdev)
570{
571 return pdev->is_managed;
572}
573
1da177e4
LT
574void pci_disable_device(struct pci_dev *dev);
575void pci_set_master(struct pci_dev *dev);
f7bdd12d 576int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state);
1da177e4 577#define HAVE_PCI_SET_MWI
4a7fb636 578int __must_check pci_set_mwi(struct pci_dev *dev);
694625c0 579int pci_try_set_mwi(struct pci_dev *dev);
1da177e4 580void pci_clear_mwi(struct pci_dev *dev);
a04ce0ff 581void pci_intx(struct pci_dev *dev, int enable);
f5f2b131 582void pci_msi_off(struct pci_dev *dev);
9c8550ee
LT
583int pci_set_dma_mask(struct pci_dev *dev, u64 mask);
584int pci_set_consistent_dma_mask(struct pci_dev *dev, u64 mask);
4d57cdfa 585int pci_set_dma_max_seg_size(struct pci_dev *dev, unsigned int size);
59fc67de 586int pci_set_dma_seg_boundary(struct pci_dev *dev, unsigned long mask);
d556ad4b
PO
587int pcix_get_max_mmrbc(struct pci_dev *dev);
588int pcix_get_mmrbc(struct pci_dev *dev);
589int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc);
2637e5b5 590int pcie_get_readrq(struct pci_dev *dev);
d556ad4b 591int pcie_set_readrq(struct pci_dev *dev, int rq);
064b53db 592void pci_update_resource(struct pci_dev *dev, struct resource *res, int resno);
4a7fb636
AM
593int __must_check pci_assign_resource(struct pci_dev *dev, int i);
594int __must_check pci_assign_resource_fixed(struct pci_dev *dev, int i);
c87deff7 595int pci_select_bars(struct pci_dev *dev, unsigned long flags);
1da177e4
LT
596
597/* ROM control related routines */
144a50ea 598void __iomem __must_check *pci_map_rom(struct pci_dev *pdev, size_t *size);
1da177e4 599void pci_unmap_rom(struct pci_dev *pdev, void __iomem *rom);
d7ad2254 600size_t pci_get_rom_size(void __iomem *rom, size_t size);
1da177e4
LT
601
602/* Power management related routines */
603int pci_save_state(struct pci_dev *dev);
604int pci_restore_state(struct pci_dev *dev);
9c8550ee
LT
605int pci_set_power_state(struct pci_dev *dev, pci_power_t state);
606pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state);
607int pci_enable_wake(struct pci_dev *dev, pci_power_t state, int enable);
1da177e4 608
ce5ccdef 609/* Functions for PCI Hotplug drivers to use */
05cca6e5 610int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap);
ce5ccdef 611
1da177e4
LT
612/* Helper functions for low-level code (drivers/pci/setup-[bus,res].c) */
613void pci_bus_assign_resources(struct pci_bus *bus);
614void pci_bus_size_bridges(struct pci_bus *bus);
615int pci_claim_resource(struct pci_dev *, int);
616void pci_assign_unassigned_resources(void);
617void pdev_enable_device(struct pci_dev *);
618void pdev_sort_resources(struct pci_dev *, struct resource_list *);
619void pci_fixup_irqs(u8 (*)(struct pci_dev *, u8 *),
620 int (*)(struct pci_dev *, u8, u8));
621#define HAVE_PCI_REQ_REGIONS 2
4a7fb636 622int __must_check pci_request_regions(struct pci_dev *, const char *);
1da177e4 623void pci_release_regions(struct pci_dev *);
4a7fb636 624int __must_check pci_request_region(struct pci_dev *, int, const char *);
1da177e4 625void pci_release_region(struct pci_dev *, int);
c87deff7
HS
626int pci_request_selected_regions(struct pci_dev *, int, const char *);
627void pci_release_selected_regions(struct pci_dev *, int);
1da177e4
LT
628
629/* drivers/pci/bus.c */
4a7fb636
AM
630int __must_check pci_bus_alloc_resource(struct pci_bus *bus,
631 struct resource *res, resource_size_t size,
632 resource_size_t align, resource_size_t min,
633 unsigned int type_mask,
634 void (*alignf)(void *, struct resource *,
635 resource_size_t, resource_size_t),
636 void *alignf_data);
1da177e4
LT
637void pci_enable_bridges(struct pci_bus *bus);
638
863b18f4 639/* Proper probing supporting hot-pluggable devices */
725522b5
GKH
640int __must_check __pci_register_driver(struct pci_driver *, struct module *,
641 const char *mod_name);
4a7fb636 642static inline int __must_check pci_register_driver(struct pci_driver *driver)
863b18f4 643{
725522b5 644 return __pci_register_driver(driver, THIS_MODULE, KBUILD_MODNAME);
863b18f4
L
645}
646
05cca6e5
GKH
647void pci_unregister_driver(struct pci_driver *dev);
648void pci_remove_behind_bridge(struct pci_dev *dev);
649struct pci_driver *pci_dev_driver(const struct pci_dev *dev);
650const struct pci_device_id *pci_match_id(const struct pci_device_id *ids,
651 struct pci_dev *dev);
652int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max,
653 int pass);
1da177e4 654
cecf4864
PM
655void pci_walk_bus(struct pci_bus *top, void (*cb)(struct pci_dev *, void *),
656 void *userdata);
ac7dc65a 657int pci_cfg_space_size(struct pci_dev *dev);
05cca6e5 658unsigned char pci_bus_max_busnr(struct pci_bus *bus);
cecf4864 659
1da177e4
LT
660/* kmem_cache style wrapper around pci_alloc_consistent() */
661
662#include <linux/dmapool.h>
663
664#define pci_pool dma_pool
665#define pci_pool_create(name, pdev, size, align, allocation) \
666 dma_pool_create(name, &pdev->dev, size, align, allocation)
667#define pci_pool_destroy(pool) dma_pool_destroy(pool)
668#define pci_pool_alloc(pool, flags, handle) dma_pool_alloc(pool, flags, handle)
669#define pci_pool_free(pool, vaddr, addr) dma_pool_free(pool, vaddr, addr)
670
e24c2d96
DM
671enum pci_dma_burst_strategy {
672 PCI_DMA_BURST_INFINITY, /* make bursts as large as possible,
673 strategy_parameter is N/A */
674 PCI_DMA_BURST_BOUNDARY, /* disconnect at every strategy_parameter
675 byte boundaries */
676 PCI_DMA_BURST_MULTIPLE, /* disconnect at some multiple of
677 strategy_parameter byte boundaries */
678};
679
1da177e4
LT
680struct msix_entry {
681 u16 vector; /* kernel uses to write allocated vector */
682 u16 entry; /* driver uses to specify entry, OS writes */
683};
684
0366f8f7 685
1da177e4 686#ifndef CONFIG_PCI_MSI
05cca6e5
GKH
687static inline int pci_enable_msi(struct pci_dev *dev)
688{
689 return -1;
690}
691
692static inline void pci_disable_msi(struct pci_dev *dev)
693{ }
694
695static inline int pci_enable_msix(struct pci_dev *dev,
696 struct msix_entry *entries, int nvec)
697{
698 return -1;
699}
700
701static inline void pci_disable_msix(struct pci_dev *dev)
702{ }
703
704static inline void msi_remove_pci_irq_vectors(struct pci_dev *dev)
705{ }
706
707static inline void pci_restore_msi_state(struct pci_dev *dev)
708{ }
1da177e4 709#else
1da177e4
LT
710extern int pci_enable_msi(struct pci_dev *dev);
711extern void pci_disable_msi(struct pci_dev *dev);
05cca6e5 712extern int pci_enable_msix(struct pci_dev *dev,
1da177e4
LT
713 struct msix_entry *entries, int nvec);
714extern void pci_disable_msix(struct pci_dev *dev);
715extern void msi_remove_pci_irq_vectors(struct pci_dev *dev);
94688cf2 716extern void pci_restore_msi_state(struct pci_dev *dev);
1da177e4
LT
717#endif
718
8b955b0d 719#ifdef CONFIG_HT_IRQ
8b955b0d
EB
720/* The functions a driver should call */
721int ht_create_irq(struct pci_dev *dev, int idx);
722void ht_destroy_irq(unsigned int irq);
8b955b0d
EB
723#endif /* CONFIG_HT_IRQ */
724
e04b0ea2
BK
725extern void pci_block_user_cfg_access(struct pci_dev *dev);
726extern void pci_unblock_user_cfg_access(struct pci_dev *dev);
727
4352dfd5
GKH
728/*
729 * PCI domain support. Sometimes called PCI segment (eg by ACPI),
730 * a PCI domain is defined to be a set of PCI busses which share
731 * configuration space.
732 */
32a2eea7
JG
733#ifdef CONFIG_PCI_DOMAINS
734extern int pci_domains_supported;
735#else
736enum { pci_domains_supported = 0 };
05cca6e5
GKH
737static inline int pci_domain_nr(struct pci_bus *bus)
738{
739 return 0;
740}
741
4352dfd5
GKH
742static inline int pci_proc_domain(struct pci_bus *bus)
743{
744 return 0;
745}
32a2eea7 746#endif /* CONFIG_PCI_DOMAINS */
1da177e4 747
4352dfd5 748#else /* CONFIG_PCI is not enabled */
1da177e4
LT
749
750/*
751 * If the system does not have PCI, clearly these return errors. Define
752 * these as simple inline functions to avoid hair in drivers.
753 */
754
05cca6e5
GKH
755#define _PCI_NOP(o, s, t) \
756 static inline int pci_##o##_config_##s(struct pci_dev *dev, \
757 int where, t val) \
1da177e4 758 { return PCIBIOS_FUNC_NOT_SUPPORTED; }
05cca6e5
GKH
759
760#define _PCI_NOP_ALL(o, x) _PCI_NOP(o, byte, u8 x) \
761 _PCI_NOP(o, word, u16 x) \
762 _PCI_NOP(o, dword, u32 x)
1da177e4
LT
763_PCI_NOP_ALL(read, *)
764_PCI_NOP_ALL(write,)
765
05cca6e5
GKH
766static inline struct pci_dev *pci_find_device(unsigned int vendor,
767 unsigned int device,
768 const struct pci_dev *from)
769{
770 return NULL;
771}
1da177e4 772
05cca6e5
GKH
773static inline struct pci_dev *pci_find_slot(unsigned int bus,
774 unsigned int devfn)
775{
776 return NULL;
777}
1da177e4 778
d42552c3 779static inline struct pci_dev *pci_get_device(unsigned int vendor,
05cca6e5
GKH
780 unsigned int device,
781 struct pci_dev *from)
782{
783 return NULL;
784}
d42552c3
AM
785
786static inline struct pci_dev *pci_get_device_reverse(unsigned int vendor,
05cca6e5
GKH
787 unsigned int device,
788 struct pci_dev *from)
789{
790 return NULL;
791}
1da177e4 792
05cca6e5
GKH
793static inline struct pci_dev *pci_get_subsys(unsigned int vendor,
794 unsigned int device,
795 unsigned int ss_vendor,
796 unsigned int ss_device,
797 struct pci_dev *from)
798{
799 return NULL;
800}
1da177e4 801
05cca6e5
GKH
802static inline struct pci_dev *pci_get_class(unsigned int class,
803 struct pci_dev *from)
804{
805 return NULL;
806}
1da177e4
LT
807
808#define pci_dev_present(ids) (0)
ed4aaadb 809#define no_pci_devices() (1)
d86f90f9 810#define pci_find_present(ids) (NULL)
1da177e4
LT
811#define pci_dev_put(dev) do { } while (0)
812
05cca6e5
GKH
813static inline void pci_set_master(struct pci_dev *dev)
814{ }
815
816static inline int pci_enable_device(struct pci_dev *dev)
817{
818 return -EIO;
819}
820
821static inline void pci_disable_device(struct pci_dev *dev)
822{ }
823
824static inline int pci_set_dma_mask(struct pci_dev *dev, u64 mask)
825{
826 return -EIO;
827}
828
4d57cdfa
FT
829static inline int pci_set_dma_max_seg_size(struct pci_dev *dev,
830 unsigned int size)
831{
832 return -EIO;
833}
834
59fc67de
FT
835static inline int pci_set_dma_seg_boundary(struct pci_dev *dev,
836 unsigned long mask)
837{
838 return -EIO;
839}
840
05cca6e5
GKH
841static inline int pci_assign_resource(struct pci_dev *dev, int i)
842{
843 return -EBUSY;
844}
845
846static inline int __pci_register_driver(struct pci_driver *drv,
847 struct module *owner)
848{
849 return 0;
850}
851
852static inline int pci_register_driver(struct pci_driver *drv)
853{
854 return 0;
855}
856
857static inline void pci_unregister_driver(struct pci_driver *drv)
858{ }
859
860static inline int pci_find_capability(struct pci_dev *dev, int cap)
861{
862 return 0;
863}
864
865static inline int pci_find_next_capability(struct pci_dev *dev, u8 post,
866 int cap)
867{
868 return 0;
869}
870
871static inline int pci_find_ext_capability(struct pci_dev *dev, int cap)
872{
873 return 0;
874}
875
876static inline void pcie_wait_pending_transaction(struct pci_dev *dev)
877{ }
1da177e4
LT
878
879/* Power management related routines */
05cca6e5
GKH
880static inline int pci_save_state(struct pci_dev *dev)
881{
882 return 0;
883}
884
885static inline int pci_restore_state(struct pci_dev *dev)
886{
887 return 0;
888}
1da177e4 889
05cca6e5
GKH
890static inline int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
891{
892 return 0;
893}
894
895static inline pci_power_t pci_choose_state(struct pci_dev *dev,
896 pm_message_t state)
897{
898 return PCI_D0;
899}
900
901static inline int pci_enable_wake(struct pci_dev *dev, pci_power_t state,
902 int enable)
903{
904 return 0;
905}
906
907static inline int pci_request_regions(struct pci_dev *dev, const char *res_name)
908{
909 return -EIO;
910}
911
912static inline void pci_release_regions(struct pci_dev *dev)
913{ }
0da0ead9 914
a46e8126
KG
915#define pci_dma_burst_advice(pdev, strat, strategy_parameter) do { } while (0)
916
05cca6e5
GKH
917static inline void pci_block_user_cfg_access(struct pci_dev *dev)
918{ }
919
920static inline void pci_unblock_user_cfg_access(struct pci_dev *dev)
921{ }
e04b0ea2 922
d80d0217
RD
923static inline struct pci_bus *pci_find_next_bus(const struct pci_bus *from)
924{ return NULL; }
925
926static inline struct pci_dev *pci_get_slot(struct pci_bus *bus,
927 unsigned int devfn)
928{ return NULL; }
929
930static inline struct pci_dev *pci_get_bus_and_slot(unsigned int bus,
931 unsigned int devfn)
932{ return NULL; }
933
4352dfd5 934#endif /* CONFIG_PCI */
1da177e4 935
4352dfd5
GKH
936/* Include architecture-dependent settings and functions */
937
938#include <asm/pci.h>
1da177e4
LT
939
940/* these helpers provide future and backwards compatibility
941 * for accessing popular PCI BAR info */
05cca6e5
GKH
942#define pci_resource_start(dev, bar) ((dev)->resource[(bar)].start)
943#define pci_resource_end(dev, bar) ((dev)->resource[(bar)].end)
944#define pci_resource_flags(dev, bar) ((dev)->resource[(bar)].flags)
1da177e4 945#define pci_resource_len(dev,bar) \
05cca6e5
GKH
946 ((pci_resource_start((dev), (bar)) == 0 && \
947 pci_resource_end((dev), (bar)) == \
948 pci_resource_start((dev), (bar))) ? 0 : \
949 \
950 (pci_resource_end((dev), (bar)) - \
951 pci_resource_start((dev), (bar)) + 1))
1da177e4
LT
952
953/* Similar to the helpers above, these manipulate per-pci_dev
954 * driver-specific data. They are really just a wrapper around
955 * the generic device structure functions of these calls.
956 */
05cca6e5 957static inline void *pci_get_drvdata(struct pci_dev *pdev)
1da177e4
LT
958{
959 return dev_get_drvdata(&pdev->dev);
960}
961
05cca6e5 962static inline void pci_set_drvdata(struct pci_dev *pdev, void *data)
1da177e4
LT
963{
964 dev_set_drvdata(&pdev->dev, data);
965}
966
967/* If you want to know what to call your pci_dev, ask this function.
968 * Again, it's a wrapper around the generic device.
969 */
970static inline char *pci_name(struct pci_dev *pdev)
971{
972 return pdev->dev.bus_id;
973}
974
2311b1f2
ME
975
976/* Some archs don't want to expose struct resource to userland as-is
977 * in sysfs and /proc
978 */
979#ifndef HAVE_ARCH_PCI_RESOURCE_TO_USER
980static inline void pci_resource_to_user(const struct pci_dev *dev, int bar,
05cca6e5 981 const struct resource *rsrc, resource_size_t *start,
e31dd6e4 982 resource_size_t *end)
2311b1f2
ME
983{
984 *start = rsrc->start;
985 *end = rsrc->end;
986}
987#endif /* HAVE_ARCH_PCI_RESOURCE_TO_USER */
988
989
1da177e4
LT
990/*
991 * The world is not perfect and supplies us with broken PCI devices.
992 * For at least a part of these bugs we need a work-around, so both
993 * generic (drivers/pci/quirks.c) and per-architecture code can define
994 * fixup hooks to be called for particular buggy devices.
995 */
996
997struct pci_fixup {
998 u16 vendor, device; /* You can use PCI_ANY_ID here of course */
999 void (*hook)(struct pci_dev *dev);
1000};
1001
1002enum pci_fixup_pass {
1003 pci_fixup_early, /* Before probing BARs */
1004 pci_fixup_header, /* After reading configuration header */
1005 pci_fixup_final, /* Final phase of device fixups */
1006 pci_fixup_enable, /* pci_enable_device() time */
1597cacb 1007 pci_fixup_resume, /* pci_enable_device() time */
1da177e4
LT
1008};
1009
1010/* Anonymous variables would be nice... */
1011#define DECLARE_PCI_FIXUP_SECTION(section, name, vendor, device, hook) \
3ff6eecc 1012 static const struct pci_fixup __pci_fixup_##name __used \
1da177e4
LT
1013 __attribute__((__section__(#section))) = { vendor, device, hook };
1014#define DECLARE_PCI_FIXUP_EARLY(vendor, device, hook) \
1015 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_early, \
1016 vendor##device##hook, vendor, device, hook)
1017#define DECLARE_PCI_FIXUP_HEADER(vendor, device, hook) \
1018 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_header, \
1019 vendor##device##hook, vendor, device, hook)
1020#define DECLARE_PCI_FIXUP_FINAL(vendor, device, hook) \
1021 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_final, \
1022 vendor##device##hook, vendor, device, hook)
1023#define DECLARE_PCI_FIXUP_ENABLE(vendor, device, hook) \
1024 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_enable, \
1025 vendor##device##hook, vendor, device, hook)
1597cacb
AC
1026#define DECLARE_PCI_FIXUP_RESUME(vendor, device, hook) \
1027 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume, \
1028 resume##vendor##device##hook, vendor, device, hook)
1da177e4
LT
1029
1030
1031void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev);
1032
05cca6e5 1033void __iomem *pcim_iomap(struct pci_dev *pdev, int bar, unsigned long maxlen);
5ea81769 1034void pcim_iounmap(struct pci_dev *pdev, void __iomem *addr);
05cca6e5 1035void __iomem * const *pcim_iomap_table(struct pci_dev *pdev);
5ea81769 1036int pcim_iomap_regions(struct pci_dev *pdev, u16 mask, const char *name);
ec04b075 1037void pcim_iounmap_regions(struct pci_dev *pdev, u16 mask);
5ea81769 1038
1da177e4 1039extern int pci_pci_problems;
236561e5 1040#define PCIPCI_FAIL 1 /* No PCI PCI DMA */
1da177e4
LT
1041#define PCIPCI_TRITON 2
1042#define PCIPCI_NATOMA 4
1043#define PCIPCI_VIAETBF 8
1044#define PCIPCI_VSFX 16
236561e5
AC
1045#define PCIPCI_ALIMAGIK 32 /* Need low latency setting */
1046#define PCIAGP_FAIL 64 /* No PCI to AGP DMA */
1da177e4 1047
4516a618
AN
1048extern unsigned long pci_cardbus_io_size;
1049extern unsigned long pci_cardbus_mem_size;
1050
a2cd52ca 1051extern int pcibios_add_platform_entries(struct pci_dev *dev);
575e3348 1052
1da177e4
LT
1053#endif /* __KERNEL__ */
1054#endif /* LINUX_PCI_H */