]> bbs.cooldavid.org Git - net-next-2.6.git/blame - include/linux/mlx4/device.h
mlx4_core: Support multiple pre-reserved QP regions
[net-next-2.6.git] / include / linux / mlx4 / device.h
CommitLineData
225c7b1f
RD
1/*
2 * Copyright (c) 2006, 2007 Cisco Systems, Inc. All rights reserved.
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
33#ifndef MLX4_DEVICE_H
34#define MLX4_DEVICE_H
35
36#include <linux/pci.h>
37#include <linux/completion.h>
38#include <linux/radix-tree.h>
39
40#include <asm/atomic.h>
41
42enum {
43 MLX4_FLAG_MSI_X = 1 << 0,
5ae2a7a8 44 MLX4_FLAG_OLD_PORT_CMDS = 1 << 1,
225c7b1f
RD
45};
46
47enum {
48 MLX4_MAX_PORTS = 2
49};
50
cd9281d8
JM
51enum {
52 MLX4_BOARD_ID_LEN = 64
53};
54
225c7b1f
RD
55enum {
56 MLX4_DEV_CAP_FLAG_RC = 1 << 0,
57 MLX4_DEV_CAP_FLAG_UC = 1 << 1,
58 MLX4_DEV_CAP_FLAG_UD = 1 << 2,
59 MLX4_DEV_CAP_FLAG_SRQ = 1 << 6,
60 MLX4_DEV_CAP_FLAG_IPOIB_CSUM = 1 << 7,
61 MLX4_DEV_CAP_FLAG_BAD_PKEY_CNTR = 1 << 8,
62 MLX4_DEV_CAP_FLAG_BAD_QKEY_CNTR = 1 << 9,
63 MLX4_DEV_CAP_FLAG_MEM_WINDOW = 1 << 16,
64 MLX4_DEV_CAP_FLAG_APM = 1 << 17,
65 MLX4_DEV_CAP_FLAG_ATOMIC = 1 << 18,
66 MLX4_DEV_CAP_FLAG_RAW_MCAST = 1 << 19,
67 MLX4_DEV_CAP_FLAG_UD_AV_PORT = 1 << 20,
68 MLX4_DEV_CAP_FLAG_UD_MCAST = 1 << 21
69};
70
95d04f07
RD
71enum {
72 MLX4_BMME_FLAG_LOCAL_INV = 1 << 6,
73 MLX4_BMME_FLAG_REMOTE_INV = 1 << 7,
74 MLX4_BMME_FLAG_TYPE_2_WIN = 1 << 9,
75 MLX4_BMME_FLAG_RESERVED_LKEY = 1 << 10,
76 MLX4_BMME_FLAG_FAST_REG_WR = 1 << 11,
77};
78
225c7b1f
RD
79enum mlx4_event {
80 MLX4_EVENT_TYPE_COMP = 0x00,
81 MLX4_EVENT_TYPE_PATH_MIG = 0x01,
82 MLX4_EVENT_TYPE_COMM_EST = 0x02,
83 MLX4_EVENT_TYPE_SQ_DRAINED = 0x03,
84 MLX4_EVENT_TYPE_SRQ_QP_LAST_WQE = 0x13,
85 MLX4_EVENT_TYPE_SRQ_LIMIT = 0x14,
86 MLX4_EVENT_TYPE_CQ_ERROR = 0x04,
87 MLX4_EVENT_TYPE_WQ_CATAS_ERROR = 0x05,
88 MLX4_EVENT_TYPE_EEC_CATAS_ERROR = 0x06,
89 MLX4_EVENT_TYPE_PATH_MIG_FAILED = 0x07,
90 MLX4_EVENT_TYPE_WQ_INVAL_REQ_ERROR = 0x10,
91 MLX4_EVENT_TYPE_WQ_ACCESS_ERROR = 0x11,
92 MLX4_EVENT_TYPE_SRQ_CATAS_ERROR = 0x12,
93 MLX4_EVENT_TYPE_LOCAL_CATAS_ERROR = 0x08,
94 MLX4_EVENT_TYPE_PORT_CHANGE = 0x09,
95 MLX4_EVENT_TYPE_EQ_OVERFLOW = 0x0f,
96 MLX4_EVENT_TYPE_ECC_DETECT = 0x0e,
97 MLX4_EVENT_TYPE_CMD = 0x0a
98};
99
100enum {
101 MLX4_PORT_CHANGE_SUBTYPE_DOWN = 1,
102 MLX4_PORT_CHANGE_SUBTYPE_ACTIVE = 4
103};
104
105enum {
106 MLX4_PERM_LOCAL_READ = 1 << 10,
107 MLX4_PERM_LOCAL_WRITE = 1 << 11,
108 MLX4_PERM_REMOTE_READ = 1 << 12,
109 MLX4_PERM_REMOTE_WRITE = 1 << 13,
110 MLX4_PERM_ATOMIC = 1 << 14
111};
112
113enum {
114 MLX4_OPCODE_NOP = 0x00,
115 MLX4_OPCODE_SEND_INVAL = 0x01,
116 MLX4_OPCODE_RDMA_WRITE = 0x08,
117 MLX4_OPCODE_RDMA_WRITE_IMM = 0x09,
118 MLX4_OPCODE_SEND = 0x0a,
119 MLX4_OPCODE_SEND_IMM = 0x0b,
120 MLX4_OPCODE_LSO = 0x0e,
121 MLX4_OPCODE_RDMA_READ = 0x10,
122 MLX4_OPCODE_ATOMIC_CS = 0x11,
123 MLX4_OPCODE_ATOMIC_FA = 0x12,
124 MLX4_OPCODE_ATOMIC_MASK_CS = 0x14,
125 MLX4_OPCODE_ATOMIC_MASK_FA = 0x15,
126 MLX4_OPCODE_BIND_MW = 0x18,
127 MLX4_OPCODE_FMR = 0x19,
128 MLX4_OPCODE_LOCAL_INVAL = 0x1b,
129 MLX4_OPCODE_CONFIG_CMD = 0x1f,
130
131 MLX4_RECV_OPCODE_RDMA_WRITE_IMM = 0x00,
132 MLX4_RECV_OPCODE_SEND = 0x01,
133 MLX4_RECV_OPCODE_SEND_IMM = 0x02,
134 MLX4_RECV_OPCODE_SEND_INVAL = 0x03,
135
136 MLX4_CQE_OPCODE_ERROR = 0x1e,
137 MLX4_CQE_OPCODE_RESIZE = 0x16,
138};
139
140enum {
141 MLX4_STAT_RATE_OFFSET = 5
142};
143
29bdc883
VS
144enum {
145 MLX4_MTT_FLAG_PRESENT = 1
146};
147
93fc9e1b
YP
148enum mlx4_qp_region {
149 MLX4_QP_REGION_FW = 0,
150 MLX4_QP_REGION_ETH_ADDR,
151 MLX4_QP_REGION_FC_ADDR,
152 MLX4_QP_REGION_FC_EXCH,
153 MLX4_NUM_QP_REGION
154};
155
156enum {
157 MLX4_NUM_FEXCH = 64 * 1024,
158};
159
ea54b10c
JM
160static inline u64 mlx4_fw_ver(u64 major, u64 minor, u64 subminor)
161{
162 return (major << 32) | (minor << 16) | subminor;
163}
164
225c7b1f
RD
165struct mlx4_caps {
166 u64 fw_ver;
167 int num_ports;
5ae2a7a8
RD
168 int vl_cap[MLX4_MAX_PORTS + 1];
169 int mtu_cap[MLX4_MAX_PORTS + 1];
170 int gid_table_len[MLX4_MAX_PORTS + 1];
171 int pkey_table_len[MLX4_MAX_PORTS + 1];
225c7b1f
RD
172 int local_ca_ack_delay;
173 int num_uars;
174 int bf_reg_size;
175 int bf_regs_per_page;
176 int max_sq_sg;
177 int max_rq_sg;
178 int num_qps;
179 int max_wqes;
180 int max_sq_desc_sz;
181 int max_rq_desc_sz;
182 int max_qp_init_rdma;
183 int max_qp_dest_rdma;
225c7b1f
RD
184 int sqp_start;
185 int num_srqs;
186 int max_srq_wqes;
187 int max_srq_sge;
188 int reserved_srqs;
189 int num_cqs;
190 int max_cqes;
191 int reserved_cqs;
192 int num_eqs;
193 int reserved_eqs;
194 int num_mpts;
195 int num_mtt_segs;
196 int fmr_reserved_mtts;
197 int reserved_mtts;
198 int reserved_mrws;
199 int reserved_uars;
200 int num_mgms;
201 int num_amgms;
202 int reserved_mcgs;
203 int num_qp_per_mgm;
204 int num_pds;
205 int reserved_pds;
206 int mtt_entry_sz;
149983af 207 u32 max_msg_sz;
225c7b1f
RD
208 u32 page_size_cap;
209 u32 flags;
95d04f07
RD
210 u32 bmme_flags;
211 u32 reserved_lkey;
225c7b1f 212 u16 stat_rate_support;
5ae2a7a8 213 u8 port_width_cap[MLX4_MAX_PORTS + 1];
b832be1e 214 int max_gso_sz;
93fc9e1b
YP
215 int reserved_qps_cnt[MLX4_NUM_QP_REGION];
216 int reserved_qps;
217 int reserved_qps_base[MLX4_NUM_QP_REGION];
218 int log_num_macs;
219 int log_num_vlans;
220 int log_num_prios;
225c7b1f
RD
221};
222
223struct mlx4_buf_list {
224 void *buf;
225 dma_addr_t map;
226};
227
228struct mlx4_buf {
b57aacfa
RD
229 struct mlx4_buf_list direct;
230 struct mlx4_buf_list *page_list;
225c7b1f
RD
231 int nbufs;
232 int npages;
233 int page_shift;
234};
235
236struct mlx4_mtt {
237 u32 first_seg;
238 int order;
239 int page_shift;
240};
241
6296883c
YP
242enum {
243 MLX4_DB_PER_PAGE = PAGE_SIZE / 4
244};
245
246struct mlx4_db_pgdir {
247 struct list_head list;
248 DECLARE_BITMAP(order0, MLX4_DB_PER_PAGE);
249 DECLARE_BITMAP(order1, MLX4_DB_PER_PAGE / 2);
250 unsigned long *bits[2];
251 __be32 *db_page;
252 dma_addr_t db_dma;
253};
254
255struct mlx4_ib_user_db_page;
256
257struct mlx4_db {
258 __be32 *db;
259 union {
260 struct mlx4_db_pgdir *pgdir;
261 struct mlx4_ib_user_db_page *user_page;
262 } u;
263 dma_addr_t dma;
264 int index;
265 int order;
266};
267
38ae6a53
YP
268struct mlx4_hwq_resources {
269 struct mlx4_db db;
270 struct mlx4_mtt mtt;
271 struct mlx4_buf buf;
272};
273
225c7b1f
RD
274struct mlx4_mr {
275 struct mlx4_mtt mtt;
276 u64 iova;
277 u64 size;
278 u32 key;
279 u32 pd;
280 u32 access;
281 int enabled;
282};
283
8ad11fb6
JM
284struct mlx4_fmr {
285 struct mlx4_mr mr;
286 struct mlx4_mpt_entry *mpt;
287 __be64 *mtts;
288 dma_addr_t dma_handle;
289 int max_pages;
290 int max_maps;
291 int maps;
292 u8 page_shift;
293};
294
225c7b1f
RD
295struct mlx4_uar {
296 unsigned long pfn;
297 int index;
298};
299
300struct mlx4_cq {
301 void (*comp) (struct mlx4_cq *);
302 void (*event) (struct mlx4_cq *, enum mlx4_event);
303
304 struct mlx4_uar *uar;
305
306 u32 cons_index;
307
308 __be32 *set_ci_db;
309 __be32 *arm_db;
310 int arm_sn;
311
312 int cqn;
313
314 atomic_t refcount;
315 struct completion free;
316};
317
318struct mlx4_qp {
319 void (*event) (struct mlx4_qp *, enum mlx4_event);
320
321 int qpn;
322
323 atomic_t refcount;
324 struct completion free;
325};
326
327struct mlx4_srq {
328 void (*event) (struct mlx4_srq *, enum mlx4_event);
329
330 int srqn;
331 int max;
332 int max_gs;
333 int wqe_shift;
334
335 atomic_t refcount;
336 struct completion free;
337};
338
339struct mlx4_av {
340 __be32 port_pd;
341 u8 reserved1;
342 u8 g_slid;
343 __be16 dlid;
344 u8 reserved2;
345 u8 gid_index;
346 u8 stat_rate;
347 u8 hop_limit;
348 __be32 sl_tclass_flowlabel;
349 u8 dgid[16];
350};
351
352struct mlx4_dev {
353 struct pci_dev *pdev;
354 unsigned long flags;
355 struct mlx4_caps caps;
356 struct radix_tree_root qp_table_tree;
cd9281d8
JM
357 u32 rev_id;
358 char board_id[MLX4_BOARD_ID_LEN];
225c7b1f
RD
359};
360
361struct mlx4_init_port_param {
362 int set_guid0;
363 int set_node_guid;
364 int set_si_guid;
365 u16 mtu;
366 int port_width_cap;
367 u16 vl_cap;
368 u16 max_gid;
369 u16 max_pkey;
370 u64 guid0;
371 u64 node_guid;
372 u64 si_guid;
373};
374
375int mlx4_buf_alloc(struct mlx4_dev *dev, int size, int max_direct,
376 struct mlx4_buf *buf);
377void mlx4_buf_free(struct mlx4_dev *dev, int size, struct mlx4_buf *buf);
1c69fc2a
RD
378static inline void *mlx4_buf_offset(struct mlx4_buf *buf, int offset)
379{
313abe55 380 if (BITS_PER_LONG == 64 || buf->nbufs == 1)
b57aacfa 381 return buf->direct.buf + offset;
1c69fc2a 382 else
b57aacfa 383 return buf->page_list[offset >> PAGE_SHIFT].buf +
1c69fc2a
RD
384 (offset & (PAGE_SIZE - 1));
385}
225c7b1f
RD
386
387int mlx4_pd_alloc(struct mlx4_dev *dev, u32 *pdn);
388void mlx4_pd_free(struct mlx4_dev *dev, u32 pdn);
389
390int mlx4_uar_alloc(struct mlx4_dev *dev, struct mlx4_uar *uar);
391void mlx4_uar_free(struct mlx4_dev *dev, struct mlx4_uar *uar);
392
393int mlx4_mtt_init(struct mlx4_dev *dev, int npages, int page_shift,
394 struct mlx4_mtt *mtt);
395void mlx4_mtt_cleanup(struct mlx4_dev *dev, struct mlx4_mtt *mtt);
396u64 mlx4_mtt_addr(struct mlx4_dev *dev, struct mlx4_mtt *mtt);
397
398int mlx4_mr_alloc(struct mlx4_dev *dev, u32 pd, u64 iova, u64 size, u32 access,
399 int npages, int page_shift, struct mlx4_mr *mr);
400void mlx4_mr_free(struct mlx4_dev *dev, struct mlx4_mr *mr);
401int mlx4_mr_enable(struct mlx4_dev *dev, struct mlx4_mr *mr);
402int mlx4_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
403 int start_index, int npages, u64 *page_list);
404int mlx4_buf_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
405 struct mlx4_buf *buf);
406
6296883c
YP
407int mlx4_db_alloc(struct mlx4_dev *dev, struct mlx4_db *db, int order);
408void mlx4_db_free(struct mlx4_dev *dev, struct mlx4_db *db);
409
38ae6a53
YP
410int mlx4_alloc_hwq_res(struct mlx4_dev *dev, struct mlx4_hwq_resources *wqres,
411 int size, int max_direct);
412void mlx4_free_hwq_res(struct mlx4_dev *mdev, struct mlx4_hwq_resources *wqres,
413 int size);
414
225c7b1f 415int mlx4_cq_alloc(struct mlx4_dev *dev, int nent, struct mlx4_mtt *mtt,
e463c7b1
YP
416 struct mlx4_uar *uar, u64 db_rec, struct mlx4_cq *cq,
417 int collapsed);
225c7b1f
RD
418void mlx4_cq_free(struct mlx4_dev *dev, struct mlx4_cq *cq);
419
a3cdcbfa
YP
420int mlx4_qp_reserve_range(struct mlx4_dev *dev, int cnt, int align, int *base);
421void mlx4_qp_release_range(struct mlx4_dev *dev, int base_qpn, int cnt);
422
423int mlx4_qp_alloc(struct mlx4_dev *dev, int qpn, struct mlx4_qp *qp);
225c7b1f
RD
424void mlx4_qp_free(struct mlx4_dev *dev, struct mlx4_qp *qp);
425
426int mlx4_srq_alloc(struct mlx4_dev *dev, u32 pdn, struct mlx4_mtt *mtt,
427 u64 db_rec, struct mlx4_srq *srq);
428void mlx4_srq_free(struct mlx4_dev *dev, struct mlx4_srq *srq);
429int mlx4_srq_arm(struct mlx4_dev *dev, struct mlx4_srq *srq, int limit_watermark);
65541cb7 430int mlx4_srq_query(struct mlx4_dev *dev, struct mlx4_srq *srq, int *limit_watermark);
225c7b1f 431
5ae2a7a8 432int mlx4_INIT_PORT(struct mlx4_dev *dev, int port);
225c7b1f
RD
433int mlx4_CLOSE_PORT(struct mlx4_dev *dev, int port);
434
521e575b
RL
435int mlx4_multicast_attach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
436 int block_mcast_loopback);
225c7b1f
RD
437int mlx4_multicast_detach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16]);
438
8ad11fb6
JM
439int mlx4_map_phys_fmr(struct mlx4_dev *dev, struct mlx4_fmr *fmr, u64 *page_list,
440 int npages, u64 iova, u32 *lkey, u32 *rkey);
441int mlx4_fmr_alloc(struct mlx4_dev *dev, u32 pd, u32 access, int max_pages,
442 int max_maps, u8 page_shift, struct mlx4_fmr *fmr);
443int mlx4_fmr_enable(struct mlx4_dev *dev, struct mlx4_fmr *fmr);
444void mlx4_fmr_unmap(struct mlx4_dev *dev, struct mlx4_fmr *fmr,
445 u32 *lkey, u32 *rkey);
446int mlx4_fmr_free(struct mlx4_dev *dev, struct mlx4_fmr *fmr);
447int mlx4_SYNC_TPT(struct mlx4_dev *dev);
448
225c7b1f 449#endif /* MLX4_DEVICE_H */