]> bbs.cooldavid.org Git - net-next-2.6.git/blame - include/linux/irq.h
Merge branch 'x86-stage-3-for-linus' of git://git.kernel.org/pub/scm/linux/kernel...
[net-next-2.6.git] / include / linux / irq.h
CommitLineData
06fcb0c6
IM
1#ifndef _LINUX_IRQ_H
2#define _LINUX_IRQ_H
1da177e4
LT
3
4/*
5 * Please do not include this file in generic code. There is currently
6 * no requirement for any architecture to implement anything held
7 * within this file.
8 *
9 * Thanks. --rmk
10 */
11
23f9b317 12#include <linux/smp.h>
1da177e4 13
06fcb0c6 14#ifndef CONFIG_S390
1da177e4
LT
15
16#include <linux/linkage.h>
17#include <linux/cache.h>
18#include <linux/spinlock.h>
19#include <linux/cpumask.h>
503e5763 20#include <linux/gfp.h>
908dcecd 21#include <linux/irqreturn.h>
dd3a1db9 22#include <linux/irqnr.h>
77904fd6 23#include <linux/errno.h>
503e5763 24#include <linux/topology.h>
1da177e4
LT
25
26#include <asm/irq.h>
27#include <asm/ptrace.h>
7d12e780 28#include <asm/irq_regs.h>
1da177e4 29
57a58a94 30struct irq_desc;
ec701584 31typedef void (*irq_flow_handler_t)(unsigned int irq,
7d12e780 32 struct irq_desc *desc);
57a58a94
DH
33
34
1da177e4
LT
35/*
36 * IRQ line status.
6e213616 37 *
950f4427 38 * Bits 0-7 are reserved for the IRQF_* bits in linux/interrupt.h
6e213616
TG
39 *
40 * IRQ types
1da177e4 41 */
6e213616
TG
42#define IRQ_TYPE_NONE 0x00000000 /* Default, unspecified type */
43#define IRQ_TYPE_EDGE_RISING 0x00000001 /* Edge rising type */
44#define IRQ_TYPE_EDGE_FALLING 0x00000002 /* Edge falling type */
45#define IRQ_TYPE_EDGE_BOTH (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING)
46#define IRQ_TYPE_LEVEL_HIGH 0x00000004 /* Level high type */
47#define IRQ_TYPE_LEVEL_LOW 0x00000008 /* Level low type */
48#define IRQ_TYPE_SENSE_MASK 0x0000000f /* Mask of the above */
49#define IRQ_TYPE_PROBE 0x00000010 /* Probing in progress */
50
51/* Internal flags */
950f4427
TG
52#define IRQ_INPROGRESS 0x00000100 /* IRQ handler active - do not enter! */
53#define IRQ_DISABLED 0x00000200 /* IRQ disabled - do not enter! */
54#define IRQ_PENDING 0x00000400 /* IRQ pending - replay on enable */
55#define IRQ_REPLAY 0x00000800 /* IRQ has been replayed but not acked yet */
56#define IRQ_AUTODETECT 0x00001000 /* IRQ is being autodetected */
57#define IRQ_WAITING 0x00002000 /* IRQ not yet seen - for autodetection */
58#define IRQ_LEVEL 0x00004000 /* IRQ level triggered */
59#define IRQ_MASKED 0x00008000 /* IRQ masked - shouldn't be seen again */
60#define IRQ_PER_CPU 0x00010000 /* IRQ is per CPU */
61#define IRQ_NOPROBE 0x00020000 /* IRQ is not valid for probing */
62#define IRQ_NOREQUEST 0x00040000 /* IRQ cannot be requested */
63#define IRQ_NOAUTOEN 0x00080000 /* IRQ will not be enabled on request irq */
d7e25f33
IM
64#define IRQ_WAKEUP 0x00100000 /* IRQ triggers system wakeup */
65#define IRQ_MOVE_PENDING 0x00200000 /* need to re-target IRQ destination */
66#define IRQ_NO_BALANCING 0x00400000 /* IRQ is excluded from balancing */
1adb0850 67#define IRQ_SPURIOUS_DISABLED 0x00800000 /* IRQ was disabled by the spurious trap */
f6d87f4b
TG
68#define IRQ_MOVE_PCNTXT 0x01000000 /* IRQ migration from process context */
69#define IRQ_AFFINITY_SET 0x02000000 /* IRQ affinity was set from userspace*/
950f4427 70
0d7012a9 71#ifdef CONFIG_IRQ_PER_CPU
f26fdd59 72# define CHECK_IRQ_PER_CPU(var) ((var) & IRQ_PER_CPU)
950f4427 73# define IRQ_NO_BALANCING_MASK (IRQ_PER_CPU | IRQ_NO_BALANCING)
f26fdd59
KW
74#else
75# define CHECK_IRQ_PER_CPU(var) 0
950f4427 76# define IRQ_NO_BALANCING_MASK IRQ_NO_BALANCING
f26fdd59 77#endif
1da177e4 78
6a6de9ef 79struct proc_dir_entry;
5b912c10 80struct msi_desc;
6a6de9ef 81
8fee5c36 82/**
6a6de9ef 83 * struct irq_chip - hardware interrupt chip descriptor
8fee5c36
IM
84 *
85 * @name: name for /proc/interrupts
86 * @startup: start up the interrupt (defaults to ->enable if NULL)
87 * @shutdown: shut down the interrupt (defaults to ->disable if NULL)
88 * @enable: enable the interrupt (defaults to chip->unmask if NULL)
89 * @disable: disable the interrupt (defaults to chip->mask if NULL)
8fee5c36
IM
90 * @ack: start of a new interrupt
91 * @mask: mask an interrupt source
92 * @mask_ack: ack and mask an interrupt source
93 * @unmask: unmask an interrupt source
47c2a3aa
IM
94 * @eoi: end of interrupt - chip level
95 * @end: end of interrupt - flow level
8fee5c36
IM
96 * @set_affinity: set the CPU affinity on SMP machines
97 * @retrigger: resend an IRQ to the CPU
98 * @set_type: set the flow type (IRQ_TYPE_LEVEL/etc.) of an IRQ
99 * @set_wake: enable/disable power-management wake-on of an IRQ
100 *
101 * @release: release function solely used by UML
6a6de9ef 102 * @typename: obsoleted by name, kept as migration helper
1da177e4 103 */
6a6de9ef
TG
104struct irq_chip {
105 const char *name;
71d218b7
IM
106 unsigned int (*startup)(unsigned int irq);
107 void (*shutdown)(unsigned int irq);
108 void (*enable)(unsigned int irq);
109 void (*disable)(unsigned int irq);
6a6de9ef 110
71d218b7 111 void (*ack)(unsigned int irq);
6a6de9ef
TG
112 void (*mask)(unsigned int irq);
113 void (*mask_ack)(unsigned int irq);
114 void (*unmask)(unsigned int irq);
47c2a3aa 115 void (*eoi)(unsigned int irq);
6a6de9ef 116
71d218b7 117 void (*end)(unsigned int irq);
0de26520
RR
118 void (*set_affinity)(unsigned int irq,
119 const struct cpumask *dest);
c0ad90a3 120 int (*retrigger)(unsigned int irq);
6a6de9ef
TG
121 int (*set_type)(unsigned int irq, unsigned int flow_type);
122 int (*set_wake)(unsigned int irq, unsigned int on);
c0ad90a3 123
b77d6adc
PBG
124 /* Currently used only by UML, might disappear one day.*/
125#ifdef CONFIG_IRQ_RELEASE_METHOD
71d218b7 126 void (*release)(unsigned int irq, void *dev_id);
b77d6adc 127#endif
6a6de9ef
TG
128 /*
129 * For compatibility, ->typename is copied into ->name.
130 * Will disappear.
131 */
132 const char *typename;
1da177e4
LT
133};
134
0b8f1efa
YL
135struct timer_rand_state;
136struct irq_2_iommu;
8fee5c36
IM
137/**
138 * struct irq_desc - interrupt descriptor
2ed1cdcf 139 * @irq: interrupt number for this descriptor
078a55db
YL
140 * @timer_rand_state: pointer to timer rand state struct
141 * @kstat_irqs: irq stats per cpu
142 * @irq_2_iommu: iommu with this irq
6a6de9ef
TG
143 * @handle_irq: highlevel irq-events handler [if NULL, __do_IRQ()]
144 * @chip: low level interrupt hardware access
472900b8 145 * @msi_desc: MSI descriptor
6a6de9ef
TG
146 * @handler_data: per-IRQ data for the irq_chip methods
147 * @chip_data: platform-specific per-chip private data for the chip
148 * methods, to allow shared chip implementations
8fee5c36
IM
149 * @action: the irq action chain
150 * @status: status information
151 * @depth: disable-depth, for nested irq_disable() calls
15a647eb 152 * @wake_depth: enable depth, for multiple set_irq_wake() callers
8fee5c36 153 * @irq_count: stats field to detect stalled irqs
5ac4d823 154 * @last_unhandled: aging timer for unhandled count
e262a7ba 155 * @irqs_unhandled: stats field for spurious unhandled interrupts
8fee5c36
IM
156 * @lock: locking for SMP
157 * @affinity: IRQ affinity on SMP
6a6de9ef 158 * @cpu: cpu index useful for balancing
8fee5c36 159 * @pending_mask: pending rebalanced interrupts
8fee5c36 160 * @dir: /proc/irq/ procfs entry
a460e745 161 * @name: flow handler name for /proc/interrupts output
1da177e4 162 */
34ffdb72 163struct irq_desc {
08678b08 164 unsigned int irq;
0b8f1efa
YL
165 struct timer_rand_state *timer_rand_state;
166 unsigned int *kstat_irqs;
d7e51e66 167#ifdef CONFIG_INTR_REMAP
0b8f1efa 168 struct irq_2_iommu *irq_2_iommu;
0b8f1efa 169#endif
57a58a94 170 irq_flow_handler_t handle_irq;
6a6de9ef 171 struct irq_chip *chip;
5b912c10 172 struct msi_desc *msi_desc;
6a6de9ef 173 void *handler_data;
71d218b7
IM
174 void *chip_data;
175 struct irqaction *action; /* IRQ action list */
176 unsigned int status; /* IRQ status */
6a6de9ef 177
71d218b7 178 unsigned int depth; /* nested irq disables */
15a647eb 179 unsigned int wake_depth; /* nested wake enables */
71d218b7 180 unsigned int irq_count; /* For detecting broken IRQs */
4f27c00b 181 unsigned long last_unhandled; /* Aging timer for unhandled count */
e262a7ba 182 unsigned int irqs_unhandled;
71d218b7 183 spinlock_t lock;
a53da52f 184#ifdef CONFIG_SMP
7f7ace0c 185 cpumask_var_t affinity;
6a6de9ef 186 unsigned int cpu;
8b8e8c1b 187#ifdef CONFIG_GENERIC_PENDING_IRQ
7f7ace0c
MT
188 cpumask_var_t pending_mask;
189#endif
54d5d424 190#endif
4a733ee1 191#ifdef CONFIG_PROC_FS
a460e745 192 struct proc_dir_entry *dir;
4a733ee1 193#endif
a460e745 194 const char *name;
e729aa16 195} ____cacheline_internodealigned_in_smp;
1da177e4 196
0b8f1efa
YL
197extern void arch_init_copy_chip_data(struct irq_desc *old_desc,
198 struct irq_desc *desc, int cpu);
199extern void arch_free_chip_data(struct irq_desc *old_desc, struct irq_desc *desc);
9059d8fa 200
0b8f1efa 201#ifndef CONFIG_SPARSE_IRQ
34ffdb72 202extern struct irq_desc irq_desc[NR_IRQS];
f9af0e70 203#else /* CONFIG_SPARSE_IRQ */
0b8f1efa 204extern struct irq_desc *move_irq_desc(struct irq_desc *old_desc, int cpu);
d7e51e66 205#endif /* CONFIG_SPARSE_IRQ */
0b8f1efa 206
f9af0e70 207extern struct irq_desc *irq_to_desc_alloc_cpu(unsigned int irq, int cpu);
0b8f1efa 208
48a1b10a
YL
209static inline struct irq_desc *
210irq_remap_to_desc(unsigned int irq, struct irq_desc *desc)
211{
212#ifdef CONFIG_NUMA_MIGRATE_IRQ_DESC
213 return irq_to_desc(irq);
214#else
215 return desc;
216#endif
c6b7674f
TG
217}
218
34ffdb72
IM
219/*
220 * Migration helpers for obsolete names, they will go away:
221 */
6a6de9ef 222#define hw_interrupt_type irq_chip
6a6de9ef 223#define no_irq_type no_irq_chip
34ffdb72
IM
224typedef struct irq_desc irq_desc_t;
225
226/*
227 * Pick up the arch-dependent methods:
228 */
229#include <asm/hw_irq.h>
1da177e4 230
06fcb0c6 231extern int setup_irq(unsigned int irq, struct irqaction *new);
cbf94f06 232extern void remove_irq(unsigned int irq, struct irqaction *act);
1da177e4
LT
233
234#ifdef CONFIG_GENERIC_HARDIRQS
06fcb0c6 235
54d5d424
AR
236#ifdef CONFIG_SMP
237
8b8e8c1b 238#ifdef CONFIG_GENERIC_PENDING_IRQ
54d5d424 239
c777ac55 240void move_native_irq(int irq);
e7b946e9 241void move_masked_irq(int irq);
54d5d424 242
8b8e8c1b 243#else /* CONFIG_GENERIC_PENDING_IRQ */
06fcb0c6
IM
244
245static inline void move_irq(int irq)
246{
247}
248
249static inline void move_native_irq(int irq)
250{
251}
252
e7b946e9
EB
253static inline void move_masked_irq(int irq)
254{
255}
256
06fcb0c6 257#endif /* CONFIG_GENERIC_PENDING_IRQ */
54d5d424 258
06fcb0c6 259#else /* CONFIG_SMP */
54d5d424 260
54d5d424 261#define move_native_irq(x)
e7b946e9 262#define move_masked_irq(x)
54d5d424 263
06fcb0c6 264#endif /* CONFIG_SMP */
54d5d424 265
1da177e4 266extern int no_irq_affinity;
1da177e4 267
950f4427
TG
268static inline int irq_balancing_disabled(unsigned int irq)
269{
08678b08
YL
270 struct irq_desc *desc;
271
272 desc = irq_to_desc(irq);
273 return desc->status & IRQ_NO_BALANCING_MASK;
950f4427
TG
274}
275
6a6de9ef 276/* Handle irq action chains: */
bedd30d9 277extern irqreturn_t handle_IRQ_event(unsigned int irq, struct irqaction *action);
6a6de9ef
TG
278
279/*
280 * Built-in IRQ handlers for various IRQ types,
281 * callable via desc->chip->handle_irq()
282 */
ec701584
HH
283extern void handle_level_irq(unsigned int irq, struct irq_desc *desc);
284extern void handle_fasteoi_irq(unsigned int irq, struct irq_desc *desc);
285extern void handle_edge_irq(unsigned int irq, struct irq_desc *desc);
286extern void handle_simple_irq(unsigned int irq, struct irq_desc *desc);
287extern void handle_percpu_irq(unsigned int irq, struct irq_desc *desc);
288extern void handle_bad_irq(unsigned int irq, struct irq_desc *desc);
6a6de9ef 289
2e60bbb6 290/*
6a6de9ef 291 * Monolithic do_IRQ implementation.
2e60bbb6 292 */
af8c65b5 293#ifndef CONFIG_GENERIC_HARDIRQS_NO__DO_IRQ
ec701584 294extern unsigned int __do_IRQ(unsigned int irq);
af8c65b5 295#endif
2e60bbb6 296
dae86204
IM
297/*
298 * Architectures call this to let the generic IRQ layer
299 * handle an interrupt. If the descriptor is attached to an
300 * irqchip-style controller then we call the ->handle_irq() handler,
301 * and it calls __do_IRQ() if it's attached to an irqtype-style controller.
302 */
46926b67 303static inline void generic_handle_irq_desc(unsigned int irq, struct irq_desc *desc)
dae86204 304{
af8c65b5 305#ifdef CONFIG_GENERIC_HARDIRQS_NO__DO_IRQ
7d12e780 306 desc->handle_irq(irq, desc);
af8c65b5 307#else
dae86204 308 if (likely(desc->handle_irq))
7d12e780 309 desc->handle_irq(irq, desc);
dae86204 310 else
7d12e780 311 __do_IRQ(irq);
af8c65b5 312#endif
dae86204
IM
313}
314
46926b67
YL
315static inline void generic_handle_irq(unsigned int irq)
316{
317 generic_handle_irq_desc(irq, irq_to_desc(irq));
318}
319
6a6de9ef 320/* Handling of unhandled and spurious interrupts: */
34ffdb72 321extern void note_interrupt(unsigned int irq, struct irq_desc *desc,
bedd30d9 322 irqreturn_t action_ret);
1da177e4 323
a4633adc
TG
324/* Resending of interrupts :*/
325void check_irq_resend(struct irq_desc *desc, unsigned int irq);
326
6a6de9ef
TG
327/* Enable/disable irq debugging output: */
328extern int noirqdebug_setup(char *str);
329
330/* Checks whether the interrupt can be requested by request_irq(): */
331extern int can_request_irq(unsigned int irq, unsigned long irqflags);
332
f8b5473f 333/* Dummy irq-chip implementations: */
6a6de9ef 334extern struct irq_chip no_irq_chip;
f8b5473f 335extern struct irq_chip dummy_irq_chip;
6a6de9ef 336
145fc655
IM
337extern void
338set_irq_chip_and_handler(unsigned int irq, struct irq_chip *chip,
339 irq_flow_handler_t handle);
6a6de9ef 340extern void
a460e745
IM
341set_irq_chip_and_handler_name(unsigned int irq, struct irq_chip *chip,
342 irq_flow_handler_t handle, const char *name);
343
6a6de9ef 344extern void
a460e745
IM
345__set_irq_handler(unsigned int irq, irq_flow_handler_t handle, int is_chained,
346 const char *name);
1da177e4 347
b019e573
KH
348/* caller has locked the irq_desc and both params are valid */
349static inline void __set_irq_handler_unlocked(int irq,
350 irq_flow_handler_t handler)
351{
08678b08
YL
352 struct irq_desc *desc;
353
354 desc = irq_to_desc(irq);
355 desc->handle_irq = handler;
b019e573
KH
356}
357
6a6de9ef
TG
358/*
359 * Set a highlevel flow handler for a given IRQ:
360 */
361static inline void
57a58a94 362set_irq_handler(unsigned int irq, irq_flow_handler_t handle)
6a6de9ef 363{
a460e745 364 __set_irq_handler(irq, handle, 0, NULL);
6a6de9ef
TG
365}
366
367/*
368 * Set a highlevel chained flow handler for a given IRQ.
369 * (a chained handler is automatically enabled and set to
370 * IRQ_NOREQUEST and IRQ_NOPROBE)
371 */
372static inline void
373set_irq_chained_handler(unsigned int irq,
57a58a94 374 irq_flow_handler_t handle)
6a6de9ef 375{
a460e745 376 __set_irq_handler(irq, handle, 1, NULL);
6a6de9ef
TG
377}
378
46f4f8f6
RB
379extern void set_irq_noprobe(unsigned int irq);
380extern void set_irq_probe(unsigned int irq);
381
3a16d713 382/* Handle dynamic irq creation and destruction */
6d50bc26 383extern unsigned int create_irq_nr(unsigned int irq_want);
3a16d713
EB
384extern int create_irq(void);
385extern void destroy_irq(unsigned int irq);
386
1f80025e
EB
387/* Test to see if a driver has successfully requested an irq */
388static inline int irq_has_action(unsigned int irq)
389{
08678b08 390 struct irq_desc *desc = irq_to_desc(irq);
1f80025e
EB
391 return desc->action != NULL;
392}
393
3a16d713
EB
394/* Dynamic irq helper functions */
395extern void dynamic_irq_init(unsigned int irq);
396extern void dynamic_irq_cleanup(unsigned int irq);
dd87eb3a 397
3a16d713 398/* Set/get chip/data for an IRQ: */
dd87eb3a
TG
399extern int set_irq_chip(unsigned int irq, struct irq_chip *chip);
400extern int set_irq_data(unsigned int irq, void *data);
401extern int set_irq_chip_data(unsigned int irq, void *data);
402extern int set_irq_type(unsigned int irq, unsigned int type);
5b912c10 403extern int set_irq_msi(unsigned int irq, struct msi_desc *entry);
dd87eb3a 404
08678b08
YL
405#define get_irq_chip(irq) (irq_to_desc(irq)->chip)
406#define get_irq_chip_data(irq) (irq_to_desc(irq)->chip_data)
407#define get_irq_data(irq) (irq_to_desc(irq)->handler_data)
408#define get_irq_msi(irq) (irq_to_desc(irq)->msi_desc)
dd87eb3a 409
0b8f1efa
YL
410#define get_irq_desc_chip(desc) ((desc)->chip)
411#define get_irq_desc_chip_data(desc) ((desc)->chip_data)
412#define get_irq_desc_data(desc) ((desc)->handler_data)
413#define get_irq_desc_msi(desc) ((desc)->msi_desc)
414
6a6de9ef 415#endif /* CONFIG_GENERIC_HARDIRQS */
1da177e4 416
06fcb0c6 417#endif /* !CONFIG_S390 */
1da177e4 418
7f7ace0c
MT
419#ifdef CONFIG_SMP
420/**
421 * init_alloc_desc_masks - allocate cpumasks for irq_desc
422 * @desc: pointer to irq_desc struct
802bf931 423 * @cpu: cpu which will be handling the cpumasks
7f7ace0c
MT
424 * @boot: true if need bootmem
425 *
426 * Allocates affinity and pending_mask cpumask if required.
427 * Returns true if successful (or not required).
428 * Side effect: affinity has all bits set, pending_mask has all bits clear.
429 */
802bf931 430static inline bool init_alloc_desc_masks(struct irq_desc *desc, int cpu,
7f7ace0c
MT
431 bool boot)
432{
802bf931
MT
433 int node;
434
7f7ace0c
MT
435 if (boot) {
436 alloc_bootmem_cpumask_var(&desc->affinity);
437 cpumask_setall(desc->affinity);
438
439#ifdef CONFIG_GENERIC_PENDING_IRQ
440 alloc_bootmem_cpumask_var(&desc->pending_mask);
441 cpumask_clear(desc->pending_mask);
442#endif
443 return true;
444 }
445
802bf931
MT
446 node = cpu_to_node(cpu);
447
7f7ace0c
MT
448 if (!alloc_cpumask_var_node(&desc->affinity, GFP_ATOMIC, node))
449 return false;
450 cpumask_setall(desc->affinity);
451
452#ifdef CONFIG_GENERIC_PENDING_IRQ
453 if (!alloc_cpumask_var_node(&desc->pending_mask, GFP_ATOMIC, node)) {
454 free_cpumask_var(desc->affinity);
455 return false;
456 }
457 cpumask_clear(desc->pending_mask);
458#endif
459 return true;
460}
461
462/**
463 * init_copy_desc_masks - copy cpumasks for irq_desc
464 * @old_desc: pointer to old irq_desc struct
465 * @new_desc: pointer to new irq_desc struct
466 *
467 * Insures affinity and pending_masks are copied to new irq_desc.
468 * If !CONFIG_CPUMASKS_OFFSTACK the cpumasks are embedded in the
469 * irq_desc struct so the copy is redundant.
470 */
471
472static inline void init_copy_desc_masks(struct irq_desc *old_desc,
473 struct irq_desc *new_desc)
474{
475#ifdef CONFIG_CPUMASKS_OFFSTACK
476 cpumask_copy(new_desc->affinity, old_desc->affinity);
477
478#ifdef CONFIG_GENERIC_PENDING_IRQ
479 cpumask_copy(new_desc->pending_mask, old_desc->pending_mask);
480#endif
481#endif
482}
483
484#else /* !CONFIG_SMP */
485
802bf931 486static inline bool init_alloc_desc_masks(struct irq_desc *desc, int cpu,
7f7ace0c
MT
487 bool boot)
488{
489 return true;
490}
491
492static inline void init_copy_desc_masks(struct irq_desc *old_desc,
493 struct irq_desc *new_desc)
494{
495}
496
497#endif /* CONFIG_SMP */
498
06fcb0c6 499#endif /* _LINUX_IRQ_H */