]> bbs.cooldavid.org Git - net-next-2.6.git/blame - include/linux/intel-iommu.h
intel-iommu: Clean up handling of "caching mode" vs. IOTLB flushing.
[net-next-2.6.git] / include / linux / intel-iommu.h
CommitLineData
ba395927
KA
1/*
2 * Copyright (c) 2006, Intel Corporation.
3 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms and conditions of the GNU General Public License,
6 * version 2, as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope it will be useful, but WITHOUT
9 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
11 * more details.
12 *
13 * You should have received a copy of the GNU General Public License along with
14 * this program; if not, write to the Free Software Foundation, Inc., 59 Temple
15 * Place - Suite 330, Boston, MA 02111-1307 USA.
16 *
98bcef56 17 * Copyright (C) 2006-2008 Intel Corporation
18 * Author: Ashok Raj <ashok.raj@intel.com>
19 * Author: Anil S Keshavamurthy <anil.s.keshavamurthy@intel.com>
ba395927
KA
20 */
21
22#ifndef _INTEL_IOMMU_H_
23#define _INTEL_IOMMU_H_
24
25#include <linux/types.h>
38717946 26#include <linux/iova.h>
ba395927 27#include <linux/io.h>
38717946 28#include <linux/dma_remapping.h>
fe962e90 29#include <asm/cacheflush.h>
5b6985ce 30#include <asm/iommu.h>
f661197e 31
ba395927
KA
32/*
33 * Intel IOMMU register specification per version 1.0 public spec.
34 */
35
36#define DMAR_VER_REG 0x0 /* Arch version supported by this IOMMU */
37#define DMAR_CAP_REG 0x8 /* Hardware supported capabilities */
38#define DMAR_ECAP_REG 0x10 /* Extended capabilities supported */
39#define DMAR_GCMD_REG 0x18 /* Global command register */
40#define DMAR_GSTS_REG 0x1c /* Global status register */
41#define DMAR_RTADDR_REG 0x20 /* Root entry table */
42#define DMAR_CCMD_REG 0x28 /* Context command reg */
43#define DMAR_FSTS_REG 0x34 /* Fault Status register */
44#define DMAR_FECTL_REG 0x38 /* Fault control register */
45#define DMAR_FEDATA_REG 0x3c /* Fault event interrupt data register */
46#define DMAR_FEADDR_REG 0x40 /* Fault event interrupt addr register */
47#define DMAR_FEUADDR_REG 0x44 /* Upper address register */
48#define DMAR_AFLOG_REG 0x58 /* Advanced Fault control */
49#define DMAR_PMEN_REG 0x64 /* Enable Protected Memory Region */
50#define DMAR_PLMBASE_REG 0x68 /* PMRR Low addr */
51#define DMAR_PLMLIMIT_REG 0x6c /* PMRR low limit */
52#define DMAR_PHMBASE_REG 0x70 /* pmrr high base addr */
53#define DMAR_PHMLIMIT_REG 0x78 /* pmrr high limit */
fe962e90
SS
54#define DMAR_IQH_REG 0x80 /* Invalidation queue head register */
55#define DMAR_IQT_REG 0x88 /* Invalidation queue tail register */
56#define DMAR_IQA_REG 0x90 /* Invalidation queue addr register */
57#define DMAR_ICS_REG 0x98 /* Invalidation complete status register */
2ae21010 58#define DMAR_IRTA_REG 0xb8 /* Interrupt remapping table addr register */
ba395927
KA
59
60#define OFFSET_STRIDE (9)
61/*
62#define dmar_readl(dmar, reg) readl(dmar + reg)
63#define dmar_readq(dmar, reg) ({ \
64 u32 lo, hi; \
65 lo = readl(dmar + reg); \
66 hi = readl(dmar + reg + 4); \
67 (((u64) hi) << 32) + lo; })
68*/
4fe05bbc 69static inline u64 dmar_readq(void __iomem *addr)
ba395927
KA
70{
71 u32 lo, hi;
72 lo = readl(addr);
73 hi = readl(addr + 4);
74 return (((u64) hi) << 32) + lo;
75}
76
77static inline void dmar_writeq(void __iomem *addr, u64 val)
78{
79 writel((u32)val, addr);
80 writel((u32)(val >> 32), addr + 4);
81}
82
83#define DMAR_VER_MAJOR(v) (((v) & 0xf0) >> 4)
84#define DMAR_VER_MINOR(v) ((v) & 0x0f)
85
86/*
87 * Decoding Capability Register
88 */
89#define cap_read_drain(c) (((c) >> 55) & 1)
90#define cap_write_drain(c) (((c) >> 54) & 1)
91#define cap_max_amask_val(c) (((c) >> 48) & 0x3f)
92#define cap_num_fault_regs(c) ((((c) >> 40) & 0xff) + 1)
93#define cap_pgsel_inv(c) (((c) >> 39) & 1)
94
95#define cap_super_page_val(c) (((c) >> 34) & 0xf)
96#define cap_super_offset(c) (((find_first_bit(&cap_super_page_val(c), 4)) \
97 * OFFSET_STRIDE) + 21)
98
99#define cap_fault_reg_offset(c) ((((c) >> 24) & 0x3ff) * 16)
100#define cap_max_fault_reg_offset(c) \
101 (cap_fault_reg_offset(c) + cap_num_fault_regs(c) * 16)
102
103#define cap_zlr(c) (((c) >> 22) & 1)
104#define cap_isoch(c) (((c) >> 23) & 1)
105#define cap_mgaw(c) ((((c) >> 16) & 0x3f) + 1)
106#define cap_sagaw(c) (((c) >> 8) & 0x1f)
107#define cap_caching_mode(c) (((c) >> 7) & 1)
108#define cap_phmr(c) (((c) >> 6) & 1)
109#define cap_plmr(c) (((c) >> 5) & 1)
110#define cap_rwbf(c) (((c) >> 4) & 1)
111#define cap_afl(c) (((c) >> 3) & 1)
112#define cap_ndoms(c) (((unsigned long)1) << (4 + 2 * ((c) & 0x7)))
113/*
114 * Extended Capability Register
115 */
116
117#define ecap_niotlb_iunits(e) ((((e) >> 24) & 0xff) + 1)
118#define ecap_iotlb_offset(e) ((((e) >> 8) & 0x3ff) * 16)
119#define ecap_max_iotlb_offset(e) \
120 (ecap_iotlb_offset(e) + ecap_niotlb_iunits(e) * 16)
121#define ecap_coherent(e) ((e) & 0x1)
fe962e90 122#define ecap_qis(e) ((e) & 0x2)
4ed0d3e6 123#define ecap_pass_through(e) ((e >> 6) & 0x1)
ad3ad3f6
SS
124#define ecap_eim_support(e) ((e >> 4) & 0x1)
125#define ecap_ir_support(e) ((e >> 3) & 0x1)
b6fcb33a 126#define ecap_max_handle_mask(e) ((e >> 20) & 0xf)
58c610bd 127#define ecap_sc_support(e) ((e >> 7) & 0x1) /* Snooping Control */
ba395927
KA
128
129/* IOTLB_REG */
3481f210 130#define DMA_TLB_FLUSH_GRANU_OFFSET 60
ba395927
KA
131#define DMA_TLB_GLOBAL_FLUSH (((u64)1) << 60)
132#define DMA_TLB_DSI_FLUSH (((u64)2) << 60)
133#define DMA_TLB_PSI_FLUSH (((u64)3) << 60)
134#define DMA_TLB_IIRG(type) ((type >> 60) & 7)
135#define DMA_TLB_IAIG(val) (((val) >> 57) & 7)
136#define DMA_TLB_READ_DRAIN (((u64)1) << 49)
137#define DMA_TLB_WRITE_DRAIN (((u64)1) << 48)
138#define DMA_TLB_DID(id) (((u64)((id) & 0xffff)) << 32)
139#define DMA_TLB_IVT (((u64)1) << 63)
140#define DMA_TLB_IH_NONLEAF (((u64)1) << 6)
141#define DMA_TLB_MAX_SIZE (0x3f)
142
fe962e90 143/* INVALID_DESC */
3481f210 144#define DMA_CCMD_INVL_GRANU_OFFSET 61
fe962e90
SS
145#define DMA_ID_TLB_GLOBAL_FLUSH (((u64)1) << 3)
146#define DMA_ID_TLB_DSI_FLUSH (((u64)2) << 3)
147#define DMA_ID_TLB_PSI_FLUSH (((u64)3) << 3)
148#define DMA_ID_TLB_READ_DRAIN (((u64)1) << 7)
149#define DMA_ID_TLB_WRITE_DRAIN (((u64)1) << 6)
150#define DMA_ID_TLB_DID(id) (((u64)((id & 0xffff) << 16)))
151#define DMA_ID_TLB_IH_NONLEAF (((u64)1) << 6)
152#define DMA_ID_TLB_ADDR(addr) (addr)
153#define DMA_ID_TLB_ADDR_MASK(mask) (mask)
154
f8bab735 155/* PMEN_REG */
156#define DMA_PMEN_EPM (((u32)1)<<31)
157#define DMA_PMEN_PRS (((u32)1)<<0)
158
ba395927
KA
159/* GCMD_REG */
160#define DMA_GCMD_TE (((u32)1) << 31)
161#define DMA_GCMD_SRTP (((u32)1) << 30)
162#define DMA_GCMD_SFL (((u32)1) << 29)
163#define DMA_GCMD_EAFL (((u32)1) << 28)
164#define DMA_GCMD_WBF (((u32)1) << 27)
2ae21010
SS
165#define DMA_GCMD_QIE (((u32)1) << 26)
166#define DMA_GCMD_SIRTP (((u32)1) << 24)
167#define DMA_GCMD_IRE (((u32) 1) << 25)
161fde08 168#define DMA_GCMD_CFI (((u32) 1) << 23)
ba395927
KA
169
170/* GSTS_REG */
171#define DMA_GSTS_TES (((u32)1) << 31)
172#define DMA_GSTS_RTPS (((u32)1) << 30)
173#define DMA_GSTS_FLS (((u32)1) << 29)
174#define DMA_GSTS_AFLS (((u32)1) << 28)
175#define DMA_GSTS_WBFS (((u32)1) << 27)
2ae21010
SS
176#define DMA_GSTS_QIES (((u32)1) << 26)
177#define DMA_GSTS_IRTPS (((u32)1) << 24)
178#define DMA_GSTS_IRES (((u32)1) << 25)
161fde08 179#define DMA_GSTS_CFIS (((u32)1) << 23)
ba395927
KA
180
181/* CCMD_REG */
182#define DMA_CCMD_ICC (((u64)1) << 63)
183#define DMA_CCMD_GLOBAL_INVL (((u64)1) << 61)
184#define DMA_CCMD_DOMAIN_INVL (((u64)2) << 61)
185#define DMA_CCMD_DEVICE_INVL (((u64)3) << 61)
186#define DMA_CCMD_FM(m) (((u64)((m) & 0x3)) << 32)
187#define DMA_CCMD_MASK_NOBIT 0
188#define DMA_CCMD_MASK_1BIT 1
189#define DMA_CCMD_MASK_2BIT 2
190#define DMA_CCMD_MASK_3BIT 3
191#define DMA_CCMD_SID(s) (((u64)((s) & 0xffff)) << 16)
192#define DMA_CCMD_DID(d) ((u64)((d) & 0xffff))
193
194/* FECTL_REG */
195#define DMA_FECTL_IM (((u32)1) << 31)
196
197/* FSTS_REG */
198#define DMA_FSTS_PPF ((u32)2)
199#define DMA_FSTS_PFO ((u32)1)
704126ad 200#define DMA_FSTS_IQE (1 << 4)
ba395927
KA
201#define dma_fsts_fault_record_index(s) (((s) >> 8) & 0xff)
202
203/* FRCD_REG, 32 bits access */
204#define DMA_FRCD_F (((u32)1) << 31)
205#define dma_frcd_type(d) ((d >> 30) & 1)
206#define dma_frcd_fault_reason(c) (c & 0xff)
207#define dma_frcd_source_id(c) (c & 0xffff)
5b6985ce
FY
208/* low 64 bit */
209#define dma_frcd_page_addr(d) (d & (((u64)-1) << PAGE_SHIFT))
210
211#define IOMMU_WAIT_OP(iommu, offset, op, cond, sts) \
212do { \
213 cycles_t start_time = get_cycles(); \
214 while (1) { \
215 sts = op(iommu->reg + offset); \
216 if (cond) \
217 break; \
cf1337f0 218 if (DMAR_OPERATION_TIMEOUT < (get_cycles() - start_time))\
5b6985ce
FY
219 panic("DMAR hardware is malfunctioning\n"); \
220 cpu_relax(); \
221 } \
222} while (0)
cf1337f0 223
fe962e90
SS
224#define QI_LENGTH 256 /* queue length */
225
226enum {
227 QI_FREE,
228 QI_IN_USE,
229 QI_DONE
230};
231
232#define QI_CC_TYPE 0x1
233#define QI_IOTLB_TYPE 0x2
234#define QI_DIOTLB_TYPE 0x3
235#define QI_IEC_TYPE 0x4
236#define QI_IWD_TYPE 0x5
237
238#define QI_IEC_SELECTIVE (((u64)1) << 4)
239#define QI_IEC_IIDEX(idx) (((u64)(idx & 0xffff) << 32))
240#define QI_IEC_IM(m) (((u64)(m & 0x1f) << 27))
241
242#define QI_IWD_STATUS_DATA(d) (((u64)d) << 32)
243#define QI_IWD_STATUS_WRITE (((u64)1) << 5)
244
3481f210
YS
245#define QI_IOTLB_DID(did) (((u64)did) << 16)
246#define QI_IOTLB_DR(dr) (((u64)dr) << 7)
247#define QI_IOTLB_DW(dw) (((u64)dw) << 6)
248#define QI_IOTLB_GRAN(gran) (((u64)gran) >> (DMA_TLB_FLUSH_GRANU_OFFSET-4))
5b6985ce 249#define QI_IOTLB_ADDR(addr) (((u64)addr) & VTD_PAGE_MASK)
3481f210
YS
250#define QI_IOTLB_IH(ih) (((u64)ih) << 6)
251#define QI_IOTLB_AM(am) (((u8)am))
252
253#define QI_CC_FM(fm) (((u64)fm) << 48)
254#define QI_CC_SID(sid) (((u64)sid) << 32)
255#define QI_CC_DID(did) (((u64)did) << 16)
256#define QI_CC_GRAN(gran) (((u64)gran) >> (DMA_CCMD_INVL_GRANU_OFFSET-4))
257
fe962e90
SS
258struct qi_desc {
259 u64 low, high;
260};
261
262struct q_inval {
263 spinlock_t q_lock;
264 struct qi_desc *desc; /* invalidation queue */
265 int *desc_status; /* desc status */
266 int free_head; /* first free entry */
267 int free_tail; /* last free entry */
268 int free_cnt;
269};
270
2ae21010
SS
271#ifdef CONFIG_INTR_REMAP
272/* 1MB - maximum possible interrupt remapping table size */
273#define INTR_REMAP_PAGE_ORDER 8
274#define INTR_REMAP_TABLE_REG_SIZE 0xf
275
b6fcb33a
SS
276#define INTR_REMAP_TABLE_ENTRIES 65536
277
2ae21010
SS
278struct ir_table {
279 struct irte *base;
280};
281#endif
282
a77b67d4 283struct iommu_flush {
4c25a2c1
DW
284 void (*flush_context)(struct intel_iommu *iommu, u16 did, u16 sid,
285 u8 fm, u64 type);
1f0ef2aa
DW
286 void (*flush_iotlb)(struct intel_iommu *iommu, u16 did, u64 addr,
287 unsigned int size_order, u64 type);
a77b67d4
YS
288};
289
f59c7b69
FY
290enum {
291 SR_DMAR_FECTL_REG,
292 SR_DMAR_FEDATA_REG,
293 SR_DMAR_FEADDR_REG,
294 SR_DMAR_FEUADDR_REG,
295 MAX_SR_DMAR_REGS
296};
297
ba395927
KA
298struct intel_iommu {
299 void __iomem *reg; /* Pointer to hardware regs, virtual addr */
300 u64 cap;
301 u64 ecap;
ba395927 302 u32 gcmd; /* Holds TE, EAFL. Don't need SRTP, SFL, WBF */
ba395927 303 spinlock_t register_lock; /* protect register handling */
c42d9f32 304 int seq_id; /* sequence id of the iommu */
1b573683 305 int agaw; /* agaw of this iommu */
4ed0d3e6 306 int msagaw; /* max sagaw of this iommu */
9d783ba0
SS
307 unsigned int irq;
308 unsigned char name[13]; /* Device Name */
e61d98d8
SS
309
310#ifdef CONFIG_DMAR
311 unsigned long *domain_ids; /* bitmap of domains */
312 struct dmar_domain **domains; /* ptr to domains */
313 spinlock_t lock; /* protect context, domain ids */
ba395927
KA
314 struct root_entry *root_entry; /* virtual address */
315
a77b67d4 316 struct iommu_flush flush;
e61d98d8 317#endif
fe962e90 318 struct q_inval *qi; /* Queued invalidation info */
f59c7b69
FY
319 u32 *iommu_state; /* Store iommu states between suspend and resume.*/
320
2ae21010
SS
321#ifdef CONFIG_INTR_REMAP
322 struct ir_table *ir_table; /* Interrupt remapping info */
323#endif
ba395927
KA
324};
325
fe962e90
SS
326static inline void __iommu_flush_cache(
327 struct intel_iommu *iommu, void *addr, int size)
328{
329 if (!ecap_coherent(iommu->ecap))
330 clflush_cache_range(addr, size);
331}
332
e61d98d8
SS
333extern struct dmar_drhd_unit * dmar_find_matched_drhd_unit(struct pci_dev *dev);
334
1886e8a9 335extern int alloc_iommu(struct dmar_drhd_unit *drhd);
e61d98d8 336extern void free_iommu(struct intel_iommu *iommu);
2ae21010 337extern int dmar_enable_qi(struct intel_iommu *iommu);
eba67e5d 338extern void dmar_disable_qi(struct intel_iommu *iommu);
f59c7b69 339extern int dmar_reenable_qi(struct intel_iommu *iommu);
2ae21010 340extern void qi_global_iec(struct intel_iommu *iommu);
e820482c 341
4c25a2c1
DW
342extern void qi_flush_context(struct intel_iommu *iommu, u16 did, u16 sid,
343 u8 fm, u64 type);
1f0ef2aa
DW
344extern void qi_flush_iotlb(struct intel_iommu *iommu, u16 did, u64 addr,
345 unsigned int size_order, u64 type);
3481f210 346
704126ad 347extern int qi_submit_sync(struct qi_desc *desc, struct intel_iommu *iommu);
38717946 348
ba395927 349#endif