]> bbs.cooldavid.org Git - net-next-2.6.git/blame - include/linux/dmar.h
x86, dmar: routines for disabling queued invalidation and intr remapping
[net-next-2.6.git] / include / linux / dmar.h
CommitLineData
10e5247f
KA
1/*
2 * Copyright (c) 2006, Intel Corporation.
3 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms and conditions of the GNU General Public License,
6 * version 2, as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope it will be useful, but WITHOUT
9 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
11 * more details.
12 *
13 * You should have received a copy of the GNU General Public License along with
14 * this program; if not, write to the Free Software Foundation, Inc., 59 Temple
15 * Place - Suite 330, Boston, MA 02111-1307 USA.
16 *
17 * Copyright (C) Ashok Raj <ashok.raj@intel.com>
18 * Copyright (C) Shaohua Li <shaohua.li@intel.com>
19 */
20
21#ifndef __DMAR_H__
22#define __DMAR_H__
23
24#include <linux/acpi.h>
25#include <linux/types.h>
ba395927 26#include <linux/msi.h>
10e5247f 27
2ae21010 28#if defined(CONFIG_DMAR) || defined(CONFIG_INTR_REMAP)
ba395927
KA
29struct intel_iommu;
30
2ae21010
SS
31struct dmar_drhd_unit {
32 struct list_head list; /* list of drhd units */
33 struct acpi_dmar_header *hdr; /* ACPI header */
34 u64 reg_base_addr; /* register base address*/
35 struct pci_dev **devices; /* target device array */
36 int devices_cnt; /* target device count */
37 u8 ignored:1; /* ignore drhd */
38 u8 include_all:1;
39 struct intel_iommu *iommu;
40};
41
42extern struct list_head dmar_drhd_units;
43
44#define for_each_drhd_unit(drhd) \
45 list_for_each_entry(drhd, &dmar_drhd_units, list)
46
47extern int dmar_table_init(void);
2ae21010
SS
48extern int dmar_dev_scope_init(void);
49
50/* Intel IOMMU detection */
51extern void detect_intel_iommu(void);
9d783ba0 52extern int enable_drhd_fault_handling(void);
2ae21010
SS
53
54
55extern int parse_ioapics_under_ir(void);
56extern int alloc_iommu(struct dmar_drhd_unit *);
57#else
58static inline void detect_intel_iommu(void)
59{
60 return;
61}
62
63static inline int dmar_table_init(void)
64{
65 return -ENODEV;
66}
67#endif /* !CONFIG_DMAR && !CONFIG_INTR_REMAP */
68
69#ifdef CONFIG_INTR_REMAP
70extern int intr_remapping_enabled;
71extern int enable_intr_remapping(int);
72
73struct irte {
74 union {
75 struct {
76 __u64 present : 1,
77 fpd : 1,
78 dst_mode : 1,
79 redir_hint : 1,
80 trigger_mode : 1,
81 dlvry_mode : 3,
82 avail : 4,
83 __reserved_1 : 4,
84 vector : 8,
85 __reserved_2 : 8,
86 dest_id : 32;
87 };
88 __u64 low;
89 };
90
91 union {
92 struct {
93 __u64 sid : 16,
94 sq : 2,
95 svt : 2,
96 __reserved_3 : 44;
97 };
98 __u64 high;
99 };
100};
b6fcb33a
SS
101extern int get_irte(int irq, struct irte *entry);
102extern int modify_irte(int irq, struct irte *irte_modified);
103extern int alloc_irte(struct intel_iommu *iommu, int irq, u16 count);
104extern int set_irte_irq(int irq, struct intel_iommu *iommu, u16 index,
105 u16 sub_handle);
106extern int map_irq_to_irte_handle(int irq, u16 *sub_handle);
107extern int clear_irte_irq(int irq, struct intel_iommu *iommu, u16 index);
108extern int flush_irte(int irq);
109extern int free_irte(int irq);
110
111extern int irq_remapped(int irq);
75c46fa6 112extern struct intel_iommu *map_dev_to_ir(struct pci_dev *dev);
89027d35 113extern struct intel_iommu *map_ioapic_to_ir(int apic);
2ae21010 114#else
b6fcb33a 115#define irq_remapped(irq) (0)
2ae21010
SS
116#define enable_intr_remapping(mode) (-1)
117#define intr_remapping_enabled (0)
118#endif
119
3460a6d9
KA
120/* Can't use the common MSI interrupt functions
121 * since DMAR is not a pci device
122 */
123extern void dmar_msi_unmask(unsigned int irq);
124extern void dmar_msi_mask(unsigned int irq);
125extern void dmar_msi_read(int irq, struct msi_msg *msg);
126extern void dmar_msi_write(int irq, struct msi_msg *msg);
127extern int dmar_set_interrupt(struct intel_iommu *iommu);
128extern int arch_setup_dmar_msi(unsigned int irq);
129
9d783ba0 130#ifdef CONFIG_DMAR
2ae21010 131extern int iommu_detected, no_iommu;
10e5247f 132extern struct list_head dmar_rmrr_units;
10e5247f
KA
133struct dmar_rmrr_unit {
134 struct list_head list; /* list of rmrr units */
1886e8a9 135 struct acpi_dmar_header *hdr; /* ACPI header */
10e5247f
KA
136 u64 base_address; /* reserved base address*/
137 u64 end_address; /* reserved end address */
138 struct pci_dev **devices; /* target devices */
139 int devices_cnt; /* target device count */
140};
141
ba395927
KA
142#define for_each_rmrr_units(rmrr) \
143 list_for_each_entry(rmrr, &dmar_rmrr_units, list)
2ae21010
SS
144/* Intel DMAR initialization functions */
145extern int intel_iommu_init(void);
ba395927 146#else
ba395927
KA
147static inline int intel_iommu_init(void)
148{
2ae21010
SS
149#ifdef CONFIG_INTR_REMAP
150 return dmar_dev_scope_init();
151#else
ba395927 152 return -ENODEV;
2ae21010 153#endif
1886e8a9 154}
ba395927 155#endif /* !CONFIG_DMAR */
10e5247f 156#endif /* __DMAR_H__ */