]> bbs.cooldavid.org Git - net-next-2.6.git/blame - drivers/net/wireless/iwlwifi/iwl-core.c
iwl3945: sync tx queue data structure with iwlagn
[net-next-2.6.git] / drivers / net / wireless / iwlwifi / iwl-core.c
CommitLineData
df48c323 1/******************************************************************************
df48c323
TW
2 *
3 * GPL LICENSE SUMMARY
4 *
5 * Copyright(c) 2008 Intel Corporation. All rights reserved.
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of version 2 of the GNU General Public License as
9 * published by the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful, but
12 * WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
19 * USA
20 *
21 * The full GNU General Public License is included in this distribution
22 * in the file called LICENSE.GPL.
23 *
24 * Contact Information:
759ef89f 25 * Intel Linux Wireless <ilw@linux.intel.com>
df48c323
TW
26 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
27 *****************************************************************************/
28
29#include <linux/kernel.h>
30#include <linux/module.h>
1d0a082d 31#include <net/mac80211.h>
df48c323 32
6bc913bd 33#include "iwl-eeprom.h"
3e0d4cb1 34#include "iwl-dev.h" /* FIXME: remove */
19335774 35#include "iwl-debug.h"
df48c323 36#include "iwl-core.h"
b661c819 37#include "iwl-io.h"
ad97edd2 38#include "iwl-rfkill.h"
5da4b55f 39#include "iwl-power.h"
83dde8c9 40#include "iwl-sta.h"
df48c323 41
1d0a082d 42
df48c323
TW
43MODULE_DESCRIPTION("iwl core");
44MODULE_VERSION(IWLWIFI_VERSION);
a7b75207 45MODULE_AUTHOR(DRV_COPYRIGHT " " DRV_AUTHOR);
712b6cf5 46MODULE_LICENSE("GPL");
df48c323 47
c7de35cd
RR
48#define IWL_DECLARE_RATE_INFO(r, s, ip, in, rp, rn, pp, np) \
49 [IWL_RATE_##r##M_INDEX] = { IWL_RATE_##r##M_PLCP, \
50 IWL_RATE_SISO_##s##M_PLCP, \
51 IWL_RATE_MIMO2_##s##M_PLCP,\
52 IWL_RATE_MIMO3_##s##M_PLCP,\
53 IWL_RATE_##r##M_IEEE, \
54 IWL_RATE_##ip##M_INDEX, \
55 IWL_RATE_##in##M_INDEX, \
56 IWL_RATE_##rp##M_INDEX, \
57 IWL_RATE_##rn##M_INDEX, \
58 IWL_RATE_##pp##M_INDEX, \
59 IWL_RATE_##np##M_INDEX }
60
61/*
62 * Parameter order:
63 * rate, ht rate, prev rate, next rate, prev tgg rate, next tgg rate
64 *
65 * If there isn't a valid next or previous rate then INV is used which
66 * maps to IWL_RATE_INVALID
67 *
68 */
1826dcc0 69const struct iwl_rate_info iwl_rates[IWL_RATE_COUNT] = {
c7de35cd
RR
70 IWL_DECLARE_RATE_INFO(1, INV, INV, 2, INV, 2, INV, 2), /* 1mbps */
71 IWL_DECLARE_RATE_INFO(2, INV, 1, 5, 1, 5, 1, 5), /* 2mbps */
72 IWL_DECLARE_RATE_INFO(5, INV, 2, 6, 2, 11, 2, 11), /*5.5mbps */
73 IWL_DECLARE_RATE_INFO(11, INV, 9, 12, 9, 12, 5, 18), /* 11mbps */
74 IWL_DECLARE_RATE_INFO(6, 6, 5, 9, 5, 11, 5, 11), /* 6mbps */
75 IWL_DECLARE_RATE_INFO(9, 6, 6, 11, 6, 11, 5, 11), /* 9mbps */
76 IWL_DECLARE_RATE_INFO(12, 12, 11, 18, 11, 18, 11, 18), /* 12mbps */
77 IWL_DECLARE_RATE_INFO(18, 18, 12, 24, 12, 24, 11, 24), /* 18mbps */
78 IWL_DECLARE_RATE_INFO(24, 24, 18, 36, 18, 36, 18, 36), /* 24mbps */
79 IWL_DECLARE_RATE_INFO(36, 36, 24, 48, 24, 48, 24, 48), /* 36mbps */
80 IWL_DECLARE_RATE_INFO(48, 48, 36, 54, 36, 54, 36, 54), /* 48mbps */
81 IWL_DECLARE_RATE_INFO(54, 54, 48, INV, 48, INV, 48, INV),/* 54mbps */
82 IWL_DECLARE_RATE_INFO(60, 60, 48, INV, 48, INV, 48, INV),/* 60mbps */
83 /* FIXME:RS: ^^ should be INV (legacy) */
84};
1826dcc0 85EXPORT_SYMBOL(iwl_rates);
c7de35cd 86
e7d326ac
TW
87/**
88 * translate ucode response to mac80211 tx status control values
89 */
90void iwl_hwrate_to_tx_control(struct iwl_priv *priv, u32 rate_n_flags,
e6a9854b 91 struct ieee80211_tx_info *info)
e7d326ac
TW
92{
93 int rate_index;
e6a9854b 94 struct ieee80211_tx_rate *r = &info->control.rates[0];
e7d326ac 95
e6a9854b 96 info->antenna_sel_tx =
e7d326ac
TW
97 ((rate_n_flags & RATE_MCS_ANT_ABC_MSK) >> RATE_MCS_ANT_POS);
98 if (rate_n_flags & RATE_MCS_HT_MSK)
e6a9854b 99 r->flags |= IEEE80211_TX_RC_MCS;
e7d326ac 100 if (rate_n_flags & RATE_MCS_GF_MSK)
e6a9854b 101 r->flags |= IEEE80211_TX_RC_GREEN_FIELD;
e7d326ac 102 if (rate_n_flags & RATE_MCS_FAT_MSK)
e6a9854b 103 r->flags |= IEEE80211_TX_RC_40_MHZ_WIDTH;
e7d326ac 104 if (rate_n_flags & RATE_MCS_DUP_MSK)
e6a9854b 105 r->flags |= IEEE80211_TX_RC_DUP_DATA;
e7d326ac 106 if (rate_n_flags & RATE_MCS_SGI_MSK)
e6a9854b 107 r->flags |= IEEE80211_TX_RC_SHORT_GI;
e7d326ac 108 rate_index = iwl_hwrate_to_plcp_idx(rate_n_flags);
e6a9854b 109 if (info->band == IEEE80211_BAND_5GHZ)
e7d326ac 110 rate_index -= IWL_FIRST_OFDM_RATE;
e6a9854b 111 r->idx = rate_index;
e7d326ac
TW
112}
113EXPORT_SYMBOL(iwl_hwrate_to_tx_control);
114
115int iwl_hwrate_to_plcp_idx(u32 rate_n_flags)
116{
117 int idx = 0;
118
119 /* HT rate format */
120 if (rate_n_flags & RATE_MCS_HT_MSK) {
121 idx = (rate_n_flags & 0xff);
122
60d32215
DH
123 if (idx >= IWL_RATE_MIMO3_6M_PLCP)
124 idx = idx - IWL_RATE_MIMO3_6M_PLCP;
125 else if (idx >= IWL_RATE_MIMO2_6M_PLCP)
e7d326ac
TW
126 idx = idx - IWL_RATE_MIMO2_6M_PLCP;
127
128 idx += IWL_FIRST_OFDM_RATE;
129 /* skip 9M not supported in ht*/
130 if (idx >= IWL_RATE_9M_INDEX)
131 idx += 1;
132 if ((idx >= IWL_FIRST_OFDM_RATE) && (idx <= IWL_LAST_OFDM_RATE))
133 return idx;
134
135 /* legacy rate format, search for match in table */
136 } else {
137 for (idx = 0; idx < ARRAY_SIZE(iwl_rates); idx++)
138 if (iwl_rates[idx].plcp == (rate_n_flags & 0xFF))
139 return idx;
140 }
141
142 return -1;
143}
144EXPORT_SYMBOL(iwl_hwrate_to_plcp_idx);
145
76eff18b
TW
146u8 iwl_toggle_tx_ant(struct iwl_priv *priv, u8 ant)
147{
148 int i;
149 u8 ind = ant;
150 for (i = 0; i < RATE_ANT_NUM - 1; i++) {
151 ind = (ind + 1) < RATE_ANT_NUM ? ind + 1 : 0;
152 if (priv->hw_params.valid_tx_ant & BIT(ind))
153 return ind;
154 }
155 return ant;
156}
57bd1bea
TW
157
158const u8 iwl_bcast_addr[ETH_ALEN] = { 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF };
159EXPORT_SYMBOL(iwl_bcast_addr);
160
161
1d0a082d
AK
162/* This function both allocates and initializes hw and priv. */
163struct ieee80211_hw *iwl_alloc_all(struct iwl_cfg *cfg,
164 struct ieee80211_ops *hw_ops)
165{
166 struct iwl_priv *priv;
167
168 /* mac80211 allocates memory for this device instance, including
169 * space for this driver's private structure */
170 struct ieee80211_hw *hw =
171 ieee80211_alloc_hw(sizeof(struct iwl_priv), hw_ops);
172 if (hw == NULL) {
a3139c59
SO
173 printk(KERN_ERR "%s: Can not allocate network device\n",
174 cfg->name);
1d0a082d
AK
175 goto out;
176 }
177
178 priv = hw->priv;
179 priv->hw = hw;
180
181out:
182 return hw;
183}
184EXPORT_SYMBOL(iwl_alloc_all);
185
b661c819
TW
186void iwl_hw_detect(struct iwl_priv *priv)
187{
188 priv->hw_rev = _iwl_read32(priv, CSR_HW_REV);
189 priv->hw_wa_rev = _iwl_read32(priv, CSR_HW_REV_WA_REG);
190 pci_read_config_byte(priv->pci_dev, PCI_REVISION_ID, &priv->rev_id);
191}
192EXPORT_SYMBOL(iwl_hw_detect);
193
1053d35f
RR
194int iwl_hw_nic_init(struct iwl_priv *priv)
195{
196 unsigned long flags;
197 struct iwl_rx_queue *rxq = &priv->rxq;
198 int ret;
199
200 /* nic_init */
1053d35f 201 spin_lock_irqsave(&priv->lock, flags);
1b73af82 202 priv->cfg->ops->lib->apm_ops.init(priv);
1053d35f
RR
203 iwl_write32(priv, CSR_INT_COALESCING, 512 / 32);
204 spin_unlock_irqrestore(&priv->lock, flags);
205
206 ret = priv->cfg->ops->lib->apm_ops.set_pwr_src(priv, IWL_PWR_SRC_VMAIN);
207
208 priv->cfg->ops->lib->apm_ops.config(priv);
209
210 /* Allocate the RX queue, or reset if it is already allocated */
211 if (!rxq->bd) {
212 ret = iwl_rx_queue_alloc(priv);
213 if (ret) {
15b1687c 214 IWL_ERR(priv, "Unable to initialize Rx queue\n");
1053d35f
RR
215 return -ENOMEM;
216 }
217 } else
218 iwl_rx_queue_reset(priv, rxq);
219
220 iwl_rx_replenish(priv);
221
222 iwl_rx_init(priv, rxq);
223
224 spin_lock_irqsave(&priv->lock, flags);
225
226 rxq->need_update = 1;
227 iwl_rx_queue_update_write_ptr(priv, rxq);
228
229 spin_unlock_irqrestore(&priv->lock, flags);
230
231 /* Allocate and init all Tx and Command queues */
232 ret = iwl_txq_ctx_reset(priv);
233 if (ret)
234 return ret;
235
236 set_bit(STATUS_INIT, &priv->status);
237
238 return 0;
239}
240EXPORT_SYMBOL(iwl_hw_nic_init);
241
c7de35cd 242void iwl_reset_qos(struct iwl_priv *priv)
bf85ea4f
AK
243{
244 u16 cw_min = 15;
245 u16 cw_max = 1023;
246 u8 aifs = 2;
30dab79e 247 bool is_legacy = false;
bf85ea4f
AK
248 unsigned long flags;
249 int i;
250
251 spin_lock_irqsave(&priv->lock, flags);
30dab79e
WT
252 /* QoS always active in AP and ADHOC mode
253 * In STA mode wait for association
254 */
255 if (priv->iw_mode == NL80211_IFTYPE_ADHOC ||
256 priv->iw_mode == NL80211_IFTYPE_AP)
257 priv->qos_data.qos_active = 1;
258 else
259 priv->qos_data.qos_active = 0;
bf85ea4f 260
30dab79e
WT
261 /* check for legacy mode */
262 if ((priv->iw_mode == NL80211_IFTYPE_ADHOC &&
263 (priv->active_rate & IWL_OFDM_RATES_MASK) == 0) ||
264 (priv->iw_mode == NL80211_IFTYPE_STATION &&
265 (priv->staging_rxon.flags & RXON_FLG_SHORT_SLOT_MSK) == 0)) {
bf85ea4f
AK
266 cw_min = 31;
267 is_legacy = 1;
268 }
269
270 if (priv->qos_data.qos_active)
271 aifs = 3;
272
273 priv->qos_data.def_qos_parm.ac[0].cw_min = cpu_to_le16(cw_min);
274 priv->qos_data.def_qos_parm.ac[0].cw_max = cpu_to_le16(cw_max);
275 priv->qos_data.def_qos_parm.ac[0].aifsn = aifs;
276 priv->qos_data.def_qos_parm.ac[0].edca_txop = 0;
277 priv->qos_data.def_qos_parm.ac[0].reserved1 = 0;
278
279 if (priv->qos_data.qos_active) {
280 i = 1;
281 priv->qos_data.def_qos_parm.ac[i].cw_min = cpu_to_le16(cw_min);
282 priv->qos_data.def_qos_parm.ac[i].cw_max = cpu_to_le16(cw_max);
283 priv->qos_data.def_qos_parm.ac[i].aifsn = 7;
284 priv->qos_data.def_qos_parm.ac[i].edca_txop = 0;
285 priv->qos_data.def_qos_parm.ac[i].reserved1 = 0;
286
287 i = 2;
288 priv->qos_data.def_qos_parm.ac[i].cw_min =
289 cpu_to_le16((cw_min + 1) / 2 - 1);
290 priv->qos_data.def_qos_parm.ac[i].cw_max =
291 cpu_to_le16(cw_max);
292 priv->qos_data.def_qos_parm.ac[i].aifsn = 2;
293 if (is_legacy)
294 priv->qos_data.def_qos_parm.ac[i].edca_txop =
295 cpu_to_le16(6016);
296 else
297 priv->qos_data.def_qos_parm.ac[i].edca_txop =
298 cpu_to_le16(3008);
299 priv->qos_data.def_qos_parm.ac[i].reserved1 = 0;
300
301 i = 3;
302 priv->qos_data.def_qos_parm.ac[i].cw_min =
303 cpu_to_le16((cw_min + 1) / 4 - 1);
304 priv->qos_data.def_qos_parm.ac[i].cw_max =
305 cpu_to_le16((cw_max + 1) / 2 - 1);
306 priv->qos_data.def_qos_parm.ac[i].aifsn = 2;
307 priv->qos_data.def_qos_parm.ac[i].reserved1 = 0;
308 if (is_legacy)
309 priv->qos_data.def_qos_parm.ac[i].edca_txop =
310 cpu_to_le16(3264);
311 else
312 priv->qos_data.def_qos_parm.ac[i].edca_txop =
313 cpu_to_le16(1504);
314 } else {
315 for (i = 1; i < 4; i++) {
316 priv->qos_data.def_qos_parm.ac[i].cw_min =
317 cpu_to_le16(cw_min);
318 priv->qos_data.def_qos_parm.ac[i].cw_max =
319 cpu_to_le16(cw_max);
320 priv->qos_data.def_qos_parm.ac[i].aifsn = aifs;
321 priv->qos_data.def_qos_parm.ac[i].edca_txop = 0;
322 priv->qos_data.def_qos_parm.ac[i].reserved1 = 0;
323 }
324 }
325 IWL_DEBUG_QOS("set QoS to default \n");
326
327 spin_unlock_irqrestore(&priv->lock, flags);
328}
c7de35cd
RR
329EXPORT_SYMBOL(iwl_reset_qos);
330
d9fe60de
JB
331#define MAX_BIT_RATE_40_MHZ 150 /* Mbps */
332#define MAX_BIT_RATE_20_MHZ 72 /* Mbps */
c7de35cd 333static void iwlcore_init_ht_hw_capab(const struct iwl_priv *priv,
d9fe60de 334 struct ieee80211_sta_ht_cap *ht_info,
c7de35cd
RR
335 enum ieee80211_band band)
336{
39130df3
RR
337 u16 max_bit_rate = 0;
338 u8 rx_chains_num = priv->hw_params.rx_chains_num;
339 u8 tx_chains_num = priv->hw_params.tx_chains_num;
340
c7de35cd 341 ht_info->cap = 0;
d9fe60de 342 memset(&ht_info->mcs, 0, sizeof(ht_info->mcs));
c7de35cd 343
d9fe60de 344 ht_info->ht_supported = true;
c7de35cd 345
d9fe60de
JB
346 ht_info->cap |= IEEE80211_HT_CAP_GRN_FLD;
347 ht_info->cap |= IEEE80211_HT_CAP_SGI_20;
348 ht_info->cap |= (IEEE80211_HT_CAP_SM_PS &
00c5ae2f 349 (WLAN_HT_CAP_SM_PS_DISABLED << 2));
39130df3
RR
350
351 max_bit_rate = MAX_BIT_RATE_20_MHZ;
c7de35cd 352 if (priv->hw_params.fat_channel & BIT(band)) {
d9fe60de
JB
353 ht_info->cap |= IEEE80211_HT_CAP_SUP_WIDTH_20_40;
354 ht_info->cap |= IEEE80211_HT_CAP_SGI_40;
355 ht_info->mcs.rx_mask[4] = 0x01;
39130df3 356 max_bit_rate = MAX_BIT_RATE_40_MHZ;
c7de35cd 357 }
c7de35cd
RR
358
359 if (priv->cfg->mod_params->amsdu_size_8K)
d9fe60de 360 ht_info->cap |= IEEE80211_HT_CAP_MAX_AMSDU;
c7de35cd
RR
361
362 ht_info->ampdu_factor = CFG_HT_RX_AMPDU_FACTOR_DEF;
363 ht_info->ampdu_density = CFG_HT_MPDU_DENSITY_DEF;
364
d9fe60de 365 ht_info->mcs.rx_mask[0] = 0xFF;
39130df3 366 if (rx_chains_num >= 2)
d9fe60de 367 ht_info->mcs.rx_mask[1] = 0xFF;
39130df3 368 if (rx_chains_num >= 3)
d9fe60de 369 ht_info->mcs.rx_mask[2] = 0xFF;
39130df3
RR
370
371 /* Highest supported Rx data rate */
372 max_bit_rate *= rx_chains_num;
d9fe60de
JB
373 WARN_ON(max_bit_rate & ~IEEE80211_HT_MCS_RX_HIGHEST_MASK);
374 ht_info->mcs.rx_highest = cpu_to_le16(max_bit_rate);
39130df3
RR
375
376 /* Tx MCS capabilities */
d9fe60de 377 ht_info->mcs.tx_params = IEEE80211_HT_MCS_TX_DEFINED;
39130df3 378 if (tx_chains_num != rx_chains_num) {
d9fe60de
JB
379 ht_info->mcs.tx_params |= IEEE80211_HT_MCS_TX_RX_DIFF;
380 ht_info->mcs.tx_params |= ((tx_chains_num - 1) <<
381 IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT);
39130df3 382 }
c7de35cd 383}
c7de35cd
RR
384
385static void iwlcore_init_hw_rates(struct iwl_priv *priv,
386 struct ieee80211_rate *rates)
387{
388 int i;
389
390 for (i = 0; i < IWL_RATE_COUNT; i++) {
1826dcc0 391 rates[i].bitrate = iwl_rates[i].ieee * 5;
c7de35cd
RR
392 rates[i].hw_value = i; /* Rate scaling will work on indexes */
393 rates[i].hw_value_short = i;
394 rates[i].flags = 0;
395 if ((i > IWL_LAST_OFDM_RATE) || (i < IWL_FIRST_OFDM_RATE)) {
396 /*
397 * If CCK != 1M then set short preamble rate flag.
398 */
399 rates[i].flags |=
1826dcc0 400 (iwl_rates[i].plcp == IWL_RATE_1M_PLCP) ?
c7de35cd
RR
401 0 : IEEE80211_RATE_SHORT_PREAMBLE;
402 }
403 }
404}
405
406/**
407 * iwlcore_init_geos - Initialize mac80211's geo/channel info based from eeprom
408 */
409static int iwlcore_init_geos(struct iwl_priv *priv)
410{
411 struct iwl_channel_info *ch;
412 struct ieee80211_supported_band *sband;
413 struct ieee80211_channel *channels;
414 struct ieee80211_channel *geo_ch;
415 struct ieee80211_rate *rates;
416 int i = 0;
417
418 if (priv->bands[IEEE80211_BAND_2GHZ].n_bitrates ||
419 priv->bands[IEEE80211_BAND_5GHZ].n_bitrates) {
420 IWL_DEBUG_INFO("Geography modes already initialized.\n");
421 set_bit(STATUS_GEO_CONFIGURED, &priv->status);
422 return 0;
423 }
424
425 channels = kzalloc(sizeof(struct ieee80211_channel) *
426 priv->channel_count, GFP_KERNEL);
427 if (!channels)
428 return -ENOMEM;
429
430 rates = kzalloc((sizeof(struct ieee80211_rate) * (IWL_RATE_COUNT + 1)),
431 GFP_KERNEL);
432 if (!rates) {
433 kfree(channels);
434 return -ENOMEM;
435 }
436
437 /* 5.2GHz channels start after the 2.4GHz channels */
438 sband = &priv->bands[IEEE80211_BAND_5GHZ];
439 sband->channels = &channels[ARRAY_SIZE(iwl_eeprom_band_1)];
440 /* just OFDM */
441 sband->bitrates = &rates[IWL_FIRST_OFDM_RATE];
442 sband->n_bitrates = IWL_RATE_COUNT - IWL_FIRST_OFDM_RATE;
443
49779293 444 if (priv->cfg->sku & IWL_SKU_N)
d9fe60de 445 iwlcore_init_ht_hw_capab(priv, &sband->ht_cap,
49779293 446 IEEE80211_BAND_5GHZ);
c7de35cd
RR
447
448 sband = &priv->bands[IEEE80211_BAND_2GHZ];
449 sband->channels = channels;
450 /* OFDM & CCK */
451 sband->bitrates = rates;
452 sband->n_bitrates = IWL_RATE_COUNT;
453
49779293 454 if (priv->cfg->sku & IWL_SKU_N)
d9fe60de 455 iwlcore_init_ht_hw_capab(priv, &sband->ht_cap,
49779293 456 IEEE80211_BAND_2GHZ);
c7de35cd
RR
457
458 priv->ieee_channels = channels;
459 priv->ieee_rates = rates;
460
461 iwlcore_init_hw_rates(priv, rates);
462
463 for (i = 0; i < priv->channel_count; i++) {
464 ch = &priv->channel_info[i];
465
466 /* FIXME: might be removed if scan is OK */
467 if (!is_channel_valid(ch))
468 continue;
469
470 if (is_channel_a_band(ch))
471 sband = &priv->bands[IEEE80211_BAND_5GHZ];
472 else
473 sband = &priv->bands[IEEE80211_BAND_2GHZ];
474
475 geo_ch = &sband->channels[sband->n_channels++];
476
477 geo_ch->center_freq =
478 ieee80211_channel_to_frequency(ch->channel);
479 geo_ch->max_power = ch->max_power_avg;
480 geo_ch->max_antenna_gain = 0xff;
481 geo_ch->hw_value = ch->channel;
482
483 if (is_channel_valid(ch)) {
484 if (!(ch->flags & EEPROM_CHANNEL_IBSS))
485 geo_ch->flags |= IEEE80211_CHAN_NO_IBSS;
486
487 if (!(ch->flags & EEPROM_CHANNEL_ACTIVE))
488 geo_ch->flags |= IEEE80211_CHAN_PASSIVE_SCAN;
489
490 if (ch->flags & EEPROM_CHANNEL_RADAR)
491 geo_ch->flags |= IEEE80211_CHAN_RADAR;
492
963f5517 493 geo_ch->flags |= ch->fat_extension_channel;
4d38c2e8 494
630fe9b6
TW
495 if (ch->max_power_avg > priv->tx_power_channel_lmt)
496 priv->tx_power_channel_lmt = ch->max_power_avg;
c7de35cd
RR
497 } else {
498 geo_ch->flags |= IEEE80211_CHAN_DISABLED;
499 }
500
501 /* Save flags for reg domain usage */
502 geo_ch->orig_flags = geo_ch->flags;
503
963f5517 504 IWL_DEBUG_INFO("Channel %d Freq=%d[%sGHz] %s flag=0x%X\n",
c7de35cd
RR
505 ch->channel, geo_ch->center_freq,
506 is_channel_a_band(ch) ? "5.2" : "2.4",
507 geo_ch->flags & IEEE80211_CHAN_DISABLED ?
508 "restricted" : "valid",
509 geo_ch->flags);
510 }
511
512 if ((priv->bands[IEEE80211_BAND_5GHZ].n_channels == 0) &&
513 priv->cfg->sku & IWL_SKU_A) {
978785a3
TW
514 IWL_INFO(priv, "Incorrectly detected BG card as ABG. "
515 "Please send your PCI ID 0x%04X:0x%04X to maintainer.\n",
a3139c59
SO
516 priv->pci_dev->device,
517 priv->pci_dev->subsystem_device);
c7de35cd
RR
518 priv->cfg->sku &= ~IWL_SKU_A;
519 }
520
978785a3 521 IWL_INFO(priv, "Tunable channels: %d 802.11bg, %d 802.11a channels\n",
a3139c59
SO
522 priv->bands[IEEE80211_BAND_2GHZ].n_channels,
523 priv->bands[IEEE80211_BAND_5GHZ].n_channels);
c7de35cd
RR
524
525 set_bit(STATUS_GEO_CONFIGURED, &priv->status);
526
527 return 0;
528}
529
530/*
531 * iwlcore_free_geos - undo allocations in iwlcore_init_geos
532 */
6ba87956 533static void iwlcore_free_geos(struct iwl_priv *priv)
c7de35cd
RR
534{
535 kfree(priv->ieee_channels);
536 kfree(priv->ieee_rates);
537 clear_bit(STATUS_GEO_CONFIGURED, &priv->status);
538}
c7de35cd 539
28a6b07a 540static bool is_single_rx_stream(struct iwl_priv *priv)
c7de35cd
RR
541{
542 return !priv->current_ht_config.is_ht ||
d9fe60de
JB
543 ((priv->current_ht_config.mcs.rx_mask[1] == 0) &&
544 (priv->current_ht_config.mcs.rx_mask[2] == 0));
c7de35cd 545}
963f5517 546
47c5196e
TW
547static u8 iwl_is_channel_extension(struct iwl_priv *priv,
548 enum ieee80211_band band,
549 u16 channel, u8 extension_chan_offset)
550{
551 const struct iwl_channel_info *ch_info;
552
553 ch_info = iwl_get_channel_info(priv, band, channel);
554 if (!is_channel_valid(ch_info))
555 return 0;
556
d9fe60de 557 if (extension_chan_offset == IEEE80211_HT_PARAM_CHA_SEC_ABOVE)
963f5517
EG
558 return !(ch_info->fat_extension_channel &
559 IEEE80211_CHAN_NO_FAT_ABOVE);
d9fe60de 560 else if (extension_chan_offset == IEEE80211_HT_PARAM_CHA_SEC_BELOW)
963f5517
EG
561 return !(ch_info->fat_extension_channel &
562 IEEE80211_CHAN_NO_FAT_BELOW);
47c5196e
TW
563
564 return 0;
565}
566
567u8 iwl_is_fat_tx_allowed(struct iwl_priv *priv,
d9fe60de 568 struct ieee80211_sta_ht_cap *sta_ht_inf)
47c5196e
TW
569{
570 struct iwl_ht_info *iwl_ht_conf = &priv->current_ht_config;
571
572 if ((!iwl_ht_conf->is_ht) ||
573 (iwl_ht_conf->supported_chan_width != IWL_CHANNEL_WIDTH_40MHZ) ||
d9fe60de 574 (iwl_ht_conf->extension_chan_offset == IEEE80211_HT_PARAM_CHA_SEC_NONE))
47c5196e
TW
575 return 0;
576
577 if (sta_ht_inf) {
578 if ((!sta_ht_inf->ht_supported) ||
d9fe60de 579 (!(sta_ht_inf->cap & IEEE80211_HT_CAP_SUP_WIDTH_20_40)))
47c5196e
TW
580 return 0;
581 }
582
583 return iwl_is_channel_extension(priv, priv->band,
ae5eb026
JB
584 le16_to_cpu(priv->staging_rxon.channel),
585 iwl_ht_conf->extension_chan_offset);
47c5196e
TW
586}
587EXPORT_SYMBOL(iwl_is_fat_tx_allowed);
588
589void iwl_set_rxon_ht(struct iwl_priv *priv, struct iwl_ht_info *ht_info)
590{
c1adf9fb 591 struct iwl_rxon_cmd *rxon = &priv->staging_rxon;
47c5196e
TW
592 u32 val;
593
42eb7c64
EG
594 if (!ht_info->is_ht) {
595 rxon->flags &= ~(RXON_FLG_CHANNEL_MODE_MIXED_MSK |
596 RXON_FLG_CHANNEL_MODE_PURE_40_MSK |
597 RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK |
598 RXON_FLG_FAT_PROT_MSK |
599 RXON_FLG_HT_PROT_MSK);
47c5196e 600 return;
42eb7c64 601 }
47c5196e
TW
602
603 /* Set up channel bandwidth: 20 MHz only, or 20/40 mixed if fat ok */
604 if (iwl_is_fat_tx_allowed(priv, NULL))
605 rxon->flags |= RXON_FLG_CHANNEL_MODE_MIXED_MSK;
606 else
607 rxon->flags &= ~(RXON_FLG_CHANNEL_MODE_MIXED_MSK |
608 RXON_FLG_CHANNEL_MODE_PURE_40_MSK);
609
47c5196e
TW
610 /* Note: control channel is opposite of extension channel */
611 switch (ht_info->extension_chan_offset) {
d9fe60de 612 case IEEE80211_HT_PARAM_CHA_SEC_ABOVE:
47c5196e
TW
613 rxon->flags &= ~(RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK);
614 break;
d9fe60de 615 case IEEE80211_HT_PARAM_CHA_SEC_BELOW:
47c5196e
TW
616 rxon->flags |= RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK;
617 break;
d9fe60de 618 case IEEE80211_HT_PARAM_CHA_SEC_NONE:
47c5196e
TW
619 default:
620 rxon->flags &= ~RXON_FLG_CHANNEL_MODE_MIXED_MSK;
621 break;
622 }
623
624 val = ht_info->ht_protection;
625
626 rxon->flags |= cpu_to_le32(val << RXON_FLG_HT_OPERATING_MODE_POS);
627
628 iwl_set_rxon_chain(priv);
629
630 IWL_DEBUG_ASSOC("supported HT rate 0x%X 0x%X 0x%X "
631 "rxon flags 0x%X operation mode :0x%X "
ae5eb026 632 "extension channel offset 0x%x\n",
d9fe60de
JB
633 ht_info->mcs.rx_mask[0],
634 ht_info->mcs.rx_mask[1],
635 ht_info->mcs.rx_mask[2],
47c5196e 636 le32_to_cpu(rxon->flags), ht_info->ht_protection,
ae5eb026 637 ht_info->extension_chan_offset);
47c5196e
TW
638 return;
639}
640EXPORT_SYMBOL(iwl_set_rxon_ht);
641
9e5e6c32
TW
642#define IWL_NUM_RX_CHAINS_MULTIPLE 3
643#define IWL_NUM_RX_CHAINS_SINGLE 2
644#define IWL_NUM_IDLE_CHAINS_DUAL 2
645#define IWL_NUM_IDLE_CHAINS_SINGLE 1
646
647/* Determine how many receiver/antenna chains to use.
c7de35cd
RR
648 * More provides better reception via diversity. Fewer saves power.
649 * MIMO (dual stream) requires at least 2, but works better with 3.
650 * This does not determine *which* chains to use, just how many.
651 */
28a6b07a 652static int iwl_get_active_rx_chain_count(struct iwl_priv *priv)
c7de35cd 653{
28a6b07a
TW
654 bool is_single = is_single_rx_stream(priv);
655 bool is_cam = !test_bit(STATUS_POWER_PMI, &priv->status);
c7de35cd
RR
656
657 /* # of Rx chains to use when expecting MIMO. */
12837be1
RR
658 if (is_single || (!is_cam && (priv->current_ht_config.sm_ps ==
659 WLAN_HT_CAP_SM_PS_STATIC)))
9e5e6c32 660 return IWL_NUM_RX_CHAINS_SINGLE;
c7de35cd 661 else
9e5e6c32 662 return IWL_NUM_RX_CHAINS_MULTIPLE;
28a6b07a 663}
c7de35cd 664
28a6b07a
TW
665static int iwl_get_idle_rx_chain_count(struct iwl_priv *priv, int active_cnt)
666{
667 int idle_cnt;
668 bool is_cam = !test_bit(STATUS_POWER_PMI, &priv->status);
c7de35cd 669 /* # Rx chains when idling and maybe trying to save power */
12837be1 670 switch (priv->current_ht_config.sm_ps) {
00c5ae2f
TW
671 case WLAN_HT_CAP_SM_PS_STATIC:
672 case WLAN_HT_CAP_SM_PS_DYNAMIC:
9e5e6c32
TW
673 idle_cnt = (is_cam) ? IWL_NUM_IDLE_CHAINS_DUAL :
674 IWL_NUM_IDLE_CHAINS_SINGLE;
c7de35cd 675 break;
00c5ae2f 676 case WLAN_HT_CAP_SM_PS_DISABLED:
9e5e6c32 677 idle_cnt = (is_cam) ? active_cnt : IWL_NUM_IDLE_CHAINS_SINGLE;
c7de35cd 678 break;
00c5ae2f 679 case WLAN_HT_CAP_SM_PS_INVALID:
c7de35cd 680 default:
15b1687c 681 IWL_ERR(priv, "invalid mimo ps mode %d\n",
12837be1 682 priv->current_ht_config.sm_ps);
28a6b07a
TW
683 WARN_ON(1);
684 idle_cnt = -1;
c7de35cd
RR
685 break;
686 }
28a6b07a 687 return idle_cnt;
c7de35cd
RR
688}
689
04816448
GE
690/* up to 4 chains */
691static u8 iwl_count_chain_bitmap(u32 chain_bitmap)
692{
693 u8 res;
694 res = (chain_bitmap & BIT(0)) >> 0;
695 res += (chain_bitmap & BIT(1)) >> 1;
696 res += (chain_bitmap & BIT(2)) >> 2;
697 res += (chain_bitmap & BIT(4)) >> 4;
698 return res;
699}
700
c7de35cd
RR
701/**
702 * iwl_set_rxon_chain - Set up Rx chain usage in "staging" RXON image
703 *
704 * Selects how many and which Rx receivers/antennas/chains to use.
705 * This should not be used for scan command ... it puts data in wrong place.
706 */
707void iwl_set_rxon_chain(struct iwl_priv *priv)
708{
28a6b07a
TW
709 bool is_single = is_single_rx_stream(priv);
710 bool is_cam = !test_bit(STATUS_POWER_PMI, &priv->status);
04816448
GE
711 u8 idle_rx_cnt, active_rx_cnt, valid_rx_cnt;
712 u32 active_chains;
28a6b07a 713 u16 rx_chain;
c7de35cd
RR
714
715 /* Tell uCode which antennas are actually connected.
716 * Before first association, we assume all antennas are connected.
717 * Just after first association, iwl_chain_noise_calibration()
718 * checks which antennas actually *are* connected. */
04816448
GE
719 if (priv->chain_noise_data.active_chains)
720 active_chains = priv->chain_noise_data.active_chains;
721 else
722 active_chains = priv->hw_params.valid_rx_ant;
723
724 rx_chain = active_chains << RXON_RX_CHAIN_VALID_POS;
c7de35cd
RR
725
726 /* How many receivers should we use? */
28a6b07a
TW
727 active_rx_cnt = iwl_get_active_rx_chain_count(priv);
728 idle_rx_cnt = iwl_get_idle_rx_chain_count(priv, active_rx_cnt);
729
28a6b07a 730
04816448
GE
731 /* correct rx chain count according hw settings
732 * and chain noise calibration
733 */
734 valid_rx_cnt = iwl_count_chain_bitmap(active_chains);
735 if (valid_rx_cnt < active_rx_cnt)
736 active_rx_cnt = valid_rx_cnt;
737
738 if (valid_rx_cnt < idle_rx_cnt)
739 idle_rx_cnt = valid_rx_cnt;
28a6b07a
TW
740
741 rx_chain |= active_rx_cnt << RXON_RX_CHAIN_MIMO_CNT_POS;
742 rx_chain |= idle_rx_cnt << RXON_RX_CHAIN_CNT_POS;
743
744 priv->staging_rxon.rx_chain = cpu_to_le16(rx_chain);
745
9e5e6c32 746 if (!is_single && (active_rx_cnt >= IWL_NUM_RX_CHAINS_SINGLE) && is_cam)
c7de35cd
RR
747 priv->staging_rxon.rx_chain |= RXON_RX_CHAIN_MIMO_FORCE_MSK;
748 else
749 priv->staging_rxon.rx_chain &= ~RXON_RX_CHAIN_MIMO_FORCE_MSK;
750
a33c2f47 751 IWL_DEBUG_ASSOC("rx_chain=0x%X active=%d idle=%d\n",
28a6b07a
TW
752 priv->staging_rxon.rx_chain,
753 active_rx_cnt, idle_rx_cnt);
754
755 WARN_ON(active_rx_cnt == 0 || idle_rx_cnt == 0 ||
756 active_rx_cnt < idle_rx_cnt);
c7de35cd
RR
757}
758EXPORT_SYMBOL(iwl_set_rxon_chain);
bf85ea4f
AK
759
760/**
17e72782 761 * iwl_set_rxon_channel - Set the phymode and channel values in staging RXON
bf85ea4f
AK
762 * @phymode: MODE_IEEE80211A sets to 5.2GHz; all else set to 2.4GHz
763 * @channel: Any channel valid for the requested phymode
764
765 * In addition to setting the staging RXON, priv->phymode is also set.
766 *
767 * NOTE: Does not commit to the hardware; it sets appropriate bit fields
768 * in the staging RXON flag structure based on the phymode
769 */
17e72782 770int iwl_set_rxon_channel(struct iwl_priv *priv, struct ieee80211_channel *ch)
bf85ea4f 771{
17e72782
TW
772 enum ieee80211_band band = ch->band;
773 u16 channel = ieee80211_frequency_to_channel(ch->center_freq);
774
8622e705 775 if (!iwl_get_channel_info(priv, band, channel)) {
bf85ea4f
AK
776 IWL_DEBUG_INFO("Could not set channel to %d [%d]\n",
777 channel, band);
778 return -EINVAL;
779 }
780
781 if ((le16_to_cpu(priv->staging_rxon.channel) == channel) &&
782 (priv->band == band))
783 return 0;
784
785 priv->staging_rxon.channel = cpu_to_le16(channel);
786 if (band == IEEE80211_BAND_5GHZ)
787 priv->staging_rxon.flags &= ~RXON_FLG_BAND_24G_MSK;
788 else
789 priv->staging_rxon.flags |= RXON_FLG_BAND_24G_MSK;
790
791 priv->band = band;
792
793 IWL_DEBUG_INFO("Staging channel set to %d [%d]\n", channel, band);
794
795 return 0;
796}
c7de35cd 797EXPORT_SYMBOL(iwl_set_rxon_channel);
bf85ea4f 798
6ba87956 799int iwl_setup_mac(struct iwl_priv *priv)
bf85ea4f 800{
6ba87956 801 int ret;
bf85ea4f 802 struct ieee80211_hw *hw = priv->hw;
e227ceac 803 hw->rate_control_algorithm = "iwl-agn-rs";
bf85ea4f 804
566bfe5a 805 /* Tell mac80211 our characteristics */
605a0bd6 806 hw->flags = IEEE80211_HW_SIGNAL_DBM |
8b30b1fe
S
807 IEEE80211_HW_NOISE_DBM |
808 IEEE80211_HW_AMPDU_AGGREGATION;
f59ac048 809 hw->wiphy->interface_modes =
f59ac048
LR
810 BIT(NL80211_IFTYPE_STATION) |
811 BIT(NL80211_IFTYPE_ADHOC);
ea4a82dc
LR
812
813 hw->wiphy->fw_handles_regulatory = true;
814
bf85ea4f
AK
815 /* Default value; 4 EDCA QOS priorities */
816 hw->queues = 4;
49779293
RR
817 /* queues to support 11n aggregation */
818 if (priv->cfg->sku & IWL_SKU_N)
9f17b318 819 hw->ampdu_queues = priv->cfg->mod_params->num_of_ampdu_queues;
6ba87956
TW
820
821 hw->conf.beacon_int = 100;
b5d7be5e 822 hw->max_listen_interval = IWL_CONN_MAX_LISTEN_INTERVAL;
6ba87956
TW
823
824 if (priv->bands[IEEE80211_BAND_2GHZ].n_channels)
825 priv->hw->wiphy->bands[IEEE80211_BAND_2GHZ] =
826 &priv->bands[IEEE80211_BAND_2GHZ];
827 if (priv->bands[IEEE80211_BAND_5GHZ].n_channels)
828 priv->hw->wiphy->bands[IEEE80211_BAND_5GHZ] =
829 &priv->bands[IEEE80211_BAND_5GHZ];
830
831 ret = ieee80211_register_hw(priv->hw);
832 if (ret) {
15b1687c 833 IWL_ERR(priv, "Failed to register hw (error %d)\n", ret);
6ba87956
TW
834 return ret;
835 }
836 priv->mac80211_registered = 1;
837
838 return 0;
bf85ea4f 839}
6ba87956 840EXPORT_SYMBOL(iwl_setup_mac);
bf85ea4f 841
da154e30
RR
842int iwl_set_hw_params(struct iwl_priv *priv)
843{
844 priv->hw_params.sw_crypto = priv->cfg->mod_params->sw_crypto;
845 priv->hw_params.max_rxq_size = RX_QUEUE_SIZE;
846 priv->hw_params.max_rxq_log = RX_QUEUE_SIZE_LOG;
847 if (priv->cfg->mod_params->amsdu_size_8K)
848 priv->hw_params.rx_buf_size = IWL_RX_BUF_SIZE_8K;
849 else
850 priv->hw_params.rx_buf_size = IWL_RX_BUF_SIZE_4K;
851 priv->hw_params.max_pkt_size = priv->hw_params.rx_buf_size - 256;
852
49779293
RR
853 if (priv->cfg->mod_params->disable_11n)
854 priv->cfg->sku &= ~IWL_SKU_N;
855
da154e30
RR
856 /* Device-specific setup */
857 return priv->cfg->ops->lib->set_hw_params(priv);
858}
859EXPORT_SYMBOL(iwl_set_hw_params);
6ba87956
TW
860
861int iwl_init_drv(struct iwl_priv *priv)
c7de35cd
RR
862{
863 int ret;
c7de35cd 864
c7de35cd
RR
865 priv->ibss_beacon = NULL;
866
867 spin_lock_init(&priv->lock);
868 spin_lock_init(&priv->power_data.lock);
869 spin_lock_init(&priv->sta_lock);
870 spin_lock_init(&priv->hcmd_lock);
c7de35cd 871
c7de35cd
RR
872 INIT_LIST_HEAD(&priv->free_frames);
873
874 mutex_init(&priv->mutex);
875
876 /* Clear the driver's (not device's) station table */
37deb2a0 877 iwl_clear_stations_table(priv);
c7de35cd
RR
878
879 priv->data_retry_limit = -1;
880 priv->ieee_channels = NULL;
881 priv->ieee_rates = NULL;
882 priv->band = IEEE80211_BAND_2GHZ;
883
05c914fe 884 priv->iw_mode = NL80211_IFTYPE_STATION;
c7de35cd 885
12837be1 886 priv->current_ht_config.sm_ps = WLAN_HT_CAP_SM_PS_DISABLED;
c7de35cd
RR
887
888 /* Choose which receivers/antennas to use */
889 iwl_set_rxon_chain(priv);
f53696de 890 iwl_init_scan_params(priv);
c7de35cd
RR
891
892 iwl_reset_qos(priv);
893
894 priv->qos_data.qos_active = 0;
895 priv->qos_data.qos_cap.val = 0;
896
c7de35cd
RR
897 priv->rates_mask = IWL_RATES_MASK;
898 /* If power management is turned on, default to AC mode */
899 priv->power_mode = IWL_POWER_AC;
630fe9b6 900 priv->tx_power_user_lmt = IWL_TX_POWER_TARGET_POWER_MAX;
c7de35cd
RR
901
902 ret = iwl_init_channel_map(priv);
903 if (ret) {
15b1687c 904 IWL_ERR(priv, "initializing regulatory failed: %d\n", ret);
c7de35cd
RR
905 goto err;
906 }
907
908 ret = iwlcore_init_geos(priv);
909 if (ret) {
15b1687c 910 IWL_ERR(priv, "initializing geos failed: %d\n", ret);
c7de35cd
RR
911 goto err_free_channel_map;
912 }
913
c7de35cd
RR
914 return 0;
915
c7de35cd
RR
916err_free_channel_map:
917 iwl_free_channel_map(priv);
918err:
919 return ret;
920}
6ba87956 921EXPORT_SYMBOL(iwl_init_drv);
c7de35cd 922
630fe9b6
TW
923int iwl_set_tx_power(struct iwl_priv *priv, s8 tx_power, bool force)
924{
925 int ret = 0;
926 if (tx_power < IWL_TX_POWER_TARGET_POWER_MIN) {
39aadf8c 927 IWL_WARN(priv, "Requested user TXPOWER %d below limit.\n",
630fe9b6
TW
928 priv->tx_power_user_lmt);
929 return -EINVAL;
930 }
931
932 if (tx_power > IWL_TX_POWER_TARGET_POWER_MAX) {
39aadf8c 933 IWL_WARN(priv, "Requested user TXPOWER %d above limit.\n",
630fe9b6
TW
934 priv->tx_power_user_lmt);
935 return -EINVAL;
936 }
937
938 if (priv->tx_power_user_lmt != tx_power)
939 force = true;
940
941 priv->tx_power_user_lmt = tx_power;
942
943 if (force && priv->cfg->ops->lib->send_tx_power)
944 ret = priv->cfg->ops->lib->send_tx_power(priv);
945
946 return ret;
947}
948EXPORT_SYMBOL(iwl_set_tx_power);
949
6ba87956 950void iwl_uninit_drv(struct iwl_priv *priv)
bf85ea4f 951{
6e21f2c1 952 iwl_calib_free_results(priv);
6ba87956
TW
953 iwlcore_free_geos(priv);
954 iwl_free_channel_map(priv);
261415f7 955 kfree(priv->scan);
bf85ea4f 956}
6ba87956 957EXPORT_SYMBOL(iwl_uninit_drv);
bf85ea4f 958
0ad91a35
WT
959
960void iwl_disable_interrupts(struct iwl_priv *priv)
961{
962 clear_bit(STATUS_INT_ENABLED, &priv->status);
963
964 /* disable interrupts from uCode/NIC to host */
965 iwl_write32(priv, CSR_INT_MASK, 0x00000000);
966
967 /* acknowledge/clear/reset any interrupts still pending
968 * from uCode or flow handler (Rx/Tx DMA) */
969 iwl_write32(priv, CSR_INT, 0xffffffff);
970 iwl_write32(priv, CSR_FH_INT_STATUS, 0xffffffff);
971 IWL_DEBUG_ISR("Disabled interrupts\n");
972}
973EXPORT_SYMBOL(iwl_disable_interrupts);
974
975void iwl_enable_interrupts(struct iwl_priv *priv)
976{
977 IWL_DEBUG_ISR("Enabling interrupts\n");
978 set_bit(STATUS_INT_ENABLED, &priv->status);
979 iwl_write32(priv, CSR_INT_MASK, CSR_INI_SET_MASK);
980}
981EXPORT_SYMBOL(iwl_enable_interrupts);
982
49ea8596
EG
983int iwl_send_statistics_request(struct iwl_priv *priv, u8 flags)
984{
985 u32 stat_flags = 0;
986 struct iwl_host_cmd cmd = {
987 .id = REPLY_STATISTICS_CMD,
988 .meta.flags = flags,
989 .len = sizeof(stat_flags),
990 .data = (u8 *) &stat_flags,
991 };
992 return iwl_send_cmd(priv, &cmd);
993}
994EXPORT_SYMBOL(iwl_send_statistics_request);
7e8c519e 995
b0692f2f
EG
996/**
997 * iwl_verify_inst_sparse - verify runtime uCode image in card vs. host,
998 * using sample data 100 bytes apart. If these sample points are good,
999 * it's a pretty good bet that everything between them is good, too.
1000 */
1001static int iwlcore_verify_inst_sparse(struct iwl_priv *priv, __le32 *image, u32 len)
1002{
1003 u32 val;
1004 int ret = 0;
1005 u32 errcnt = 0;
1006 u32 i;
1007
1008 IWL_DEBUG_INFO("ucode inst image size is %u\n", len);
1009
1010 ret = iwl_grab_nic_access(priv);
1011 if (ret)
1012 return ret;
1013
1014 for (i = 0; i < len; i += 100, image += 100/sizeof(u32)) {
1015 /* read data comes through single port, auto-incr addr */
1016 /* NOTE: Use the debugless read so we don't flood kernel log
1017 * if IWL_DL_IO is set */
1018 iwl_write_direct32(priv, HBUS_TARG_MEM_RADDR,
250bdd21 1019 i + IWL49_RTC_INST_LOWER_BOUND);
b0692f2f
EG
1020 val = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
1021 if (val != le32_to_cpu(*image)) {
1022 ret = -EIO;
1023 errcnt++;
1024 if (errcnt >= 3)
1025 break;
1026 }
1027 }
1028
1029 iwl_release_nic_access(priv);
1030
1031 return ret;
1032}
1033
1034/**
1035 * iwlcore_verify_inst_full - verify runtime uCode image in card vs. host,
1036 * looking at all data.
1037 */
1038static int iwl_verify_inst_full(struct iwl_priv *priv, __le32 *image,
1039 u32 len)
1040{
1041 u32 val;
1042 u32 save_len = len;
1043 int ret = 0;
1044 u32 errcnt;
1045
1046 IWL_DEBUG_INFO("ucode inst image size is %u\n", len);
1047
1048 ret = iwl_grab_nic_access(priv);
1049 if (ret)
1050 return ret;
1051
250bdd21
SO
1052 iwl_write_direct32(priv, HBUS_TARG_MEM_RADDR,
1053 IWL49_RTC_INST_LOWER_BOUND);
b0692f2f
EG
1054
1055 errcnt = 0;
1056 for (; len > 0; len -= sizeof(u32), image++) {
1057 /* read data comes through single port, auto-incr addr */
1058 /* NOTE: Use the debugless read so we don't flood kernel log
1059 * if IWL_DL_IO is set */
1060 val = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
1061 if (val != le32_to_cpu(*image)) {
15b1687c 1062 IWL_ERR(priv, "uCode INST section is invalid at "
b0692f2f
EG
1063 "offset 0x%x, is 0x%x, s/b 0x%x\n",
1064 save_len - len, val, le32_to_cpu(*image));
1065 ret = -EIO;
1066 errcnt++;
1067 if (errcnt >= 20)
1068 break;
1069 }
1070 }
1071
1072 iwl_release_nic_access(priv);
1073
1074 if (!errcnt)
1075 IWL_DEBUG_INFO
1076 ("ucode image in INSTRUCTION memory is good\n");
1077
1078 return ret;
1079}
1080
1081/**
1082 * iwl_verify_ucode - determine which instruction image is in SRAM,
1083 * and verify its contents
1084 */
1085int iwl_verify_ucode(struct iwl_priv *priv)
1086{
1087 __le32 *image;
1088 u32 len;
1089 int ret;
1090
1091 /* Try bootstrap */
1092 image = (__le32 *)priv->ucode_boot.v_addr;
1093 len = priv->ucode_boot.len;
1094 ret = iwlcore_verify_inst_sparse(priv, image, len);
1095 if (!ret) {
1096 IWL_DEBUG_INFO("Bootstrap uCode is good in inst SRAM\n");
1097 return 0;
1098 }
1099
1100 /* Try initialize */
1101 image = (__le32 *)priv->ucode_init.v_addr;
1102 len = priv->ucode_init.len;
1103 ret = iwlcore_verify_inst_sparse(priv, image, len);
1104 if (!ret) {
1105 IWL_DEBUG_INFO("Initialize uCode is good in inst SRAM\n");
1106 return 0;
1107 }
1108
1109 /* Try runtime/protocol */
1110 image = (__le32 *)priv->ucode_code.v_addr;
1111 len = priv->ucode_code.len;
1112 ret = iwlcore_verify_inst_sparse(priv, image, len);
1113 if (!ret) {
1114 IWL_DEBUG_INFO("Runtime uCode is good in inst SRAM\n");
1115 return 0;
1116 }
1117
15b1687c 1118 IWL_ERR(priv, "NO VALID UCODE IMAGE IN INSTRUCTION SRAM!!\n");
b0692f2f
EG
1119
1120 /* Since nothing seems to match, show first several data entries in
1121 * instruction SRAM, so maybe visual inspection will give a clue.
1122 * Selection of bootstrap image (vs. other images) is arbitrary. */
1123 image = (__le32 *)priv->ucode_boot.v_addr;
1124 len = priv->ucode_boot.len;
1125 ret = iwl_verify_inst_full(priv, image, len);
1126
1127 return ret;
1128}
1129EXPORT_SYMBOL(iwl_verify_ucode);
1130
56e12615
JS
1131
1132static const char *desc_lookup_text[] = {
1133 "OK",
1134 "FAIL",
1135 "BAD_PARAM",
1136 "BAD_CHECKSUM",
1137 "NMI_INTERRUPT_WDG",
1138 "SYSASSERT",
1139 "FATAL_ERROR",
1140 "BAD_COMMAND",
1141 "HW_ERROR_TUNE_LOCK",
1142 "HW_ERROR_TEMPERATURE",
1143 "ILLEGAL_CHAN_FREQ",
1144 "VCC_NOT_STABLE",
1145 "FH_ERROR",
1146 "NMI_INTERRUPT_HOST",
1147 "NMI_INTERRUPT_ACTION_PT",
1148 "NMI_INTERRUPT_UNKNOWN",
1149 "UCODE_VERSION_MISMATCH",
1150 "HW_ERROR_ABS_LOCK",
1151 "HW_ERROR_CAL_LOCK_FAIL",
1152 "NMI_INTERRUPT_INST_ACTION_PT",
1153 "NMI_INTERRUPT_DATA_ACTION_PT",
1154 "NMI_TRM_HW_ER",
1155 "NMI_INTERRUPT_TRM",
1156 "NMI_INTERRUPT_BREAK_POINT"
1157 "DEBUG_0",
1158 "DEBUG_1",
1159 "DEBUG_2",
1160 "DEBUG_3",
1161 "UNKNOWN"
1162};
1163
ede0cba4
EK
1164static const char *desc_lookup(int i)
1165{
56e12615
JS
1166 int max = ARRAY_SIZE(desc_lookup_text) - 1;
1167
1168 if (i < 0 || i > max)
1169 i = max;
ede0cba4 1170
56e12615 1171 return desc_lookup_text[i];
ede0cba4
EK
1172}
1173
1174#define ERROR_START_OFFSET (1 * sizeof(u32))
1175#define ERROR_ELEM_SIZE (7 * sizeof(u32))
1176
1177void iwl_dump_nic_error_log(struct iwl_priv *priv)
1178{
1179 u32 data2, line;
1180 u32 desc, time, count, base, data1;
1181 u32 blink1, blink2, ilink1, ilink2;
e1dfc085 1182 int ret;
ede0cba4 1183
e1dfc085
GG
1184 if (priv->ucode_type == UCODE_INIT)
1185 base = le32_to_cpu(priv->card_alive_init.error_event_table_ptr);
1186 else
1187 base = le32_to_cpu(priv->card_alive.error_event_table_ptr);
ede0cba4
EK
1188
1189 if (!priv->cfg->ops->lib->is_valid_rtc_data_addr(base)) {
15b1687c 1190 IWL_ERR(priv, "Not valid error log pointer 0x%08X\n", base);
ede0cba4
EK
1191 return;
1192 }
1193
e1dfc085
GG
1194 ret = iwl_grab_nic_access(priv);
1195 if (ret) {
39aadf8c 1196 IWL_WARN(priv, "Can not read from adapter at this time.\n");
ede0cba4
EK
1197 return;
1198 }
1199
1200 count = iwl_read_targ_mem(priv, base);
1201
1202 if (ERROR_START_OFFSET <= count * ERROR_ELEM_SIZE) {
15b1687c
WT
1203 IWL_ERR(priv, "Start IWL Error Log Dump:\n");
1204 IWL_ERR(priv, "Status: 0x%08lX, count: %d\n",
1205 priv->status, count);
ede0cba4
EK
1206 }
1207
1208 desc = iwl_read_targ_mem(priv, base + 1 * sizeof(u32));
1209 blink1 = iwl_read_targ_mem(priv, base + 3 * sizeof(u32));
1210 blink2 = iwl_read_targ_mem(priv, base + 4 * sizeof(u32));
1211 ilink1 = iwl_read_targ_mem(priv, base + 5 * sizeof(u32));
1212 ilink2 = iwl_read_targ_mem(priv, base + 6 * sizeof(u32));
1213 data1 = iwl_read_targ_mem(priv, base + 7 * sizeof(u32));
1214 data2 = iwl_read_targ_mem(priv, base + 8 * sizeof(u32));
1215 line = iwl_read_targ_mem(priv, base + 9 * sizeof(u32));
1216 time = iwl_read_targ_mem(priv, base + 11 * sizeof(u32));
1217
15b1687c 1218 IWL_ERR(priv, "Desc Time "
ede0cba4 1219 "data1 data2 line\n");
15b1687c 1220 IWL_ERR(priv, "%-28s (#%02d) %010u 0x%08X 0x%08X %u\n",
ede0cba4 1221 desc_lookup(desc), desc, time, data1, data2, line);
15b1687c
WT
1222 IWL_ERR(priv, "blink1 blink2 ilink1 ilink2\n");
1223 IWL_ERR(priv, "0x%05X 0x%05X 0x%05X 0x%05X\n", blink1, blink2,
ede0cba4
EK
1224 ilink1, ilink2);
1225
1226 iwl_release_nic_access(priv);
1227}
1228EXPORT_SYMBOL(iwl_dump_nic_error_log);
1229
189a2b59
EK
1230#define EVENT_START_OFFSET (4 * sizeof(u32))
1231
1232/**
1233 * iwl_print_event_log - Dump error event log to syslog
1234 *
a33c2f47 1235 * NOTE: Must be called with iwl_grab_nic_access() already obtained!
189a2b59 1236 */
a33c2f47 1237static void iwl_print_event_log(struct iwl_priv *priv, u32 start_idx,
189a2b59
EK
1238 u32 num_events, u32 mode)
1239{
1240 u32 i;
1241 u32 base; /* SRAM byte address of event log header */
1242 u32 event_size; /* 2 u32s, or 3 u32s if timestamp recorded */
1243 u32 ptr; /* SRAM byte address of log data */
1244 u32 ev, time, data; /* event log data */
1245
1246 if (num_events == 0)
1247 return;
e1dfc085
GG
1248 if (priv->ucode_type == UCODE_INIT)
1249 base = le32_to_cpu(priv->card_alive_init.log_event_table_ptr);
1250 else
1251 base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
189a2b59
EK
1252
1253 if (mode == 0)
1254 event_size = 2 * sizeof(u32);
1255 else
1256 event_size = 3 * sizeof(u32);
1257
1258 ptr = base + EVENT_START_OFFSET + (start_idx * event_size);
1259
1260 /* "time" is actually "data" for mode 0 (no timestamp).
1261 * place event id # at far right for easier visual parsing. */
1262 for (i = 0; i < num_events; i++) {
1263 ev = iwl_read_targ_mem(priv, ptr);
1264 ptr += sizeof(u32);
1265 time = iwl_read_targ_mem(priv, ptr);
1266 ptr += sizeof(u32);
77c5d08e
TW
1267 if (mode == 0) {
1268 /* data, ev */
15b1687c 1269 IWL_ERR(priv, "EVT_LOG:0x%08x:%04u\n", time, ev);
77c5d08e 1270 } else {
189a2b59
EK
1271 data = iwl_read_targ_mem(priv, ptr);
1272 ptr += sizeof(u32);
15b1687c 1273 IWL_ERR(priv, "EVT_LOGT:%010u:0x%08x:%04u\n",
77c5d08e 1274 time, data, ev);
189a2b59
EK
1275 }
1276 }
1277}
189a2b59
EK
1278
1279void iwl_dump_nic_event_log(struct iwl_priv *priv)
1280{
e1dfc085 1281 int ret;
189a2b59
EK
1282 u32 base; /* SRAM byte address of event log header */
1283 u32 capacity; /* event log capacity in # entries */
1284 u32 mode; /* 0 - no timestamp, 1 - timestamp recorded */
1285 u32 num_wraps; /* # times uCode wrapped to top of log */
1286 u32 next_entry; /* index of next entry to be written by uCode */
1287 u32 size; /* # entries that we'll print */
1288
e1dfc085
GG
1289 if (priv->ucode_type == UCODE_INIT)
1290 base = le32_to_cpu(priv->card_alive_init.log_event_table_ptr);
1291 else
1292 base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
1293
189a2b59 1294 if (!priv->cfg->ops->lib->is_valid_rtc_data_addr(base)) {
15b1687c 1295 IWL_ERR(priv, "Invalid event log pointer 0x%08X\n", base);
189a2b59
EK
1296 return;
1297 }
1298
e1dfc085
GG
1299 ret = iwl_grab_nic_access(priv);
1300 if (ret) {
39aadf8c 1301 IWL_WARN(priv, "Can not read from adapter at this time.\n");
189a2b59
EK
1302 return;
1303 }
1304
1305 /* event log header */
1306 capacity = iwl_read_targ_mem(priv, base);
1307 mode = iwl_read_targ_mem(priv, base + (1 * sizeof(u32)));
1308 num_wraps = iwl_read_targ_mem(priv, base + (2 * sizeof(u32)));
1309 next_entry = iwl_read_targ_mem(priv, base + (3 * sizeof(u32)));
1310
1311 size = num_wraps ? capacity : next_entry;
1312
1313 /* bail out if nothing in log */
1314 if (size == 0) {
15b1687c 1315 IWL_ERR(priv, "Start IWL Event Log Dump: nothing in log\n");
189a2b59
EK
1316 iwl_release_nic_access(priv);
1317 return;
1318 }
1319
15b1687c 1320 IWL_ERR(priv, "Start IWL Event Log Dump: display count %d, wraps %d\n",
189a2b59
EK
1321 size, num_wraps);
1322
1323 /* if uCode has wrapped back to top of log, start at the oldest entry,
1324 * i.e the next one that uCode would fill. */
1325 if (num_wraps)
1326 iwl_print_event_log(priv, next_entry,
1327 capacity - next_entry, mode);
1328 /* (then/else) start at top of log */
1329 iwl_print_event_log(priv, 0, next_entry, mode);
1330
1331 iwl_release_nic_access(priv);
1332}
1333EXPORT_SYMBOL(iwl_dump_nic_event_log);
1334
47f4a587
EG
1335void iwl_rf_kill_ct_config(struct iwl_priv *priv)
1336{
1337 struct iwl_ct_kill_config cmd;
1338 unsigned long flags;
1339 int ret = 0;
1340
1341 spin_lock_irqsave(&priv->lock, flags);
1342 iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR,
1343 CSR_UCODE_DRV_GP1_REG_BIT_CT_KILL_EXIT);
1344 spin_unlock_irqrestore(&priv->lock, flags);
1345
1346 cmd.critical_temperature_R =
1347 cpu_to_le32(priv->hw_params.ct_kill_threshold);
189a2b59 1348
47f4a587
EG
1349 ret = iwl_send_cmd_pdu(priv, REPLY_CT_KILL_CONFIG_CMD,
1350 sizeof(cmd), &cmd);
1351 if (ret)
15b1687c 1352 IWL_ERR(priv, "REPLY_CT_KILL_CONFIG_CMD failed\n");
47f4a587
EG
1353 else
1354 IWL_DEBUG_INFO("REPLY_CT_KILL_CONFIG_CMD succeeded, "
1355 "critical temperature is %d\n",
1356 cmd.critical_temperature_R);
1357}
1358EXPORT_SYMBOL(iwl_rf_kill_ct_config);
14a08a7f 1359
0ad91a35 1360
14a08a7f
EG
1361/*
1362 * CARD_STATE_CMD
1363 *
1364 * Use: Sets the device's internal card state to enable, disable, or halt
1365 *
1366 * When in the 'enable' state the card operates as normal.
1367 * When in the 'disable' state, the card enters into a low power mode.
1368 * When in the 'halt' state, the card is shut down and must be fully
1369 * restarted to come back on.
1370 */
1371static int iwl_send_card_state(struct iwl_priv *priv, u32 flags, u8 meta_flag)
1372{
1373 struct iwl_host_cmd cmd = {
1374 .id = REPLY_CARD_STATE_CMD,
1375 .len = sizeof(u32),
1376 .data = &flags,
1377 .meta.flags = meta_flag,
1378 };
1379
1380 return iwl_send_cmd(priv, &cmd);
1381}
1382
1383void iwl_radio_kill_sw_disable_radio(struct iwl_priv *priv)
1384{
1385 unsigned long flags;
1386
1387 if (test_bit(STATUS_RF_KILL_SW, &priv->status))
1388 return;
1389
1390 IWL_DEBUG_RF_KILL("Manual SW RF KILL set to: RADIO OFF\n");
1391
1392 iwl_scan_cancel(priv);
1393 /* FIXME: This is a workaround for AP */
05c914fe 1394 if (priv->iw_mode != NL80211_IFTYPE_AP) {
14a08a7f
EG
1395 spin_lock_irqsave(&priv->lock, flags);
1396 iwl_write32(priv, CSR_UCODE_DRV_GP1_SET,
1397 CSR_UCODE_SW_BIT_RFKILL);
1398 spin_unlock_irqrestore(&priv->lock, flags);
1399 /* call the host command only if no hw rf-kill set */
1400 if (!test_bit(STATUS_RF_KILL_HW, &priv->status) &&
1401 iwl_is_ready(priv))
1402 iwl_send_card_state(priv,
1403 CARD_STATE_CMD_DISABLE, 0);
1404 set_bit(STATUS_RF_KILL_SW, &priv->status);
1405 /* make sure mac80211 stop sending Tx frame */
1406 if (priv->mac80211_registered)
1407 ieee80211_stop_queues(priv->hw);
1408 }
1409}
1410EXPORT_SYMBOL(iwl_radio_kill_sw_disable_radio);
1411
1412int iwl_radio_kill_sw_enable_radio(struct iwl_priv *priv)
1413{
1414 unsigned long flags;
1415
1416 if (!test_bit(STATUS_RF_KILL_SW, &priv->status))
1417 return 0;
1418
1419 IWL_DEBUG_RF_KILL("Manual SW RF KILL set to: RADIO ON\n");
1420
1421 spin_lock_irqsave(&priv->lock, flags);
1422 iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
1423
a9efa652
EG
1424 /* If the driver is up it will receive CARD_STATE_NOTIFICATION
1425 * notification where it will clear SW rfkill status.
1426 * Setting it here would break the handler. Only if the
1427 * interface is down we can set here since we don't
1428 * receive any further notification.
1429 */
1430 if (!priv->is_open)
1431 clear_bit(STATUS_RF_KILL_SW, &priv->status);
14a08a7f
EG
1432 spin_unlock_irqrestore(&priv->lock, flags);
1433
1434 /* wake up ucode */
1435 msleep(10);
1436
1437 spin_lock_irqsave(&priv->lock, flags);
1438 iwl_read32(priv, CSR_UCODE_DRV_GP1);
1439 if (!iwl_grab_nic_access(priv))
1440 iwl_release_nic_access(priv);
1441 spin_unlock_irqrestore(&priv->lock, flags);
1442
1443 if (test_bit(STATUS_RF_KILL_HW, &priv->status)) {
1444 IWL_DEBUG_RF_KILL("Can not turn radio back on - "
1445 "disabled by HW switch\n");
1446 return 0;
1447 }
1448
edb34228
MA
1449 /* when driver is up while rfkill is on, it wont receive
1450 * any CARD_STATE_NOTIFICATION notifications so we have to
1451 * restart it in here
1452 */
1453 if (priv->is_open && !test_bit(STATUS_ALIVE, &priv->status)) {
1454 clear_bit(STATUS_RF_KILL_SW, &priv->status);
1455 if (!iwl_is_rfkill(priv))
1456 queue_work(priv->workqueue, &priv->up);
1457 }
1458
a9efa652
EG
1459 /* If the driver is already loaded, it will receive
1460 * CARD_STATE_NOTIFICATION notifications and the handler will
1461 * call restart to reload the driver.
1462 */
14a08a7f
EG
1463 return 1;
1464}
1465EXPORT_SYMBOL(iwl_radio_kill_sw_enable_radio);