]> bbs.cooldavid.org Git - net-next-2.6.git/blame - drivers/net/wireless/iwlwifi/iwl-4965.c
headers: remove sched.h from interrupt.h
[net-next-2.6.git] / drivers / net / wireless / iwlwifi / iwl-4965.c
CommitLineData
b481de9c
ZY
1/******************************************************************************
2 *
01f8162a 3 * Copyright(c) 2003 - 2009 Intel Corporation. All rights reserved.
b481de9c
ZY
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of version 2 of the GNU General Public License as
7 * published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program; if not, write to the Free Software Foundation, Inc.,
16 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
17 *
18 * The full GNU General Public License is included in this distribution in the
19 * file called LICENSE.
20 *
21 * Contact Information:
759ef89f 22 * Intel Linux Wireless <ilw@linux.intel.com>
b481de9c
ZY
23 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
24 *
25 *****************************************************************************/
26
27#include <linux/kernel.h>
28#include <linux/module.h>
b481de9c
ZY
29#include <linux/init.h>
30#include <linux/pci.h>
31#include <linux/dma-mapping.h>
32#include <linux/delay.h>
d43c36dc 33#include <linux/sched.h>
b481de9c
ZY
34#include <linux/skbuff.h>
35#include <linux/netdevice.h>
36#include <linux/wireless.h>
37#include <net/mac80211.h>
b481de9c 38#include <linux/etherdevice.h>
12342c47 39#include <asm/unaligned.h>
b481de9c 40
6bc913bd 41#include "iwl-eeprom.h"
3e0d4cb1 42#include "iwl-dev.h"
fee1247a 43#include "iwl-core.h"
3395f6e9 44#include "iwl-io.h"
b481de9c 45#include "iwl-helpers.h"
f0832f13 46#include "iwl-calib.h"
5083e563 47#include "iwl-sta.h"
b481de9c 48
630fe9b6 49static int iwl4965_send_tx_power(struct iwl_priv *priv);
3d816c77 50static int iwl4965_hw_get_temperature(struct iwl_priv *priv);
630fe9b6 51
a0987a8d
RC
52/* Highest firmware API version supported */
53#define IWL4965_UCODE_API_MAX 2
54
55/* Lowest firmware API version supported */
56#define IWL4965_UCODE_API_MIN 2
57
58#define IWL4965_FW_PRE "iwlwifi-4965-"
59#define _IWL4965_MODULE_FIRMWARE(api) IWL4965_FW_PRE #api ".ucode"
60#define IWL4965_MODULE_FIRMWARE(api) _IWL4965_MODULE_FIRMWARE(api)
d16dc48a
TW
61
62
1ea87396
AK
63/* module parameters */
64static struct iwl_mod_params iwl4965_mod_params = {
038669e4 65 .num_of_queues = IWL49_NUM_QUEUES,
9f17b318 66 .num_of_ampdu_queues = IWL49_NUM_AMPDU_QUEUES,
1ea87396 67 .amsdu_size_8K = 1,
3a1081e8 68 .restart_fw = 1,
1ea87396
AK
69 /* the rest are 0 by default */
70};
71
57aab75a
TW
72/* check contents of special bootstrap uCode SRAM */
73static int iwl4965_verify_bsm(struct iwl_priv *priv)
74{
75 __le32 *image = priv->ucode_boot.v_addr;
76 u32 len = priv->ucode_boot.len;
77 u32 reg;
78 u32 val;
79
e1623446 80 IWL_DEBUG_INFO(priv, "Begin verify bsm\n");
57aab75a
TW
81
82 /* verify BSM SRAM contents */
83 val = iwl_read_prph(priv, BSM_WR_DWCOUNT_REG);
84 for (reg = BSM_SRAM_LOWER_BOUND;
85 reg < BSM_SRAM_LOWER_BOUND + len;
86 reg += sizeof(u32), image++) {
87 val = iwl_read_prph(priv, reg);
88 if (val != le32_to_cpu(*image)) {
15b1687c 89 IWL_ERR(priv, "BSM uCode verification failed at "
57aab75a
TW
90 "addr 0x%08X+%u (of %u), is 0x%x, s/b 0x%x\n",
91 BSM_SRAM_LOWER_BOUND,
92 reg - BSM_SRAM_LOWER_BOUND, len,
93 val, le32_to_cpu(*image));
94 return -EIO;
95 }
96 }
97
e1623446 98 IWL_DEBUG_INFO(priv, "BSM bootstrap uCode image OK\n");
57aab75a
TW
99
100 return 0;
101}
102
103/**
104 * iwl4965_load_bsm - Load bootstrap instructions
105 *
106 * BSM operation:
107 *
108 * The Bootstrap State Machine (BSM) stores a short bootstrap uCode program
109 * in special SRAM that does not power down during RFKILL. When powering back
110 * up after power-saving sleeps (or during initial uCode load), the BSM loads
111 * the bootstrap program into the on-board processor, and starts it.
112 *
113 * The bootstrap program loads (via DMA) instructions and data for a new
114 * program from host DRAM locations indicated by the host driver in the
115 * BSM_DRAM_* registers. Once the new program is loaded, it starts
116 * automatically.
117 *
118 * When initializing the NIC, the host driver points the BSM to the
119 * "initialize" uCode image. This uCode sets up some internal data, then
120 * notifies host via "initialize alive" that it is complete.
121 *
122 * The host then replaces the BSM_DRAM_* pointer values to point to the
123 * normal runtime uCode instructions and a backup uCode data cache buffer
124 * (filled initially with starting data values for the on-board processor),
125 * then triggers the "initialize" uCode to load and launch the runtime uCode,
126 * which begins normal operation.
127 *
128 * When doing a power-save shutdown, runtime uCode saves data SRAM into
129 * the backup data cache in DRAM before SRAM is powered down.
130 *
131 * When powering back up, the BSM loads the bootstrap program. This reloads
132 * the runtime uCode instructions and the backup data cache into SRAM,
133 * and re-launches the runtime uCode from where it left off.
134 */
135static int iwl4965_load_bsm(struct iwl_priv *priv)
136{
137 __le32 *image = priv->ucode_boot.v_addr;
138 u32 len = priv->ucode_boot.len;
139 dma_addr_t pinst;
140 dma_addr_t pdata;
141 u32 inst_len;
142 u32 data_len;
143 int i;
144 u32 done;
145 u32 reg_offset;
146 int ret;
147
e1623446 148 IWL_DEBUG_INFO(priv, "Begin load bsm\n");
57aab75a 149
c03ea162 150 priv->ucode_type = UCODE_RT;
fe9b6b72 151
57aab75a 152 /* make sure bootstrap program is no larger than BSM's SRAM size */
250bdd21 153 if (len > IWL49_MAX_BSM_SIZE)
57aab75a
TW
154 return -EINVAL;
155
156 /* Tell bootstrap uCode where to find the "Initialize" uCode
157 * in host DRAM ... host DRAM physical address bits 35:4 for 4965.
2d87889f 158 * NOTE: iwl_init_alive_start() will replace these values,
57aab75a 159 * after the "initialize" uCode has run, to point to
2d87889f
TW
160 * runtime/protocol instructions and backup data cache.
161 */
57aab75a
TW
162 pinst = priv->ucode_init.p_addr >> 4;
163 pdata = priv->ucode_init_data.p_addr >> 4;
164 inst_len = priv->ucode_init.len;
165 data_len = priv->ucode_init_data.len;
166
57aab75a
TW
167 iwl_write_prph(priv, BSM_DRAM_INST_PTR_REG, pinst);
168 iwl_write_prph(priv, BSM_DRAM_DATA_PTR_REG, pdata);
169 iwl_write_prph(priv, BSM_DRAM_INST_BYTECOUNT_REG, inst_len);
170 iwl_write_prph(priv, BSM_DRAM_DATA_BYTECOUNT_REG, data_len);
171
172 /* Fill BSM memory with bootstrap instructions */
173 for (reg_offset = BSM_SRAM_LOWER_BOUND;
174 reg_offset < BSM_SRAM_LOWER_BOUND + len;
175 reg_offset += sizeof(u32), image++)
176 _iwl_write_prph(priv, reg_offset, le32_to_cpu(*image));
177
178 ret = iwl4965_verify_bsm(priv);
a8b50a0a 179 if (ret)
57aab75a 180 return ret;
57aab75a
TW
181
182 /* Tell BSM to copy from BSM SRAM into instruction SRAM, when asked */
183 iwl_write_prph(priv, BSM_WR_MEM_SRC_REG, 0x0);
250bdd21 184 iwl_write_prph(priv, BSM_WR_MEM_DST_REG, IWL49_RTC_INST_LOWER_BOUND);
57aab75a
TW
185 iwl_write_prph(priv, BSM_WR_DWCOUNT_REG, len / sizeof(u32));
186
187 /* Load bootstrap code into instruction SRAM now,
188 * to prepare to load "initialize" uCode */
189 iwl_write_prph(priv, BSM_WR_CTRL_REG, BSM_WR_CTRL_REG_BIT_START);
190
191 /* Wait for load of bootstrap uCode to finish */
192 for (i = 0; i < 100; i++) {
193 done = iwl_read_prph(priv, BSM_WR_CTRL_REG);
194 if (!(done & BSM_WR_CTRL_REG_BIT_START))
195 break;
196 udelay(10);
197 }
198 if (i < 100)
e1623446 199 IWL_DEBUG_INFO(priv, "BSM write complete, poll %d iterations\n", i);
57aab75a 200 else {
15b1687c 201 IWL_ERR(priv, "BSM write did not complete!\n");
57aab75a
TW
202 return -EIO;
203 }
204
205 /* Enable future boot loads whenever power management unit triggers it
206 * (e.g. when powering back up after power-save shutdown) */
207 iwl_write_prph(priv, BSM_WR_CTRL_REG, BSM_WR_CTRL_REG_BIT_START_EN);
208
57aab75a
TW
209
210 return 0;
211}
212
f3ccc08c
EG
213/**
214 * iwl4965_set_ucode_ptrs - Set uCode address location
215 *
216 * Tell initialization uCode where to find runtime uCode.
217 *
218 * BSM registers initially contain pointers to initialization uCode.
219 * We need to replace them to load runtime uCode inst and data,
220 * and to save runtime data when powering down.
221 */
222static int iwl4965_set_ucode_ptrs(struct iwl_priv *priv)
223{
224 dma_addr_t pinst;
225 dma_addr_t pdata;
f3ccc08c
EG
226 int ret = 0;
227
228 /* bits 35:4 for 4965 */
229 pinst = priv->ucode_code.p_addr >> 4;
230 pdata = priv->ucode_data_backup.p_addr >> 4;
231
f3ccc08c
EG
232 /* Tell bootstrap uCode where to find image to load */
233 iwl_write_prph(priv, BSM_DRAM_INST_PTR_REG, pinst);
234 iwl_write_prph(priv, BSM_DRAM_DATA_PTR_REG, pdata);
235 iwl_write_prph(priv, BSM_DRAM_DATA_BYTECOUNT_REG,
236 priv->ucode_data.len);
237
a96a27f9 238 /* Inst byte count must be last to set up, bit 31 signals uCode
f3ccc08c
EG
239 * that all new ptr/size info is in place */
240 iwl_write_prph(priv, BSM_DRAM_INST_BYTECOUNT_REG,
241 priv->ucode_code.len | BSM_DRAM_INST_LOAD);
e1623446 242 IWL_DEBUG_INFO(priv, "Runtime uCode pointers are set.\n");
f3ccc08c
EG
243
244 return ret;
245}
246
247/**
248 * iwl4965_init_alive_start - Called after REPLY_ALIVE notification received
249 *
250 * Called after REPLY_ALIVE notification received from "initialize" uCode.
251 *
252 * The 4965 "initialize" ALIVE reply contains calibration data for:
253 * Voltage, temperature, and MIMO tx gain correction, now stored in priv
254 * (3945 does not contain this data).
255 *
256 * Tell "initialize" uCode to go ahead and load the runtime uCode.
257*/
258static void iwl4965_init_alive_start(struct iwl_priv *priv)
259{
260 /* Check alive response for "valid" sign from uCode */
261 if (priv->card_alive_init.is_valid != UCODE_VALID_OK) {
262 /* We had an error bringing up the hardware, so take it
263 * all the way back down so we can try again */
e1623446 264 IWL_DEBUG_INFO(priv, "Initialize Alive failed.\n");
f3ccc08c
EG
265 goto restart;
266 }
267
268 /* Bootstrap uCode has loaded initialize uCode ... verify inst image.
269 * This is a paranoid check, because we would not have gotten the
270 * "initialize" alive if code weren't properly loaded. */
271 if (iwl_verify_ucode(priv)) {
272 /* Runtime instruction load was bad;
273 * take it all the way back down so we can try again */
e1623446 274 IWL_DEBUG_INFO(priv, "Bad \"initialize\" uCode load.\n");
f3ccc08c
EG
275 goto restart;
276 }
277
278 /* Calculate temperature */
91dbc5bd 279 priv->temperature = iwl4965_hw_get_temperature(priv);
f3ccc08c
EG
280
281 /* Send pointers to protocol/runtime uCode image ... init code will
282 * load and launch runtime uCode, which will send us another "Alive"
283 * notification. */
e1623446 284 IWL_DEBUG_INFO(priv, "Initialization Alive received.\n");
f3ccc08c
EG
285 if (iwl4965_set_ucode_ptrs(priv)) {
286 /* Runtime instruction load won't happen;
287 * take it all the way back down so we can try again */
e1623446 288 IWL_DEBUG_INFO(priv, "Couldn't set up uCode pointers.\n");
f3ccc08c
EG
289 goto restart;
290 }
291 return;
292
293restart:
294 queue_work(priv->workqueue, &priv->restart);
295}
296
7aafef1c 297static bool is_ht40_channel(__le32 rxon_flags)
b481de9c 298{
a2b0f02e
WYG
299 int chan_mod = le32_to_cpu(rxon_flags & RXON_FLG_CHANNEL_MODE_MSK)
300 >> RXON_FLG_CHANNEL_MODE_POS;
301 return ((chan_mod == CHANNEL_MODE_PURE_40) ||
302 (chan_mod == CHANNEL_MODE_MIXED));
b481de9c
ZY
303}
304
8614f360
TW
305/*
306 * EEPROM handlers
307 */
0ef2ca67 308static u16 iwl4965_eeprom_calib_version(struct iwl_priv *priv)
8614f360 309{
0ef2ca67 310 return iwl_eeprom_query16(priv, EEPROM_4965_CALIB_VERSION_OFFSET);
8614f360 311}
b481de9c 312
da1bc453 313/*
a96a27f9 314 * Activate/Deactivate Tx DMA/FIFO channels according tx fifos mask
da1bc453
TW
315 * must be called under priv->lock and mac access
316 */
317static void iwl4965_txq_set_sched(struct iwl_priv *priv, u32 mask)
b481de9c 318{
da1bc453 319 iwl_write_prph(priv, IWL49_SCD_TXFACT, mask);
b481de9c
ZY
320}
321
91238714 322static int iwl4965_apm_init(struct iwl_priv *priv)
b481de9c 323{
91238714 324 int ret = 0;
b481de9c 325
3395f6e9 326 iwl_set_bit(priv, CSR_GIO_CHICKEN_BITS,
91238714 327 CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER);
b481de9c 328
8f061891
TW
329 /* disable L0s without affecting L1 :don't wait for ICH L0s bug W/A) */
330 iwl_set_bit(priv, CSR_GIO_CHICKEN_BITS,
331 CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX);
332
91238714
TW
333 /* set "initialization complete" bit to move adapter
334 * D0U* --> D0A* state */
3395f6e9 335 iwl_set_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
b481de9c 336
91238714 337 /* wait for clock stabilization */
73d7b5ac
ZY
338 ret = iwl_poll_direct_bit(priv, CSR_GP_CNTRL,
339 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
91238714 340 if (ret < 0) {
e1623446 341 IWL_DEBUG_INFO(priv, "Failed to init the card\n");
91238714 342 goto out;
b481de9c
ZY
343 }
344
91238714 345 /* enable DMA */
8f061891
TW
346 iwl_write_prph(priv, APMG_CLK_CTRL_REG, APMG_CLK_VAL_DMA_CLK_RQT |
347 APMG_CLK_VAL_BSM_CLK_RQT);
b481de9c
ZY
348
349 udelay(20);
350
8f061891 351 /* disable L1-Active */
3395f6e9 352 iwl_set_bits_prph(priv, APMG_PCIDEV_STT_REG,
91238714 353 APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
b481de9c 354
91238714 355out:
91238714
TW
356 return ret;
357}
358
694cc56d
TW
359
360static void iwl4965_nic_config(struct iwl_priv *priv)
91238714
TW
361{
362 unsigned long flags;
694cc56d 363 u16 radio_cfg;
3fdb68de 364 u16 lctl;
6f4083aa 365
b481de9c
ZY
366 spin_lock_irqsave(&priv->lock, flags);
367
3fdb68de 368 lctl = iwl_pcie_link_ctl(priv);
b481de9c 369
3fdb68de
TW
370 /* HW bug W/A - negligible power consumption */
371 /* L1-ASPM is enabled by BIOS */
372 if ((lctl & PCI_CFG_LINK_CTRL_VAL_L1_EN) == PCI_CFG_LINK_CTRL_VAL_L1_EN)
373 /* L1-ASPM enabled: disable L0S */
8f061891
TW
374 iwl_set_bit(priv, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
375 else
3fdb68de 376 /* L1-ASPM disabled: enable L0S */
8f061891 377 iwl_clear_bit(priv, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
b481de9c 378
694cc56d 379 radio_cfg = iwl_eeprom_query16(priv, EEPROM_RADIO_CONFIG);
b481de9c 380
694cc56d
TW
381 /* write radio config values to register */
382 if (EEPROM_RF_CFG_TYPE_MSK(radio_cfg) == EEPROM_4965_RF_CFG_TYPE_MAX)
383 iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
384 EEPROM_RF_CFG_TYPE_MSK(radio_cfg) |
385 EEPROM_RF_CFG_STEP_MSK(radio_cfg) |
386 EEPROM_RF_CFG_DASH_MSK(radio_cfg));
b481de9c 387
694cc56d 388 /* set CSR_HW_CONFIG_REG for uCode use */
3395f6e9 389 iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
a395b920
TW
390 CSR_HW_IF_CONFIG_REG_BIT_RADIO_SI |
391 CSR_HW_IF_CONFIG_REG_BIT_MAC_SI);
b481de9c 392
694cc56d
TW
393 priv->calib_info = (struct iwl_eeprom_calib_info *)
394 iwl_eeprom_query_addr(priv, EEPROM_4965_CALIB_TXPOWER_OFFSET);
395
396 spin_unlock_irqrestore(&priv->lock, flags);
397}
398
46315e01
TW
399static int iwl4965_apm_stop_master(struct iwl_priv *priv)
400{
46315e01
TW
401 unsigned long flags;
402
403 spin_lock_irqsave(&priv->lock, flags);
404
405 /* set stop master bit */
406 iwl_set_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_STOP_MASTER);
407
febf3370 408 iwl_poll_direct_bit(priv, CSR_RESET,
73d7b5ac 409 CSR_RESET_REG_FLAG_MASTER_DISABLED, 100);
46315e01 410
46315e01 411 spin_unlock_irqrestore(&priv->lock, flags);
e1623446 412 IWL_DEBUG_INFO(priv, "stop master\n");
46315e01 413
febf3370 414 return 0;
46315e01
TW
415}
416
f118a91d
TW
417static void iwl4965_apm_stop(struct iwl_priv *priv)
418{
419 unsigned long flags;
420
46315e01 421 iwl4965_apm_stop_master(priv);
f118a91d
TW
422
423 spin_lock_irqsave(&priv->lock, flags);
424
425 iwl_set_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
426
427 udelay(10);
1d3e6c61
MA
428 /* clear "init complete" move adapter D0A* --> D0U state */
429 iwl_clear_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
f118a91d
TW
430 spin_unlock_irqrestore(&priv->lock, flags);
431}
432
7f066108 433static int iwl4965_apm_reset(struct iwl_priv *priv)
b481de9c 434{
7f066108 435 int ret = 0;
b481de9c 436
46315e01 437 iwl4965_apm_stop_master(priv);
b481de9c 438
b481de9c 439
3395f6e9 440 iwl_set_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
b481de9c
ZY
441
442 udelay(10);
443
7f066108
TW
444 /* FIXME: put here L1A -L0S w/a */
445
3395f6e9 446 iwl_set_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
f118a91d 447
73d7b5ac
ZY
448 ret = iwl_poll_direct_bit(priv, CSR_GP_CNTRL,
449 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
42802d71 450 if (ret < 0)
7f066108
TW
451 goto out;
452
b481de9c
ZY
453 udelay(10);
454
7f066108
TW
455 /* Enable DMA and BSM Clock */
456 iwl_write_prph(priv, APMG_CLK_EN_REG, APMG_CLK_VAL_DMA_CLK_RQT |
457 APMG_CLK_VAL_BSM_CLK_RQT);
b481de9c 458
7f066108 459 udelay(10);
b481de9c 460
7f066108
TW
461 /* disable L1A */
462 iwl_set_bits_prph(priv, APMG_PCIDEV_STT_REG,
463 APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
b481de9c 464
b481de9c
ZY
465 clear_bit(STATUS_HCMD_ACTIVE, &priv->status);
466 wake_up_interruptible(&priv->wait_command_queue);
467
7f066108 468out:
7f066108 469 return ret;
b481de9c
ZY
470}
471
b481de9c
ZY
472/* Reset differential Rx gains in NIC to prepare for chain noise calibration.
473 * Called after every association, but this runs only once!
474 * ... once chain noise is calibrated the first time, it's good forever. */
f0832f13 475static void iwl4965_chain_noise_reset(struct iwl_priv *priv)
b481de9c 476{
f0832f13 477 struct iwl_chain_noise_data *data = &(priv->chain_noise_data);
b481de9c 478
3109ece1 479 if ((data->state == IWL_CHAIN_NOISE_ALIVE) && iwl_is_associated(priv)) {
f69f42a6 480 struct iwl_calib_diff_gain_cmd cmd;
b481de9c
ZY
481
482 memset(&cmd, 0, sizeof(cmd));
0d950d84 483 cmd.hdr.op_code = IWL_PHY_CALIBRATE_DIFF_GAIN_CMD;
b481de9c
ZY
484 cmd.diff_gain_a = 0;
485 cmd.diff_gain_b = 0;
486 cmd.diff_gain_c = 0;
f0832f13
EG
487 if (iwl_send_cmd_pdu(priv, REPLY_PHY_CALIBRATION_CMD,
488 sizeof(cmd), &cmd))
15b1687c
WT
489 IWL_ERR(priv,
490 "Could not send REPLY_PHY_CALIBRATION_CMD\n");
b481de9c 491 data->state = IWL_CHAIN_NOISE_ACCUMULATE;
e1623446 492 IWL_DEBUG_CALIB(priv, "Run chain_noise_calibrate\n");
b481de9c 493 }
b481de9c
ZY
494}
495
f0832f13
EG
496static void iwl4965_gain_computation(struct iwl_priv *priv,
497 u32 *average_noise,
498 u16 min_average_noise_antenna_i,
499 u32 min_average_noise)
b481de9c 500{
f0832f13
EG
501 int i, ret;
502 struct iwl_chain_noise_data *data = &priv->chain_noise_data;
b481de9c 503
f0832f13 504 data->delta_gain_code[min_average_noise_antenna_i] = 0;
b481de9c 505
f0832f13
EG
506 for (i = 0; i < NUM_RX_CHAINS; i++) {
507 s32 delta_g = 0;
b481de9c 508
f0832f13
EG
509 if (!(data->disconn_array[i]) &&
510 (data->delta_gain_code[i] ==
b481de9c 511 CHAIN_NOISE_DELTA_GAIN_INIT_VAL)) {
f0832f13
EG
512 delta_g = average_noise[i] - min_average_noise;
513 data->delta_gain_code[i] = (u8)((delta_g * 10) / 15);
514 data->delta_gain_code[i] =
515 min(data->delta_gain_code[i],
516 (u8) CHAIN_NOISE_MAX_DELTA_GAIN_CODE);
517
518 data->delta_gain_code[i] =
519 (data->delta_gain_code[i] | (1 << 2));
520 } else {
521 data->delta_gain_code[i] = 0;
b481de9c 522 }
b481de9c 523 }
e1623446 524 IWL_DEBUG_CALIB(priv, "delta_gain_codes: a %d b %d c %d\n",
f0832f13
EG
525 data->delta_gain_code[0],
526 data->delta_gain_code[1],
527 data->delta_gain_code[2]);
b481de9c 528
f0832f13
EG
529 /* Differential gain gets sent to uCode only once */
530 if (!data->radio_write) {
f69f42a6 531 struct iwl_calib_diff_gain_cmd cmd;
f0832f13 532 data->radio_write = 1;
b481de9c 533
f0832f13 534 memset(&cmd, 0, sizeof(cmd));
0d950d84 535 cmd.hdr.op_code = IWL_PHY_CALIBRATE_DIFF_GAIN_CMD;
f0832f13
EG
536 cmd.diff_gain_a = data->delta_gain_code[0];
537 cmd.diff_gain_b = data->delta_gain_code[1];
538 cmd.diff_gain_c = data->delta_gain_code[2];
539 ret = iwl_send_cmd_pdu(priv, REPLY_PHY_CALIBRATION_CMD,
540 sizeof(cmd), &cmd);
541 if (ret)
e1623446 542 IWL_DEBUG_CALIB(priv, "fail sending cmd "
f0832f13
EG
543 "REPLY_PHY_CALIBRATION_CMD \n");
544
545 /* TODO we might want recalculate
546 * rx_chain in rxon cmd */
547
548 /* Mark so we run this algo only once! */
549 data->state = IWL_CHAIN_NOISE_CALIBRATED;
b481de9c 550 }
f0832f13
EG
551 data->chain_noise_a = 0;
552 data->chain_noise_b = 0;
553 data->chain_noise_c = 0;
554 data->chain_signal_a = 0;
555 data->chain_signal_b = 0;
556 data->chain_signal_c = 0;
557 data->beacon_count = 0;
b481de9c
ZY
558}
559
a326a5d0
EG
560static void iwl4965_rts_tx_cmd_flag(struct ieee80211_tx_info *info,
561 __le32 *tx_flags)
562{
e6a9854b 563 if (info->control.rates[0].flags & IEEE80211_TX_RC_USE_RTS_CTS) {
a326a5d0
EG
564 *tx_flags |= TX_CMD_FLG_RTS_MSK;
565 *tx_flags &= ~TX_CMD_FLG_CTS_MSK;
e6a9854b 566 } else if (info->control.rates[0].flags & IEEE80211_TX_RC_USE_CTS_PROTECT) {
a326a5d0
EG
567 *tx_flags &= ~TX_CMD_FLG_RTS_MSK;
568 *tx_flags |= TX_CMD_FLG_CTS_MSK;
569 }
570}
571
b481de9c
ZY
572static void iwl4965_bg_txpower_work(struct work_struct *work)
573{
c79dd5b5 574 struct iwl_priv *priv = container_of(work, struct iwl_priv,
b481de9c
ZY
575 txpower_work);
576
577 /* If a scan happened to start before we got here
578 * then just return; the statistics notification will
579 * kick off another scheduled work to compensate for
580 * any temperature delta we missed here. */
581 if (test_bit(STATUS_EXIT_PENDING, &priv->status) ||
582 test_bit(STATUS_SCANNING, &priv->status))
583 return;
584
585 mutex_lock(&priv->mutex);
586
a96a27f9 587 /* Regardless of if we are associated, we must reconfigure the
b481de9c
ZY
588 * TX power since frames can be sent on non-radar channels while
589 * not associated */
630fe9b6 590 iwl4965_send_tx_power(priv);
b481de9c
ZY
591
592 /* Update last_temperature to keep is_calib_needed from running
593 * when it isn't needed... */
594 priv->last_temperature = priv->temperature;
595
596 mutex_unlock(&priv->mutex);
597}
598
599/*
600 * Acquire priv->lock before calling this function !
601 */
c79dd5b5 602static void iwl4965_set_wr_ptrs(struct iwl_priv *priv, int txq_id, u32 index)
b481de9c 603{
3395f6e9 604 iwl_write_direct32(priv, HBUS_TARG_WRPTR,
b481de9c 605 (index & 0xff) | (txq_id << 8));
12a81f60 606 iwl_write_prph(priv, IWL49_SCD_QUEUE_RDPTR(txq_id), index);
b481de9c
ZY
607}
608
8b6eaea8
BC
609/**
610 * iwl4965_tx_queue_set_status - (optionally) start Tx/Cmd queue
611 * @tx_fifo_id: Tx DMA/FIFO channel (range 0-7) that the queue will feed
612 * @scd_retry: (1) Indicates queue will be used in aggregation mode
613 *
614 * NOTE: Acquire priv->lock before calling this function !
b481de9c 615 */
c79dd5b5 616static void iwl4965_tx_queue_set_status(struct iwl_priv *priv,
16466903 617 struct iwl_tx_queue *txq,
b481de9c
ZY
618 int tx_fifo_id, int scd_retry)
619{
620 int txq_id = txq->q.id;
8b6eaea8
BC
621
622 /* Find out whether to activate Tx queue */
c3056065 623 int active = test_bit(txq_id, &priv->txq_ctx_active_msk) ? 1 : 0;
b481de9c 624
8b6eaea8 625 /* Set up and activate */
12a81f60 626 iwl_write_prph(priv, IWL49_SCD_QUEUE_STATUS_BITS(txq_id),
038669e4
EG
627 (active << IWL49_SCD_QUEUE_STTS_REG_POS_ACTIVE) |
628 (tx_fifo_id << IWL49_SCD_QUEUE_STTS_REG_POS_TXF) |
629 (scd_retry << IWL49_SCD_QUEUE_STTS_REG_POS_WSL) |
630 (scd_retry << IWL49_SCD_QUEUE_STTS_REG_POS_SCD_ACK) |
631 IWL49_SCD_QUEUE_STTS_REG_MSK);
b481de9c
ZY
632
633 txq->sched_retry = scd_retry;
634
e1623446 635 IWL_DEBUG_INFO(priv, "%s %s Queue %d on AC %d\n",
8b6eaea8 636 active ? "Activate" : "Deactivate",
b481de9c
ZY
637 scd_retry ? "BA" : "AC", txq_id, tx_fifo_id);
638}
639
640static const u16 default_queue_to_tx_fifo[] = {
641 IWL_TX_FIFO_AC3,
642 IWL_TX_FIFO_AC2,
643 IWL_TX_FIFO_AC1,
644 IWL_TX_FIFO_AC0,
038669e4 645 IWL49_CMD_FIFO_NUM,
b481de9c
ZY
646 IWL_TX_FIFO_HCCA_1,
647 IWL_TX_FIFO_HCCA_2
648};
649
be1f3ab6 650static int iwl4965_alive_notify(struct iwl_priv *priv)
b481de9c
ZY
651{
652 u32 a;
b481de9c 653 unsigned long flags;
31a73fe4 654 int i, chan;
40fc95d5 655 u32 reg_val;
b481de9c
ZY
656
657 spin_lock_irqsave(&priv->lock, flags);
658
8b6eaea8 659 /* Clear 4965's internal Tx Scheduler data base */
12a81f60 660 priv->scd_base_addr = iwl_read_prph(priv, IWL49_SCD_SRAM_BASE_ADDR);
038669e4
EG
661 a = priv->scd_base_addr + IWL49_SCD_CONTEXT_DATA_OFFSET;
662 for (; a < priv->scd_base_addr + IWL49_SCD_TX_STTS_BITMAP_OFFSET; a += 4)
3395f6e9 663 iwl_write_targ_mem(priv, a, 0);
038669e4 664 for (; a < priv->scd_base_addr + IWL49_SCD_TRANSLATE_TBL_OFFSET; a += 4)
3395f6e9 665 iwl_write_targ_mem(priv, a, 0);
5425e490 666 for (; a < sizeof(u16) * priv->hw_params.max_txq_num; a += 4)
3395f6e9 667 iwl_write_targ_mem(priv, a, 0);
b481de9c 668
8b6eaea8 669 /* Tel 4965 where to find Tx byte count tables */
12a81f60 670 iwl_write_prph(priv, IWL49_SCD_DRAM_BASE_ADDR,
4ddbb7d0 671 priv->scd_bc_tbls.dma >> 10);
8b6eaea8 672
31a73fe4
WT
673 /* Enable DMA channel */
674 for (chan = 0; chan < FH49_TCSR_CHNL_NUM ; chan++)
675 iwl_write_direct32(priv, FH_TCSR_CHNL_TX_CONFIG_REG(chan),
676 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
677 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE);
678
40fc95d5
WT
679 /* Update FH chicken bits */
680 reg_val = iwl_read_direct32(priv, FH_TX_CHICKEN_BITS_REG);
681 iwl_write_direct32(priv, FH_TX_CHICKEN_BITS_REG,
682 reg_val | FH_TX_CHICKEN_BITS_SCD_AUTO_RETRY_EN);
683
8b6eaea8 684 /* Disable chain mode for all queues */
12a81f60 685 iwl_write_prph(priv, IWL49_SCD_QUEUECHAIN_SEL, 0);
b481de9c 686
8b6eaea8 687 /* Initialize each Tx queue (including the command queue) */
5425e490 688 for (i = 0; i < priv->hw_params.max_txq_num; i++) {
8b6eaea8
BC
689
690 /* TFD circular buffer read/write indexes */
12a81f60 691 iwl_write_prph(priv, IWL49_SCD_QUEUE_RDPTR(i), 0);
3395f6e9 692 iwl_write_direct32(priv, HBUS_TARG_WRPTR, 0 | (i << 8));
8b6eaea8
BC
693
694 /* Max Tx Window size for Scheduler-ACK mode */
3395f6e9 695 iwl_write_targ_mem(priv, priv->scd_base_addr +
038669e4
EG
696 IWL49_SCD_CONTEXT_QUEUE_OFFSET(i),
697 (SCD_WIN_SIZE <<
698 IWL49_SCD_QUEUE_CTX_REG1_WIN_SIZE_POS) &
699 IWL49_SCD_QUEUE_CTX_REG1_WIN_SIZE_MSK);
8b6eaea8
BC
700
701 /* Frame limit */
3395f6e9 702 iwl_write_targ_mem(priv, priv->scd_base_addr +
038669e4
EG
703 IWL49_SCD_CONTEXT_QUEUE_OFFSET(i) +
704 sizeof(u32),
705 (SCD_FRAME_LIMIT <<
706 IWL49_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
707 IWL49_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK);
b481de9c
ZY
708
709 }
12a81f60 710 iwl_write_prph(priv, IWL49_SCD_INTERRUPT_MASK,
5425e490 711 (1 << priv->hw_params.max_txq_num) - 1);
b481de9c 712
8b6eaea8 713 /* Activate all Tx DMA/FIFO channels */
31a73fe4 714 priv->cfg->ops->lib->txq_set_sched(priv, IWL_MASK(0, 6));
b481de9c
ZY
715
716 iwl4965_set_wr_ptrs(priv, IWL_CMD_QUEUE_NUM, 0);
8b6eaea8
BC
717
718 /* Map each Tx/cmd queue to its corresponding fifo */
b481de9c
ZY
719 for (i = 0; i < ARRAY_SIZE(default_queue_to_tx_fifo); i++) {
720 int ac = default_queue_to_tx_fifo[i];
36470749 721 iwl_txq_ctx_activate(priv, i);
b481de9c
ZY
722 iwl4965_tx_queue_set_status(priv, &priv->txq[i], ac, 0);
723 }
724
b481de9c
ZY
725 spin_unlock_irqrestore(&priv->lock, flags);
726
a8b50a0a 727 return 0;
b481de9c
ZY
728}
729
f0832f13
EG
730static struct iwl_sensitivity_ranges iwl4965_sensitivity = {
731 .min_nrg_cck = 97,
fe6efb4b 732 .max_nrg_cck = 0, /* not used, set to 0 */
f0832f13
EG
733
734 .auto_corr_min_ofdm = 85,
735 .auto_corr_min_ofdm_mrc = 170,
736 .auto_corr_min_ofdm_x1 = 105,
737 .auto_corr_min_ofdm_mrc_x1 = 220,
738
739 .auto_corr_max_ofdm = 120,
740 .auto_corr_max_ofdm_mrc = 210,
741 .auto_corr_max_ofdm_x1 = 140,
742 .auto_corr_max_ofdm_mrc_x1 = 270,
743
744 .auto_corr_min_cck = 125,
745 .auto_corr_max_cck = 200,
746 .auto_corr_min_cck_mrc = 200,
747 .auto_corr_max_cck_mrc = 400,
748
749 .nrg_th_cck = 100,
750 .nrg_th_ofdm = 100,
751};
f0832f13 752
62161aef
WYG
753static void iwl4965_set_ct_threshold(struct iwl_priv *priv)
754{
755 /* want Kelvin */
672639de
WYG
756 priv->hw_params.ct_kill_threshold =
757 CELSIUS_TO_KELVIN(CT_KILL_THRESHOLD_LEGACY);
62161aef
WYG
758}
759
8b6eaea8 760/**
5425e490 761 * iwl4965_hw_set_hw_params
8b6eaea8
BC
762 *
763 * Called when initializing driver
764 */
be1f3ab6 765static int iwl4965_hw_set_hw_params(struct iwl_priv *priv)
b481de9c 766{
316c30d9 767
038669e4 768 if ((priv->cfg->mod_params->num_of_queues > IWL49_NUM_QUEUES) ||
1ea87396 769 (priv->cfg->mod_params->num_of_queues < IWL_MIN_NUM_QUEUES)) {
15b1687c
WT
770 IWL_ERR(priv,
771 "invalid queues_num, should be between %d and %d\n",
772 IWL_MIN_NUM_QUEUES, IWL49_NUM_QUEUES);
059ff826 773 return -EINVAL;
316c30d9 774 }
b481de9c 775
5425e490 776 priv->hw_params.max_txq_num = priv->cfg->mod_params->num_of_queues;
f3f911d1 777 priv->hw_params.dma_chnl_num = FH49_TCSR_CHNL_NUM;
4ddbb7d0
TW
778 priv->hw_params.scd_bc_tbls_size =
779 IWL49_NUM_QUEUES * sizeof(struct iwl4965_scd_bc_tbl);
a8e74e27 780 priv->hw_params.tfd_size = sizeof(struct iwl_tfd);
5425e490
TW
781 priv->hw_params.max_stations = IWL4965_STATION_COUNT;
782 priv->hw_params.bcast_sta_id = IWL4965_BROADCAST_ID;
099b40b7
RR
783 priv->hw_params.max_data_size = IWL49_RTC_DATA_SIZE;
784 priv->hw_params.max_inst_size = IWL49_RTC_INST_SIZE;
785 priv->hw_params.max_bsm_size = BSM_SRAM_SIZE;
7aafef1c 786 priv->hw_params.ht40_channel = BIT(IEEE80211_BAND_5GHZ);
099b40b7 787
141c43a3
WT
788 priv->hw_params.rx_wrt_ptr_reg = FH_RSCSR_CHNL0_WPTR;
789
ec35cf2a
TW
790 priv->hw_params.tx_chains_num = 2;
791 priv->hw_params.rx_chains_num = 2;
fde0db31
GC
792 priv->hw_params.valid_tx_ant = ANT_A | ANT_B;
793 priv->hw_params.valid_rx_ant = ANT_A | ANT_B;
62161aef
WYG
794 if (priv->cfg->ops->lib->temp_ops.set_ct_kill)
795 priv->cfg->ops->lib->temp_ops.set_ct_kill(priv);
099b40b7 796
f0832f13 797 priv->hw_params.sens = &iwl4965_sensitivity;
3e82a822 798
059ff826 799 return 0;
b481de9c
ZY
800}
801
b481de9c
ZY
802static s32 iwl4965_math_div_round(s32 num, s32 denom, s32 *res)
803{
804 s32 sign = 1;
805
806 if (num < 0) {
807 sign = -sign;
808 num = -num;
809 }
810 if (denom < 0) {
811 sign = -sign;
812 denom = -denom;
813 }
814 *res = 1;
815 *res = ((num * 2 + denom) / (denom * 2)) * sign;
816
817 return 1;
818}
819
8b6eaea8
BC
820/**
821 * iwl4965_get_voltage_compensation - Power supply voltage comp for txpower
822 *
823 * Determines power supply voltage compensation for txpower calculations.
824 * Returns number of 1/2-dB steps to subtract from gain table index,
825 * to compensate for difference between power supply voltage during
826 * factory measurements, vs. current power supply voltage.
827 *
828 * Voltage indication is higher for lower voltage.
829 * Lower voltage requires more gain (lower gain table index).
830 */
b481de9c
ZY
831static s32 iwl4965_get_voltage_compensation(s32 eeprom_voltage,
832 s32 current_voltage)
833{
834 s32 comp = 0;
835
836 if ((TX_POWER_IWL_ILLEGAL_VOLTAGE == eeprom_voltage) ||
837 (TX_POWER_IWL_ILLEGAL_VOLTAGE == current_voltage))
838 return 0;
839
840 iwl4965_math_div_round(current_voltage - eeprom_voltage,
841 TX_POWER_IWL_VOLTAGE_CODES_PER_03V, &comp);
842
843 if (current_voltage > eeprom_voltage)
844 comp *= 2;
845 if ((comp < -2) || (comp > 2))
846 comp = 0;
847
848 return comp;
849}
850
b481de9c
ZY
851static s32 iwl4965_get_tx_atten_grp(u16 channel)
852{
853 if (channel >= CALIB_IWL_TX_ATTEN_GR5_FCH &&
854 channel <= CALIB_IWL_TX_ATTEN_GR5_LCH)
855 return CALIB_CH_GROUP_5;
856
857 if (channel >= CALIB_IWL_TX_ATTEN_GR1_FCH &&
858 channel <= CALIB_IWL_TX_ATTEN_GR1_LCH)
859 return CALIB_CH_GROUP_1;
860
861 if (channel >= CALIB_IWL_TX_ATTEN_GR2_FCH &&
862 channel <= CALIB_IWL_TX_ATTEN_GR2_LCH)
863 return CALIB_CH_GROUP_2;
864
865 if (channel >= CALIB_IWL_TX_ATTEN_GR3_FCH &&
866 channel <= CALIB_IWL_TX_ATTEN_GR3_LCH)
867 return CALIB_CH_GROUP_3;
868
869 if (channel >= CALIB_IWL_TX_ATTEN_GR4_FCH &&
870 channel <= CALIB_IWL_TX_ATTEN_GR4_LCH)
871 return CALIB_CH_GROUP_4;
872
b481de9c
ZY
873 return -1;
874}
875
c79dd5b5 876static u32 iwl4965_get_sub_band(const struct iwl_priv *priv, u32 channel)
b481de9c
ZY
877{
878 s32 b = -1;
879
880 for (b = 0; b < EEPROM_TX_POWER_BANDS; b++) {
073d3f5f 881 if (priv->calib_info->band_info[b].ch_from == 0)
b481de9c
ZY
882 continue;
883
073d3f5f
TW
884 if ((channel >= priv->calib_info->band_info[b].ch_from)
885 && (channel <= priv->calib_info->band_info[b].ch_to))
b481de9c
ZY
886 break;
887 }
888
889 return b;
890}
891
892static s32 iwl4965_interpolate_value(s32 x, s32 x1, s32 y1, s32 x2, s32 y2)
893{
894 s32 val;
895
896 if (x2 == x1)
897 return y1;
898 else {
899 iwl4965_math_div_round((x2 - x) * (y1 - y2), (x2 - x1), &val);
900 return val + y2;
901 }
902}
903
8b6eaea8
BC
904/**
905 * iwl4965_interpolate_chan - Interpolate factory measurements for one channel
906 *
907 * Interpolates factory measurements from the two sample channels within a
908 * sub-band, to apply to channel of interest. Interpolation is proportional to
909 * differences in channel frequencies, which is proportional to differences
910 * in channel number.
911 */
c79dd5b5 912static int iwl4965_interpolate_chan(struct iwl_priv *priv, u32 channel,
073d3f5f 913 struct iwl_eeprom_calib_ch_info *chan_info)
b481de9c
ZY
914{
915 s32 s = -1;
916 u32 c;
917 u32 m;
073d3f5f
TW
918 const struct iwl_eeprom_calib_measure *m1;
919 const struct iwl_eeprom_calib_measure *m2;
920 struct iwl_eeprom_calib_measure *omeas;
b481de9c
ZY
921 u32 ch_i1;
922 u32 ch_i2;
923
924 s = iwl4965_get_sub_band(priv, channel);
925 if (s >= EEPROM_TX_POWER_BANDS) {
15b1687c 926 IWL_ERR(priv, "Tx Power can not find channel %d\n", channel);
b481de9c
ZY
927 return -1;
928 }
929
073d3f5f
TW
930 ch_i1 = priv->calib_info->band_info[s].ch1.ch_num;
931 ch_i2 = priv->calib_info->band_info[s].ch2.ch_num;
b481de9c
ZY
932 chan_info->ch_num = (u8) channel;
933
e1623446 934 IWL_DEBUG_TXPOWER(priv, "channel %d subband %d factory cal ch %d & %d\n",
b481de9c
ZY
935 channel, s, ch_i1, ch_i2);
936
937 for (c = 0; c < EEPROM_TX_POWER_TX_CHAINS; c++) {
938 for (m = 0; m < EEPROM_TX_POWER_MEASUREMENTS; m++) {
073d3f5f 939 m1 = &(priv->calib_info->band_info[s].ch1.
b481de9c 940 measurements[c][m]);
073d3f5f 941 m2 = &(priv->calib_info->band_info[s].ch2.
b481de9c
ZY
942 measurements[c][m]);
943 omeas = &(chan_info->measurements[c][m]);
944
945 omeas->actual_pow =
946 (u8) iwl4965_interpolate_value(channel, ch_i1,
947 m1->actual_pow,
948 ch_i2,
949 m2->actual_pow);
950 omeas->gain_idx =
951 (u8) iwl4965_interpolate_value(channel, ch_i1,
952 m1->gain_idx, ch_i2,
953 m2->gain_idx);
954 omeas->temperature =
955 (u8) iwl4965_interpolate_value(channel, ch_i1,
956 m1->temperature,
957 ch_i2,
958 m2->temperature);
959 omeas->pa_det =
960 (s8) iwl4965_interpolate_value(channel, ch_i1,
961 m1->pa_det, ch_i2,
962 m2->pa_det);
963
e1623446
TW
964 IWL_DEBUG_TXPOWER(priv,
965 "chain %d meas %d AP1=%d AP2=%d AP=%d\n", c, m,
966 m1->actual_pow, m2->actual_pow, omeas->actual_pow);
967 IWL_DEBUG_TXPOWER(priv,
968 "chain %d meas %d NI1=%d NI2=%d NI=%d\n", c, m,
969 m1->gain_idx, m2->gain_idx, omeas->gain_idx);
970 IWL_DEBUG_TXPOWER(priv,
971 "chain %d meas %d PA1=%d PA2=%d PA=%d\n", c, m,
972 m1->pa_det, m2->pa_det, omeas->pa_det);
973 IWL_DEBUG_TXPOWER(priv,
974 "chain %d meas %d T1=%d T2=%d T=%d\n", c, m,
975 m1->temperature, m2->temperature,
976 omeas->temperature);
b481de9c
ZY
977 }
978 }
979
980 return 0;
981}
982
983/* bit-rate-dependent table to prevent Tx distortion, in half-dB units,
984 * for OFDM 6, 12, 18, 24, 36, 48, 54, 60 MBit, and CCK all rates. */
985static s32 back_off_table[] = {
986 10, 10, 10, 10, 10, 15, 17, 20, /* OFDM SISO 20 MHz */
987 10, 10, 10, 10, 10, 15, 17, 20, /* OFDM MIMO 20 MHz */
988 10, 10, 10, 10, 10, 15, 17, 20, /* OFDM SISO 40 MHz */
989 10, 10, 10, 10, 10, 15, 17, 20, /* OFDM MIMO 40 MHz */
990 10 /* CCK */
991};
992
993/* Thermal compensation values for txpower for various frequency ranges ...
994 * ratios from 3:1 to 4.5:1 of degrees (Celsius) per half-dB gain adjust */
bb8c093b 995static struct iwl4965_txpower_comp_entry {
b481de9c
ZY
996 s32 degrees_per_05db_a;
997 s32 degrees_per_05db_a_denom;
998} tx_power_cmp_tble[CALIB_CH_GROUP_MAX] = {
999 {9, 2}, /* group 0 5.2, ch 34-43 */
1000 {4, 1}, /* group 1 5.2, ch 44-70 */
1001 {4, 1}, /* group 2 5.2, ch 71-124 */
1002 {4, 1}, /* group 3 5.2, ch 125-200 */
1003 {3, 1} /* group 4 2.4, ch all */
1004};
1005
1006static s32 get_min_power_index(s32 rate_power_index, u32 band)
1007{
1008 if (!band) {
1009 if ((rate_power_index & 7) <= 4)
1010 return MIN_TX_GAIN_INDEX_52GHZ_EXT;
1011 }
1012 return MIN_TX_GAIN_INDEX;
1013}
1014
1015struct gain_entry {
1016 u8 dsp;
1017 u8 radio;
1018};
1019
1020static const struct gain_entry gain_table[2][108] = {
1021 /* 5.2GHz power gain index table */
1022 {
1023 {123, 0x3F}, /* highest txpower */
1024 {117, 0x3F},
1025 {110, 0x3F},
1026 {104, 0x3F},
1027 {98, 0x3F},
1028 {110, 0x3E},
1029 {104, 0x3E},
1030 {98, 0x3E},
1031 {110, 0x3D},
1032 {104, 0x3D},
1033 {98, 0x3D},
1034 {110, 0x3C},
1035 {104, 0x3C},
1036 {98, 0x3C},
1037 {110, 0x3B},
1038 {104, 0x3B},
1039 {98, 0x3B},
1040 {110, 0x3A},
1041 {104, 0x3A},
1042 {98, 0x3A},
1043 {110, 0x39},
1044 {104, 0x39},
1045 {98, 0x39},
1046 {110, 0x38},
1047 {104, 0x38},
1048 {98, 0x38},
1049 {110, 0x37},
1050 {104, 0x37},
1051 {98, 0x37},
1052 {110, 0x36},
1053 {104, 0x36},
1054 {98, 0x36},
1055 {110, 0x35},
1056 {104, 0x35},
1057 {98, 0x35},
1058 {110, 0x34},
1059 {104, 0x34},
1060 {98, 0x34},
1061 {110, 0x33},
1062 {104, 0x33},
1063 {98, 0x33},
1064 {110, 0x32},
1065 {104, 0x32},
1066 {98, 0x32},
1067 {110, 0x31},
1068 {104, 0x31},
1069 {98, 0x31},
1070 {110, 0x30},
1071 {104, 0x30},
1072 {98, 0x30},
1073 {110, 0x25},
1074 {104, 0x25},
1075 {98, 0x25},
1076 {110, 0x24},
1077 {104, 0x24},
1078 {98, 0x24},
1079 {110, 0x23},
1080 {104, 0x23},
1081 {98, 0x23},
1082 {110, 0x22},
1083 {104, 0x18},
1084 {98, 0x18},
1085 {110, 0x17},
1086 {104, 0x17},
1087 {98, 0x17},
1088 {110, 0x16},
1089 {104, 0x16},
1090 {98, 0x16},
1091 {110, 0x15},
1092 {104, 0x15},
1093 {98, 0x15},
1094 {110, 0x14},
1095 {104, 0x14},
1096 {98, 0x14},
1097 {110, 0x13},
1098 {104, 0x13},
1099 {98, 0x13},
1100 {110, 0x12},
1101 {104, 0x08},
1102 {98, 0x08},
1103 {110, 0x07},
1104 {104, 0x07},
1105 {98, 0x07},
1106 {110, 0x06},
1107 {104, 0x06},
1108 {98, 0x06},
1109 {110, 0x05},
1110 {104, 0x05},
1111 {98, 0x05},
1112 {110, 0x04},
1113 {104, 0x04},
1114 {98, 0x04},
1115 {110, 0x03},
1116 {104, 0x03},
1117 {98, 0x03},
1118 {110, 0x02},
1119 {104, 0x02},
1120 {98, 0x02},
1121 {110, 0x01},
1122 {104, 0x01},
1123 {98, 0x01},
1124 {110, 0x00},
1125 {104, 0x00},
1126 {98, 0x00},
1127 {93, 0x00},
1128 {88, 0x00},
1129 {83, 0x00},
1130 {78, 0x00},
1131 },
1132 /* 2.4GHz power gain index table */
1133 {
1134 {110, 0x3f}, /* highest txpower */
1135 {104, 0x3f},
1136 {98, 0x3f},
1137 {110, 0x3e},
1138 {104, 0x3e},
1139 {98, 0x3e},
1140 {110, 0x3d},
1141 {104, 0x3d},
1142 {98, 0x3d},
1143 {110, 0x3c},
1144 {104, 0x3c},
1145 {98, 0x3c},
1146 {110, 0x3b},
1147 {104, 0x3b},
1148 {98, 0x3b},
1149 {110, 0x3a},
1150 {104, 0x3a},
1151 {98, 0x3a},
1152 {110, 0x39},
1153 {104, 0x39},
1154 {98, 0x39},
1155 {110, 0x38},
1156 {104, 0x38},
1157 {98, 0x38},
1158 {110, 0x37},
1159 {104, 0x37},
1160 {98, 0x37},
1161 {110, 0x36},
1162 {104, 0x36},
1163 {98, 0x36},
1164 {110, 0x35},
1165 {104, 0x35},
1166 {98, 0x35},
1167 {110, 0x34},
1168 {104, 0x34},
1169 {98, 0x34},
1170 {110, 0x33},
1171 {104, 0x33},
1172 {98, 0x33},
1173 {110, 0x32},
1174 {104, 0x32},
1175 {98, 0x32},
1176 {110, 0x31},
1177 {104, 0x31},
1178 {98, 0x31},
1179 {110, 0x30},
1180 {104, 0x30},
1181 {98, 0x30},
1182 {110, 0x6},
1183 {104, 0x6},
1184 {98, 0x6},
1185 {110, 0x5},
1186 {104, 0x5},
1187 {98, 0x5},
1188 {110, 0x4},
1189 {104, 0x4},
1190 {98, 0x4},
1191 {110, 0x3},
1192 {104, 0x3},
1193 {98, 0x3},
1194 {110, 0x2},
1195 {104, 0x2},
1196 {98, 0x2},
1197 {110, 0x1},
1198 {104, 0x1},
1199 {98, 0x1},
1200 {110, 0x0},
1201 {104, 0x0},
1202 {98, 0x0},
1203 {97, 0},
1204 {96, 0},
1205 {95, 0},
1206 {94, 0},
1207 {93, 0},
1208 {92, 0},
1209 {91, 0},
1210 {90, 0},
1211 {89, 0},
1212 {88, 0},
1213 {87, 0},
1214 {86, 0},
1215 {85, 0},
1216 {84, 0},
1217 {83, 0},
1218 {82, 0},
1219 {81, 0},
1220 {80, 0},
1221 {79, 0},
1222 {78, 0},
1223 {77, 0},
1224 {76, 0},
1225 {75, 0},
1226 {74, 0},
1227 {73, 0},
1228 {72, 0},
1229 {71, 0},
1230 {70, 0},
1231 {69, 0},
1232 {68, 0},
1233 {67, 0},
1234 {66, 0},
1235 {65, 0},
1236 {64, 0},
1237 {63, 0},
1238 {62, 0},
1239 {61, 0},
1240 {60, 0},
1241 {59, 0},
1242 }
1243};
1244
c79dd5b5 1245static int iwl4965_fill_txpower_tbl(struct iwl_priv *priv, u8 band, u16 channel,
7aafef1c 1246 u8 is_ht40, u8 ctrl_chan_high,
bb8c093b 1247 struct iwl4965_tx_power_db *tx_power_tbl)
b481de9c
ZY
1248{
1249 u8 saturation_power;
1250 s32 target_power;
1251 s32 user_target_power;
1252 s32 power_limit;
1253 s32 current_temp;
1254 s32 reg_limit;
1255 s32 current_regulatory;
1256 s32 txatten_grp = CALIB_CH_GROUP_MAX;
1257 int i;
1258 int c;
bf85ea4f 1259 const struct iwl_channel_info *ch_info = NULL;
073d3f5f
TW
1260 struct iwl_eeprom_calib_ch_info ch_eeprom_info;
1261 const struct iwl_eeprom_calib_measure *measurement;
b481de9c
ZY
1262 s16 voltage;
1263 s32 init_voltage;
1264 s32 voltage_compensation;
1265 s32 degrees_per_05db_num;
1266 s32 degrees_per_05db_denom;
1267 s32 factory_temp;
1268 s32 temperature_comp[2];
1269 s32 factory_gain_index[2];
1270 s32 factory_actual_pwr[2];
1271 s32 power_index;
1272
62ea9c5b 1273 /* tx_power_user_lmt is in dBm, convert to half-dBm (half-dB units
b481de9c 1274 * are used for indexing into txpower table) */
630fe9b6 1275 user_target_power = 2 * priv->tx_power_user_lmt;
b481de9c
ZY
1276
1277 /* Get current (RXON) channel, band, width */
7aafef1c
WYG
1278 IWL_DEBUG_TXPOWER(priv, "chan %d band %d is_ht40 %d\n", channel, band,
1279 is_ht40);
b481de9c 1280
630fe9b6
TW
1281 ch_info = iwl_get_channel_info(priv, priv->band, channel);
1282
1283 if (!is_channel_valid(ch_info))
b481de9c
ZY
1284 return -EINVAL;
1285
1286 /* get txatten group, used to select 1) thermal txpower adjustment
1287 * and 2) mimo txpower balance between Tx chains. */
1288 txatten_grp = iwl4965_get_tx_atten_grp(channel);
a3139c59 1289 if (txatten_grp < 0) {
15b1687c 1290 IWL_ERR(priv, "Can't find txatten group for channel %d.\n",
a3139c59 1291 channel);
b481de9c 1292 return -EINVAL;
a3139c59 1293 }
b481de9c 1294
e1623446 1295 IWL_DEBUG_TXPOWER(priv, "channel %d belongs to txatten group %d\n",
b481de9c
ZY
1296 channel, txatten_grp);
1297
7aafef1c 1298 if (is_ht40) {
b481de9c
ZY
1299 if (ctrl_chan_high)
1300 channel -= 2;
1301 else
1302 channel += 2;
1303 }
1304
1305 /* hardware txpower limits ...
1306 * saturation (clipping distortion) txpowers are in half-dBm */
1307 if (band)
073d3f5f 1308 saturation_power = priv->calib_info->saturation_power24;
b481de9c 1309 else
073d3f5f 1310 saturation_power = priv->calib_info->saturation_power52;
b481de9c
ZY
1311
1312 if (saturation_power < IWL_TX_POWER_SATURATION_MIN ||
1313 saturation_power > IWL_TX_POWER_SATURATION_MAX) {
1314 if (band)
1315 saturation_power = IWL_TX_POWER_DEFAULT_SATURATION_24;
1316 else
1317 saturation_power = IWL_TX_POWER_DEFAULT_SATURATION_52;
1318 }
1319
1320 /* regulatory txpower limits ... reg_limit values are in half-dBm,
1321 * max_power_avg values are in dBm, convert * 2 */
7aafef1c
WYG
1322 if (is_ht40)
1323 reg_limit = ch_info->ht40_max_power_avg * 2;
b481de9c
ZY
1324 else
1325 reg_limit = ch_info->max_power_avg * 2;
1326
1327 if ((reg_limit < IWL_TX_POWER_REGULATORY_MIN) ||
1328 (reg_limit > IWL_TX_POWER_REGULATORY_MAX)) {
1329 if (band)
1330 reg_limit = IWL_TX_POWER_DEFAULT_REGULATORY_24;
1331 else
1332 reg_limit = IWL_TX_POWER_DEFAULT_REGULATORY_52;
1333 }
1334
1335 /* Interpolate txpower calibration values for this channel,
1336 * based on factory calibration tests on spaced channels. */
1337 iwl4965_interpolate_chan(priv, channel, &ch_eeprom_info);
1338
1339 /* calculate tx gain adjustment based on power supply voltage */
073d3f5f 1340 voltage = priv->calib_info->voltage;
b481de9c
ZY
1341 init_voltage = (s32)le32_to_cpu(priv->card_alive_init.voltage);
1342 voltage_compensation =
1343 iwl4965_get_voltage_compensation(voltage, init_voltage);
1344
e1623446 1345 IWL_DEBUG_TXPOWER(priv, "curr volt %d eeprom volt %d volt comp %d\n",
b481de9c
ZY
1346 init_voltage,
1347 voltage, voltage_compensation);
1348
1349 /* get current temperature (Celsius) */
1350 current_temp = max(priv->temperature, IWL_TX_POWER_TEMPERATURE_MIN);
1351 current_temp = min(priv->temperature, IWL_TX_POWER_TEMPERATURE_MAX);
1352 current_temp = KELVIN_TO_CELSIUS(current_temp);
1353
1354 /* select thermal txpower adjustment params, based on channel group
1355 * (same frequency group used for mimo txatten adjustment) */
1356 degrees_per_05db_num =
1357 tx_power_cmp_tble[txatten_grp].degrees_per_05db_a;
1358 degrees_per_05db_denom =
1359 tx_power_cmp_tble[txatten_grp].degrees_per_05db_a_denom;
1360
1361 /* get per-chain txpower values from factory measurements */
1362 for (c = 0; c < 2; c++) {
1363 measurement = &ch_eeprom_info.measurements[c][1];
1364
1365 /* txgain adjustment (in half-dB steps) based on difference
1366 * between factory and current temperature */
1367 factory_temp = measurement->temperature;
1368 iwl4965_math_div_round((current_temp - factory_temp) *
1369 degrees_per_05db_denom,
1370 degrees_per_05db_num,
1371 &temperature_comp[c]);
1372
1373 factory_gain_index[c] = measurement->gain_idx;
1374 factory_actual_pwr[c] = measurement->actual_pow;
1375
e1623446
TW
1376 IWL_DEBUG_TXPOWER(priv, "chain = %d\n", c);
1377 IWL_DEBUG_TXPOWER(priv, "fctry tmp %d, "
b481de9c
ZY
1378 "curr tmp %d, comp %d steps\n",
1379 factory_temp, current_temp,
1380 temperature_comp[c]);
1381
e1623446 1382 IWL_DEBUG_TXPOWER(priv, "fctry idx %d, fctry pwr %d\n",
b481de9c
ZY
1383 factory_gain_index[c],
1384 factory_actual_pwr[c]);
1385 }
1386
1387 /* for each of 33 bit-rates (including 1 for CCK) */
1388 for (i = 0; i < POWER_TABLE_NUM_ENTRIES; i++) {
1389 u8 is_mimo_rate;
bb8c093b 1390 union iwl4965_tx_power_dual_stream tx_power;
b481de9c
ZY
1391
1392 /* for mimo, reduce each chain's txpower by half
1393 * (3dB, 6 steps), so total output power is regulatory
1394 * compliant. */
1395 if (i & 0x8) {
1396 current_regulatory = reg_limit -
1397 IWL_TX_POWER_MIMO_REGULATORY_COMPENSATION;
1398 is_mimo_rate = 1;
1399 } else {
1400 current_regulatory = reg_limit;
1401 is_mimo_rate = 0;
1402 }
1403
1404 /* find txpower limit, either hardware or regulatory */
1405 power_limit = saturation_power - back_off_table[i];
1406 if (power_limit > current_regulatory)
1407 power_limit = current_regulatory;
1408
1409 /* reduce user's txpower request if necessary
1410 * for this rate on this channel */
1411 target_power = user_target_power;
1412 if (target_power > power_limit)
1413 target_power = power_limit;
1414
e1623446 1415 IWL_DEBUG_TXPOWER(priv, "rate %d sat %d reg %d usr %d tgt %d\n",
b481de9c
ZY
1416 i, saturation_power - back_off_table[i],
1417 current_regulatory, user_target_power,
1418 target_power);
1419
1420 /* for each of 2 Tx chains (radio transmitters) */
1421 for (c = 0; c < 2; c++) {
1422 s32 atten_value;
1423
1424 if (is_mimo_rate)
1425 atten_value =
1426 (s32)le32_to_cpu(priv->card_alive_init.
1427 tx_atten[txatten_grp][c]);
1428 else
1429 atten_value = 0;
1430
1431 /* calculate index; higher index means lower txpower */
1432 power_index = (u8) (factory_gain_index[c] -
1433 (target_power -
1434 factory_actual_pwr[c]) -
1435 temperature_comp[c] -
1436 voltage_compensation +
1437 atten_value);
1438
e1623446 1439/* IWL_DEBUG_TXPOWER(priv, "calculated txpower index %d\n",
b481de9c
ZY
1440 power_index); */
1441
1442 if (power_index < get_min_power_index(i, band))
1443 power_index = get_min_power_index(i, band);
1444
1445 /* adjust 5 GHz index to support negative indexes */
1446 if (!band)
1447 power_index += 9;
1448
1449 /* CCK, rate 32, reduce txpower for CCK */
1450 if (i == POWER_TABLE_CCK_ENTRY)
1451 power_index +=
1452 IWL_TX_POWER_CCK_COMPENSATION_C_STEP;
1453
1454 /* stay within the table! */
1455 if (power_index > 107) {
39aadf8c 1456 IWL_WARN(priv, "txpower index %d > 107\n",
b481de9c
ZY
1457 power_index);
1458 power_index = 107;
1459 }
1460 if (power_index < 0) {
39aadf8c 1461 IWL_WARN(priv, "txpower index %d < 0\n",
b481de9c
ZY
1462 power_index);
1463 power_index = 0;
1464 }
1465
1466 /* fill txpower command for this rate/chain */
1467 tx_power.s.radio_tx_gain[c] =
1468 gain_table[band][power_index].radio;
1469 tx_power.s.dsp_predis_atten[c] =
1470 gain_table[band][power_index].dsp;
1471
e1623446 1472 IWL_DEBUG_TXPOWER(priv, "chain %d mimo %d index %d "
b481de9c
ZY
1473 "gain 0x%02x dsp %d\n",
1474 c, atten_value, power_index,
1475 tx_power.s.radio_tx_gain[c],
1476 tx_power.s.dsp_predis_atten[c]);
3ac7f146 1477 } /* for each chain */
b481de9c
ZY
1478
1479 tx_power_tbl->power_tbl[i].dw = cpu_to_le32(tx_power.dw);
1480
3ac7f146 1481 } /* for each rate */
b481de9c
ZY
1482
1483 return 0;
1484}
1485
1486/**
630fe9b6 1487 * iwl4965_send_tx_power - Configure the TXPOWER level user limit
b481de9c 1488 *
7aafef1c 1489 * Uses the active RXON for channel, band, and characteristics (ht40, high)
630fe9b6 1490 * The power limit is taken from priv->tx_power_user_lmt.
b481de9c 1491 */
630fe9b6 1492static int iwl4965_send_tx_power(struct iwl_priv *priv)
b481de9c 1493{
bb8c093b 1494 struct iwl4965_txpowertable_cmd cmd = { 0 };
857485c0 1495 int ret;
b481de9c 1496 u8 band = 0;
7aafef1c 1497 bool is_ht40 = false;
b481de9c
ZY
1498 u8 ctrl_chan_high = 0;
1499
1500 if (test_bit(STATUS_SCANNING, &priv->status)) {
1501 /* If this gets hit a lot, switch it to a BUG() and catch
1502 * the stack trace to find out who is calling this during
1503 * a scan. */
39aadf8c 1504 IWL_WARN(priv, "TX Power requested while scanning!\n");
b481de9c
ZY
1505 return -EAGAIN;
1506 }
1507
8318d78a 1508 band = priv->band == IEEE80211_BAND_2GHZ;
b481de9c 1509
7aafef1c 1510 is_ht40 = is_ht40_channel(priv->active_rxon.flags);
b481de9c 1511
7aafef1c 1512 if (is_ht40 &&
b481de9c
ZY
1513 (priv->active_rxon.flags & RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK))
1514 ctrl_chan_high = 1;
1515
1516 cmd.band = band;
1517 cmd.channel = priv->active_rxon.channel;
1518
857485c0 1519 ret = iwl4965_fill_txpower_tbl(priv, band,
b481de9c 1520 le16_to_cpu(priv->active_rxon.channel),
7aafef1c 1521 is_ht40, ctrl_chan_high, &cmd.tx_power);
857485c0
TW
1522 if (ret)
1523 goto out;
b481de9c 1524
857485c0
TW
1525 ret = iwl_send_cmd_pdu(priv, REPLY_TX_PWR_TABLE_CMD, sizeof(cmd), &cmd);
1526
1527out:
1528 return ret;
b481de9c
ZY
1529}
1530
7e8c519e
TW
1531static int iwl4965_send_rxon_assoc(struct iwl_priv *priv)
1532{
1533 int ret = 0;
1534 struct iwl4965_rxon_assoc_cmd rxon_assoc;
c1adf9fb
GG
1535 const struct iwl_rxon_cmd *rxon1 = &priv->staging_rxon;
1536 const struct iwl_rxon_cmd *rxon2 = &priv->active_rxon;
7e8c519e
TW
1537
1538 if ((rxon1->flags == rxon2->flags) &&
1539 (rxon1->filter_flags == rxon2->filter_flags) &&
1540 (rxon1->cck_basic_rates == rxon2->cck_basic_rates) &&
1541 (rxon1->ofdm_ht_single_stream_basic_rates ==
1542 rxon2->ofdm_ht_single_stream_basic_rates) &&
1543 (rxon1->ofdm_ht_dual_stream_basic_rates ==
1544 rxon2->ofdm_ht_dual_stream_basic_rates) &&
1545 (rxon1->rx_chain == rxon2->rx_chain) &&
1546 (rxon1->ofdm_basic_rates == rxon2->ofdm_basic_rates)) {
e1623446 1547 IWL_DEBUG_INFO(priv, "Using current RXON_ASSOC. Not resending.\n");
7e8c519e
TW
1548 return 0;
1549 }
1550
1551 rxon_assoc.flags = priv->staging_rxon.flags;
1552 rxon_assoc.filter_flags = priv->staging_rxon.filter_flags;
1553 rxon_assoc.ofdm_basic_rates = priv->staging_rxon.ofdm_basic_rates;
1554 rxon_assoc.cck_basic_rates = priv->staging_rxon.cck_basic_rates;
1555 rxon_assoc.reserved = 0;
1556 rxon_assoc.ofdm_ht_single_stream_basic_rates =
1557 priv->staging_rxon.ofdm_ht_single_stream_basic_rates;
1558 rxon_assoc.ofdm_ht_dual_stream_basic_rates =
1559 priv->staging_rxon.ofdm_ht_dual_stream_basic_rates;
1560 rxon_assoc.rx_chain_select_flags = priv->staging_rxon.rx_chain;
1561
1562 ret = iwl_send_cmd_pdu_async(priv, REPLY_RXON_ASSOC,
1563 sizeof(rxon_assoc), &rxon_assoc, NULL);
1564 if (ret)
1565 return ret;
1566
1567 return ret;
1568}
1569
3c935522 1570#ifdef IEEE80211_CONF_CHANNEL_SWITCH
a33c2f47 1571static int iwl4965_hw_channel_switch(struct iwl_priv *priv, u16 channel)
b481de9c
ZY
1572{
1573 int rc;
1574 u8 band = 0;
7aafef1c 1575 bool is_ht40 = false;
b481de9c 1576 u8 ctrl_chan_high = 0;
bb8c093b 1577 struct iwl4965_channel_switch_cmd cmd = { 0 };
bf85ea4f 1578 const struct iwl_channel_info *ch_info;
b481de9c 1579
8318d78a 1580 band = priv->band == IEEE80211_BAND_2GHZ;
b481de9c 1581
8622e705 1582 ch_info = iwl_get_channel_info(priv, priv->band, channel);
b481de9c 1583
7aafef1c 1584 is_ht40 = is_ht40_channel(priv->staging_rxon.flags);
b481de9c 1585
7aafef1c 1586 if (is_ht40 &&
b481de9c
ZY
1587 (priv->active_rxon.flags & RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK))
1588 ctrl_chan_high = 1;
1589
1590 cmd.band = band;
1591 cmd.expect_beacon = 0;
1592 cmd.channel = cpu_to_le16(channel);
1593 cmd.rxon_flags = priv->active_rxon.flags;
1594 cmd.rxon_filter_flags = priv->active_rxon.filter_flags;
1595 cmd.switch_time = cpu_to_le32(priv->ucode_beacon_time);
1596 if (ch_info)
1597 cmd.expect_beacon = is_channel_radar(ch_info);
1598 else
1599 cmd.expect_beacon = 1;
1600
7aafef1c 1601 rc = iwl4965_fill_txpower_tbl(priv, band, channel, is_ht40,
b481de9c
ZY
1602 ctrl_chan_high, &cmd.tx_power);
1603 if (rc) {
e1623446 1604 IWL_DEBUG_11H(priv, "error:%d fill txpower_tbl\n", rc);
b481de9c
ZY
1605 return rc;
1606 }
1607
857485c0 1608 rc = iwl_send_cmd_pdu(priv, REPLY_CHANNEL_SWITCH, sizeof(cmd), &cmd);
b481de9c
ZY
1609 return rc;
1610}
3c935522 1611#endif
b481de9c 1612
8b6eaea8 1613/**
e2a722eb 1614 * iwl4965_txq_update_byte_cnt_tbl - Set up entry in Tx byte-count array
8b6eaea8 1615 */
e2a722eb 1616static void iwl4965_txq_update_byte_cnt_tbl(struct iwl_priv *priv,
16466903 1617 struct iwl_tx_queue *txq,
e2a722eb 1618 u16 byte_cnt)
b481de9c 1619{
4ddbb7d0 1620 struct iwl4965_scd_bc_tbl *scd_bc_tbl = priv->scd_bc_tbls.addr;
127901ab
TW
1621 int txq_id = txq->q.id;
1622 int write_ptr = txq->q.write_ptr;
1623 int len = byte_cnt + IWL_TX_CRC_SIZE + IWL_TX_DELIMITER_SIZE;
1624 __le16 bc_ent;
b481de9c 1625
127901ab 1626 WARN_ON(len > 0xFFF || write_ptr >= TFD_QUEUE_SIZE_MAX);
b481de9c 1627
127901ab 1628 bc_ent = cpu_to_le16(len & 0xFFF);
8b6eaea8 1629 /* Set up byte count within first 256 entries */
4ddbb7d0 1630 scd_bc_tbl[txq_id].tfd_offset[write_ptr] = bc_ent;
b481de9c 1631
8b6eaea8 1632 /* If within first 64 entries, duplicate at end */
127901ab 1633 if (write_ptr < TFD_QUEUE_SIZE_BC_DUP)
4ddbb7d0 1634 scd_bc_tbl[txq_id].
127901ab 1635 tfd_offset[TFD_QUEUE_SIZE_MAX + write_ptr] = bc_ent;
b481de9c
ZY
1636}
1637
b481de9c
ZY
1638/**
1639 * sign_extend - Sign extend a value using specified bit as sign-bit
1640 *
1641 * Example: sign_extend(9, 3) would return -7 as bit3 of 1001b is 1
1642 * and bit0..2 is 001b which when sign extended to 1111111111111001b is -7.
1643 *
1644 * @param oper value to sign extend
1645 * @param index 0 based bit index (0<=index<32) to sign bit
1646 */
1647static s32 sign_extend(u32 oper, int index)
1648{
1649 u8 shift = 31 - index;
1650
1651 return (s32)(oper << shift) >> shift;
1652}
1653
1654/**
91dbc5bd 1655 * iwl4965_hw_get_temperature - return the calibrated temperature (in Kelvin)
b481de9c
ZY
1656 * @statistics: Provides the temperature reading from the uCode
1657 *
1658 * A return of <0 indicates bogus data in the statistics
1659 */
3d816c77 1660static int iwl4965_hw_get_temperature(struct iwl_priv *priv)
b481de9c
ZY
1661{
1662 s32 temperature;
1663 s32 vt;
1664 s32 R1, R2, R3;
1665 u32 R4;
1666
1667 if (test_bit(STATUS_TEMPERATURE, &priv->status) &&
7aafef1c
WYG
1668 (priv->statistics.flag & STATISTICS_REPLY_FLG_HT40_MODE_MSK)) {
1669 IWL_DEBUG_TEMP(priv, "Running HT40 temperature calibration\n");
b481de9c
ZY
1670 R1 = (s32)le32_to_cpu(priv->card_alive_init.therm_r1[1]);
1671 R2 = (s32)le32_to_cpu(priv->card_alive_init.therm_r2[1]);
1672 R3 = (s32)le32_to_cpu(priv->card_alive_init.therm_r3[1]);
1673 R4 = le32_to_cpu(priv->card_alive_init.therm_r4[1]);
1674 } else {
e1623446 1675 IWL_DEBUG_TEMP(priv, "Running temperature calibration\n");
b481de9c
ZY
1676 R1 = (s32)le32_to_cpu(priv->card_alive_init.therm_r1[0]);
1677 R2 = (s32)le32_to_cpu(priv->card_alive_init.therm_r2[0]);
1678 R3 = (s32)le32_to_cpu(priv->card_alive_init.therm_r3[0]);
1679 R4 = le32_to_cpu(priv->card_alive_init.therm_r4[0]);
1680 }
1681
1682 /*
8b6eaea8 1683 * Temperature is only 23 bits, so sign extend out to 32.
b481de9c
ZY
1684 *
1685 * NOTE If we haven't received a statistics notification yet
1686 * with an updated temperature, use R4 provided to us in the
8b6eaea8
BC
1687 * "initialize" ALIVE response.
1688 */
b481de9c
ZY
1689 if (!test_bit(STATUS_TEMPERATURE, &priv->status))
1690 vt = sign_extend(R4, 23);
1691 else
1692 vt = sign_extend(
1693 le32_to_cpu(priv->statistics.general.temperature), 23);
1694
e1623446 1695 IWL_DEBUG_TEMP(priv, "Calib values R[1-3]: %d %d %d R4: %d\n", R1, R2, R3, vt);
b481de9c
ZY
1696
1697 if (R3 == R1) {
15b1687c 1698 IWL_ERR(priv, "Calibration conflict R1 == R3\n");
b481de9c
ZY
1699 return -1;
1700 }
1701
1702 /* Calculate temperature in degrees Kelvin, adjust by 97%.
1703 * Add offset to center the adjustment around 0 degrees Centigrade. */
1704 temperature = TEMPERATURE_CALIB_A_VAL * (vt - R2);
1705 temperature /= (R3 - R1);
91dbc5bd 1706 temperature = (temperature * 97) / 100 + TEMPERATURE_CALIB_KELVIN_OFFSET;
b481de9c 1707
e1623446 1708 IWL_DEBUG_TEMP(priv, "Calibrated temperature: %dK, %dC\n",
91dbc5bd 1709 temperature, KELVIN_TO_CELSIUS(temperature));
b481de9c
ZY
1710
1711 return temperature;
1712}
1713
1714/* Adjust Txpower only if temperature variance is greater than threshold. */
1715#define IWL_TEMPERATURE_THRESHOLD 3
1716
1717/**
1718 * iwl4965_is_temp_calib_needed - determines if new calibration is needed
1719 *
1720 * If the temperature changed has changed sufficiently, then a recalibration
1721 * is needed.
1722 *
1723 * Assumes caller will replace priv->last_temperature once calibration
1724 * executed.
1725 */
c79dd5b5 1726static int iwl4965_is_temp_calib_needed(struct iwl_priv *priv)
b481de9c
ZY
1727{
1728 int temp_diff;
1729
1730 if (!test_bit(STATUS_STATISTICS, &priv->status)) {
e1623446 1731 IWL_DEBUG_TEMP(priv, "Temperature not updated -- no statistics.\n");
b481de9c
ZY
1732 return 0;
1733 }
1734
1735 temp_diff = priv->temperature - priv->last_temperature;
1736
1737 /* get absolute value */
1738 if (temp_diff < 0) {
e1623446 1739 IWL_DEBUG_POWER(priv, "Getting cooler, delta %d, \n", temp_diff);
b481de9c
ZY
1740 temp_diff = -temp_diff;
1741 } else if (temp_diff == 0)
e1623446 1742 IWL_DEBUG_POWER(priv, "Same temp, \n");
b481de9c 1743 else
e1623446 1744 IWL_DEBUG_POWER(priv, "Getting warmer, delta %d, \n", temp_diff);
b481de9c
ZY
1745
1746 if (temp_diff < IWL_TEMPERATURE_THRESHOLD) {
e1623446 1747 IWL_DEBUG_POWER(priv, "Thermal txpower calib not needed\n");
b481de9c
ZY
1748 return 0;
1749 }
1750
e1623446 1751 IWL_DEBUG_POWER(priv, "Thermal txpower calib needed\n");
b481de9c
ZY
1752
1753 return 1;
1754}
1755
5225640b 1756static void iwl4965_temperature_calib(struct iwl_priv *priv)
b481de9c 1757{
b481de9c 1758 s32 temp;
b481de9c 1759
91dbc5bd 1760 temp = iwl4965_hw_get_temperature(priv);
b481de9c
ZY
1761 if (temp < 0)
1762 return;
1763
1764 if (priv->temperature != temp) {
1765 if (priv->temperature)
e1623446 1766 IWL_DEBUG_TEMP(priv, "Temperature changed "
b481de9c
ZY
1767 "from %dC to %dC\n",
1768 KELVIN_TO_CELSIUS(priv->temperature),
1769 KELVIN_TO_CELSIUS(temp));
1770 else
e1623446 1771 IWL_DEBUG_TEMP(priv, "Temperature "
b481de9c
ZY
1772 "initialized to %dC\n",
1773 KELVIN_TO_CELSIUS(temp));
1774 }
1775
1776 priv->temperature = temp;
39b73fb1 1777 iwl_tt_handler(priv);
b481de9c
ZY
1778 set_bit(STATUS_TEMPERATURE, &priv->status);
1779
203566f3
EG
1780 if (!priv->disable_tx_power_cal &&
1781 unlikely(!test_bit(STATUS_SCANNING, &priv->status)) &&
1782 iwl4965_is_temp_calib_needed(priv))
b481de9c
ZY
1783 queue_work(priv->workqueue, &priv->txpower_work);
1784}
1785
fe01b477
RR
1786/**
1787 * iwl4965_tx_queue_stop_scheduler - Stop queue, but keep configuration
1788 */
c79dd5b5 1789static void iwl4965_tx_queue_stop_scheduler(struct iwl_priv *priv,
fe01b477
RR
1790 u16 txq_id)
1791{
1792 /* Simply stop the queue, but don't change any configuration;
1793 * the SCD_ACT_EN bit is the write-enable mask for the ACTIVE bit. */
3395f6e9 1794 iwl_write_prph(priv,
12a81f60 1795 IWL49_SCD_QUEUE_STATUS_BITS(txq_id),
038669e4
EG
1796 (0 << IWL49_SCD_QUEUE_STTS_REG_POS_ACTIVE)|
1797 (1 << IWL49_SCD_QUEUE_STTS_REG_POS_SCD_ACT_EN));
fe01b477 1798}
b481de9c 1799
fe01b477 1800/**
7f3e4bb6 1801 * txq_id must be greater than IWL49_FIRST_AMPDU_QUEUE
b095d03a 1802 * priv->lock must be held by the caller
fe01b477 1803 */
30e553e3
TW
1804static int iwl4965_txq_agg_disable(struct iwl_priv *priv, u16 txq_id,
1805 u16 ssn_idx, u8 tx_fifo)
fe01b477 1806{
9f17b318
TW
1807 if ((IWL49_FIRST_AMPDU_QUEUE > txq_id) ||
1808 (IWL49_FIRST_AMPDU_QUEUE + IWL49_NUM_AMPDU_QUEUES <= txq_id)) {
39aadf8c
WT
1809 IWL_WARN(priv,
1810 "queue number out of range: %d, must be %d to %d\n",
9f17b318
TW
1811 txq_id, IWL49_FIRST_AMPDU_QUEUE,
1812 IWL49_FIRST_AMPDU_QUEUE + IWL49_NUM_AMPDU_QUEUES - 1);
fe01b477 1813 return -EINVAL;
b481de9c
ZY
1814 }
1815
fe01b477
RR
1816 iwl4965_tx_queue_stop_scheduler(priv, txq_id);
1817
12a81f60 1818 iwl_clear_bits_prph(priv, IWL49_SCD_QUEUECHAIN_SEL, (1 << txq_id));
fe01b477
RR
1819
1820 priv->txq[txq_id].q.read_ptr = (ssn_idx & 0xff);
1821 priv->txq[txq_id].q.write_ptr = (ssn_idx & 0xff);
1822 /* supposes that ssn_idx is valid (!= 0xFFF) */
1823 iwl4965_set_wr_ptrs(priv, txq_id, ssn_idx);
1824
12a81f60 1825 iwl_clear_bits_prph(priv, IWL49_SCD_INTERRUPT_MASK, (1 << txq_id));
36470749 1826 iwl_txq_ctx_deactivate(priv, txq_id);
fe01b477
RR
1827 iwl4965_tx_queue_set_status(priv, &priv->txq[txq_id], tx_fifo, 0);
1828
1829 return 0;
1830}
b481de9c 1831
8b6eaea8
BC
1832/**
1833 * iwl4965_tx_queue_set_q2ratid - Map unique receiver/tid combination to a queue
1834 */
c79dd5b5 1835static int iwl4965_tx_queue_set_q2ratid(struct iwl_priv *priv, u16 ra_tid,
b481de9c
ZY
1836 u16 txq_id)
1837{
1838 u32 tbl_dw_addr;
1839 u32 tbl_dw;
1840 u16 scd_q2ratid;
1841
30e553e3 1842 scd_q2ratid = ra_tid & IWL_SCD_QUEUE_RA_TID_MAP_RATID_MSK;
b481de9c
ZY
1843
1844 tbl_dw_addr = priv->scd_base_addr +
038669e4 1845 IWL49_SCD_TRANSLATE_TBL_OFFSET_QUEUE(txq_id);
b481de9c 1846
3395f6e9 1847 tbl_dw = iwl_read_targ_mem(priv, tbl_dw_addr);
b481de9c
ZY
1848
1849 if (txq_id & 0x1)
1850 tbl_dw = (scd_q2ratid << 16) | (tbl_dw & 0x0000FFFF);
1851 else
1852 tbl_dw = scd_q2ratid | (tbl_dw & 0xFFFF0000);
1853
3395f6e9 1854 iwl_write_targ_mem(priv, tbl_dw_addr, tbl_dw);
b481de9c
ZY
1855
1856 return 0;
1857}
1858
fe01b477 1859
b481de9c 1860/**
8b6eaea8
BC
1861 * iwl4965_tx_queue_agg_enable - Set up & enable aggregation for selected queue
1862 *
7f3e4bb6 1863 * NOTE: txq_id must be greater than IWL49_FIRST_AMPDU_QUEUE,
8b6eaea8 1864 * i.e. it must be one of the higher queues used for aggregation
b481de9c 1865 */
30e553e3
TW
1866static int iwl4965_txq_agg_enable(struct iwl_priv *priv, int txq_id,
1867 int tx_fifo, int sta_id, int tid, u16 ssn_idx)
b481de9c
ZY
1868{
1869 unsigned long flags;
b481de9c
ZY
1870 u16 ra_tid;
1871
9f17b318
TW
1872 if ((IWL49_FIRST_AMPDU_QUEUE > txq_id) ||
1873 (IWL49_FIRST_AMPDU_QUEUE + IWL49_NUM_AMPDU_QUEUES <= txq_id)) {
39aadf8c
WT
1874 IWL_WARN(priv,
1875 "queue number out of range: %d, must be %d to %d\n",
9f17b318
TW
1876 txq_id, IWL49_FIRST_AMPDU_QUEUE,
1877 IWL49_FIRST_AMPDU_QUEUE + IWL49_NUM_AMPDU_QUEUES - 1);
1878 return -EINVAL;
1879 }
b481de9c
ZY
1880
1881 ra_tid = BUILD_RAxTID(sta_id, tid);
1882
8b6eaea8 1883 /* Modify device's station table to Tx this TID */
9f58671e 1884 iwl_sta_tx_modify_enable_tid(priv, sta_id, tid);
b481de9c
ZY
1885
1886 spin_lock_irqsave(&priv->lock, flags);
b481de9c 1887
8b6eaea8 1888 /* Stop this Tx queue before configuring it */
b481de9c
ZY
1889 iwl4965_tx_queue_stop_scheduler(priv, txq_id);
1890
8b6eaea8 1891 /* Map receiver-address / traffic-ID to this queue */
b481de9c
ZY
1892 iwl4965_tx_queue_set_q2ratid(priv, ra_tid, txq_id);
1893
8b6eaea8 1894 /* Set this queue as a chain-building queue */
12a81f60 1895 iwl_set_bits_prph(priv, IWL49_SCD_QUEUECHAIN_SEL, (1 << txq_id));
b481de9c 1896
8b6eaea8
BC
1897 /* Place first TFD at index corresponding to start sequence number.
1898 * Assumes that ssn_idx is valid (!= 0xFFF) */
fc4b6853
TW
1899 priv->txq[txq_id].q.read_ptr = (ssn_idx & 0xff);
1900 priv->txq[txq_id].q.write_ptr = (ssn_idx & 0xff);
b481de9c
ZY
1901 iwl4965_set_wr_ptrs(priv, txq_id, ssn_idx);
1902
8b6eaea8 1903 /* Set up Tx window size and frame limit for this queue */
3395f6e9 1904 iwl_write_targ_mem(priv,
038669e4
EG
1905 priv->scd_base_addr + IWL49_SCD_CONTEXT_QUEUE_OFFSET(txq_id),
1906 (SCD_WIN_SIZE << IWL49_SCD_QUEUE_CTX_REG1_WIN_SIZE_POS) &
1907 IWL49_SCD_QUEUE_CTX_REG1_WIN_SIZE_MSK);
b481de9c 1908
3395f6e9 1909 iwl_write_targ_mem(priv, priv->scd_base_addr +
038669e4
EG
1910 IWL49_SCD_CONTEXT_QUEUE_OFFSET(txq_id) + sizeof(u32),
1911 (SCD_FRAME_LIMIT << IWL49_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS)
1912 & IWL49_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK);
b481de9c 1913
12a81f60 1914 iwl_set_bits_prph(priv, IWL49_SCD_INTERRUPT_MASK, (1 << txq_id));
b481de9c 1915
8b6eaea8 1916 /* Set up Status area in SRAM, map to Tx DMA/FIFO, activate the queue */
b481de9c
ZY
1917 iwl4965_tx_queue_set_status(priv, &priv->txq[txq_id], tx_fifo, 1);
1918
b481de9c
ZY
1919 spin_unlock_irqrestore(&priv->lock, flags);
1920
1921 return 0;
1922}
1923
133636de 1924
c1adf9fb
GG
1925static u16 iwl4965_get_hcmd_size(u8 cmd_id, u16 len)
1926{
1927 switch (cmd_id) {
1928 case REPLY_RXON:
1929 return (u16) sizeof(struct iwl4965_rxon_cmd);
1930 default:
1931 return len;
1932 }
1933}
1934
133636de
TW
1935static u16 iwl4965_build_addsta_hcmd(const struct iwl_addsta_cmd *cmd, u8 *data)
1936{
1937 struct iwl4965_addsta_cmd *addsta = (struct iwl4965_addsta_cmd *)data;
1938 addsta->mode = cmd->mode;
1939 memcpy(&addsta->sta, &cmd->sta, sizeof(struct sta_id_modify));
1940 memcpy(&addsta->key, &cmd->key, sizeof(struct iwl4965_keyinfo));
1941 addsta->station_flags = cmd->station_flags;
1942 addsta->station_flags_msk = cmd->station_flags_msk;
1943 addsta->tid_disable_tx = cmd->tid_disable_tx;
1944 addsta->add_immediate_ba_tid = cmd->add_immediate_ba_tid;
1945 addsta->remove_immediate_ba_tid = cmd->remove_immediate_ba_tid;
1946 addsta->add_immediate_ba_ssn = cmd->add_immediate_ba_ssn;
c1b4aa3f
HH
1947 addsta->reserved1 = cpu_to_le16(0);
1948 addsta->reserved2 = cpu_to_le32(0);
133636de
TW
1949
1950 return (u16)sizeof(struct iwl4965_addsta_cmd);
1951}
f20217d9 1952
f20217d9
TW
1953static inline u32 iwl4965_get_scd_ssn(struct iwl4965_tx_resp *tx_resp)
1954{
25a6572c 1955 return le32_to_cpup(&tx_resp->u.status + tx_resp->frame_count) & MAX_SN;
f20217d9
TW
1956}
1957
1958/**
a96a27f9 1959 * iwl4965_tx_status_reply_tx - Handle Tx response for frames in aggregation queue
f20217d9
TW
1960 */
1961static int iwl4965_tx_status_reply_tx(struct iwl_priv *priv,
1962 struct iwl_ht_agg *agg,
25a6572c
TW
1963 struct iwl4965_tx_resp *tx_resp,
1964 int txq_id, u16 start_idx)
f20217d9
TW
1965{
1966 u16 status;
25a6572c 1967 struct agg_tx_status *frame_status = tx_resp->u.agg_status;
f20217d9
TW
1968 struct ieee80211_tx_info *info = NULL;
1969 struct ieee80211_hdr *hdr = NULL;
e7d326ac 1970 u32 rate_n_flags = le32_to_cpu(tx_resp->rate_n_flags);
25a6572c 1971 int i, sh, idx;
f20217d9 1972 u16 seq;
f20217d9 1973 if (agg->wait_for_ba)
e1623446 1974 IWL_DEBUG_TX_REPLY(priv, "got tx response w/o block-ack\n");
f20217d9
TW
1975
1976 agg->frame_count = tx_resp->frame_count;
1977 agg->start_idx = start_idx;
e7d326ac 1978 agg->rate_n_flags = rate_n_flags;
f20217d9
TW
1979 agg->bitmap = 0;
1980
3fd07a1e 1981 /* num frames attempted by Tx command */
f20217d9
TW
1982 if (agg->frame_count == 1) {
1983 /* Only one frame was attempted; no block-ack will arrive */
1984 status = le16_to_cpu(frame_status[0].status);
25a6572c 1985 idx = start_idx;
f20217d9
TW
1986
1987 /* FIXME: code repetition */
e1623446 1988 IWL_DEBUG_TX_REPLY(priv, "FrameCnt = %d, StartIdx=%d idx=%d\n",
f20217d9
TW
1989 agg->frame_count, agg->start_idx, idx);
1990
1991 info = IEEE80211_SKB_CB(priv->txq[txq_id].txb[idx].skb[0]);
e6a9854b 1992 info->status.rates[0].count = tx_resp->failure_frame + 1;
f20217d9 1993 info->flags &= ~IEEE80211_TX_CTL_AMPDU;
c3056065 1994 info->flags |= iwl_is_tx_success(status) ?
f20217d9 1995 IEEE80211_TX_STAT_ACK : 0;
e7d326ac 1996 iwl_hwrate_to_tx_control(priv, rate_n_flags, info);
f20217d9
TW
1997 /* FIXME: code repetition end */
1998
e1623446 1999 IWL_DEBUG_TX_REPLY(priv, "1 Frame 0x%x failure :%d\n",
f20217d9 2000 status & 0xff, tx_resp->failure_frame);
e1623446 2001 IWL_DEBUG_TX_REPLY(priv, "Rate Info rate_n_flags=%x\n", rate_n_flags);
f20217d9
TW
2002
2003 agg->wait_for_ba = 0;
2004 } else {
2005 /* Two or more frames were attempted; expect block-ack */
2006 u64 bitmap = 0;
2007 int start = agg->start_idx;
2008
2009 /* Construct bit-map of pending frames within Tx window */
2010 for (i = 0; i < agg->frame_count; i++) {
2011 u16 sc;
2012 status = le16_to_cpu(frame_status[i].status);
2013 seq = le16_to_cpu(frame_status[i].sequence);
2014 idx = SEQ_TO_INDEX(seq);
2015 txq_id = SEQ_TO_QUEUE(seq);
2016
2017 if (status & (AGG_TX_STATE_FEW_BYTES_MSK |
2018 AGG_TX_STATE_ABORT_MSK))
2019 continue;
2020
e1623446 2021 IWL_DEBUG_TX_REPLY(priv, "FrameCnt = %d, txq_id=%d idx=%d\n",
f20217d9
TW
2022 agg->frame_count, txq_id, idx);
2023
2024 hdr = iwl_tx_queue_get_hdr(priv, txq_id, idx);
6c6a22e2
SG
2025 if (!hdr) {
2026 IWL_ERR(priv,
2027 "BUG_ON idx doesn't point to valid skb"
2028 " idx=%d, txq_id=%d\n", idx, txq_id);
2029 return -1;
2030 }
f20217d9
TW
2031
2032 sc = le16_to_cpu(hdr->seq_ctrl);
2033 if (idx != (SEQ_TO_SN(sc) & 0xff)) {
15b1687c
WT
2034 IWL_ERR(priv,
2035 "BUG_ON idx doesn't match seq control"
2036 " idx=%d, seq_idx=%d, seq=%d\n",
2037 idx, SEQ_TO_SN(sc), hdr->seq_ctrl);
f20217d9
TW
2038 return -1;
2039 }
2040
e1623446 2041 IWL_DEBUG_TX_REPLY(priv, "AGG Frame i=%d idx %d seq=%d\n",
f20217d9
TW
2042 i, idx, SEQ_TO_SN(sc));
2043
2044 sh = idx - start;
2045 if (sh > 64) {
2046 sh = (start - idx) + 0xff;
2047 bitmap = bitmap << sh;
2048 sh = 0;
2049 start = idx;
2050 } else if (sh < -64)
2051 sh = 0xff - (start - idx);
2052 else if (sh < 0) {
2053 sh = start - idx;
2054 start = idx;
2055 bitmap = bitmap << sh;
2056 sh = 0;
2057 }
4aa41f12 2058 bitmap |= 1ULL << sh;
e1623446 2059 IWL_DEBUG_TX_REPLY(priv, "start=%d bitmap=0x%llx\n",
4aa41f12 2060 start, (unsigned long long)bitmap);
f20217d9
TW
2061 }
2062
2063 agg->bitmap = bitmap;
2064 agg->start_idx = start;
e1623446 2065 IWL_DEBUG_TX_REPLY(priv, "Frames %d start_idx=%d bitmap=0x%llx\n",
f20217d9
TW
2066 agg->frame_count, agg->start_idx,
2067 (unsigned long long)agg->bitmap);
2068
2069 if (bitmap)
2070 agg->wait_for_ba = 1;
2071 }
2072 return 0;
2073}
f20217d9
TW
2074
2075/**
2076 * iwl4965_rx_reply_tx - Handle standard (non-aggregation) Tx response
2077 */
2078static void iwl4965_rx_reply_tx(struct iwl_priv *priv,
2079 struct iwl_rx_mem_buffer *rxb)
2080{
2081 struct iwl_rx_packet *pkt = (struct iwl_rx_packet *)rxb->skb->data;
2082 u16 sequence = le16_to_cpu(pkt->hdr.sequence);
2083 int txq_id = SEQ_TO_QUEUE(sequence);
2084 int index = SEQ_TO_INDEX(sequence);
2085 struct iwl_tx_queue *txq = &priv->txq[txq_id];
3fd07a1e 2086 struct ieee80211_hdr *hdr;
f20217d9
TW
2087 struct ieee80211_tx_info *info;
2088 struct iwl4965_tx_resp *tx_resp = (void *)&pkt->u.raw[0];
25a6572c 2089 u32 status = le32_to_cpu(tx_resp->u.status);
3fd07a1e
TW
2090 int tid = MAX_TID_COUNT;
2091 int sta_id;
2092 int freed;
f20217d9 2093 u8 *qc = NULL;
f20217d9
TW
2094
2095 if ((index >= txq->q.n_bd) || (iwl_queue_used(&txq->q, index) == 0)) {
15b1687c 2096 IWL_ERR(priv, "Read index for DMA queue txq_id (%d) index %d "
f20217d9
TW
2097 "is out of range [0-%d] %d %d\n", txq_id,
2098 index, txq->q.n_bd, txq->q.write_ptr,
2099 txq->q.read_ptr);
2100 return;
2101 }
2102
2103 info = IEEE80211_SKB_CB(txq->txb[txq->q.read_ptr].skb[0]);
2104 memset(&info->status, 0, sizeof(info->status));
2105
f20217d9 2106 hdr = iwl_tx_queue_get_hdr(priv, txq_id, index);
3fd07a1e 2107 if (ieee80211_is_data_qos(hdr->frame_control)) {
fd7c8a40 2108 qc = ieee80211_get_qos_ctl(hdr);
f20217d9
TW
2109 tid = qc[0] & 0xf;
2110 }
2111
2112 sta_id = iwl_get_ra_sta_id(priv, hdr);
2113 if (txq->sched_retry && unlikely(sta_id == IWL_INVALID_STATION)) {
15b1687c 2114 IWL_ERR(priv, "Station not known\n");
f20217d9
TW
2115 return;
2116 }
2117
2118 if (txq->sched_retry) {
2119 const u32 scd_ssn = iwl4965_get_scd_ssn(tx_resp);
2120 struct iwl_ht_agg *agg = NULL;
2121
3fd07a1e 2122 WARN_ON(!qc);
f20217d9
TW
2123
2124 agg = &priv->stations[sta_id].tid[tid].agg;
2125
25a6572c 2126 iwl4965_tx_status_reply_tx(priv, agg, tx_resp, txq_id, index);
f20217d9 2127
3235427e
RR
2128 /* check if BAR is needed */
2129 if ((tx_resp->frame_count == 1) && !iwl_is_tx_success(status))
2130 info->flags |= IEEE80211_TX_STAT_AMPDU_NO_BACK;
f20217d9
TW
2131
2132 if (txq->q.read_ptr != (scd_ssn & 0xff)) {
f20217d9 2133 index = iwl_queue_dec_wrap(scd_ssn & 0xff, txq->q.n_bd);
e1623446 2134 IWL_DEBUG_TX_REPLY(priv, "Retry scheduler reclaim scd_ssn "
f20217d9 2135 "%d index %d\n", scd_ssn , index);
17b88929 2136 freed = iwl_tx_queue_reclaim(priv, txq_id, index);
f20217d9
TW
2137 priv->stations[sta_id].tid[tid].tfds_in_queue -= freed;
2138
3fd07a1e
TW
2139 if (priv->mac80211_registered &&
2140 (iwl_queue_space(&txq->q) > txq->q.low_mark) &&
2141 (agg->state != IWL_EMPTYING_HW_QUEUE_DELBA)) {
f20217d9 2142 if (agg->state == IWL_AGG_OFF)
e4e72fb4 2143 iwl_wake_queue(priv, txq_id);
f20217d9 2144 else
e4e72fb4 2145 iwl_wake_queue(priv, txq->swq_id);
f20217d9 2146 }
f20217d9
TW
2147 }
2148 } else {
e6a9854b 2149 info->status.rates[0].count = tx_resp->failure_frame + 1;
3fd07a1e
TW
2150 info->flags |= iwl_is_tx_success(status) ?
2151 IEEE80211_TX_STAT_ACK : 0;
e7d326ac 2152 iwl_hwrate_to_tx_control(priv,
4f85f5b3
RR
2153 le32_to_cpu(tx_resp->rate_n_flags),
2154 info);
2155
e1623446 2156 IWL_DEBUG_TX_REPLY(priv, "TXQ %d status %s (0x%08x) "
3fd07a1e
TW
2157 "rate_n_flags 0x%x retries %d\n",
2158 txq_id,
2159 iwl_get_tx_fail_reason(status), status,
2160 le32_to_cpu(tx_resp->rate_n_flags),
2161 tx_resp->failure_frame);
e7d326ac 2162
3fd07a1e 2163 freed = iwl_tx_queue_reclaim(priv, txq_id, index);
ed7fafec 2164 if (qc && likely(sta_id != IWL_INVALID_STATION))
f20217d9 2165 priv->stations[sta_id].tid[tid].tfds_in_queue -= freed;
3fd07a1e
TW
2166
2167 if (priv->mac80211_registered &&
2168 (iwl_queue_space(&txq->q) > txq->q.low_mark))
e4e72fb4 2169 iwl_wake_queue(priv, txq_id);
f20217d9 2170 }
f20217d9 2171
ed7fafec 2172 if (qc && likely(sta_id != IWL_INVALID_STATION))
3fd07a1e
TW
2173 iwl_txq_check_empty(priv, sta_id, tid, txq_id);
2174
f20217d9 2175 if (iwl_check_bits(status, TX_ABORT_REQUIRED_MSK))
15b1687c 2176 IWL_ERR(priv, "TODO: Implement Tx ABORT REQUIRED!!!\n");
f20217d9
TW
2177}
2178
caab8f1a
TW
2179static int iwl4965_calc_rssi(struct iwl_priv *priv,
2180 struct iwl_rx_phy_res *rx_resp)
2181{
2182 /* data from PHY/DSP regarding signal strength, etc.,
2183 * contents are always there, not configurable by host. */
2184 struct iwl4965_rx_non_cfg_phy *ncphy =
2185 (struct iwl4965_rx_non_cfg_phy *)rx_resp->non_cfg_phy_buf;
2186 u32 agc = (le16_to_cpu(ncphy->agc_info) & IWL49_AGC_DB_MASK)
2187 >> IWL49_AGC_DB_POS;
2188
2189 u32 valid_antennae =
2190 (le16_to_cpu(rx_resp->phy_flags) & IWL49_RX_PHY_FLAGS_ANTENNAE_MASK)
2191 >> IWL49_RX_PHY_FLAGS_ANTENNAE_OFFSET;
2192 u8 max_rssi = 0;
2193 u32 i;
2194
2195 /* Find max rssi among 3 possible receivers.
2196 * These values are measured by the digital signal processor (DSP).
2197 * They should stay fairly constant even as the signal strength varies,
2198 * if the radio's automatic gain control (AGC) is working right.
2199 * AGC value (see below) will provide the "interesting" info. */
2200 for (i = 0; i < 3; i++)
2201 if (valid_antennae & (1 << i))
2202 max_rssi = max(ncphy->rssi_info[i << 1], max_rssi);
2203
e1623446 2204 IWL_DEBUG_STATS(priv, "Rssi In A %d B %d C %d Max %d AGC dB %d\n",
caab8f1a
TW
2205 ncphy->rssi_info[0], ncphy->rssi_info[2], ncphy->rssi_info[4],
2206 max_rssi, agc);
2207
2208 /* dBm = max_rssi dB - agc dB - constant.
2209 * Higher AGC (higher radio gain) means lower signal. */
250bdd21 2210 return max_rssi - agc - IWL49_RSSI_OFFSET;
caab8f1a
TW
2211}
2212
f20217d9 2213
b481de9c 2214/* Set up 4965-specific Rx frame reply handlers */
d4789efe 2215static void iwl4965_rx_handler_setup(struct iwl_priv *priv)
b481de9c
ZY
2216{
2217 /* Legacy Rx frames */
1781a07f 2218 priv->rx_handlers[REPLY_RX] = iwl_rx_reply_rx;
37a44211 2219 /* Tx response */
f20217d9 2220 priv->rx_handlers[REPLY_TX] = iwl4965_rx_reply_tx;
b481de9c
ZY
2221}
2222
4e39317d 2223static void iwl4965_setup_deferred_work(struct iwl_priv *priv)
b481de9c
ZY
2224{
2225 INIT_WORK(&priv->txpower_work, iwl4965_bg_txpower_work);
b481de9c
ZY
2226}
2227
4e39317d 2228static void iwl4965_cancel_deferred_work(struct iwl_priv *priv)
b481de9c 2229{
4e39317d 2230 cancel_work_sync(&priv->txpower_work);
b481de9c
ZY
2231}
2232
cc0f555d
JS
2233#define IWL4965_UCODE_GET(item) \
2234static u32 iwl4965_ucode_get_##item(const struct iwl_ucode_header *ucode,\
2235 u32 api_ver) \
2236{ \
2237 return le32_to_cpu(ucode->u.v1.item); \
2238}
2239
2240static u32 iwl4965_ucode_get_header_size(u32 api_ver)
2241{
2242 return UCODE_HEADER_SIZE(1);
2243}
2244static u32 iwl4965_ucode_get_build(const struct iwl_ucode_header *ucode,
2245 u32 api_ver)
2246{
2247 return 0;
2248}
2249static u8 *iwl4965_ucode_get_data(const struct iwl_ucode_header *ucode,
2250 u32 api_ver)
2251{
2252 return (u8 *) ucode->u.v1.data;
2253}
2254
2255IWL4965_UCODE_GET(inst_size);
2256IWL4965_UCODE_GET(data_size);
2257IWL4965_UCODE_GET(init_size);
2258IWL4965_UCODE_GET(init_data_size);
2259IWL4965_UCODE_GET(boot_size);
2260
3c424c28 2261static struct iwl_hcmd_ops iwl4965_hcmd = {
7e8c519e 2262 .rxon_assoc = iwl4965_send_rxon_assoc,
e0158e61 2263 .commit_rxon = iwl_commit_rxon,
45823531 2264 .set_rxon_chain = iwl_set_rxon_chain,
3c424c28
TW
2265};
2266
cc0f555d
JS
2267static struct iwl_ucode_ops iwl4965_ucode = {
2268 .get_header_size = iwl4965_ucode_get_header_size,
2269 .get_build = iwl4965_ucode_get_build,
2270 .get_inst_size = iwl4965_ucode_get_inst_size,
2271 .get_data_size = iwl4965_ucode_get_data_size,
2272 .get_init_size = iwl4965_ucode_get_init_size,
2273 .get_init_data_size = iwl4965_ucode_get_init_data_size,
2274 .get_boot_size = iwl4965_ucode_get_boot_size,
2275 .get_data = iwl4965_ucode_get_data,
2276};
857485c0 2277static struct iwl_hcmd_utils_ops iwl4965_hcmd_utils = {
c1adf9fb 2278 .get_hcmd_size = iwl4965_get_hcmd_size,
133636de 2279 .build_addsta_hcmd = iwl4965_build_addsta_hcmd,
f0832f13
EG
2280 .chain_noise_reset = iwl4965_chain_noise_reset,
2281 .gain_computation = iwl4965_gain_computation,
a326a5d0 2282 .rts_tx_cmd_flag = iwl4965_rts_tx_cmd_flag,
caab8f1a 2283 .calc_rssi = iwl4965_calc_rssi,
857485c0
TW
2284};
2285
6bc913bd 2286static struct iwl_lib_ops iwl4965_lib = {
5425e490 2287 .set_hw_params = iwl4965_hw_set_hw_params,
e2a722eb 2288 .txq_update_byte_cnt_tbl = iwl4965_txq_update_byte_cnt_tbl,
da1bc453 2289 .txq_set_sched = iwl4965_txq_set_sched,
30e553e3
TW
2290 .txq_agg_enable = iwl4965_txq_agg_enable,
2291 .txq_agg_disable = iwl4965_txq_agg_disable,
7aaa1d79
SO
2292 .txq_attach_buf_to_tfd = iwl_hw_txq_attach_buf_to_tfd,
2293 .txq_free_tfd = iwl_hw_txq_free_tfd,
a8e74e27 2294 .txq_init = iwl_hw_tx_queue_init,
d4789efe 2295 .rx_handler_setup = iwl4965_rx_handler_setup,
4e39317d
EG
2296 .setup_deferred_work = iwl4965_setup_deferred_work,
2297 .cancel_deferred_work = iwl4965_cancel_deferred_work,
57aab75a
TW
2298 .is_valid_rtc_data_addr = iwl4965_hw_valid_rtc_data_addr,
2299 .alive_notify = iwl4965_alive_notify,
f3ccc08c 2300 .init_alive_start = iwl4965_init_alive_start,
57aab75a 2301 .load_ucode = iwl4965_load_bsm,
b7a79404
RC
2302 .dump_nic_event_log = iwl_dump_nic_event_log,
2303 .dump_nic_error_log = iwl_dump_nic_error_log,
6f4083aa 2304 .apm_ops = {
91238714 2305 .init = iwl4965_apm_init,
7f066108 2306 .reset = iwl4965_apm_reset,
f118a91d 2307 .stop = iwl4965_apm_stop,
694cc56d 2308 .config = iwl4965_nic_config,
5b9f8cd3 2309 .set_pwr_src = iwl_set_pwr_src,
6f4083aa 2310 },
6bc913bd 2311 .eeprom_ops = {
073d3f5f
TW
2312 .regulatory_bands = {
2313 EEPROM_REGULATORY_BAND_1_CHANNELS,
2314 EEPROM_REGULATORY_BAND_2_CHANNELS,
2315 EEPROM_REGULATORY_BAND_3_CHANNELS,
2316 EEPROM_REGULATORY_BAND_4_CHANNELS,
2317 EEPROM_REGULATORY_BAND_5_CHANNELS,
7aafef1c
WYG
2318 EEPROM_4965_REGULATORY_BAND_24_HT40_CHANNELS,
2319 EEPROM_4965_REGULATORY_BAND_52_HT40_CHANNELS
073d3f5f 2320 },
6bc913bd
AK
2321 .verify_signature = iwlcore_eeprom_verify_signature,
2322 .acquire_semaphore = iwlcore_eeprom_acquire_semaphore,
2323 .release_semaphore = iwlcore_eeprom_release_semaphore,
0ef2ca67 2324 .calib_version = iwl4965_eeprom_calib_version,
073d3f5f 2325 .query_addr = iwlcore_eeprom_query_addr,
6bc913bd 2326 },
630fe9b6 2327 .send_tx_power = iwl4965_send_tx_power,
5b9f8cd3 2328 .update_chain_flags = iwl_update_chain_flags,
5bbe233b 2329 .post_associate = iwl_post_associate,
60690a6a 2330 .config_ap = iwl_config_ap,
ef850d7c 2331 .isr = iwl_isr_legacy,
62161aef
WYG
2332 .temp_ops = {
2333 .temperature = iwl4965_temperature_calib,
2334 .set_ct_kill = iwl4965_set_ct_threshold,
2335 },
6bc913bd
AK
2336};
2337
2338static struct iwl_ops iwl4965_ops = {
cc0f555d 2339 .ucode = &iwl4965_ucode,
6bc913bd 2340 .lib = &iwl4965_lib,
3c424c28 2341 .hcmd = &iwl4965_hcmd,
857485c0 2342 .utils = &iwl4965_hcmd_utils,
6bc913bd
AK
2343};
2344
fed9017e 2345struct iwl_cfg iwl4965_agn_cfg = {
82b9a121 2346 .name = "4965AGN",
a0987a8d
RC
2347 .fw_name_pre = IWL4965_FW_PRE,
2348 .ucode_api_max = IWL4965_UCODE_API_MAX,
2349 .ucode_api_min = IWL4965_UCODE_API_MIN,
82b9a121 2350 .sku = IWL_SKU_A|IWL_SKU_G|IWL_SKU_N,
073d3f5f 2351 .eeprom_size = IWL4965_EEPROM_IMG_SIZE,
0ef2ca67
TW
2352 .eeprom_ver = EEPROM_4965_EEPROM_VERSION,
2353 .eeprom_calib_ver = EEPROM_4965_TX_POWER_VERSION,
6bc913bd 2354 .ops = &iwl4965_ops,
1ea87396 2355 .mod_params = &iwl4965_mod_params,
b261793d
DH
2356 .use_isr_legacy = true,
2357 .ht_greenfield_support = false,
96d8c6af 2358 .broken_powersave = true,
82b9a121
TW
2359};
2360
d16dc48a 2361/* Module firmware */
a0987a8d 2362MODULE_FIRMWARE(IWL4965_MODULE_FIRMWARE(IWL4965_UCODE_API_MAX));
d16dc48a 2363
1ea87396
AK
2364module_param_named(antenna, iwl4965_mod_params.antenna, int, 0444);
2365MODULE_PARM_DESC(antenna, "select antenna (1=Main, 2=Aux, default 0 [both])");
fcc76c6b 2366module_param_named(swcrypto, iwl4965_mod_params.sw_crypto, int, 0444);
61a2d07d 2367MODULE_PARM_DESC(swcrypto, "using crypto in software (default 0 [hardware])");
1ea87396
AK
2368module_param_named(
2369 disable_hw_scan, iwl4965_mod_params.disable_hw_scan, int, 0444);
2370MODULE_PARM_DESC(disable_hw_scan, "disable hardware scanning (default 0)");
2371
2372module_param_named(queues_num, iwl4965_mod_params.num_of_queues, int, 0444);
2373MODULE_PARM_DESC(queues_num, "number of hw queues.");
49779293
RR
2374/* 11n */
2375module_param_named(11n_disable, iwl4965_mod_params.disable_11n, int, 0444);
2376MODULE_PARM_DESC(11n_disable, "disable 11n functionality");
1ea87396
AK
2377module_param_named(amsdu_size_8K, iwl4965_mod_params.amsdu_size_8K, int, 0444);
2378MODULE_PARM_DESC(amsdu_size_8K, "enable 8K amsdu size");
49779293 2379
3a1081e8
EK
2380module_param_named(fw_restart4965, iwl4965_mod_params.restart_fw, int, 0444);
2381MODULE_PARM_DESC(fw_restart4965, "restart firmware in case of error");