]> bbs.cooldavid.org Git - net-next-2.6.git/blame - drivers/net/wireless/iwlwifi/iwl-4965.c
iwlagn: fix panic in iwl{5000,4965}_rx_reply_tx
[net-next-2.6.git] / drivers / net / wireless / iwlwifi / iwl-4965.c
CommitLineData
b481de9c
ZY
1/******************************************************************************
2 *
01f8162a 3 * Copyright(c) 2003 - 2009 Intel Corporation. All rights reserved.
b481de9c
ZY
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of version 2 of the GNU General Public License as
7 * published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program; if not, write to the Free Software Foundation, Inc.,
16 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
17 *
18 * The full GNU General Public License is included in this distribution in the
19 * file called LICENSE.
20 *
21 * Contact Information:
759ef89f 22 * Intel Linux Wireless <ilw@linux.intel.com>
b481de9c
ZY
23 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
24 *
25 *****************************************************************************/
26
27#include <linux/kernel.h>
28#include <linux/module.h>
b481de9c
ZY
29#include <linux/init.h>
30#include <linux/pci.h>
31#include <linux/dma-mapping.h>
32#include <linux/delay.h>
33#include <linux/skbuff.h>
34#include <linux/netdevice.h>
35#include <linux/wireless.h>
36#include <net/mac80211.h>
b481de9c 37#include <linux/etherdevice.h>
12342c47 38#include <asm/unaligned.h>
b481de9c 39
6bc913bd 40#include "iwl-eeprom.h"
3e0d4cb1 41#include "iwl-dev.h"
fee1247a 42#include "iwl-core.h"
3395f6e9 43#include "iwl-io.h"
b481de9c 44#include "iwl-helpers.h"
f0832f13 45#include "iwl-calib.h"
5083e563 46#include "iwl-sta.h"
b481de9c 47
630fe9b6 48static int iwl4965_send_tx_power(struct iwl_priv *priv);
3d816c77 49static int iwl4965_hw_get_temperature(struct iwl_priv *priv);
630fe9b6 50
a0987a8d
RC
51/* Highest firmware API version supported */
52#define IWL4965_UCODE_API_MAX 2
53
54/* Lowest firmware API version supported */
55#define IWL4965_UCODE_API_MIN 2
56
57#define IWL4965_FW_PRE "iwlwifi-4965-"
58#define _IWL4965_MODULE_FIRMWARE(api) IWL4965_FW_PRE #api ".ucode"
59#define IWL4965_MODULE_FIRMWARE(api) _IWL4965_MODULE_FIRMWARE(api)
d16dc48a
TW
60
61
1ea87396
AK
62/* module parameters */
63static struct iwl_mod_params iwl4965_mod_params = {
038669e4 64 .num_of_queues = IWL49_NUM_QUEUES,
9f17b318 65 .num_of_ampdu_queues = IWL49_NUM_AMPDU_QUEUES,
1ea87396 66 .amsdu_size_8K = 1,
3a1081e8 67 .restart_fw = 1,
1ea87396
AK
68 /* the rest are 0 by default */
69};
70
57aab75a
TW
71/* check contents of special bootstrap uCode SRAM */
72static int iwl4965_verify_bsm(struct iwl_priv *priv)
73{
74 __le32 *image = priv->ucode_boot.v_addr;
75 u32 len = priv->ucode_boot.len;
76 u32 reg;
77 u32 val;
78
e1623446 79 IWL_DEBUG_INFO(priv, "Begin verify bsm\n");
57aab75a
TW
80
81 /* verify BSM SRAM contents */
82 val = iwl_read_prph(priv, BSM_WR_DWCOUNT_REG);
83 for (reg = BSM_SRAM_LOWER_BOUND;
84 reg < BSM_SRAM_LOWER_BOUND + len;
85 reg += sizeof(u32), image++) {
86 val = iwl_read_prph(priv, reg);
87 if (val != le32_to_cpu(*image)) {
15b1687c 88 IWL_ERR(priv, "BSM uCode verification failed at "
57aab75a
TW
89 "addr 0x%08X+%u (of %u), is 0x%x, s/b 0x%x\n",
90 BSM_SRAM_LOWER_BOUND,
91 reg - BSM_SRAM_LOWER_BOUND, len,
92 val, le32_to_cpu(*image));
93 return -EIO;
94 }
95 }
96
e1623446 97 IWL_DEBUG_INFO(priv, "BSM bootstrap uCode image OK\n");
57aab75a
TW
98
99 return 0;
100}
101
102/**
103 * iwl4965_load_bsm - Load bootstrap instructions
104 *
105 * BSM operation:
106 *
107 * The Bootstrap State Machine (BSM) stores a short bootstrap uCode program
108 * in special SRAM that does not power down during RFKILL. When powering back
109 * up after power-saving sleeps (or during initial uCode load), the BSM loads
110 * the bootstrap program into the on-board processor, and starts it.
111 *
112 * The bootstrap program loads (via DMA) instructions and data for a new
113 * program from host DRAM locations indicated by the host driver in the
114 * BSM_DRAM_* registers. Once the new program is loaded, it starts
115 * automatically.
116 *
117 * When initializing the NIC, the host driver points the BSM to the
118 * "initialize" uCode image. This uCode sets up some internal data, then
119 * notifies host via "initialize alive" that it is complete.
120 *
121 * The host then replaces the BSM_DRAM_* pointer values to point to the
122 * normal runtime uCode instructions and a backup uCode data cache buffer
123 * (filled initially with starting data values for the on-board processor),
124 * then triggers the "initialize" uCode to load and launch the runtime uCode,
125 * which begins normal operation.
126 *
127 * When doing a power-save shutdown, runtime uCode saves data SRAM into
128 * the backup data cache in DRAM before SRAM is powered down.
129 *
130 * When powering back up, the BSM loads the bootstrap program. This reloads
131 * the runtime uCode instructions and the backup data cache into SRAM,
132 * and re-launches the runtime uCode from where it left off.
133 */
134static int iwl4965_load_bsm(struct iwl_priv *priv)
135{
136 __le32 *image = priv->ucode_boot.v_addr;
137 u32 len = priv->ucode_boot.len;
138 dma_addr_t pinst;
139 dma_addr_t pdata;
140 u32 inst_len;
141 u32 data_len;
142 int i;
143 u32 done;
144 u32 reg_offset;
145 int ret;
146
e1623446 147 IWL_DEBUG_INFO(priv, "Begin load bsm\n");
57aab75a 148
c03ea162 149 priv->ucode_type = UCODE_RT;
fe9b6b72 150
57aab75a 151 /* make sure bootstrap program is no larger than BSM's SRAM size */
250bdd21 152 if (len > IWL49_MAX_BSM_SIZE)
57aab75a
TW
153 return -EINVAL;
154
155 /* Tell bootstrap uCode where to find the "Initialize" uCode
156 * in host DRAM ... host DRAM physical address bits 35:4 for 4965.
2d87889f 157 * NOTE: iwl_init_alive_start() will replace these values,
57aab75a 158 * after the "initialize" uCode has run, to point to
2d87889f
TW
159 * runtime/protocol instructions and backup data cache.
160 */
57aab75a
TW
161 pinst = priv->ucode_init.p_addr >> 4;
162 pdata = priv->ucode_init_data.p_addr >> 4;
163 inst_len = priv->ucode_init.len;
164 data_len = priv->ucode_init_data.len;
165
57aab75a
TW
166 iwl_write_prph(priv, BSM_DRAM_INST_PTR_REG, pinst);
167 iwl_write_prph(priv, BSM_DRAM_DATA_PTR_REG, pdata);
168 iwl_write_prph(priv, BSM_DRAM_INST_BYTECOUNT_REG, inst_len);
169 iwl_write_prph(priv, BSM_DRAM_DATA_BYTECOUNT_REG, data_len);
170
171 /* Fill BSM memory with bootstrap instructions */
172 for (reg_offset = BSM_SRAM_LOWER_BOUND;
173 reg_offset < BSM_SRAM_LOWER_BOUND + len;
174 reg_offset += sizeof(u32), image++)
175 _iwl_write_prph(priv, reg_offset, le32_to_cpu(*image));
176
177 ret = iwl4965_verify_bsm(priv);
a8b50a0a 178 if (ret)
57aab75a 179 return ret;
57aab75a
TW
180
181 /* Tell BSM to copy from BSM SRAM into instruction SRAM, when asked */
182 iwl_write_prph(priv, BSM_WR_MEM_SRC_REG, 0x0);
250bdd21 183 iwl_write_prph(priv, BSM_WR_MEM_DST_REG, IWL49_RTC_INST_LOWER_BOUND);
57aab75a
TW
184 iwl_write_prph(priv, BSM_WR_DWCOUNT_REG, len / sizeof(u32));
185
186 /* Load bootstrap code into instruction SRAM now,
187 * to prepare to load "initialize" uCode */
188 iwl_write_prph(priv, BSM_WR_CTRL_REG, BSM_WR_CTRL_REG_BIT_START);
189
190 /* Wait for load of bootstrap uCode to finish */
191 for (i = 0; i < 100; i++) {
192 done = iwl_read_prph(priv, BSM_WR_CTRL_REG);
193 if (!(done & BSM_WR_CTRL_REG_BIT_START))
194 break;
195 udelay(10);
196 }
197 if (i < 100)
e1623446 198 IWL_DEBUG_INFO(priv, "BSM write complete, poll %d iterations\n", i);
57aab75a 199 else {
15b1687c 200 IWL_ERR(priv, "BSM write did not complete!\n");
57aab75a
TW
201 return -EIO;
202 }
203
204 /* Enable future boot loads whenever power management unit triggers it
205 * (e.g. when powering back up after power-save shutdown) */
206 iwl_write_prph(priv, BSM_WR_CTRL_REG, BSM_WR_CTRL_REG_BIT_START_EN);
207
57aab75a
TW
208
209 return 0;
210}
211
f3ccc08c
EG
212/**
213 * iwl4965_set_ucode_ptrs - Set uCode address location
214 *
215 * Tell initialization uCode where to find runtime uCode.
216 *
217 * BSM registers initially contain pointers to initialization uCode.
218 * We need to replace them to load runtime uCode inst and data,
219 * and to save runtime data when powering down.
220 */
221static int iwl4965_set_ucode_ptrs(struct iwl_priv *priv)
222{
223 dma_addr_t pinst;
224 dma_addr_t pdata;
f3ccc08c
EG
225 int ret = 0;
226
227 /* bits 35:4 for 4965 */
228 pinst = priv->ucode_code.p_addr >> 4;
229 pdata = priv->ucode_data_backup.p_addr >> 4;
230
f3ccc08c
EG
231 /* Tell bootstrap uCode where to find image to load */
232 iwl_write_prph(priv, BSM_DRAM_INST_PTR_REG, pinst);
233 iwl_write_prph(priv, BSM_DRAM_DATA_PTR_REG, pdata);
234 iwl_write_prph(priv, BSM_DRAM_DATA_BYTECOUNT_REG,
235 priv->ucode_data.len);
236
a96a27f9 237 /* Inst byte count must be last to set up, bit 31 signals uCode
f3ccc08c
EG
238 * that all new ptr/size info is in place */
239 iwl_write_prph(priv, BSM_DRAM_INST_BYTECOUNT_REG,
240 priv->ucode_code.len | BSM_DRAM_INST_LOAD);
e1623446 241 IWL_DEBUG_INFO(priv, "Runtime uCode pointers are set.\n");
f3ccc08c
EG
242
243 return ret;
244}
245
246/**
247 * iwl4965_init_alive_start - Called after REPLY_ALIVE notification received
248 *
249 * Called after REPLY_ALIVE notification received from "initialize" uCode.
250 *
251 * The 4965 "initialize" ALIVE reply contains calibration data for:
252 * Voltage, temperature, and MIMO tx gain correction, now stored in priv
253 * (3945 does not contain this data).
254 *
255 * Tell "initialize" uCode to go ahead and load the runtime uCode.
256*/
257static void iwl4965_init_alive_start(struct iwl_priv *priv)
258{
259 /* Check alive response for "valid" sign from uCode */
260 if (priv->card_alive_init.is_valid != UCODE_VALID_OK) {
261 /* We had an error bringing up the hardware, so take it
262 * all the way back down so we can try again */
e1623446 263 IWL_DEBUG_INFO(priv, "Initialize Alive failed.\n");
f3ccc08c
EG
264 goto restart;
265 }
266
267 /* Bootstrap uCode has loaded initialize uCode ... verify inst image.
268 * This is a paranoid check, because we would not have gotten the
269 * "initialize" alive if code weren't properly loaded. */
270 if (iwl_verify_ucode(priv)) {
271 /* Runtime instruction load was bad;
272 * take it all the way back down so we can try again */
e1623446 273 IWL_DEBUG_INFO(priv, "Bad \"initialize\" uCode load.\n");
f3ccc08c
EG
274 goto restart;
275 }
276
277 /* Calculate temperature */
91dbc5bd 278 priv->temperature = iwl4965_hw_get_temperature(priv);
f3ccc08c
EG
279
280 /* Send pointers to protocol/runtime uCode image ... init code will
281 * load and launch runtime uCode, which will send us another "Alive"
282 * notification. */
e1623446 283 IWL_DEBUG_INFO(priv, "Initialization Alive received.\n");
f3ccc08c
EG
284 if (iwl4965_set_ucode_ptrs(priv)) {
285 /* Runtime instruction load won't happen;
286 * take it all the way back down so we can try again */
e1623446 287 IWL_DEBUG_INFO(priv, "Couldn't set up uCode pointers.\n");
f3ccc08c
EG
288 goto restart;
289 }
290 return;
291
292restart:
293 queue_work(priv->workqueue, &priv->restart);
294}
295
7aafef1c 296static bool is_ht40_channel(__le32 rxon_flags)
b481de9c 297{
a2b0f02e
WYG
298 int chan_mod = le32_to_cpu(rxon_flags & RXON_FLG_CHANNEL_MODE_MSK)
299 >> RXON_FLG_CHANNEL_MODE_POS;
300 return ((chan_mod == CHANNEL_MODE_PURE_40) ||
301 (chan_mod == CHANNEL_MODE_MIXED));
b481de9c
ZY
302}
303
8614f360
TW
304/*
305 * EEPROM handlers
306 */
0ef2ca67 307static u16 iwl4965_eeprom_calib_version(struct iwl_priv *priv)
8614f360 308{
0ef2ca67 309 return iwl_eeprom_query16(priv, EEPROM_4965_CALIB_VERSION_OFFSET);
8614f360 310}
b481de9c 311
da1bc453 312/*
a96a27f9 313 * Activate/Deactivate Tx DMA/FIFO channels according tx fifos mask
da1bc453
TW
314 * must be called under priv->lock and mac access
315 */
316static void iwl4965_txq_set_sched(struct iwl_priv *priv, u32 mask)
b481de9c 317{
da1bc453 318 iwl_write_prph(priv, IWL49_SCD_TXFACT, mask);
b481de9c
ZY
319}
320
91238714 321static int iwl4965_apm_init(struct iwl_priv *priv)
b481de9c 322{
91238714 323 int ret = 0;
b481de9c 324
3395f6e9 325 iwl_set_bit(priv, CSR_GIO_CHICKEN_BITS,
91238714 326 CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER);
b481de9c 327
8f061891
TW
328 /* disable L0s without affecting L1 :don't wait for ICH L0s bug W/A) */
329 iwl_set_bit(priv, CSR_GIO_CHICKEN_BITS,
330 CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX);
331
91238714
TW
332 /* set "initialization complete" bit to move adapter
333 * D0U* --> D0A* state */
3395f6e9 334 iwl_set_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
b481de9c 335
91238714 336 /* wait for clock stabilization */
73d7b5ac
ZY
337 ret = iwl_poll_direct_bit(priv, CSR_GP_CNTRL,
338 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
91238714 339 if (ret < 0) {
e1623446 340 IWL_DEBUG_INFO(priv, "Failed to init the card\n");
91238714 341 goto out;
b481de9c
ZY
342 }
343
91238714 344 /* enable DMA */
8f061891
TW
345 iwl_write_prph(priv, APMG_CLK_CTRL_REG, APMG_CLK_VAL_DMA_CLK_RQT |
346 APMG_CLK_VAL_BSM_CLK_RQT);
b481de9c
ZY
347
348 udelay(20);
349
8f061891 350 /* disable L1-Active */
3395f6e9 351 iwl_set_bits_prph(priv, APMG_PCIDEV_STT_REG,
91238714 352 APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
b481de9c 353
91238714 354out:
91238714
TW
355 return ret;
356}
357
694cc56d
TW
358
359static void iwl4965_nic_config(struct iwl_priv *priv)
91238714
TW
360{
361 unsigned long flags;
694cc56d 362 u16 radio_cfg;
3fdb68de 363 u16 lctl;
6f4083aa 364
b481de9c
ZY
365 spin_lock_irqsave(&priv->lock, flags);
366
3fdb68de 367 lctl = iwl_pcie_link_ctl(priv);
b481de9c 368
3fdb68de
TW
369 /* HW bug W/A - negligible power consumption */
370 /* L1-ASPM is enabled by BIOS */
371 if ((lctl & PCI_CFG_LINK_CTRL_VAL_L1_EN) == PCI_CFG_LINK_CTRL_VAL_L1_EN)
372 /* L1-ASPM enabled: disable L0S */
8f061891
TW
373 iwl_set_bit(priv, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
374 else
3fdb68de 375 /* L1-ASPM disabled: enable L0S */
8f061891 376 iwl_clear_bit(priv, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
b481de9c 377
694cc56d 378 radio_cfg = iwl_eeprom_query16(priv, EEPROM_RADIO_CONFIG);
b481de9c 379
694cc56d
TW
380 /* write radio config values to register */
381 if (EEPROM_RF_CFG_TYPE_MSK(radio_cfg) == EEPROM_4965_RF_CFG_TYPE_MAX)
382 iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
383 EEPROM_RF_CFG_TYPE_MSK(radio_cfg) |
384 EEPROM_RF_CFG_STEP_MSK(radio_cfg) |
385 EEPROM_RF_CFG_DASH_MSK(radio_cfg));
b481de9c 386
694cc56d 387 /* set CSR_HW_CONFIG_REG for uCode use */
3395f6e9 388 iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
a395b920
TW
389 CSR_HW_IF_CONFIG_REG_BIT_RADIO_SI |
390 CSR_HW_IF_CONFIG_REG_BIT_MAC_SI);
b481de9c 391
694cc56d
TW
392 priv->calib_info = (struct iwl_eeprom_calib_info *)
393 iwl_eeprom_query_addr(priv, EEPROM_4965_CALIB_TXPOWER_OFFSET);
394
395 spin_unlock_irqrestore(&priv->lock, flags);
396}
397
46315e01
TW
398static int iwl4965_apm_stop_master(struct iwl_priv *priv)
399{
46315e01
TW
400 unsigned long flags;
401
402 spin_lock_irqsave(&priv->lock, flags);
403
404 /* set stop master bit */
405 iwl_set_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_STOP_MASTER);
406
febf3370 407 iwl_poll_direct_bit(priv, CSR_RESET,
73d7b5ac 408 CSR_RESET_REG_FLAG_MASTER_DISABLED, 100);
46315e01 409
46315e01 410 spin_unlock_irqrestore(&priv->lock, flags);
e1623446 411 IWL_DEBUG_INFO(priv, "stop master\n");
46315e01 412
febf3370 413 return 0;
46315e01
TW
414}
415
f118a91d
TW
416static void iwl4965_apm_stop(struct iwl_priv *priv)
417{
418 unsigned long flags;
419
46315e01 420 iwl4965_apm_stop_master(priv);
f118a91d
TW
421
422 spin_lock_irqsave(&priv->lock, flags);
423
424 iwl_set_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
425
426 udelay(10);
1d3e6c61
MA
427 /* clear "init complete" move adapter D0A* --> D0U state */
428 iwl_clear_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
f118a91d
TW
429 spin_unlock_irqrestore(&priv->lock, flags);
430}
431
7f066108 432static int iwl4965_apm_reset(struct iwl_priv *priv)
b481de9c 433{
7f066108 434 int ret = 0;
b481de9c 435
46315e01 436 iwl4965_apm_stop_master(priv);
b481de9c 437
b481de9c 438
3395f6e9 439 iwl_set_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
b481de9c
ZY
440
441 udelay(10);
442
7f066108
TW
443 /* FIXME: put here L1A -L0S w/a */
444
3395f6e9 445 iwl_set_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
f118a91d 446
73d7b5ac
ZY
447 ret = iwl_poll_direct_bit(priv, CSR_GP_CNTRL,
448 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
42802d71 449 if (ret < 0)
7f066108
TW
450 goto out;
451
b481de9c
ZY
452 udelay(10);
453
7f066108
TW
454 /* Enable DMA and BSM Clock */
455 iwl_write_prph(priv, APMG_CLK_EN_REG, APMG_CLK_VAL_DMA_CLK_RQT |
456 APMG_CLK_VAL_BSM_CLK_RQT);
b481de9c 457
7f066108 458 udelay(10);
b481de9c 459
7f066108
TW
460 /* disable L1A */
461 iwl_set_bits_prph(priv, APMG_PCIDEV_STT_REG,
462 APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
b481de9c 463
b481de9c
ZY
464 clear_bit(STATUS_HCMD_ACTIVE, &priv->status);
465 wake_up_interruptible(&priv->wait_command_queue);
466
7f066108 467out:
7f066108 468 return ret;
b481de9c
ZY
469}
470
b481de9c
ZY
471/* Reset differential Rx gains in NIC to prepare for chain noise calibration.
472 * Called after every association, but this runs only once!
473 * ... once chain noise is calibrated the first time, it's good forever. */
f0832f13 474static void iwl4965_chain_noise_reset(struct iwl_priv *priv)
b481de9c 475{
f0832f13 476 struct iwl_chain_noise_data *data = &(priv->chain_noise_data);
b481de9c 477
3109ece1 478 if ((data->state == IWL_CHAIN_NOISE_ALIVE) && iwl_is_associated(priv)) {
f69f42a6 479 struct iwl_calib_diff_gain_cmd cmd;
b481de9c
ZY
480
481 memset(&cmd, 0, sizeof(cmd));
0d950d84 482 cmd.hdr.op_code = IWL_PHY_CALIBRATE_DIFF_GAIN_CMD;
b481de9c
ZY
483 cmd.diff_gain_a = 0;
484 cmd.diff_gain_b = 0;
485 cmd.diff_gain_c = 0;
f0832f13
EG
486 if (iwl_send_cmd_pdu(priv, REPLY_PHY_CALIBRATION_CMD,
487 sizeof(cmd), &cmd))
15b1687c
WT
488 IWL_ERR(priv,
489 "Could not send REPLY_PHY_CALIBRATION_CMD\n");
b481de9c 490 data->state = IWL_CHAIN_NOISE_ACCUMULATE;
e1623446 491 IWL_DEBUG_CALIB(priv, "Run chain_noise_calibrate\n");
b481de9c 492 }
b481de9c
ZY
493}
494
f0832f13
EG
495static void iwl4965_gain_computation(struct iwl_priv *priv,
496 u32 *average_noise,
497 u16 min_average_noise_antenna_i,
498 u32 min_average_noise)
b481de9c 499{
f0832f13
EG
500 int i, ret;
501 struct iwl_chain_noise_data *data = &priv->chain_noise_data;
b481de9c 502
f0832f13 503 data->delta_gain_code[min_average_noise_antenna_i] = 0;
b481de9c 504
f0832f13
EG
505 for (i = 0; i < NUM_RX_CHAINS; i++) {
506 s32 delta_g = 0;
b481de9c 507
f0832f13
EG
508 if (!(data->disconn_array[i]) &&
509 (data->delta_gain_code[i] ==
b481de9c 510 CHAIN_NOISE_DELTA_GAIN_INIT_VAL)) {
f0832f13
EG
511 delta_g = average_noise[i] - min_average_noise;
512 data->delta_gain_code[i] = (u8)((delta_g * 10) / 15);
513 data->delta_gain_code[i] =
514 min(data->delta_gain_code[i],
515 (u8) CHAIN_NOISE_MAX_DELTA_GAIN_CODE);
516
517 data->delta_gain_code[i] =
518 (data->delta_gain_code[i] | (1 << 2));
519 } else {
520 data->delta_gain_code[i] = 0;
b481de9c 521 }
b481de9c 522 }
e1623446 523 IWL_DEBUG_CALIB(priv, "delta_gain_codes: a %d b %d c %d\n",
f0832f13
EG
524 data->delta_gain_code[0],
525 data->delta_gain_code[1],
526 data->delta_gain_code[2]);
b481de9c 527
f0832f13
EG
528 /* Differential gain gets sent to uCode only once */
529 if (!data->radio_write) {
f69f42a6 530 struct iwl_calib_diff_gain_cmd cmd;
f0832f13 531 data->radio_write = 1;
b481de9c 532
f0832f13 533 memset(&cmd, 0, sizeof(cmd));
0d950d84 534 cmd.hdr.op_code = IWL_PHY_CALIBRATE_DIFF_GAIN_CMD;
f0832f13
EG
535 cmd.diff_gain_a = data->delta_gain_code[0];
536 cmd.diff_gain_b = data->delta_gain_code[1];
537 cmd.diff_gain_c = data->delta_gain_code[2];
538 ret = iwl_send_cmd_pdu(priv, REPLY_PHY_CALIBRATION_CMD,
539 sizeof(cmd), &cmd);
540 if (ret)
e1623446 541 IWL_DEBUG_CALIB(priv, "fail sending cmd "
f0832f13
EG
542 "REPLY_PHY_CALIBRATION_CMD \n");
543
544 /* TODO we might want recalculate
545 * rx_chain in rxon cmd */
546
547 /* Mark so we run this algo only once! */
548 data->state = IWL_CHAIN_NOISE_CALIBRATED;
b481de9c 549 }
f0832f13
EG
550 data->chain_noise_a = 0;
551 data->chain_noise_b = 0;
552 data->chain_noise_c = 0;
553 data->chain_signal_a = 0;
554 data->chain_signal_b = 0;
555 data->chain_signal_c = 0;
556 data->beacon_count = 0;
b481de9c
ZY
557}
558
a326a5d0
EG
559static void iwl4965_rts_tx_cmd_flag(struct ieee80211_tx_info *info,
560 __le32 *tx_flags)
561{
e6a9854b 562 if (info->control.rates[0].flags & IEEE80211_TX_RC_USE_RTS_CTS) {
a326a5d0
EG
563 *tx_flags |= TX_CMD_FLG_RTS_MSK;
564 *tx_flags &= ~TX_CMD_FLG_CTS_MSK;
e6a9854b 565 } else if (info->control.rates[0].flags & IEEE80211_TX_RC_USE_CTS_PROTECT) {
a326a5d0
EG
566 *tx_flags &= ~TX_CMD_FLG_RTS_MSK;
567 *tx_flags |= TX_CMD_FLG_CTS_MSK;
568 }
569}
570
b481de9c
ZY
571static void iwl4965_bg_txpower_work(struct work_struct *work)
572{
c79dd5b5 573 struct iwl_priv *priv = container_of(work, struct iwl_priv,
b481de9c
ZY
574 txpower_work);
575
576 /* If a scan happened to start before we got here
577 * then just return; the statistics notification will
578 * kick off another scheduled work to compensate for
579 * any temperature delta we missed here. */
580 if (test_bit(STATUS_EXIT_PENDING, &priv->status) ||
581 test_bit(STATUS_SCANNING, &priv->status))
582 return;
583
584 mutex_lock(&priv->mutex);
585
a96a27f9 586 /* Regardless of if we are associated, we must reconfigure the
b481de9c
ZY
587 * TX power since frames can be sent on non-radar channels while
588 * not associated */
630fe9b6 589 iwl4965_send_tx_power(priv);
b481de9c
ZY
590
591 /* Update last_temperature to keep is_calib_needed from running
592 * when it isn't needed... */
593 priv->last_temperature = priv->temperature;
594
595 mutex_unlock(&priv->mutex);
596}
597
598/*
599 * Acquire priv->lock before calling this function !
600 */
c79dd5b5 601static void iwl4965_set_wr_ptrs(struct iwl_priv *priv, int txq_id, u32 index)
b481de9c 602{
3395f6e9 603 iwl_write_direct32(priv, HBUS_TARG_WRPTR,
b481de9c 604 (index & 0xff) | (txq_id << 8));
12a81f60 605 iwl_write_prph(priv, IWL49_SCD_QUEUE_RDPTR(txq_id), index);
b481de9c
ZY
606}
607
8b6eaea8
BC
608/**
609 * iwl4965_tx_queue_set_status - (optionally) start Tx/Cmd queue
610 * @tx_fifo_id: Tx DMA/FIFO channel (range 0-7) that the queue will feed
611 * @scd_retry: (1) Indicates queue will be used in aggregation mode
612 *
613 * NOTE: Acquire priv->lock before calling this function !
b481de9c 614 */
c79dd5b5 615static void iwl4965_tx_queue_set_status(struct iwl_priv *priv,
16466903 616 struct iwl_tx_queue *txq,
b481de9c
ZY
617 int tx_fifo_id, int scd_retry)
618{
619 int txq_id = txq->q.id;
8b6eaea8
BC
620
621 /* Find out whether to activate Tx queue */
c3056065 622 int active = test_bit(txq_id, &priv->txq_ctx_active_msk) ? 1 : 0;
b481de9c 623
8b6eaea8 624 /* Set up and activate */
12a81f60 625 iwl_write_prph(priv, IWL49_SCD_QUEUE_STATUS_BITS(txq_id),
038669e4
EG
626 (active << IWL49_SCD_QUEUE_STTS_REG_POS_ACTIVE) |
627 (tx_fifo_id << IWL49_SCD_QUEUE_STTS_REG_POS_TXF) |
628 (scd_retry << IWL49_SCD_QUEUE_STTS_REG_POS_WSL) |
629 (scd_retry << IWL49_SCD_QUEUE_STTS_REG_POS_SCD_ACK) |
630 IWL49_SCD_QUEUE_STTS_REG_MSK);
b481de9c
ZY
631
632 txq->sched_retry = scd_retry;
633
e1623446 634 IWL_DEBUG_INFO(priv, "%s %s Queue %d on AC %d\n",
8b6eaea8 635 active ? "Activate" : "Deactivate",
b481de9c
ZY
636 scd_retry ? "BA" : "AC", txq_id, tx_fifo_id);
637}
638
639static const u16 default_queue_to_tx_fifo[] = {
640 IWL_TX_FIFO_AC3,
641 IWL_TX_FIFO_AC2,
642 IWL_TX_FIFO_AC1,
643 IWL_TX_FIFO_AC0,
038669e4 644 IWL49_CMD_FIFO_NUM,
b481de9c
ZY
645 IWL_TX_FIFO_HCCA_1,
646 IWL_TX_FIFO_HCCA_2
647};
648
be1f3ab6 649static int iwl4965_alive_notify(struct iwl_priv *priv)
b481de9c
ZY
650{
651 u32 a;
b481de9c 652 unsigned long flags;
31a73fe4 653 int i, chan;
40fc95d5 654 u32 reg_val;
b481de9c
ZY
655
656 spin_lock_irqsave(&priv->lock, flags);
657
8b6eaea8 658 /* Clear 4965's internal Tx Scheduler data base */
12a81f60 659 priv->scd_base_addr = iwl_read_prph(priv, IWL49_SCD_SRAM_BASE_ADDR);
038669e4
EG
660 a = priv->scd_base_addr + IWL49_SCD_CONTEXT_DATA_OFFSET;
661 for (; a < priv->scd_base_addr + IWL49_SCD_TX_STTS_BITMAP_OFFSET; a += 4)
3395f6e9 662 iwl_write_targ_mem(priv, a, 0);
038669e4 663 for (; a < priv->scd_base_addr + IWL49_SCD_TRANSLATE_TBL_OFFSET; a += 4)
3395f6e9 664 iwl_write_targ_mem(priv, a, 0);
5425e490 665 for (; a < sizeof(u16) * priv->hw_params.max_txq_num; a += 4)
3395f6e9 666 iwl_write_targ_mem(priv, a, 0);
b481de9c 667
8b6eaea8 668 /* Tel 4965 where to find Tx byte count tables */
12a81f60 669 iwl_write_prph(priv, IWL49_SCD_DRAM_BASE_ADDR,
4ddbb7d0 670 priv->scd_bc_tbls.dma >> 10);
8b6eaea8 671
31a73fe4
WT
672 /* Enable DMA channel */
673 for (chan = 0; chan < FH49_TCSR_CHNL_NUM ; chan++)
674 iwl_write_direct32(priv, FH_TCSR_CHNL_TX_CONFIG_REG(chan),
675 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
676 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE);
677
40fc95d5
WT
678 /* Update FH chicken bits */
679 reg_val = iwl_read_direct32(priv, FH_TX_CHICKEN_BITS_REG);
680 iwl_write_direct32(priv, FH_TX_CHICKEN_BITS_REG,
681 reg_val | FH_TX_CHICKEN_BITS_SCD_AUTO_RETRY_EN);
682
8b6eaea8 683 /* Disable chain mode for all queues */
12a81f60 684 iwl_write_prph(priv, IWL49_SCD_QUEUECHAIN_SEL, 0);
b481de9c 685
8b6eaea8 686 /* Initialize each Tx queue (including the command queue) */
5425e490 687 for (i = 0; i < priv->hw_params.max_txq_num; i++) {
8b6eaea8
BC
688
689 /* TFD circular buffer read/write indexes */
12a81f60 690 iwl_write_prph(priv, IWL49_SCD_QUEUE_RDPTR(i), 0);
3395f6e9 691 iwl_write_direct32(priv, HBUS_TARG_WRPTR, 0 | (i << 8));
8b6eaea8
BC
692
693 /* Max Tx Window size for Scheduler-ACK mode */
3395f6e9 694 iwl_write_targ_mem(priv, priv->scd_base_addr +
038669e4
EG
695 IWL49_SCD_CONTEXT_QUEUE_OFFSET(i),
696 (SCD_WIN_SIZE <<
697 IWL49_SCD_QUEUE_CTX_REG1_WIN_SIZE_POS) &
698 IWL49_SCD_QUEUE_CTX_REG1_WIN_SIZE_MSK);
8b6eaea8
BC
699
700 /* Frame limit */
3395f6e9 701 iwl_write_targ_mem(priv, priv->scd_base_addr +
038669e4
EG
702 IWL49_SCD_CONTEXT_QUEUE_OFFSET(i) +
703 sizeof(u32),
704 (SCD_FRAME_LIMIT <<
705 IWL49_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
706 IWL49_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK);
b481de9c
ZY
707
708 }
12a81f60 709 iwl_write_prph(priv, IWL49_SCD_INTERRUPT_MASK,
5425e490 710 (1 << priv->hw_params.max_txq_num) - 1);
b481de9c 711
8b6eaea8 712 /* Activate all Tx DMA/FIFO channels */
31a73fe4 713 priv->cfg->ops->lib->txq_set_sched(priv, IWL_MASK(0, 6));
b481de9c
ZY
714
715 iwl4965_set_wr_ptrs(priv, IWL_CMD_QUEUE_NUM, 0);
8b6eaea8
BC
716
717 /* Map each Tx/cmd queue to its corresponding fifo */
b481de9c
ZY
718 for (i = 0; i < ARRAY_SIZE(default_queue_to_tx_fifo); i++) {
719 int ac = default_queue_to_tx_fifo[i];
36470749 720 iwl_txq_ctx_activate(priv, i);
b481de9c
ZY
721 iwl4965_tx_queue_set_status(priv, &priv->txq[i], ac, 0);
722 }
723
b481de9c
ZY
724 spin_unlock_irqrestore(&priv->lock, flags);
725
a8b50a0a 726 return 0;
b481de9c
ZY
727}
728
f0832f13
EG
729static struct iwl_sensitivity_ranges iwl4965_sensitivity = {
730 .min_nrg_cck = 97,
fe6efb4b 731 .max_nrg_cck = 0, /* not used, set to 0 */
f0832f13
EG
732
733 .auto_corr_min_ofdm = 85,
734 .auto_corr_min_ofdm_mrc = 170,
735 .auto_corr_min_ofdm_x1 = 105,
736 .auto_corr_min_ofdm_mrc_x1 = 220,
737
738 .auto_corr_max_ofdm = 120,
739 .auto_corr_max_ofdm_mrc = 210,
740 .auto_corr_max_ofdm_x1 = 140,
741 .auto_corr_max_ofdm_mrc_x1 = 270,
742
743 .auto_corr_min_cck = 125,
744 .auto_corr_max_cck = 200,
745 .auto_corr_min_cck_mrc = 200,
746 .auto_corr_max_cck_mrc = 400,
747
748 .nrg_th_cck = 100,
749 .nrg_th_ofdm = 100,
750};
f0832f13 751
62161aef
WYG
752static void iwl4965_set_ct_threshold(struct iwl_priv *priv)
753{
754 /* want Kelvin */
672639de
WYG
755 priv->hw_params.ct_kill_threshold =
756 CELSIUS_TO_KELVIN(CT_KILL_THRESHOLD_LEGACY);
62161aef
WYG
757}
758
8b6eaea8 759/**
5425e490 760 * iwl4965_hw_set_hw_params
8b6eaea8
BC
761 *
762 * Called when initializing driver
763 */
be1f3ab6 764static int iwl4965_hw_set_hw_params(struct iwl_priv *priv)
b481de9c 765{
316c30d9 766
038669e4 767 if ((priv->cfg->mod_params->num_of_queues > IWL49_NUM_QUEUES) ||
1ea87396 768 (priv->cfg->mod_params->num_of_queues < IWL_MIN_NUM_QUEUES)) {
15b1687c
WT
769 IWL_ERR(priv,
770 "invalid queues_num, should be between %d and %d\n",
771 IWL_MIN_NUM_QUEUES, IWL49_NUM_QUEUES);
059ff826 772 return -EINVAL;
316c30d9 773 }
b481de9c 774
5425e490 775 priv->hw_params.max_txq_num = priv->cfg->mod_params->num_of_queues;
f3f911d1 776 priv->hw_params.dma_chnl_num = FH49_TCSR_CHNL_NUM;
4ddbb7d0
TW
777 priv->hw_params.scd_bc_tbls_size =
778 IWL49_NUM_QUEUES * sizeof(struct iwl4965_scd_bc_tbl);
a8e74e27 779 priv->hw_params.tfd_size = sizeof(struct iwl_tfd);
5425e490
TW
780 priv->hw_params.max_stations = IWL4965_STATION_COUNT;
781 priv->hw_params.bcast_sta_id = IWL4965_BROADCAST_ID;
099b40b7
RR
782 priv->hw_params.max_data_size = IWL49_RTC_DATA_SIZE;
783 priv->hw_params.max_inst_size = IWL49_RTC_INST_SIZE;
784 priv->hw_params.max_bsm_size = BSM_SRAM_SIZE;
7aafef1c 785 priv->hw_params.ht40_channel = BIT(IEEE80211_BAND_5GHZ);
099b40b7 786
141c43a3
WT
787 priv->hw_params.rx_wrt_ptr_reg = FH_RSCSR_CHNL0_WPTR;
788
ec35cf2a
TW
789 priv->hw_params.tx_chains_num = 2;
790 priv->hw_params.rx_chains_num = 2;
fde0db31
GC
791 priv->hw_params.valid_tx_ant = ANT_A | ANT_B;
792 priv->hw_params.valid_rx_ant = ANT_A | ANT_B;
62161aef
WYG
793 if (priv->cfg->ops->lib->temp_ops.set_ct_kill)
794 priv->cfg->ops->lib->temp_ops.set_ct_kill(priv);
099b40b7 795
f0832f13 796 priv->hw_params.sens = &iwl4965_sensitivity;
3e82a822 797
059ff826 798 return 0;
b481de9c
ZY
799}
800
b481de9c
ZY
801static s32 iwl4965_math_div_round(s32 num, s32 denom, s32 *res)
802{
803 s32 sign = 1;
804
805 if (num < 0) {
806 sign = -sign;
807 num = -num;
808 }
809 if (denom < 0) {
810 sign = -sign;
811 denom = -denom;
812 }
813 *res = 1;
814 *res = ((num * 2 + denom) / (denom * 2)) * sign;
815
816 return 1;
817}
818
8b6eaea8
BC
819/**
820 * iwl4965_get_voltage_compensation - Power supply voltage comp for txpower
821 *
822 * Determines power supply voltage compensation for txpower calculations.
823 * Returns number of 1/2-dB steps to subtract from gain table index,
824 * to compensate for difference between power supply voltage during
825 * factory measurements, vs. current power supply voltage.
826 *
827 * Voltage indication is higher for lower voltage.
828 * Lower voltage requires more gain (lower gain table index).
829 */
b481de9c
ZY
830static s32 iwl4965_get_voltage_compensation(s32 eeprom_voltage,
831 s32 current_voltage)
832{
833 s32 comp = 0;
834
835 if ((TX_POWER_IWL_ILLEGAL_VOLTAGE == eeprom_voltage) ||
836 (TX_POWER_IWL_ILLEGAL_VOLTAGE == current_voltage))
837 return 0;
838
839 iwl4965_math_div_round(current_voltage - eeprom_voltage,
840 TX_POWER_IWL_VOLTAGE_CODES_PER_03V, &comp);
841
842 if (current_voltage > eeprom_voltage)
843 comp *= 2;
844 if ((comp < -2) || (comp > 2))
845 comp = 0;
846
847 return comp;
848}
849
b481de9c
ZY
850static s32 iwl4965_get_tx_atten_grp(u16 channel)
851{
852 if (channel >= CALIB_IWL_TX_ATTEN_GR5_FCH &&
853 channel <= CALIB_IWL_TX_ATTEN_GR5_LCH)
854 return CALIB_CH_GROUP_5;
855
856 if (channel >= CALIB_IWL_TX_ATTEN_GR1_FCH &&
857 channel <= CALIB_IWL_TX_ATTEN_GR1_LCH)
858 return CALIB_CH_GROUP_1;
859
860 if (channel >= CALIB_IWL_TX_ATTEN_GR2_FCH &&
861 channel <= CALIB_IWL_TX_ATTEN_GR2_LCH)
862 return CALIB_CH_GROUP_2;
863
864 if (channel >= CALIB_IWL_TX_ATTEN_GR3_FCH &&
865 channel <= CALIB_IWL_TX_ATTEN_GR3_LCH)
866 return CALIB_CH_GROUP_3;
867
868 if (channel >= CALIB_IWL_TX_ATTEN_GR4_FCH &&
869 channel <= CALIB_IWL_TX_ATTEN_GR4_LCH)
870 return CALIB_CH_GROUP_4;
871
b481de9c
ZY
872 return -1;
873}
874
c79dd5b5 875static u32 iwl4965_get_sub_band(const struct iwl_priv *priv, u32 channel)
b481de9c
ZY
876{
877 s32 b = -1;
878
879 for (b = 0; b < EEPROM_TX_POWER_BANDS; b++) {
073d3f5f 880 if (priv->calib_info->band_info[b].ch_from == 0)
b481de9c
ZY
881 continue;
882
073d3f5f
TW
883 if ((channel >= priv->calib_info->band_info[b].ch_from)
884 && (channel <= priv->calib_info->band_info[b].ch_to))
b481de9c
ZY
885 break;
886 }
887
888 return b;
889}
890
891static s32 iwl4965_interpolate_value(s32 x, s32 x1, s32 y1, s32 x2, s32 y2)
892{
893 s32 val;
894
895 if (x2 == x1)
896 return y1;
897 else {
898 iwl4965_math_div_round((x2 - x) * (y1 - y2), (x2 - x1), &val);
899 return val + y2;
900 }
901}
902
8b6eaea8
BC
903/**
904 * iwl4965_interpolate_chan - Interpolate factory measurements for one channel
905 *
906 * Interpolates factory measurements from the two sample channels within a
907 * sub-band, to apply to channel of interest. Interpolation is proportional to
908 * differences in channel frequencies, which is proportional to differences
909 * in channel number.
910 */
c79dd5b5 911static int iwl4965_interpolate_chan(struct iwl_priv *priv, u32 channel,
073d3f5f 912 struct iwl_eeprom_calib_ch_info *chan_info)
b481de9c
ZY
913{
914 s32 s = -1;
915 u32 c;
916 u32 m;
073d3f5f
TW
917 const struct iwl_eeprom_calib_measure *m1;
918 const struct iwl_eeprom_calib_measure *m2;
919 struct iwl_eeprom_calib_measure *omeas;
b481de9c
ZY
920 u32 ch_i1;
921 u32 ch_i2;
922
923 s = iwl4965_get_sub_band(priv, channel);
924 if (s >= EEPROM_TX_POWER_BANDS) {
15b1687c 925 IWL_ERR(priv, "Tx Power can not find channel %d\n", channel);
b481de9c
ZY
926 return -1;
927 }
928
073d3f5f
TW
929 ch_i1 = priv->calib_info->band_info[s].ch1.ch_num;
930 ch_i2 = priv->calib_info->band_info[s].ch2.ch_num;
b481de9c
ZY
931 chan_info->ch_num = (u8) channel;
932
e1623446 933 IWL_DEBUG_TXPOWER(priv, "channel %d subband %d factory cal ch %d & %d\n",
b481de9c
ZY
934 channel, s, ch_i1, ch_i2);
935
936 for (c = 0; c < EEPROM_TX_POWER_TX_CHAINS; c++) {
937 for (m = 0; m < EEPROM_TX_POWER_MEASUREMENTS; m++) {
073d3f5f 938 m1 = &(priv->calib_info->band_info[s].ch1.
b481de9c 939 measurements[c][m]);
073d3f5f 940 m2 = &(priv->calib_info->band_info[s].ch2.
b481de9c
ZY
941 measurements[c][m]);
942 omeas = &(chan_info->measurements[c][m]);
943
944 omeas->actual_pow =
945 (u8) iwl4965_interpolate_value(channel, ch_i1,
946 m1->actual_pow,
947 ch_i2,
948 m2->actual_pow);
949 omeas->gain_idx =
950 (u8) iwl4965_interpolate_value(channel, ch_i1,
951 m1->gain_idx, ch_i2,
952 m2->gain_idx);
953 omeas->temperature =
954 (u8) iwl4965_interpolate_value(channel, ch_i1,
955 m1->temperature,
956 ch_i2,
957 m2->temperature);
958 omeas->pa_det =
959 (s8) iwl4965_interpolate_value(channel, ch_i1,
960 m1->pa_det, ch_i2,
961 m2->pa_det);
962
e1623446
TW
963 IWL_DEBUG_TXPOWER(priv,
964 "chain %d meas %d AP1=%d AP2=%d AP=%d\n", c, m,
965 m1->actual_pow, m2->actual_pow, omeas->actual_pow);
966 IWL_DEBUG_TXPOWER(priv,
967 "chain %d meas %d NI1=%d NI2=%d NI=%d\n", c, m,
968 m1->gain_idx, m2->gain_idx, omeas->gain_idx);
969 IWL_DEBUG_TXPOWER(priv,
970 "chain %d meas %d PA1=%d PA2=%d PA=%d\n", c, m,
971 m1->pa_det, m2->pa_det, omeas->pa_det);
972 IWL_DEBUG_TXPOWER(priv,
973 "chain %d meas %d T1=%d T2=%d T=%d\n", c, m,
974 m1->temperature, m2->temperature,
975 omeas->temperature);
b481de9c
ZY
976 }
977 }
978
979 return 0;
980}
981
982/* bit-rate-dependent table to prevent Tx distortion, in half-dB units,
983 * for OFDM 6, 12, 18, 24, 36, 48, 54, 60 MBit, and CCK all rates. */
984static s32 back_off_table[] = {
985 10, 10, 10, 10, 10, 15, 17, 20, /* OFDM SISO 20 MHz */
986 10, 10, 10, 10, 10, 15, 17, 20, /* OFDM MIMO 20 MHz */
987 10, 10, 10, 10, 10, 15, 17, 20, /* OFDM SISO 40 MHz */
988 10, 10, 10, 10, 10, 15, 17, 20, /* OFDM MIMO 40 MHz */
989 10 /* CCK */
990};
991
992/* Thermal compensation values for txpower for various frequency ranges ...
993 * ratios from 3:1 to 4.5:1 of degrees (Celsius) per half-dB gain adjust */
bb8c093b 994static struct iwl4965_txpower_comp_entry {
b481de9c
ZY
995 s32 degrees_per_05db_a;
996 s32 degrees_per_05db_a_denom;
997} tx_power_cmp_tble[CALIB_CH_GROUP_MAX] = {
998 {9, 2}, /* group 0 5.2, ch 34-43 */
999 {4, 1}, /* group 1 5.2, ch 44-70 */
1000 {4, 1}, /* group 2 5.2, ch 71-124 */
1001 {4, 1}, /* group 3 5.2, ch 125-200 */
1002 {3, 1} /* group 4 2.4, ch all */
1003};
1004
1005static s32 get_min_power_index(s32 rate_power_index, u32 band)
1006{
1007 if (!band) {
1008 if ((rate_power_index & 7) <= 4)
1009 return MIN_TX_GAIN_INDEX_52GHZ_EXT;
1010 }
1011 return MIN_TX_GAIN_INDEX;
1012}
1013
1014struct gain_entry {
1015 u8 dsp;
1016 u8 radio;
1017};
1018
1019static const struct gain_entry gain_table[2][108] = {
1020 /* 5.2GHz power gain index table */
1021 {
1022 {123, 0x3F}, /* highest txpower */
1023 {117, 0x3F},
1024 {110, 0x3F},
1025 {104, 0x3F},
1026 {98, 0x3F},
1027 {110, 0x3E},
1028 {104, 0x3E},
1029 {98, 0x3E},
1030 {110, 0x3D},
1031 {104, 0x3D},
1032 {98, 0x3D},
1033 {110, 0x3C},
1034 {104, 0x3C},
1035 {98, 0x3C},
1036 {110, 0x3B},
1037 {104, 0x3B},
1038 {98, 0x3B},
1039 {110, 0x3A},
1040 {104, 0x3A},
1041 {98, 0x3A},
1042 {110, 0x39},
1043 {104, 0x39},
1044 {98, 0x39},
1045 {110, 0x38},
1046 {104, 0x38},
1047 {98, 0x38},
1048 {110, 0x37},
1049 {104, 0x37},
1050 {98, 0x37},
1051 {110, 0x36},
1052 {104, 0x36},
1053 {98, 0x36},
1054 {110, 0x35},
1055 {104, 0x35},
1056 {98, 0x35},
1057 {110, 0x34},
1058 {104, 0x34},
1059 {98, 0x34},
1060 {110, 0x33},
1061 {104, 0x33},
1062 {98, 0x33},
1063 {110, 0x32},
1064 {104, 0x32},
1065 {98, 0x32},
1066 {110, 0x31},
1067 {104, 0x31},
1068 {98, 0x31},
1069 {110, 0x30},
1070 {104, 0x30},
1071 {98, 0x30},
1072 {110, 0x25},
1073 {104, 0x25},
1074 {98, 0x25},
1075 {110, 0x24},
1076 {104, 0x24},
1077 {98, 0x24},
1078 {110, 0x23},
1079 {104, 0x23},
1080 {98, 0x23},
1081 {110, 0x22},
1082 {104, 0x18},
1083 {98, 0x18},
1084 {110, 0x17},
1085 {104, 0x17},
1086 {98, 0x17},
1087 {110, 0x16},
1088 {104, 0x16},
1089 {98, 0x16},
1090 {110, 0x15},
1091 {104, 0x15},
1092 {98, 0x15},
1093 {110, 0x14},
1094 {104, 0x14},
1095 {98, 0x14},
1096 {110, 0x13},
1097 {104, 0x13},
1098 {98, 0x13},
1099 {110, 0x12},
1100 {104, 0x08},
1101 {98, 0x08},
1102 {110, 0x07},
1103 {104, 0x07},
1104 {98, 0x07},
1105 {110, 0x06},
1106 {104, 0x06},
1107 {98, 0x06},
1108 {110, 0x05},
1109 {104, 0x05},
1110 {98, 0x05},
1111 {110, 0x04},
1112 {104, 0x04},
1113 {98, 0x04},
1114 {110, 0x03},
1115 {104, 0x03},
1116 {98, 0x03},
1117 {110, 0x02},
1118 {104, 0x02},
1119 {98, 0x02},
1120 {110, 0x01},
1121 {104, 0x01},
1122 {98, 0x01},
1123 {110, 0x00},
1124 {104, 0x00},
1125 {98, 0x00},
1126 {93, 0x00},
1127 {88, 0x00},
1128 {83, 0x00},
1129 {78, 0x00},
1130 },
1131 /* 2.4GHz power gain index table */
1132 {
1133 {110, 0x3f}, /* highest txpower */
1134 {104, 0x3f},
1135 {98, 0x3f},
1136 {110, 0x3e},
1137 {104, 0x3e},
1138 {98, 0x3e},
1139 {110, 0x3d},
1140 {104, 0x3d},
1141 {98, 0x3d},
1142 {110, 0x3c},
1143 {104, 0x3c},
1144 {98, 0x3c},
1145 {110, 0x3b},
1146 {104, 0x3b},
1147 {98, 0x3b},
1148 {110, 0x3a},
1149 {104, 0x3a},
1150 {98, 0x3a},
1151 {110, 0x39},
1152 {104, 0x39},
1153 {98, 0x39},
1154 {110, 0x38},
1155 {104, 0x38},
1156 {98, 0x38},
1157 {110, 0x37},
1158 {104, 0x37},
1159 {98, 0x37},
1160 {110, 0x36},
1161 {104, 0x36},
1162 {98, 0x36},
1163 {110, 0x35},
1164 {104, 0x35},
1165 {98, 0x35},
1166 {110, 0x34},
1167 {104, 0x34},
1168 {98, 0x34},
1169 {110, 0x33},
1170 {104, 0x33},
1171 {98, 0x33},
1172 {110, 0x32},
1173 {104, 0x32},
1174 {98, 0x32},
1175 {110, 0x31},
1176 {104, 0x31},
1177 {98, 0x31},
1178 {110, 0x30},
1179 {104, 0x30},
1180 {98, 0x30},
1181 {110, 0x6},
1182 {104, 0x6},
1183 {98, 0x6},
1184 {110, 0x5},
1185 {104, 0x5},
1186 {98, 0x5},
1187 {110, 0x4},
1188 {104, 0x4},
1189 {98, 0x4},
1190 {110, 0x3},
1191 {104, 0x3},
1192 {98, 0x3},
1193 {110, 0x2},
1194 {104, 0x2},
1195 {98, 0x2},
1196 {110, 0x1},
1197 {104, 0x1},
1198 {98, 0x1},
1199 {110, 0x0},
1200 {104, 0x0},
1201 {98, 0x0},
1202 {97, 0},
1203 {96, 0},
1204 {95, 0},
1205 {94, 0},
1206 {93, 0},
1207 {92, 0},
1208 {91, 0},
1209 {90, 0},
1210 {89, 0},
1211 {88, 0},
1212 {87, 0},
1213 {86, 0},
1214 {85, 0},
1215 {84, 0},
1216 {83, 0},
1217 {82, 0},
1218 {81, 0},
1219 {80, 0},
1220 {79, 0},
1221 {78, 0},
1222 {77, 0},
1223 {76, 0},
1224 {75, 0},
1225 {74, 0},
1226 {73, 0},
1227 {72, 0},
1228 {71, 0},
1229 {70, 0},
1230 {69, 0},
1231 {68, 0},
1232 {67, 0},
1233 {66, 0},
1234 {65, 0},
1235 {64, 0},
1236 {63, 0},
1237 {62, 0},
1238 {61, 0},
1239 {60, 0},
1240 {59, 0},
1241 }
1242};
1243
c79dd5b5 1244static int iwl4965_fill_txpower_tbl(struct iwl_priv *priv, u8 band, u16 channel,
7aafef1c 1245 u8 is_ht40, u8 ctrl_chan_high,
bb8c093b 1246 struct iwl4965_tx_power_db *tx_power_tbl)
b481de9c
ZY
1247{
1248 u8 saturation_power;
1249 s32 target_power;
1250 s32 user_target_power;
1251 s32 power_limit;
1252 s32 current_temp;
1253 s32 reg_limit;
1254 s32 current_regulatory;
1255 s32 txatten_grp = CALIB_CH_GROUP_MAX;
1256 int i;
1257 int c;
bf85ea4f 1258 const struct iwl_channel_info *ch_info = NULL;
073d3f5f
TW
1259 struct iwl_eeprom_calib_ch_info ch_eeprom_info;
1260 const struct iwl_eeprom_calib_measure *measurement;
b481de9c
ZY
1261 s16 voltage;
1262 s32 init_voltage;
1263 s32 voltage_compensation;
1264 s32 degrees_per_05db_num;
1265 s32 degrees_per_05db_denom;
1266 s32 factory_temp;
1267 s32 temperature_comp[2];
1268 s32 factory_gain_index[2];
1269 s32 factory_actual_pwr[2];
1270 s32 power_index;
1271
62ea9c5b 1272 /* tx_power_user_lmt is in dBm, convert to half-dBm (half-dB units
b481de9c 1273 * are used for indexing into txpower table) */
630fe9b6 1274 user_target_power = 2 * priv->tx_power_user_lmt;
b481de9c
ZY
1275
1276 /* Get current (RXON) channel, band, width */
7aafef1c
WYG
1277 IWL_DEBUG_TXPOWER(priv, "chan %d band %d is_ht40 %d\n", channel, band,
1278 is_ht40);
b481de9c 1279
630fe9b6
TW
1280 ch_info = iwl_get_channel_info(priv, priv->band, channel);
1281
1282 if (!is_channel_valid(ch_info))
b481de9c
ZY
1283 return -EINVAL;
1284
1285 /* get txatten group, used to select 1) thermal txpower adjustment
1286 * and 2) mimo txpower balance between Tx chains. */
1287 txatten_grp = iwl4965_get_tx_atten_grp(channel);
a3139c59 1288 if (txatten_grp < 0) {
15b1687c 1289 IWL_ERR(priv, "Can't find txatten group for channel %d.\n",
a3139c59 1290 channel);
b481de9c 1291 return -EINVAL;
a3139c59 1292 }
b481de9c 1293
e1623446 1294 IWL_DEBUG_TXPOWER(priv, "channel %d belongs to txatten group %d\n",
b481de9c
ZY
1295 channel, txatten_grp);
1296
7aafef1c 1297 if (is_ht40) {
b481de9c
ZY
1298 if (ctrl_chan_high)
1299 channel -= 2;
1300 else
1301 channel += 2;
1302 }
1303
1304 /* hardware txpower limits ...
1305 * saturation (clipping distortion) txpowers are in half-dBm */
1306 if (band)
073d3f5f 1307 saturation_power = priv->calib_info->saturation_power24;
b481de9c 1308 else
073d3f5f 1309 saturation_power = priv->calib_info->saturation_power52;
b481de9c
ZY
1310
1311 if (saturation_power < IWL_TX_POWER_SATURATION_MIN ||
1312 saturation_power > IWL_TX_POWER_SATURATION_MAX) {
1313 if (band)
1314 saturation_power = IWL_TX_POWER_DEFAULT_SATURATION_24;
1315 else
1316 saturation_power = IWL_TX_POWER_DEFAULT_SATURATION_52;
1317 }
1318
1319 /* regulatory txpower limits ... reg_limit values are in half-dBm,
1320 * max_power_avg values are in dBm, convert * 2 */
7aafef1c
WYG
1321 if (is_ht40)
1322 reg_limit = ch_info->ht40_max_power_avg * 2;
b481de9c
ZY
1323 else
1324 reg_limit = ch_info->max_power_avg * 2;
1325
1326 if ((reg_limit < IWL_TX_POWER_REGULATORY_MIN) ||
1327 (reg_limit > IWL_TX_POWER_REGULATORY_MAX)) {
1328 if (band)
1329 reg_limit = IWL_TX_POWER_DEFAULT_REGULATORY_24;
1330 else
1331 reg_limit = IWL_TX_POWER_DEFAULT_REGULATORY_52;
1332 }
1333
1334 /* Interpolate txpower calibration values for this channel,
1335 * based on factory calibration tests on spaced channels. */
1336 iwl4965_interpolate_chan(priv, channel, &ch_eeprom_info);
1337
1338 /* calculate tx gain adjustment based on power supply voltage */
073d3f5f 1339 voltage = priv->calib_info->voltage;
b481de9c
ZY
1340 init_voltage = (s32)le32_to_cpu(priv->card_alive_init.voltage);
1341 voltage_compensation =
1342 iwl4965_get_voltage_compensation(voltage, init_voltage);
1343
e1623446 1344 IWL_DEBUG_TXPOWER(priv, "curr volt %d eeprom volt %d volt comp %d\n",
b481de9c
ZY
1345 init_voltage,
1346 voltage, voltage_compensation);
1347
1348 /* get current temperature (Celsius) */
1349 current_temp = max(priv->temperature, IWL_TX_POWER_TEMPERATURE_MIN);
1350 current_temp = min(priv->temperature, IWL_TX_POWER_TEMPERATURE_MAX);
1351 current_temp = KELVIN_TO_CELSIUS(current_temp);
1352
1353 /* select thermal txpower adjustment params, based on channel group
1354 * (same frequency group used for mimo txatten adjustment) */
1355 degrees_per_05db_num =
1356 tx_power_cmp_tble[txatten_grp].degrees_per_05db_a;
1357 degrees_per_05db_denom =
1358 tx_power_cmp_tble[txatten_grp].degrees_per_05db_a_denom;
1359
1360 /* get per-chain txpower values from factory measurements */
1361 for (c = 0; c < 2; c++) {
1362 measurement = &ch_eeprom_info.measurements[c][1];
1363
1364 /* txgain adjustment (in half-dB steps) based on difference
1365 * between factory and current temperature */
1366 factory_temp = measurement->temperature;
1367 iwl4965_math_div_round((current_temp - factory_temp) *
1368 degrees_per_05db_denom,
1369 degrees_per_05db_num,
1370 &temperature_comp[c]);
1371
1372 factory_gain_index[c] = measurement->gain_idx;
1373 factory_actual_pwr[c] = measurement->actual_pow;
1374
e1623446
TW
1375 IWL_DEBUG_TXPOWER(priv, "chain = %d\n", c);
1376 IWL_DEBUG_TXPOWER(priv, "fctry tmp %d, "
b481de9c
ZY
1377 "curr tmp %d, comp %d steps\n",
1378 factory_temp, current_temp,
1379 temperature_comp[c]);
1380
e1623446 1381 IWL_DEBUG_TXPOWER(priv, "fctry idx %d, fctry pwr %d\n",
b481de9c
ZY
1382 factory_gain_index[c],
1383 factory_actual_pwr[c]);
1384 }
1385
1386 /* for each of 33 bit-rates (including 1 for CCK) */
1387 for (i = 0; i < POWER_TABLE_NUM_ENTRIES; i++) {
1388 u8 is_mimo_rate;
bb8c093b 1389 union iwl4965_tx_power_dual_stream tx_power;
b481de9c
ZY
1390
1391 /* for mimo, reduce each chain's txpower by half
1392 * (3dB, 6 steps), so total output power is regulatory
1393 * compliant. */
1394 if (i & 0x8) {
1395 current_regulatory = reg_limit -
1396 IWL_TX_POWER_MIMO_REGULATORY_COMPENSATION;
1397 is_mimo_rate = 1;
1398 } else {
1399 current_regulatory = reg_limit;
1400 is_mimo_rate = 0;
1401 }
1402
1403 /* find txpower limit, either hardware or regulatory */
1404 power_limit = saturation_power - back_off_table[i];
1405 if (power_limit > current_regulatory)
1406 power_limit = current_regulatory;
1407
1408 /* reduce user's txpower request if necessary
1409 * for this rate on this channel */
1410 target_power = user_target_power;
1411 if (target_power > power_limit)
1412 target_power = power_limit;
1413
e1623446 1414 IWL_DEBUG_TXPOWER(priv, "rate %d sat %d reg %d usr %d tgt %d\n",
b481de9c
ZY
1415 i, saturation_power - back_off_table[i],
1416 current_regulatory, user_target_power,
1417 target_power);
1418
1419 /* for each of 2 Tx chains (radio transmitters) */
1420 for (c = 0; c < 2; c++) {
1421 s32 atten_value;
1422
1423 if (is_mimo_rate)
1424 atten_value =
1425 (s32)le32_to_cpu(priv->card_alive_init.
1426 tx_atten[txatten_grp][c]);
1427 else
1428 atten_value = 0;
1429
1430 /* calculate index; higher index means lower txpower */
1431 power_index = (u8) (factory_gain_index[c] -
1432 (target_power -
1433 factory_actual_pwr[c]) -
1434 temperature_comp[c] -
1435 voltage_compensation +
1436 atten_value);
1437
e1623446 1438/* IWL_DEBUG_TXPOWER(priv, "calculated txpower index %d\n",
b481de9c
ZY
1439 power_index); */
1440
1441 if (power_index < get_min_power_index(i, band))
1442 power_index = get_min_power_index(i, band);
1443
1444 /* adjust 5 GHz index to support negative indexes */
1445 if (!band)
1446 power_index += 9;
1447
1448 /* CCK, rate 32, reduce txpower for CCK */
1449 if (i == POWER_TABLE_CCK_ENTRY)
1450 power_index +=
1451 IWL_TX_POWER_CCK_COMPENSATION_C_STEP;
1452
1453 /* stay within the table! */
1454 if (power_index > 107) {
39aadf8c 1455 IWL_WARN(priv, "txpower index %d > 107\n",
b481de9c
ZY
1456 power_index);
1457 power_index = 107;
1458 }
1459 if (power_index < 0) {
39aadf8c 1460 IWL_WARN(priv, "txpower index %d < 0\n",
b481de9c
ZY
1461 power_index);
1462 power_index = 0;
1463 }
1464
1465 /* fill txpower command for this rate/chain */
1466 tx_power.s.radio_tx_gain[c] =
1467 gain_table[band][power_index].radio;
1468 tx_power.s.dsp_predis_atten[c] =
1469 gain_table[band][power_index].dsp;
1470
e1623446 1471 IWL_DEBUG_TXPOWER(priv, "chain %d mimo %d index %d "
b481de9c
ZY
1472 "gain 0x%02x dsp %d\n",
1473 c, atten_value, power_index,
1474 tx_power.s.radio_tx_gain[c],
1475 tx_power.s.dsp_predis_atten[c]);
3ac7f146 1476 } /* for each chain */
b481de9c
ZY
1477
1478 tx_power_tbl->power_tbl[i].dw = cpu_to_le32(tx_power.dw);
1479
3ac7f146 1480 } /* for each rate */
b481de9c
ZY
1481
1482 return 0;
1483}
1484
1485/**
630fe9b6 1486 * iwl4965_send_tx_power - Configure the TXPOWER level user limit
b481de9c 1487 *
7aafef1c 1488 * Uses the active RXON for channel, band, and characteristics (ht40, high)
630fe9b6 1489 * The power limit is taken from priv->tx_power_user_lmt.
b481de9c 1490 */
630fe9b6 1491static int iwl4965_send_tx_power(struct iwl_priv *priv)
b481de9c 1492{
bb8c093b 1493 struct iwl4965_txpowertable_cmd cmd = { 0 };
857485c0 1494 int ret;
b481de9c 1495 u8 band = 0;
7aafef1c 1496 bool is_ht40 = false;
b481de9c
ZY
1497 u8 ctrl_chan_high = 0;
1498
1499 if (test_bit(STATUS_SCANNING, &priv->status)) {
1500 /* If this gets hit a lot, switch it to a BUG() and catch
1501 * the stack trace to find out who is calling this during
1502 * a scan. */
39aadf8c 1503 IWL_WARN(priv, "TX Power requested while scanning!\n");
b481de9c
ZY
1504 return -EAGAIN;
1505 }
1506
8318d78a 1507 band = priv->band == IEEE80211_BAND_2GHZ;
b481de9c 1508
7aafef1c 1509 is_ht40 = is_ht40_channel(priv->active_rxon.flags);
b481de9c 1510
7aafef1c 1511 if (is_ht40 &&
b481de9c
ZY
1512 (priv->active_rxon.flags & RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK))
1513 ctrl_chan_high = 1;
1514
1515 cmd.band = band;
1516 cmd.channel = priv->active_rxon.channel;
1517
857485c0 1518 ret = iwl4965_fill_txpower_tbl(priv, band,
b481de9c 1519 le16_to_cpu(priv->active_rxon.channel),
7aafef1c 1520 is_ht40, ctrl_chan_high, &cmd.tx_power);
857485c0
TW
1521 if (ret)
1522 goto out;
b481de9c 1523
857485c0
TW
1524 ret = iwl_send_cmd_pdu(priv, REPLY_TX_PWR_TABLE_CMD, sizeof(cmd), &cmd);
1525
1526out:
1527 return ret;
b481de9c
ZY
1528}
1529
7e8c519e
TW
1530static int iwl4965_send_rxon_assoc(struct iwl_priv *priv)
1531{
1532 int ret = 0;
1533 struct iwl4965_rxon_assoc_cmd rxon_assoc;
c1adf9fb
GG
1534 const struct iwl_rxon_cmd *rxon1 = &priv->staging_rxon;
1535 const struct iwl_rxon_cmd *rxon2 = &priv->active_rxon;
7e8c519e
TW
1536
1537 if ((rxon1->flags == rxon2->flags) &&
1538 (rxon1->filter_flags == rxon2->filter_flags) &&
1539 (rxon1->cck_basic_rates == rxon2->cck_basic_rates) &&
1540 (rxon1->ofdm_ht_single_stream_basic_rates ==
1541 rxon2->ofdm_ht_single_stream_basic_rates) &&
1542 (rxon1->ofdm_ht_dual_stream_basic_rates ==
1543 rxon2->ofdm_ht_dual_stream_basic_rates) &&
1544 (rxon1->rx_chain == rxon2->rx_chain) &&
1545 (rxon1->ofdm_basic_rates == rxon2->ofdm_basic_rates)) {
e1623446 1546 IWL_DEBUG_INFO(priv, "Using current RXON_ASSOC. Not resending.\n");
7e8c519e
TW
1547 return 0;
1548 }
1549
1550 rxon_assoc.flags = priv->staging_rxon.flags;
1551 rxon_assoc.filter_flags = priv->staging_rxon.filter_flags;
1552 rxon_assoc.ofdm_basic_rates = priv->staging_rxon.ofdm_basic_rates;
1553 rxon_assoc.cck_basic_rates = priv->staging_rxon.cck_basic_rates;
1554 rxon_assoc.reserved = 0;
1555 rxon_assoc.ofdm_ht_single_stream_basic_rates =
1556 priv->staging_rxon.ofdm_ht_single_stream_basic_rates;
1557 rxon_assoc.ofdm_ht_dual_stream_basic_rates =
1558 priv->staging_rxon.ofdm_ht_dual_stream_basic_rates;
1559 rxon_assoc.rx_chain_select_flags = priv->staging_rxon.rx_chain;
1560
1561 ret = iwl_send_cmd_pdu_async(priv, REPLY_RXON_ASSOC,
1562 sizeof(rxon_assoc), &rxon_assoc, NULL);
1563 if (ret)
1564 return ret;
1565
1566 return ret;
1567}
1568
3c935522 1569#ifdef IEEE80211_CONF_CHANNEL_SWITCH
a33c2f47 1570static int iwl4965_hw_channel_switch(struct iwl_priv *priv, u16 channel)
b481de9c
ZY
1571{
1572 int rc;
1573 u8 band = 0;
7aafef1c 1574 bool is_ht40 = false;
b481de9c 1575 u8 ctrl_chan_high = 0;
bb8c093b 1576 struct iwl4965_channel_switch_cmd cmd = { 0 };
bf85ea4f 1577 const struct iwl_channel_info *ch_info;
b481de9c 1578
8318d78a 1579 band = priv->band == IEEE80211_BAND_2GHZ;
b481de9c 1580
8622e705 1581 ch_info = iwl_get_channel_info(priv, priv->band, channel);
b481de9c 1582
7aafef1c 1583 is_ht40 = is_ht40_channel(priv->staging_rxon.flags);
b481de9c 1584
7aafef1c 1585 if (is_ht40 &&
b481de9c
ZY
1586 (priv->active_rxon.flags & RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK))
1587 ctrl_chan_high = 1;
1588
1589 cmd.band = band;
1590 cmd.expect_beacon = 0;
1591 cmd.channel = cpu_to_le16(channel);
1592 cmd.rxon_flags = priv->active_rxon.flags;
1593 cmd.rxon_filter_flags = priv->active_rxon.filter_flags;
1594 cmd.switch_time = cpu_to_le32(priv->ucode_beacon_time);
1595 if (ch_info)
1596 cmd.expect_beacon = is_channel_radar(ch_info);
1597 else
1598 cmd.expect_beacon = 1;
1599
7aafef1c 1600 rc = iwl4965_fill_txpower_tbl(priv, band, channel, is_ht40,
b481de9c
ZY
1601 ctrl_chan_high, &cmd.tx_power);
1602 if (rc) {
e1623446 1603 IWL_DEBUG_11H(priv, "error:%d fill txpower_tbl\n", rc);
b481de9c
ZY
1604 return rc;
1605 }
1606
857485c0 1607 rc = iwl_send_cmd_pdu(priv, REPLY_CHANNEL_SWITCH, sizeof(cmd), &cmd);
b481de9c
ZY
1608 return rc;
1609}
3c935522 1610#endif
b481de9c 1611
8b6eaea8 1612/**
e2a722eb 1613 * iwl4965_txq_update_byte_cnt_tbl - Set up entry in Tx byte-count array
8b6eaea8 1614 */
e2a722eb 1615static void iwl4965_txq_update_byte_cnt_tbl(struct iwl_priv *priv,
16466903 1616 struct iwl_tx_queue *txq,
e2a722eb 1617 u16 byte_cnt)
b481de9c 1618{
4ddbb7d0 1619 struct iwl4965_scd_bc_tbl *scd_bc_tbl = priv->scd_bc_tbls.addr;
127901ab
TW
1620 int txq_id = txq->q.id;
1621 int write_ptr = txq->q.write_ptr;
1622 int len = byte_cnt + IWL_TX_CRC_SIZE + IWL_TX_DELIMITER_SIZE;
1623 __le16 bc_ent;
b481de9c 1624
127901ab 1625 WARN_ON(len > 0xFFF || write_ptr >= TFD_QUEUE_SIZE_MAX);
b481de9c 1626
127901ab 1627 bc_ent = cpu_to_le16(len & 0xFFF);
8b6eaea8 1628 /* Set up byte count within first 256 entries */
4ddbb7d0 1629 scd_bc_tbl[txq_id].tfd_offset[write_ptr] = bc_ent;
b481de9c 1630
8b6eaea8 1631 /* If within first 64 entries, duplicate at end */
127901ab 1632 if (write_ptr < TFD_QUEUE_SIZE_BC_DUP)
4ddbb7d0 1633 scd_bc_tbl[txq_id].
127901ab 1634 tfd_offset[TFD_QUEUE_SIZE_MAX + write_ptr] = bc_ent;
b481de9c
ZY
1635}
1636
b481de9c
ZY
1637/**
1638 * sign_extend - Sign extend a value using specified bit as sign-bit
1639 *
1640 * Example: sign_extend(9, 3) would return -7 as bit3 of 1001b is 1
1641 * and bit0..2 is 001b which when sign extended to 1111111111111001b is -7.
1642 *
1643 * @param oper value to sign extend
1644 * @param index 0 based bit index (0<=index<32) to sign bit
1645 */
1646static s32 sign_extend(u32 oper, int index)
1647{
1648 u8 shift = 31 - index;
1649
1650 return (s32)(oper << shift) >> shift;
1651}
1652
1653/**
91dbc5bd 1654 * iwl4965_hw_get_temperature - return the calibrated temperature (in Kelvin)
b481de9c
ZY
1655 * @statistics: Provides the temperature reading from the uCode
1656 *
1657 * A return of <0 indicates bogus data in the statistics
1658 */
3d816c77 1659static int iwl4965_hw_get_temperature(struct iwl_priv *priv)
b481de9c
ZY
1660{
1661 s32 temperature;
1662 s32 vt;
1663 s32 R1, R2, R3;
1664 u32 R4;
1665
1666 if (test_bit(STATUS_TEMPERATURE, &priv->status) &&
7aafef1c
WYG
1667 (priv->statistics.flag & STATISTICS_REPLY_FLG_HT40_MODE_MSK)) {
1668 IWL_DEBUG_TEMP(priv, "Running HT40 temperature calibration\n");
b481de9c
ZY
1669 R1 = (s32)le32_to_cpu(priv->card_alive_init.therm_r1[1]);
1670 R2 = (s32)le32_to_cpu(priv->card_alive_init.therm_r2[1]);
1671 R3 = (s32)le32_to_cpu(priv->card_alive_init.therm_r3[1]);
1672 R4 = le32_to_cpu(priv->card_alive_init.therm_r4[1]);
1673 } else {
e1623446 1674 IWL_DEBUG_TEMP(priv, "Running temperature calibration\n");
b481de9c
ZY
1675 R1 = (s32)le32_to_cpu(priv->card_alive_init.therm_r1[0]);
1676 R2 = (s32)le32_to_cpu(priv->card_alive_init.therm_r2[0]);
1677 R3 = (s32)le32_to_cpu(priv->card_alive_init.therm_r3[0]);
1678 R4 = le32_to_cpu(priv->card_alive_init.therm_r4[0]);
1679 }
1680
1681 /*
8b6eaea8 1682 * Temperature is only 23 bits, so sign extend out to 32.
b481de9c
ZY
1683 *
1684 * NOTE If we haven't received a statistics notification yet
1685 * with an updated temperature, use R4 provided to us in the
8b6eaea8
BC
1686 * "initialize" ALIVE response.
1687 */
b481de9c
ZY
1688 if (!test_bit(STATUS_TEMPERATURE, &priv->status))
1689 vt = sign_extend(R4, 23);
1690 else
1691 vt = sign_extend(
1692 le32_to_cpu(priv->statistics.general.temperature), 23);
1693
e1623446 1694 IWL_DEBUG_TEMP(priv, "Calib values R[1-3]: %d %d %d R4: %d\n", R1, R2, R3, vt);
b481de9c
ZY
1695
1696 if (R3 == R1) {
15b1687c 1697 IWL_ERR(priv, "Calibration conflict R1 == R3\n");
b481de9c
ZY
1698 return -1;
1699 }
1700
1701 /* Calculate temperature in degrees Kelvin, adjust by 97%.
1702 * Add offset to center the adjustment around 0 degrees Centigrade. */
1703 temperature = TEMPERATURE_CALIB_A_VAL * (vt - R2);
1704 temperature /= (R3 - R1);
91dbc5bd 1705 temperature = (temperature * 97) / 100 + TEMPERATURE_CALIB_KELVIN_OFFSET;
b481de9c 1706
e1623446 1707 IWL_DEBUG_TEMP(priv, "Calibrated temperature: %dK, %dC\n",
91dbc5bd 1708 temperature, KELVIN_TO_CELSIUS(temperature));
b481de9c
ZY
1709
1710 return temperature;
1711}
1712
1713/* Adjust Txpower only if temperature variance is greater than threshold. */
1714#define IWL_TEMPERATURE_THRESHOLD 3
1715
1716/**
1717 * iwl4965_is_temp_calib_needed - determines if new calibration is needed
1718 *
1719 * If the temperature changed has changed sufficiently, then a recalibration
1720 * is needed.
1721 *
1722 * Assumes caller will replace priv->last_temperature once calibration
1723 * executed.
1724 */
c79dd5b5 1725static int iwl4965_is_temp_calib_needed(struct iwl_priv *priv)
b481de9c
ZY
1726{
1727 int temp_diff;
1728
1729 if (!test_bit(STATUS_STATISTICS, &priv->status)) {
e1623446 1730 IWL_DEBUG_TEMP(priv, "Temperature not updated -- no statistics.\n");
b481de9c
ZY
1731 return 0;
1732 }
1733
1734 temp_diff = priv->temperature - priv->last_temperature;
1735
1736 /* get absolute value */
1737 if (temp_diff < 0) {
e1623446 1738 IWL_DEBUG_POWER(priv, "Getting cooler, delta %d, \n", temp_diff);
b481de9c
ZY
1739 temp_diff = -temp_diff;
1740 } else if (temp_diff == 0)
e1623446 1741 IWL_DEBUG_POWER(priv, "Same temp, \n");
b481de9c 1742 else
e1623446 1743 IWL_DEBUG_POWER(priv, "Getting warmer, delta %d, \n", temp_diff);
b481de9c
ZY
1744
1745 if (temp_diff < IWL_TEMPERATURE_THRESHOLD) {
e1623446 1746 IWL_DEBUG_POWER(priv, "Thermal txpower calib not needed\n");
b481de9c
ZY
1747 return 0;
1748 }
1749
e1623446 1750 IWL_DEBUG_POWER(priv, "Thermal txpower calib needed\n");
b481de9c
ZY
1751
1752 return 1;
1753}
1754
5225640b 1755static void iwl4965_temperature_calib(struct iwl_priv *priv)
b481de9c 1756{
b481de9c 1757 s32 temp;
b481de9c 1758
91dbc5bd 1759 temp = iwl4965_hw_get_temperature(priv);
b481de9c
ZY
1760 if (temp < 0)
1761 return;
1762
1763 if (priv->temperature != temp) {
1764 if (priv->temperature)
e1623446 1765 IWL_DEBUG_TEMP(priv, "Temperature changed "
b481de9c
ZY
1766 "from %dC to %dC\n",
1767 KELVIN_TO_CELSIUS(priv->temperature),
1768 KELVIN_TO_CELSIUS(temp));
1769 else
e1623446 1770 IWL_DEBUG_TEMP(priv, "Temperature "
b481de9c
ZY
1771 "initialized to %dC\n",
1772 KELVIN_TO_CELSIUS(temp));
1773 }
1774
1775 priv->temperature = temp;
39b73fb1 1776 iwl_tt_handler(priv);
b481de9c
ZY
1777 set_bit(STATUS_TEMPERATURE, &priv->status);
1778
203566f3
EG
1779 if (!priv->disable_tx_power_cal &&
1780 unlikely(!test_bit(STATUS_SCANNING, &priv->status)) &&
1781 iwl4965_is_temp_calib_needed(priv))
b481de9c
ZY
1782 queue_work(priv->workqueue, &priv->txpower_work);
1783}
1784
fe01b477
RR
1785/**
1786 * iwl4965_tx_queue_stop_scheduler - Stop queue, but keep configuration
1787 */
c79dd5b5 1788static void iwl4965_tx_queue_stop_scheduler(struct iwl_priv *priv,
fe01b477
RR
1789 u16 txq_id)
1790{
1791 /* Simply stop the queue, but don't change any configuration;
1792 * the SCD_ACT_EN bit is the write-enable mask for the ACTIVE bit. */
3395f6e9 1793 iwl_write_prph(priv,
12a81f60 1794 IWL49_SCD_QUEUE_STATUS_BITS(txq_id),
038669e4
EG
1795 (0 << IWL49_SCD_QUEUE_STTS_REG_POS_ACTIVE)|
1796 (1 << IWL49_SCD_QUEUE_STTS_REG_POS_SCD_ACT_EN));
fe01b477 1797}
b481de9c 1798
fe01b477 1799/**
7f3e4bb6 1800 * txq_id must be greater than IWL49_FIRST_AMPDU_QUEUE
b095d03a 1801 * priv->lock must be held by the caller
fe01b477 1802 */
30e553e3
TW
1803static int iwl4965_txq_agg_disable(struct iwl_priv *priv, u16 txq_id,
1804 u16 ssn_idx, u8 tx_fifo)
fe01b477 1805{
9f17b318
TW
1806 if ((IWL49_FIRST_AMPDU_QUEUE > txq_id) ||
1807 (IWL49_FIRST_AMPDU_QUEUE + IWL49_NUM_AMPDU_QUEUES <= txq_id)) {
39aadf8c
WT
1808 IWL_WARN(priv,
1809 "queue number out of range: %d, must be %d to %d\n",
9f17b318
TW
1810 txq_id, IWL49_FIRST_AMPDU_QUEUE,
1811 IWL49_FIRST_AMPDU_QUEUE + IWL49_NUM_AMPDU_QUEUES - 1);
fe01b477 1812 return -EINVAL;
b481de9c
ZY
1813 }
1814
fe01b477
RR
1815 iwl4965_tx_queue_stop_scheduler(priv, txq_id);
1816
12a81f60 1817 iwl_clear_bits_prph(priv, IWL49_SCD_QUEUECHAIN_SEL, (1 << txq_id));
fe01b477
RR
1818
1819 priv->txq[txq_id].q.read_ptr = (ssn_idx & 0xff);
1820 priv->txq[txq_id].q.write_ptr = (ssn_idx & 0xff);
1821 /* supposes that ssn_idx is valid (!= 0xFFF) */
1822 iwl4965_set_wr_ptrs(priv, txq_id, ssn_idx);
1823
12a81f60 1824 iwl_clear_bits_prph(priv, IWL49_SCD_INTERRUPT_MASK, (1 << txq_id));
36470749 1825 iwl_txq_ctx_deactivate(priv, txq_id);
fe01b477
RR
1826 iwl4965_tx_queue_set_status(priv, &priv->txq[txq_id], tx_fifo, 0);
1827
1828 return 0;
1829}
b481de9c 1830
8b6eaea8
BC
1831/**
1832 * iwl4965_tx_queue_set_q2ratid - Map unique receiver/tid combination to a queue
1833 */
c79dd5b5 1834static int iwl4965_tx_queue_set_q2ratid(struct iwl_priv *priv, u16 ra_tid,
b481de9c
ZY
1835 u16 txq_id)
1836{
1837 u32 tbl_dw_addr;
1838 u32 tbl_dw;
1839 u16 scd_q2ratid;
1840
30e553e3 1841 scd_q2ratid = ra_tid & IWL_SCD_QUEUE_RA_TID_MAP_RATID_MSK;
b481de9c
ZY
1842
1843 tbl_dw_addr = priv->scd_base_addr +
038669e4 1844 IWL49_SCD_TRANSLATE_TBL_OFFSET_QUEUE(txq_id);
b481de9c 1845
3395f6e9 1846 tbl_dw = iwl_read_targ_mem(priv, tbl_dw_addr);
b481de9c
ZY
1847
1848 if (txq_id & 0x1)
1849 tbl_dw = (scd_q2ratid << 16) | (tbl_dw & 0x0000FFFF);
1850 else
1851 tbl_dw = scd_q2ratid | (tbl_dw & 0xFFFF0000);
1852
3395f6e9 1853 iwl_write_targ_mem(priv, tbl_dw_addr, tbl_dw);
b481de9c
ZY
1854
1855 return 0;
1856}
1857
fe01b477 1858
b481de9c 1859/**
8b6eaea8
BC
1860 * iwl4965_tx_queue_agg_enable - Set up & enable aggregation for selected queue
1861 *
7f3e4bb6 1862 * NOTE: txq_id must be greater than IWL49_FIRST_AMPDU_QUEUE,
8b6eaea8 1863 * i.e. it must be one of the higher queues used for aggregation
b481de9c 1864 */
30e553e3
TW
1865static int iwl4965_txq_agg_enable(struct iwl_priv *priv, int txq_id,
1866 int tx_fifo, int sta_id, int tid, u16 ssn_idx)
b481de9c
ZY
1867{
1868 unsigned long flags;
b481de9c
ZY
1869 u16 ra_tid;
1870
9f17b318
TW
1871 if ((IWL49_FIRST_AMPDU_QUEUE > txq_id) ||
1872 (IWL49_FIRST_AMPDU_QUEUE + IWL49_NUM_AMPDU_QUEUES <= txq_id)) {
39aadf8c
WT
1873 IWL_WARN(priv,
1874 "queue number out of range: %d, must be %d to %d\n",
9f17b318
TW
1875 txq_id, IWL49_FIRST_AMPDU_QUEUE,
1876 IWL49_FIRST_AMPDU_QUEUE + IWL49_NUM_AMPDU_QUEUES - 1);
1877 return -EINVAL;
1878 }
b481de9c
ZY
1879
1880 ra_tid = BUILD_RAxTID(sta_id, tid);
1881
8b6eaea8 1882 /* Modify device's station table to Tx this TID */
9f58671e 1883 iwl_sta_tx_modify_enable_tid(priv, sta_id, tid);
b481de9c
ZY
1884
1885 spin_lock_irqsave(&priv->lock, flags);
b481de9c 1886
8b6eaea8 1887 /* Stop this Tx queue before configuring it */
b481de9c
ZY
1888 iwl4965_tx_queue_stop_scheduler(priv, txq_id);
1889
8b6eaea8 1890 /* Map receiver-address / traffic-ID to this queue */
b481de9c
ZY
1891 iwl4965_tx_queue_set_q2ratid(priv, ra_tid, txq_id);
1892
8b6eaea8 1893 /* Set this queue as a chain-building queue */
12a81f60 1894 iwl_set_bits_prph(priv, IWL49_SCD_QUEUECHAIN_SEL, (1 << txq_id));
b481de9c 1895
8b6eaea8
BC
1896 /* Place first TFD at index corresponding to start sequence number.
1897 * Assumes that ssn_idx is valid (!= 0xFFF) */
fc4b6853
TW
1898 priv->txq[txq_id].q.read_ptr = (ssn_idx & 0xff);
1899 priv->txq[txq_id].q.write_ptr = (ssn_idx & 0xff);
b481de9c
ZY
1900 iwl4965_set_wr_ptrs(priv, txq_id, ssn_idx);
1901
8b6eaea8 1902 /* Set up Tx window size and frame limit for this queue */
3395f6e9 1903 iwl_write_targ_mem(priv,
038669e4
EG
1904 priv->scd_base_addr + IWL49_SCD_CONTEXT_QUEUE_OFFSET(txq_id),
1905 (SCD_WIN_SIZE << IWL49_SCD_QUEUE_CTX_REG1_WIN_SIZE_POS) &
1906 IWL49_SCD_QUEUE_CTX_REG1_WIN_SIZE_MSK);
b481de9c 1907
3395f6e9 1908 iwl_write_targ_mem(priv, priv->scd_base_addr +
038669e4
EG
1909 IWL49_SCD_CONTEXT_QUEUE_OFFSET(txq_id) + sizeof(u32),
1910 (SCD_FRAME_LIMIT << IWL49_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS)
1911 & IWL49_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK);
b481de9c 1912
12a81f60 1913 iwl_set_bits_prph(priv, IWL49_SCD_INTERRUPT_MASK, (1 << txq_id));
b481de9c 1914
8b6eaea8 1915 /* Set up Status area in SRAM, map to Tx DMA/FIFO, activate the queue */
b481de9c
ZY
1916 iwl4965_tx_queue_set_status(priv, &priv->txq[txq_id], tx_fifo, 1);
1917
b481de9c
ZY
1918 spin_unlock_irqrestore(&priv->lock, flags);
1919
1920 return 0;
1921}
1922
133636de 1923
c1adf9fb
GG
1924static u16 iwl4965_get_hcmd_size(u8 cmd_id, u16 len)
1925{
1926 switch (cmd_id) {
1927 case REPLY_RXON:
1928 return (u16) sizeof(struct iwl4965_rxon_cmd);
1929 default:
1930 return len;
1931 }
1932}
1933
133636de
TW
1934static u16 iwl4965_build_addsta_hcmd(const struct iwl_addsta_cmd *cmd, u8 *data)
1935{
1936 struct iwl4965_addsta_cmd *addsta = (struct iwl4965_addsta_cmd *)data;
1937 addsta->mode = cmd->mode;
1938 memcpy(&addsta->sta, &cmd->sta, sizeof(struct sta_id_modify));
1939 memcpy(&addsta->key, &cmd->key, sizeof(struct iwl4965_keyinfo));
1940 addsta->station_flags = cmd->station_flags;
1941 addsta->station_flags_msk = cmd->station_flags_msk;
1942 addsta->tid_disable_tx = cmd->tid_disable_tx;
1943 addsta->add_immediate_ba_tid = cmd->add_immediate_ba_tid;
1944 addsta->remove_immediate_ba_tid = cmd->remove_immediate_ba_tid;
1945 addsta->add_immediate_ba_ssn = cmd->add_immediate_ba_ssn;
c1b4aa3f
HH
1946 addsta->reserved1 = cpu_to_le16(0);
1947 addsta->reserved2 = cpu_to_le32(0);
133636de
TW
1948
1949 return (u16)sizeof(struct iwl4965_addsta_cmd);
1950}
f20217d9 1951
f20217d9
TW
1952static inline u32 iwl4965_get_scd_ssn(struct iwl4965_tx_resp *tx_resp)
1953{
25a6572c 1954 return le32_to_cpup(&tx_resp->u.status + tx_resp->frame_count) & MAX_SN;
f20217d9
TW
1955}
1956
1957/**
a96a27f9 1958 * iwl4965_tx_status_reply_tx - Handle Tx response for frames in aggregation queue
f20217d9
TW
1959 */
1960static int iwl4965_tx_status_reply_tx(struct iwl_priv *priv,
1961 struct iwl_ht_agg *agg,
25a6572c
TW
1962 struct iwl4965_tx_resp *tx_resp,
1963 int txq_id, u16 start_idx)
f20217d9
TW
1964{
1965 u16 status;
25a6572c 1966 struct agg_tx_status *frame_status = tx_resp->u.agg_status;
f20217d9
TW
1967 struct ieee80211_tx_info *info = NULL;
1968 struct ieee80211_hdr *hdr = NULL;
e7d326ac 1969 u32 rate_n_flags = le32_to_cpu(tx_resp->rate_n_flags);
25a6572c 1970 int i, sh, idx;
f20217d9 1971 u16 seq;
f20217d9 1972 if (agg->wait_for_ba)
e1623446 1973 IWL_DEBUG_TX_REPLY(priv, "got tx response w/o block-ack\n");
f20217d9
TW
1974
1975 agg->frame_count = tx_resp->frame_count;
1976 agg->start_idx = start_idx;
e7d326ac 1977 agg->rate_n_flags = rate_n_flags;
f20217d9
TW
1978 agg->bitmap = 0;
1979
3fd07a1e 1980 /* num frames attempted by Tx command */
f20217d9
TW
1981 if (agg->frame_count == 1) {
1982 /* Only one frame was attempted; no block-ack will arrive */
1983 status = le16_to_cpu(frame_status[0].status);
25a6572c 1984 idx = start_idx;
f20217d9
TW
1985
1986 /* FIXME: code repetition */
e1623446 1987 IWL_DEBUG_TX_REPLY(priv, "FrameCnt = %d, StartIdx=%d idx=%d\n",
f20217d9
TW
1988 agg->frame_count, agg->start_idx, idx);
1989
1990 info = IEEE80211_SKB_CB(priv->txq[txq_id].txb[idx].skb[0]);
e6a9854b 1991 info->status.rates[0].count = tx_resp->failure_frame + 1;
f20217d9 1992 info->flags &= ~IEEE80211_TX_CTL_AMPDU;
c3056065 1993 info->flags |= iwl_is_tx_success(status) ?
f20217d9 1994 IEEE80211_TX_STAT_ACK : 0;
e7d326ac 1995 iwl_hwrate_to_tx_control(priv, rate_n_flags, info);
f20217d9
TW
1996 /* FIXME: code repetition end */
1997
e1623446 1998 IWL_DEBUG_TX_REPLY(priv, "1 Frame 0x%x failure :%d\n",
f20217d9 1999 status & 0xff, tx_resp->failure_frame);
e1623446 2000 IWL_DEBUG_TX_REPLY(priv, "Rate Info rate_n_flags=%x\n", rate_n_flags);
f20217d9
TW
2001
2002 agg->wait_for_ba = 0;
2003 } else {
2004 /* Two or more frames were attempted; expect block-ack */
2005 u64 bitmap = 0;
2006 int start = agg->start_idx;
2007
2008 /* Construct bit-map of pending frames within Tx window */
2009 for (i = 0; i < agg->frame_count; i++) {
2010 u16 sc;
2011 status = le16_to_cpu(frame_status[i].status);
2012 seq = le16_to_cpu(frame_status[i].sequence);
2013 idx = SEQ_TO_INDEX(seq);
2014 txq_id = SEQ_TO_QUEUE(seq);
2015
2016 if (status & (AGG_TX_STATE_FEW_BYTES_MSK |
2017 AGG_TX_STATE_ABORT_MSK))
2018 continue;
2019
e1623446 2020 IWL_DEBUG_TX_REPLY(priv, "FrameCnt = %d, txq_id=%d idx=%d\n",
f20217d9
TW
2021 agg->frame_count, txq_id, idx);
2022
2023 hdr = iwl_tx_queue_get_hdr(priv, txq_id, idx);
6c6a22e2
SG
2024 if (!hdr) {
2025 IWL_ERR(priv,
2026 "BUG_ON idx doesn't point to valid skb"
2027 " idx=%d, txq_id=%d\n", idx, txq_id);
2028 return -1;
2029 }
f20217d9
TW
2030
2031 sc = le16_to_cpu(hdr->seq_ctrl);
2032 if (idx != (SEQ_TO_SN(sc) & 0xff)) {
15b1687c
WT
2033 IWL_ERR(priv,
2034 "BUG_ON idx doesn't match seq control"
2035 " idx=%d, seq_idx=%d, seq=%d\n",
2036 idx, SEQ_TO_SN(sc), hdr->seq_ctrl);
f20217d9
TW
2037 return -1;
2038 }
2039
e1623446 2040 IWL_DEBUG_TX_REPLY(priv, "AGG Frame i=%d idx %d seq=%d\n",
f20217d9
TW
2041 i, idx, SEQ_TO_SN(sc));
2042
2043 sh = idx - start;
2044 if (sh > 64) {
2045 sh = (start - idx) + 0xff;
2046 bitmap = bitmap << sh;
2047 sh = 0;
2048 start = idx;
2049 } else if (sh < -64)
2050 sh = 0xff - (start - idx);
2051 else if (sh < 0) {
2052 sh = start - idx;
2053 start = idx;
2054 bitmap = bitmap << sh;
2055 sh = 0;
2056 }
4aa41f12 2057 bitmap |= 1ULL << sh;
e1623446 2058 IWL_DEBUG_TX_REPLY(priv, "start=%d bitmap=0x%llx\n",
4aa41f12 2059 start, (unsigned long long)bitmap);
f20217d9
TW
2060 }
2061
2062 agg->bitmap = bitmap;
2063 agg->start_idx = start;
e1623446 2064 IWL_DEBUG_TX_REPLY(priv, "Frames %d start_idx=%d bitmap=0x%llx\n",
f20217d9
TW
2065 agg->frame_count, agg->start_idx,
2066 (unsigned long long)agg->bitmap);
2067
2068 if (bitmap)
2069 agg->wait_for_ba = 1;
2070 }
2071 return 0;
2072}
f20217d9
TW
2073
2074/**
2075 * iwl4965_rx_reply_tx - Handle standard (non-aggregation) Tx response
2076 */
2077static void iwl4965_rx_reply_tx(struct iwl_priv *priv,
2078 struct iwl_rx_mem_buffer *rxb)
2079{
2080 struct iwl_rx_packet *pkt = (struct iwl_rx_packet *)rxb->skb->data;
2081 u16 sequence = le16_to_cpu(pkt->hdr.sequence);
2082 int txq_id = SEQ_TO_QUEUE(sequence);
2083 int index = SEQ_TO_INDEX(sequence);
2084 struct iwl_tx_queue *txq = &priv->txq[txq_id];
3fd07a1e 2085 struct ieee80211_hdr *hdr;
f20217d9
TW
2086 struct ieee80211_tx_info *info;
2087 struct iwl4965_tx_resp *tx_resp = (void *)&pkt->u.raw[0];
25a6572c 2088 u32 status = le32_to_cpu(tx_resp->u.status);
3fd07a1e
TW
2089 int tid = MAX_TID_COUNT;
2090 int sta_id;
2091 int freed;
f20217d9 2092 u8 *qc = NULL;
f20217d9
TW
2093
2094 if ((index >= txq->q.n_bd) || (iwl_queue_used(&txq->q, index) == 0)) {
15b1687c 2095 IWL_ERR(priv, "Read index for DMA queue txq_id (%d) index %d "
f20217d9
TW
2096 "is out of range [0-%d] %d %d\n", txq_id,
2097 index, txq->q.n_bd, txq->q.write_ptr,
2098 txq->q.read_ptr);
2099 return;
2100 }
2101
2102 info = IEEE80211_SKB_CB(txq->txb[txq->q.read_ptr].skb[0]);
2103 memset(&info->status, 0, sizeof(info->status));
2104
f20217d9 2105 hdr = iwl_tx_queue_get_hdr(priv, txq_id, index);
3fd07a1e 2106 if (ieee80211_is_data_qos(hdr->frame_control)) {
fd7c8a40 2107 qc = ieee80211_get_qos_ctl(hdr);
f20217d9
TW
2108 tid = qc[0] & 0xf;
2109 }
2110
2111 sta_id = iwl_get_ra_sta_id(priv, hdr);
2112 if (txq->sched_retry && unlikely(sta_id == IWL_INVALID_STATION)) {
15b1687c 2113 IWL_ERR(priv, "Station not known\n");
f20217d9
TW
2114 return;
2115 }
2116
2117 if (txq->sched_retry) {
2118 const u32 scd_ssn = iwl4965_get_scd_ssn(tx_resp);
2119 struct iwl_ht_agg *agg = NULL;
2120
3fd07a1e 2121 WARN_ON(!qc);
f20217d9
TW
2122
2123 agg = &priv->stations[sta_id].tid[tid].agg;
2124
25a6572c 2125 iwl4965_tx_status_reply_tx(priv, agg, tx_resp, txq_id, index);
f20217d9 2126
3235427e
RR
2127 /* check if BAR is needed */
2128 if ((tx_resp->frame_count == 1) && !iwl_is_tx_success(status))
2129 info->flags |= IEEE80211_TX_STAT_AMPDU_NO_BACK;
f20217d9
TW
2130
2131 if (txq->q.read_ptr != (scd_ssn & 0xff)) {
f20217d9 2132 index = iwl_queue_dec_wrap(scd_ssn & 0xff, txq->q.n_bd);
e1623446 2133 IWL_DEBUG_TX_REPLY(priv, "Retry scheduler reclaim scd_ssn "
f20217d9 2134 "%d index %d\n", scd_ssn , index);
17b88929 2135 freed = iwl_tx_queue_reclaim(priv, txq_id, index);
f20217d9
TW
2136 priv->stations[sta_id].tid[tid].tfds_in_queue -= freed;
2137
3fd07a1e
TW
2138 if (priv->mac80211_registered &&
2139 (iwl_queue_space(&txq->q) > txq->q.low_mark) &&
2140 (agg->state != IWL_EMPTYING_HW_QUEUE_DELBA)) {
f20217d9 2141 if (agg->state == IWL_AGG_OFF)
e4e72fb4 2142 iwl_wake_queue(priv, txq_id);
f20217d9 2143 else
e4e72fb4 2144 iwl_wake_queue(priv, txq->swq_id);
f20217d9 2145 }
f20217d9
TW
2146 }
2147 } else {
e6a9854b 2148 info->status.rates[0].count = tx_resp->failure_frame + 1;
3fd07a1e
TW
2149 info->flags |= iwl_is_tx_success(status) ?
2150 IEEE80211_TX_STAT_ACK : 0;
e7d326ac 2151 iwl_hwrate_to_tx_control(priv,
4f85f5b3
RR
2152 le32_to_cpu(tx_resp->rate_n_flags),
2153 info);
2154
e1623446 2155 IWL_DEBUG_TX_REPLY(priv, "TXQ %d status %s (0x%08x) "
3fd07a1e
TW
2156 "rate_n_flags 0x%x retries %d\n",
2157 txq_id,
2158 iwl_get_tx_fail_reason(status), status,
2159 le32_to_cpu(tx_resp->rate_n_flags),
2160 tx_resp->failure_frame);
e7d326ac 2161
3fd07a1e 2162 freed = iwl_tx_queue_reclaim(priv, txq_id, index);
ed7fafec 2163 if (qc && likely(sta_id != IWL_INVALID_STATION))
f20217d9 2164 priv->stations[sta_id].tid[tid].tfds_in_queue -= freed;
3fd07a1e
TW
2165
2166 if (priv->mac80211_registered &&
2167 (iwl_queue_space(&txq->q) > txq->q.low_mark))
e4e72fb4 2168 iwl_wake_queue(priv, txq_id);
f20217d9 2169 }
f20217d9 2170
ed7fafec 2171 if (qc && likely(sta_id != IWL_INVALID_STATION))
3fd07a1e
TW
2172 iwl_txq_check_empty(priv, sta_id, tid, txq_id);
2173
f20217d9 2174 if (iwl_check_bits(status, TX_ABORT_REQUIRED_MSK))
15b1687c 2175 IWL_ERR(priv, "TODO: Implement Tx ABORT REQUIRED!!!\n");
f20217d9
TW
2176}
2177
caab8f1a
TW
2178static int iwl4965_calc_rssi(struct iwl_priv *priv,
2179 struct iwl_rx_phy_res *rx_resp)
2180{
2181 /* data from PHY/DSP regarding signal strength, etc.,
2182 * contents are always there, not configurable by host. */
2183 struct iwl4965_rx_non_cfg_phy *ncphy =
2184 (struct iwl4965_rx_non_cfg_phy *)rx_resp->non_cfg_phy_buf;
2185 u32 agc = (le16_to_cpu(ncphy->agc_info) & IWL49_AGC_DB_MASK)
2186 >> IWL49_AGC_DB_POS;
2187
2188 u32 valid_antennae =
2189 (le16_to_cpu(rx_resp->phy_flags) & IWL49_RX_PHY_FLAGS_ANTENNAE_MASK)
2190 >> IWL49_RX_PHY_FLAGS_ANTENNAE_OFFSET;
2191 u8 max_rssi = 0;
2192 u32 i;
2193
2194 /* Find max rssi among 3 possible receivers.
2195 * These values are measured by the digital signal processor (DSP).
2196 * They should stay fairly constant even as the signal strength varies,
2197 * if the radio's automatic gain control (AGC) is working right.
2198 * AGC value (see below) will provide the "interesting" info. */
2199 for (i = 0; i < 3; i++)
2200 if (valid_antennae & (1 << i))
2201 max_rssi = max(ncphy->rssi_info[i << 1], max_rssi);
2202
e1623446 2203 IWL_DEBUG_STATS(priv, "Rssi In A %d B %d C %d Max %d AGC dB %d\n",
caab8f1a
TW
2204 ncphy->rssi_info[0], ncphy->rssi_info[2], ncphy->rssi_info[4],
2205 max_rssi, agc);
2206
2207 /* dBm = max_rssi dB - agc dB - constant.
2208 * Higher AGC (higher radio gain) means lower signal. */
250bdd21 2209 return max_rssi - agc - IWL49_RSSI_OFFSET;
caab8f1a
TW
2210}
2211
f20217d9 2212
b481de9c 2213/* Set up 4965-specific Rx frame reply handlers */
d4789efe 2214static void iwl4965_rx_handler_setup(struct iwl_priv *priv)
b481de9c
ZY
2215{
2216 /* Legacy Rx frames */
1781a07f 2217 priv->rx_handlers[REPLY_RX] = iwl_rx_reply_rx;
37a44211 2218 /* Tx response */
f20217d9 2219 priv->rx_handlers[REPLY_TX] = iwl4965_rx_reply_tx;
b481de9c
ZY
2220}
2221
4e39317d 2222static void iwl4965_setup_deferred_work(struct iwl_priv *priv)
b481de9c
ZY
2223{
2224 INIT_WORK(&priv->txpower_work, iwl4965_bg_txpower_work);
b481de9c
ZY
2225}
2226
4e39317d 2227static void iwl4965_cancel_deferred_work(struct iwl_priv *priv)
b481de9c 2228{
4e39317d 2229 cancel_work_sync(&priv->txpower_work);
b481de9c
ZY
2230}
2231
cc0f555d
JS
2232#define IWL4965_UCODE_GET(item) \
2233static u32 iwl4965_ucode_get_##item(const struct iwl_ucode_header *ucode,\
2234 u32 api_ver) \
2235{ \
2236 return le32_to_cpu(ucode->u.v1.item); \
2237}
2238
2239static u32 iwl4965_ucode_get_header_size(u32 api_ver)
2240{
2241 return UCODE_HEADER_SIZE(1);
2242}
2243static u32 iwl4965_ucode_get_build(const struct iwl_ucode_header *ucode,
2244 u32 api_ver)
2245{
2246 return 0;
2247}
2248static u8 *iwl4965_ucode_get_data(const struct iwl_ucode_header *ucode,
2249 u32 api_ver)
2250{
2251 return (u8 *) ucode->u.v1.data;
2252}
2253
2254IWL4965_UCODE_GET(inst_size);
2255IWL4965_UCODE_GET(data_size);
2256IWL4965_UCODE_GET(init_size);
2257IWL4965_UCODE_GET(init_data_size);
2258IWL4965_UCODE_GET(boot_size);
2259
3c424c28 2260static struct iwl_hcmd_ops iwl4965_hcmd = {
7e8c519e 2261 .rxon_assoc = iwl4965_send_rxon_assoc,
e0158e61 2262 .commit_rxon = iwl_commit_rxon,
45823531 2263 .set_rxon_chain = iwl_set_rxon_chain,
3c424c28
TW
2264};
2265
cc0f555d
JS
2266static struct iwl_ucode_ops iwl4965_ucode = {
2267 .get_header_size = iwl4965_ucode_get_header_size,
2268 .get_build = iwl4965_ucode_get_build,
2269 .get_inst_size = iwl4965_ucode_get_inst_size,
2270 .get_data_size = iwl4965_ucode_get_data_size,
2271 .get_init_size = iwl4965_ucode_get_init_size,
2272 .get_init_data_size = iwl4965_ucode_get_init_data_size,
2273 .get_boot_size = iwl4965_ucode_get_boot_size,
2274 .get_data = iwl4965_ucode_get_data,
2275};
857485c0 2276static struct iwl_hcmd_utils_ops iwl4965_hcmd_utils = {
c1adf9fb 2277 .get_hcmd_size = iwl4965_get_hcmd_size,
133636de 2278 .build_addsta_hcmd = iwl4965_build_addsta_hcmd,
f0832f13
EG
2279 .chain_noise_reset = iwl4965_chain_noise_reset,
2280 .gain_computation = iwl4965_gain_computation,
a326a5d0 2281 .rts_tx_cmd_flag = iwl4965_rts_tx_cmd_flag,
caab8f1a 2282 .calc_rssi = iwl4965_calc_rssi,
857485c0
TW
2283};
2284
6bc913bd 2285static struct iwl_lib_ops iwl4965_lib = {
5425e490 2286 .set_hw_params = iwl4965_hw_set_hw_params,
e2a722eb 2287 .txq_update_byte_cnt_tbl = iwl4965_txq_update_byte_cnt_tbl,
da1bc453 2288 .txq_set_sched = iwl4965_txq_set_sched,
30e553e3
TW
2289 .txq_agg_enable = iwl4965_txq_agg_enable,
2290 .txq_agg_disable = iwl4965_txq_agg_disable,
7aaa1d79
SO
2291 .txq_attach_buf_to_tfd = iwl_hw_txq_attach_buf_to_tfd,
2292 .txq_free_tfd = iwl_hw_txq_free_tfd,
a8e74e27 2293 .txq_init = iwl_hw_tx_queue_init,
d4789efe 2294 .rx_handler_setup = iwl4965_rx_handler_setup,
4e39317d
EG
2295 .setup_deferred_work = iwl4965_setup_deferred_work,
2296 .cancel_deferred_work = iwl4965_cancel_deferred_work,
57aab75a
TW
2297 .is_valid_rtc_data_addr = iwl4965_hw_valid_rtc_data_addr,
2298 .alive_notify = iwl4965_alive_notify,
f3ccc08c 2299 .init_alive_start = iwl4965_init_alive_start,
57aab75a 2300 .load_ucode = iwl4965_load_bsm,
6f4083aa 2301 .apm_ops = {
91238714 2302 .init = iwl4965_apm_init,
7f066108 2303 .reset = iwl4965_apm_reset,
f118a91d 2304 .stop = iwl4965_apm_stop,
694cc56d 2305 .config = iwl4965_nic_config,
5b9f8cd3 2306 .set_pwr_src = iwl_set_pwr_src,
6f4083aa 2307 },
6bc913bd 2308 .eeprom_ops = {
073d3f5f
TW
2309 .regulatory_bands = {
2310 EEPROM_REGULATORY_BAND_1_CHANNELS,
2311 EEPROM_REGULATORY_BAND_2_CHANNELS,
2312 EEPROM_REGULATORY_BAND_3_CHANNELS,
2313 EEPROM_REGULATORY_BAND_4_CHANNELS,
2314 EEPROM_REGULATORY_BAND_5_CHANNELS,
7aafef1c
WYG
2315 EEPROM_4965_REGULATORY_BAND_24_HT40_CHANNELS,
2316 EEPROM_4965_REGULATORY_BAND_52_HT40_CHANNELS
073d3f5f 2317 },
6bc913bd
AK
2318 .verify_signature = iwlcore_eeprom_verify_signature,
2319 .acquire_semaphore = iwlcore_eeprom_acquire_semaphore,
2320 .release_semaphore = iwlcore_eeprom_release_semaphore,
0ef2ca67 2321 .calib_version = iwl4965_eeprom_calib_version,
073d3f5f 2322 .query_addr = iwlcore_eeprom_query_addr,
6bc913bd 2323 },
630fe9b6 2324 .send_tx_power = iwl4965_send_tx_power,
5b9f8cd3 2325 .update_chain_flags = iwl_update_chain_flags,
5bbe233b 2326 .post_associate = iwl_post_associate,
60690a6a 2327 .config_ap = iwl_config_ap,
ef850d7c 2328 .isr = iwl_isr_legacy,
62161aef
WYG
2329 .temp_ops = {
2330 .temperature = iwl4965_temperature_calib,
2331 .set_ct_kill = iwl4965_set_ct_threshold,
2332 },
6bc913bd
AK
2333};
2334
2335static struct iwl_ops iwl4965_ops = {
cc0f555d 2336 .ucode = &iwl4965_ucode,
6bc913bd 2337 .lib = &iwl4965_lib,
3c424c28 2338 .hcmd = &iwl4965_hcmd,
857485c0 2339 .utils = &iwl4965_hcmd_utils,
6bc913bd
AK
2340};
2341
fed9017e 2342struct iwl_cfg iwl4965_agn_cfg = {
82b9a121 2343 .name = "4965AGN",
a0987a8d
RC
2344 .fw_name_pre = IWL4965_FW_PRE,
2345 .ucode_api_max = IWL4965_UCODE_API_MAX,
2346 .ucode_api_min = IWL4965_UCODE_API_MIN,
82b9a121 2347 .sku = IWL_SKU_A|IWL_SKU_G|IWL_SKU_N,
073d3f5f 2348 .eeprom_size = IWL4965_EEPROM_IMG_SIZE,
0ef2ca67
TW
2349 .eeprom_ver = EEPROM_4965_EEPROM_VERSION,
2350 .eeprom_calib_ver = EEPROM_4965_TX_POWER_VERSION,
6bc913bd 2351 .ops = &iwl4965_ops,
1ea87396 2352 .mod_params = &iwl4965_mod_params,
b261793d
DH
2353 .use_isr_legacy = true,
2354 .ht_greenfield_support = false,
96d8c6af 2355 .broken_powersave = true,
82b9a121
TW
2356};
2357
d16dc48a 2358/* Module firmware */
a0987a8d 2359MODULE_FIRMWARE(IWL4965_MODULE_FIRMWARE(IWL4965_UCODE_API_MAX));
d16dc48a 2360
1ea87396
AK
2361module_param_named(antenna, iwl4965_mod_params.antenna, int, 0444);
2362MODULE_PARM_DESC(antenna, "select antenna (1=Main, 2=Aux, default 0 [both])");
fcc76c6b 2363module_param_named(swcrypto, iwl4965_mod_params.sw_crypto, int, 0444);
61a2d07d 2364MODULE_PARM_DESC(swcrypto, "using crypto in software (default 0 [hardware])");
1ea87396
AK
2365module_param_named(
2366 disable_hw_scan, iwl4965_mod_params.disable_hw_scan, int, 0444);
2367MODULE_PARM_DESC(disable_hw_scan, "disable hardware scanning (default 0)");
2368
2369module_param_named(queues_num, iwl4965_mod_params.num_of_queues, int, 0444);
2370MODULE_PARM_DESC(queues_num, "number of hw queues.");
49779293
RR
2371/* 11n */
2372module_param_named(11n_disable, iwl4965_mod_params.disable_11n, int, 0444);
2373MODULE_PARM_DESC(11n_disable, "disable 11n functionality");
1ea87396
AK
2374module_param_named(amsdu_size_8K, iwl4965_mod_params.amsdu_size_8K, int, 0444);
2375MODULE_PARM_DESC(amsdu_size_8K, "enable 8K amsdu size");
49779293 2376
3a1081e8
EK
2377module_param_named(fw_restart4965, iwl4965_mod_params.restart_fw, int, 0444);
2378MODULE_PARM_DESC(fw_restart4965, "restart firmware in case of error");