]> bbs.cooldavid.org Git - net-next-2.6.git/blame - drivers/net/wireless/ath/ath9k/recv.c
ath9k: update hw configuration for virtual wiphys
[net-next-2.6.git] / drivers / net / wireless / ath / ath9k / recv.c
CommitLineData
f078f209 1/*
cee075a2 2 * Copyright (c) 2008-2009 Atheros Communications Inc.
f078f209
LR
3 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
394cf0a1 17#include "ath9k.h"
f078f209 18
bce048d7
JM
19static struct ieee80211_hw * ath_get_virt_hw(struct ath_softc *sc,
20 struct ieee80211_hdr *hdr)
21{
c52f33d0
JM
22 struct ieee80211_hw *hw = sc->pri_wiphy->hw;
23 int i;
24
25 spin_lock_bh(&sc->wiphy_lock);
26 for (i = 0; i < sc->num_sec_wiphy; i++) {
27 struct ath_wiphy *aphy = sc->sec_wiphy[i];
28 if (aphy == NULL)
29 continue;
30 if (compare_ether_addr(hdr->addr1, aphy->hw->wiphy->perm_addr)
31 == 0) {
32 hw = aphy->hw;
33 break;
34 }
35 }
36 spin_unlock_bh(&sc->wiphy_lock);
37 return hw;
bce048d7
JM
38}
39
f078f209
LR
40/*
41 * Setup and link descriptors.
42 *
43 * 11N: we can no longer afford to self link the last descriptor.
44 * MAC acknowledges BA status as long as it copies frames to host
45 * buffer (or rx fifo). This can incorrectly acknowledge packets
46 * to a sender if last desc is self-linked.
f078f209 47 */
f078f209
LR
48static void ath_rx_buf_link(struct ath_softc *sc, struct ath_buf *bf)
49{
cbe61d8a 50 struct ath_hw *ah = sc->sc_ah;
f078f209
LR
51 struct ath_desc *ds;
52 struct sk_buff *skb;
53
54 ATH_RXBUF_RESET(bf);
55
56 ds = bf->bf_desc;
be0418ad 57 ds->ds_link = 0; /* link to null */
f078f209
LR
58 ds->ds_data = bf->bf_buf_addr;
59
be0418ad 60 /* virtual addr of the beginning of the buffer. */
f078f209 61 skb = bf->bf_mpdu;
9680e8a3 62 BUG_ON(skb == NULL);
f078f209
LR
63 ds->ds_vdata = skb->data;
64
b77f483f 65 /* setup rx descriptors. The rx.bufsize here tells the harware
b4b6cda2
LR
66 * how much data it can DMA to us and that we are prepared
67 * to process */
b77f483f
S
68 ath9k_hw_setuprxdesc(ah, ds,
69 sc->rx.bufsize,
f078f209
LR
70 0);
71
b77f483f 72 if (sc->rx.rxlink == NULL)
f078f209
LR
73 ath9k_hw_putrxbuf(ah, bf->bf_daddr);
74 else
b77f483f 75 *sc->rx.rxlink = bf->bf_daddr;
f078f209 76
b77f483f 77 sc->rx.rxlink = &ds->ds_link;
f078f209
LR
78 ath9k_hw_rxena(ah);
79}
80
ff37e337
S
81static void ath_setdefantenna(struct ath_softc *sc, u32 antenna)
82{
83 /* XXX block beacon interrupts */
84 ath9k_hw_setantenna(sc->sc_ah, antenna);
b77f483f
S
85 sc->rx.defant = antenna;
86 sc->rx.rxotherant = 0;
ff37e337
S
87}
88
89/*
90 * Extend 15-bit time stamp from rx descriptor to
91 * a full 64-bit TSF using the current h/w TSF.
92*/
93static u64 ath_extend_tsf(struct ath_softc *sc, u32 rstamp)
94{
95 u64 tsf;
96
97 tsf = ath9k_hw_gettsf64(sc->sc_ah);
98 if ((tsf & 0x7fff) < rstamp)
99 tsf -= 0x8000;
100 return (tsf & ~0x7fff) | rstamp;
101}
102
f078f209 103/*
be0418ad
S
104 * For Decrypt or Demic errors, we only mark packet status here and always push
105 * up the frame up to let mac80211 handle the actual error case, be it no
106 * decryption key or real decryption error. This let us keep statistics there.
f078f209 107 */
be0418ad
S
108static int ath_rx_prepare(struct sk_buff *skb, struct ath_desc *ds,
109 struct ieee80211_rx_status *rx_status, bool *decrypt_error,
110 struct ath_softc *sc)
f078f209 111{
be0418ad 112 struct ieee80211_hdr *hdr;
be0418ad
S
113 u8 ratecode;
114 __le16 fc;
bce048d7 115 struct ieee80211_hw *hw;
a59b5a5e
SB
116 struct ieee80211_sta *sta;
117 struct ath_node *an;
118 int last_rssi = ATH_RSSI_DUMMY_MARKER;
119
be0418ad
S
120
121 hdr = (struct ieee80211_hdr *)skb->data;
122 fc = hdr->frame_control;
123 memset(rx_status, 0, sizeof(struct ieee80211_rx_status));
bce048d7 124 hw = ath_get_virt_hw(sc, hdr);
be0418ad
S
125
126 if (ds->ds_rxstat.rs_more) {
127 /*
128 * Frame spans multiple descriptors; this cannot happen yet
129 * as we don't support jumbograms. If not in monitor mode,
130 * discard the frame. Enable this if you want to see
131 * error frames in Monitor mode.
132 */
2660b81a 133 if (sc->sc_ah->opmode != NL80211_IFTYPE_MONITOR)
be0418ad
S
134 goto rx_next;
135 } else if (ds->ds_rxstat.rs_status != 0) {
136 if (ds->ds_rxstat.rs_status & ATH9K_RXERR_CRC)
137 rx_status->flag |= RX_FLAG_FAILED_FCS_CRC;
138 if (ds->ds_rxstat.rs_status & ATH9K_RXERR_PHY)
139 goto rx_next;
f078f209 140
be0418ad
S
141 if (ds->ds_rxstat.rs_status & ATH9K_RXERR_DECRYPT) {
142 *decrypt_error = true;
143 } else if (ds->ds_rxstat.rs_status & ATH9K_RXERR_MIC) {
144 if (ieee80211_is_ctl(fc))
145 /*
146 * Sometimes, we get invalid
147 * MIC failures on valid control frames.
148 * Remove these mic errors.
149 */
150 ds->ds_rxstat.rs_status &= ~ATH9K_RXERR_MIC;
151 else
152 rx_status->flag |= RX_FLAG_MMIC_ERROR;
153 }
154 /*
155 * Reject error frames with the exception of
156 * decryption and MIC failures. For monitor mode,
157 * we also ignore the CRC error.
158 */
2660b81a 159 if (sc->sc_ah->opmode == NL80211_IFTYPE_MONITOR) {
be0418ad
S
160 if (ds->ds_rxstat.rs_status &
161 ~(ATH9K_RXERR_DECRYPT | ATH9K_RXERR_MIC |
162 ATH9K_RXERR_CRC))
163 goto rx_next;
164 } else {
165 if (ds->ds_rxstat.rs_status &
166 ~(ATH9K_RXERR_DECRYPT | ATH9K_RXERR_MIC)) {
167 goto rx_next;
168 }
169 }
f078f209
LR
170 }
171
be0418ad 172 ratecode = ds->ds_rxstat.rs_rate;
be0418ad 173
be0418ad 174 if (ratecode & 0x80) {
baad1d92
JM
175 /* HT rate */
176 rx_status->flag |= RX_FLAG_HT;
be0418ad 177 if (ds->ds_rxstat.rs_flags & ATH9K_RX_2040)
baad1d92 178 rx_status->flag |= RX_FLAG_40MHZ;
be0418ad 179 if (ds->ds_rxstat.rs_flags & ATH9K_RX_GI)
baad1d92
JM
180 rx_status->flag |= RX_FLAG_SHORT_GI;
181 rx_status->rate_idx = ratecode & 0x7f;
182 } else {
183 int i = 0, cur_band, n_rates;
baad1d92
JM
184
185 cur_band = hw->conf.channel->band;
186 n_rates = sc->sbands[cur_band].n_bitrates;
187
188 for (i = 0; i < n_rates; i++) {
189 if (sc->sbands[cur_band].bitrates[i].hw_value ==
190 ratecode) {
191 rx_status->rate_idx = i;
192 break;
193 }
194
195 if (sc->sbands[cur_band].bitrates[i].hw_value_short ==
196 ratecode) {
197 rx_status->rate_idx = i;
198 rx_status->flag |= RX_FLAG_SHORTPRE;
199 break;
200 }
201 }
be0418ad
S
202 }
203
a59b5a5e 204 rcu_read_lock();
5ed176e1
JB
205 /* XXX: use ieee80211_find_sta! */
206 sta = ieee80211_find_sta_by_hw(sc->hw, hdr->addr2);
a59b5a5e
SB
207 if (sta) {
208 an = (struct ath_node *) sta->drv_priv;
209 if (ds->ds_rxstat.rs_rssi != ATH9K_RSSI_BAD &&
210 !ds->ds_rxstat.rs_moreaggr)
211 ATH_RSSI_LPF(an->last_rssi, ds->ds_rxstat.rs_rssi);
212 last_rssi = an->last_rssi;
213 }
214 rcu_read_unlock();
215
216 if (likely(last_rssi != ATH_RSSI_DUMMY_MARKER))
217 ds->ds_rxstat.rs_rssi = ATH_EP_RND(last_rssi,
218 ATH_RSSI_EP_MULTIPLIER);
219 if (ds->ds_rxstat.rs_rssi < 0)
220 ds->ds_rxstat.rs_rssi = 0;
221 else if (ds->ds_rxstat.rs_rssi > 127)
222 ds->ds_rxstat.rs_rssi = 127;
223
5e32b1ed
S
224 /* Update Beacon RSSI, this is used by ANI. */
225 if (ieee80211_is_beacon(fc))
22e66a4c 226 sc->sc_ah->stats.avgbrssi = ds->ds_rxstat.rs_rssi;
5e32b1ed 227
be0418ad 228 rx_status->mactime = ath_extend_tsf(sc, ds->ds_rxstat.rs_tstamp);
bce048d7
JM
229 rx_status->band = hw->conf.channel->band;
230 rx_status->freq = hw->conf.channel->center_freq;
17d7904d 231 rx_status->noise = sc->ani.noise_floor;
a59b5a5e 232 rx_status->signal = ATH_DEFAULT_NOISE_FLOOR + ds->ds_rxstat.rs_rssi;
be0418ad
S
233 rx_status->antenna = ds->ds_rxstat.rs_antenna;
234
7d5ca3b8
LR
235 /*
236 * Theory for reporting quality:
237 *
238 * At a hardware RSSI of 45 you will be able to use MCS 7 reliably.
239 * At a hardware RSSI of 45 you will be able to use MCS 15 reliably.
240 * At a hardware RSSI of 35 you should be able use 54 Mbps reliably.
241 *
242 * MCS 7 is the highets MCS index usable by a 1-stream device.
243 * MCS 15 is the highest MCS index usable by a 2-stream device.
244 *
245 * All ath9k devices are either 1-stream or 2-stream.
246 *
247 * How many bars you see is derived from the qual reporting.
248 *
249 * A more elaborate scheme can be used here but it requires tables
250 * of SNR/throughput for each possible mode used. For the MCS table
251 * you can refer to the wireless wiki:
252 *
253 * http://wireless.kernel.org/en/developers/Documentation/ieee80211/802.11n
254 *
255 */
256 if (conf_is_ht(&hw->conf))
257 rx_status->qual = ds->ds_rxstat.rs_rssi * 100 / 45;
258 else
259 rx_status->qual = ds->ds_rxstat.rs_rssi * 100 / 35;
be0418ad
S
260
261 /* rssi can be more than 45 though, anything above that
262 * should be considered at 100% */
263 if (rx_status->qual > 100)
264 rx_status->qual = 100;
265
266 rx_status->flag |= RX_FLAG_TSFT;
267
268 return 1;
269rx_next:
270 return 0;
f078f209
LR
271}
272
273static void ath_opmode_init(struct ath_softc *sc)
274{
cbe61d8a 275 struct ath_hw *ah = sc->sc_ah;
1510718d
LR
276 struct ath_common *common = ath9k_hw_common(ah);
277
f078f209
LR
278 u32 rfilt, mfilt[2];
279
280 /* configure rx filter */
281 rfilt = ath_calcrxfilter(sc);
282 ath9k_hw_setrxfilter(ah, rfilt);
283
284 /* configure bssid mask */
2660b81a 285 if (ah->caps.hw_caps & ATH9K_HW_CAP_BSSIDMASK)
13b81559 286 ath_hw_setbssidmask(common);
f078f209
LR
287
288 /* configure operational mode */
289 ath9k_hw_setopmode(ah);
290
291 /* Handle any link-level address change. */
1510718d 292 ath9k_hw_setmac(ah, common->macaddr);
f078f209
LR
293
294 /* calculate and install multicast filter */
295 mfilt[0] = mfilt[1] = ~0;
f078f209 296 ath9k_hw_setmcastfilter(ah, mfilt[0], mfilt[1]);
f078f209
LR
297}
298
299int ath_rx_init(struct ath_softc *sc, int nbufs)
300{
27c51f1a 301 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
f078f209
LR
302 struct sk_buff *skb;
303 struct ath_buf *bf;
304 int error = 0;
305
797fe5cb
S
306 spin_lock_init(&sc->rx.rxflushlock);
307 sc->sc_flags &= ~SC_OP_RXFLUSH;
308 spin_lock_init(&sc->rx.rxbuflock);
f078f209 309
797fe5cb 310 sc->rx.bufsize = roundup(IEEE80211_MAX_MPDU_LEN,
27c51f1a 311 min(common->cachelsz, (u16)64));
f078f209 312
c46917bb
LR
313 ath_print(common, ATH_DBG_CONFIG, "cachelsz %u rxbufsize %u\n",
314 common->cachelsz, sc->rx.bufsize);
f078f209 315
797fe5cb 316 /* Initialize rx descriptors */
f078f209 317
797fe5cb
S
318 error = ath_descdma_setup(sc, &sc->rx.rxdma, &sc->rx.rxbuf,
319 "rx", nbufs, 1);
320 if (error != 0) {
c46917bb
LR
321 ath_print(common, ATH_DBG_FATAL,
322 "failed to allocate rx descriptors: %d\n", error);
797fe5cb
S
323 goto err;
324 }
f078f209 325
797fe5cb 326 list_for_each_entry(bf, &sc->rx.rxbuf, list) {
27c51f1a 327 skb = ath_rxbuf_alloc(common, sc->rx.bufsize, GFP_KERNEL);
797fe5cb
S
328 if (skb == NULL) {
329 error = -ENOMEM;
330 goto err;
f078f209 331 }
f078f209 332
797fe5cb
S
333 bf->bf_mpdu = skb;
334 bf->bf_buf_addr = dma_map_single(sc->dev, skb->data,
335 sc->rx.bufsize,
336 DMA_FROM_DEVICE);
337 if (unlikely(dma_mapping_error(sc->dev,
338 bf->bf_buf_addr))) {
339 dev_kfree_skb_any(skb);
340 bf->bf_mpdu = NULL;
c46917bb
LR
341 ath_print(common, ATH_DBG_FATAL,
342 "dma_mapping_error() on RX init\n");
797fe5cb
S
343 error = -ENOMEM;
344 goto err;
345 }
346 bf->bf_dmacontext = bf->bf_buf_addr;
347 }
348 sc->rx.rxlink = NULL;
f078f209 349
797fe5cb 350err:
f078f209
LR
351 if (error)
352 ath_rx_cleanup(sc);
353
354 return error;
355}
356
f078f209
LR
357void ath_rx_cleanup(struct ath_softc *sc)
358{
359 struct sk_buff *skb;
360 struct ath_buf *bf;
361
b77f483f 362 list_for_each_entry(bf, &sc->rx.rxbuf, list) {
f078f209 363 skb = bf->bf_mpdu;
051b9191 364 if (skb) {
797fe5cb
S
365 dma_unmap_single(sc->dev, bf->bf_buf_addr,
366 sc->rx.bufsize, DMA_FROM_DEVICE);
f078f209 367 dev_kfree_skb(skb);
051b9191 368 }
f078f209
LR
369 }
370
b77f483f
S
371 if (sc->rx.rxdma.dd_desc_len != 0)
372 ath_descdma_cleanup(sc, &sc->rx.rxdma, &sc->rx.rxbuf);
f078f209
LR
373}
374
375/*
376 * Calculate the receive filter according to the
377 * operating mode and state:
378 *
379 * o always accept unicast, broadcast, and multicast traffic
380 * o maintain current state of phy error reception (the hal
381 * may enable phy error frames for noise immunity work)
382 * o probe request frames are accepted only when operating in
383 * hostap, adhoc, or monitor modes
384 * o enable promiscuous mode according to the interface state
385 * o accept beacons:
386 * - when operating in adhoc mode so the 802.11 layer creates
387 * node table entries for peers,
388 * - when operating in station mode for collecting rssi data when
389 * the station is otherwise quiet, or
390 * - when operating as a repeater so we see repeater-sta beacons
391 * - when scanning
392 */
393
394u32 ath_calcrxfilter(struct ath_softc *sc)
395{
396#define RX_FILTER_PRESERVE (ATH9K_RX_FILTER_PHYERR | ATH9K_RX_FILTER_PHYRADAR)
7dcfdcd9 397
f078f209
LR
398 u32 rfilt;
399
400 rfilt = (ath9k_hw_getrxfilter(sc->sc_ah) & RX_FILTER_PRESERVE)
401 | ATH9K_RX_FILTER_UCAST | ATH9K_RX_FILTER_BCAST
402 | ATH9K_RX_FILTER_MCAST;
403
404 /* If not a STA, enable processing of Probe Requests */
2660b81a 405 if (sc->sc_ah->opmode != NL80211_IFTYPE_STATION)
f078f209
LR
406 rfilt |= ATH9K_RX_FILTER_PROBEREQ;
407
217ba9da
JM
408 /*
409 * Set promiscuous mode when FIF_PROMISC_IN_BSS is enabled for station
410 * mode interface or when in monitor mode. AP mode does not need this
411 * since it receives all in-BSS frames anyway.
412 */
2660b81a 413 if (((sc->sc_ah->opmode != NL80211_IFTYPE_AP) &&
b77f483f 414 (sc->rx.rxfilter & FIF_PROMISC_IN_BSS)) ||
217ba9da 415 (sc->sc_ah->opmode == NL80211_IFTYPE_MONITOR))
f078f209 416 rfilt |= ATH9K_RX_FILTER_PROM;
f078f209 417
d42c6b71
S
418 if (sc->rx.rxfilter & FIF_CONTROL)
419 rfilt |= ATH9K_RX_FILTER_CONTROL;
420
dbaaa147
VT
421 if ((sc->sc_ah->opmode == NL80211_IFTYPE_STATION) &&
422 !(sc->rx.rxfilter & FIF_BCN_PRBRESP_PROMISC))
423 rfilt |= ATH9K_RX_FILTER_MYBEACON;
424 else
f078f209
LR
425 rfilt |= ATH9K_RX_FILTER_BEACON;
426
66afad01
SB
427 if ((AR_SREV_9280_10_OR_LATER(sc->sc_ah) ||
428 AR_SREV_9285_10_OR_LATER(sc->sc_ah)) &&
429 (sc->sc_ah->opmode == NL80211_IFTYPE_AP) &&
430 (sc->rx.rxfilter & FIF_PSPOLL))
dbaaa147 431 rfilt |= ATH9K_RX_FILTER_PSPOLL;
be0418ad 432
7ea310be
S
433 if (conf_is_ht(&sc->hw->conf))
434 rfilt |= ATH9K_RX_FILTER_COMP_BAR;
435
5eb6ba83 436 if (sc->sec_wiphy || (sc->rx.rxfilter & FIF_OTHER_BSS)) {
b93bce2a
JM
437 /* TODO: only needed if more than one BSSID is in use in
438 * station/adhoc mode */
5eb6ba83
JC
439 /* The following may also be needed for other older chips */
440 if (sc->sc_ah->hw_version.macVersion == AR_SREV_VERSION_9160)
441 rfilt |= ATH9K_RX_FILTER_PROM;
b93bce2a
JM
442 rfilt |= ATH9K_RX_FILTER_MCAST_BCAST_ALL;
443 }
444
f078f209 445 return rfilt;
7dcfdcd9 446
f078f209
LR
447#undef RX_FILTER_PRESERVE
448}
449
f078f209
LR
450int ath_startrecv(struct ath_softc *sc)
451{
cbe61d8a 452 struct ath_hw *ah = sc->sc_ah;
f078f209
LR
453 struct ath_buf *bf, *tbf;
454
b77f483f
S
455 spin_lock_bh(&sc->rx.rxbuflock);
456 if (list_empty(&sc->rx.rxbuf))
f078f209
LR
457 goto start_recv;
458
b77f483f
S
459 sc->rx.rxlink = NULL;
460 list_for_each_entry_safe(bf, tbf, &sc->rx.rxbuf, list) {
f078f209
LR
461 ath_rx_buf_link(sc, bf);
462 }
463
464 /* We could have deleted elements so the list may be empty now */
b77f483f 465 if (list_empty(&sc->rx.rxbuf))
f078f209
LR
466 goto start_recv;
467
b77f483f 468 bf = list_first_entry(&sc->rx.rxbuf, struct ath_buf, list);
f078f209 469 ath9k_hw_putrxbuf(ah, bf->bf_daddr);
be0418ad 470 ath9k_hw_rxena(ah);
f078f209
LR
471
472start_recv:
b77f483f 473 spin_unlock_bh(&sc->rx.rxbuflock);
be0418ad
S
474 ath_opmode_init(sc);
475 ath9k_hw_startpcureceive(ah);
476
f078f209
LR
477 return 0;
478}
479
f078f209
LR
480bool ath_stoprecv(struct ath_softc *sc)
481{
cbe61d8a 482 struct ath_hw *ah = sc->sc_ah;
f078f209
LR
483 bool stopped;
484
be0418ad
S
485 ath9k_hw_stoppcurecv(ah);
486 ath9k_hw_setrxfilter(ah, 0);
487 stopped = ath9k_hw_stopdmarecv(ah);
b77f483f 488 sc->rx.rxlink = NULL;
be0418ad 489
f078f209
LR
490 return stopped;
491}
492
f078f209
LR
493void ath_flushrecv(struct ath_softc *sc)
494{
b77f483f 495 spin_lock_bh(&sc->rx.rxflushlock);
98deeea0 496 sc->sc_flags |= SC_OP_RXFLUSH;
f078f209 497 ath_rx_tasklet(sc, 1);
98deeea0 498 sc->sc_flags &= ~SC_OP_RXFLUSH;
b77f483f 499 spin_unlock_bh(&sc->rx.rxflushlock);
f078f209
LR
500}
501
cc65965c
JM
502static bool ath_beacon_dtim_pending_cab(struct sk_buff *skb)
503{
504 /* Check whether the Beacon frame has DTIM indicating buffered bc/mc */
505 struct ieee80211_mgmt *mgmt;
506 u8 *pos, *end, id, elen;
507 struct ieee80211_tim_ie *tim;
508
509 mgmt = (struct ieee80211_mgmt *)skb->data;
510 pos = mgmt->u.beacon.variable;
511 end = skb->data + skb->len;
512
513 while (pos + 2 < end) {
514 id = *pos++;
515 elen = *pos++;
516 if (pos + elen > end)
517 break;
518
519 if (id == WLAN_EID_TIM) {
520 if (elen < sizeof(*tim))
521 break;
522 tim = (struct ieee80211_tim_ie *) pos;
523 if (tim->dtim_count != 0)
524 break;
525 return tim->bitmap_ctrl & 0x01;
526 }
527
528 pos += elen;
529 }
530
531 return false;
532}
533
cc65965c
JM
534static void ath_rx_ps_beacon(struct ath_softc *sc, struct sk_buff *skb)
535{
536 struct ieee80211_mgmt *mgmt;
1510718d 537 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
cc65965c
JM
538
539 if (skb->len < 24 + 8 + 2 + 2)
540 return;
541
542 mgmt = (struct ieee80211_mgmt *)skb->data;
1510718d 543 if (memcmp(common->curbssid, mgmt->bssid, ETH_ALEN) != 0)
cc65965c
JM
544 return; /* not from our current AP */
545
293dc5df
GJ
546 sc->sc_flags &= ~SC_OP_WAIT_FOR_BEACON;
547
ccdfeab6
JM
548 if (sc->sc_flags & SC_OP_BEACON_SYNC) {
549 sc->sc_flags &= ~SC_OP_BEACON_SYNC;
c46917bb
LR
550 ath_print(common, ATH_DBG_PS,
551 "Reconfigure Beacon timers based on "
552 "timestamp from the AP\n");
ccdfeab6
JM
553 ath_beacon_config(sc, NULL);
554 }
555
cc65965c
JM
556 if (ath_beacon_dtim_pending_cab(skb)) {
557 /*
558 * Remain awake waiting for buffered broadcast/multicast
58f5fffd
GJ
559 * frames. If the last broadcast/multicast frame is not
560 * received properly, the next beacon frame will work as
561 * a backup trigger for returning into NETWORK SLEEP state,
562 * so we are waiting for it as well.
cc65965c 563 */
c46917bb
LR
564 ath_print(common, ATH_DBG_PS, "Received DTIM beacon indicating "
565 "buffered broadcast/multicast frame(s)\n");
58f5fffd 566 sc->sc_flags |= SC_OP_WAIT_FOR_CAB | SC_OP_WAIT_FOR_BEACON;
cc65965c
JM
567 return;
568 }
569
570 if (sc->sc_flags & SC_OP_WAIT_FOR_CAB) {
571 /*
572 * This can happen if a broadcast frame is dropped or the AP
573 * fails to send a frame indicating that all CAB frames have
574 * been delivered.
575 */
293dc5df 576 sc->sc_flags &= ~SC_OP_WAIT_FOR_CAB;
c46917bb
LR
577 ath_print(common, ATH_DBG_PS,
578 "PS wait for CAB frames timed out\n");
cc65965c 579 }
cc65965c
JM
580}
581
582static void ath_rx_ps(struct ath_softc *sc, struct sk_buff *skb)
583{
584 struct ieee80211_hdr *hdr;
c46917bb 585 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
cc65965c
JM
586
587 hdr = (struct ieee80211_hdr *)skb->data;
588
589 /* Process Beacon and CAB receive in PS state */
9a23f9ca
JM
590 if ((sc->sc_flags & SC_OP_WAIT_FOR_BEACON) &&
591 ieee80211_is_beacon(hdr->frame_control))
cc65965c
JM
592 ath_rx_ps_beacon(sc, skb);
593 else if ((sc->sc_flags & SC_OP_WAIT_FOR_CAB) &&
594 (ieee80211_is_data(hdr->frame_control) ||
595 ieee80211_is_action(hdr->frame_control)) &&
596 is_multicast_ether_addr(hdr->addr1) &&
597 !ieee80211_has_moredata(hdr->frame_control)) {
cc65965c
JM
598 /*
599 * No more broadcast/multicast frames to be received at this
600 * point.
601 */
293dc5df 602 sc->sc_flags &= ~SC_OP_WAIT_FOR_CAB;
c46917bb
LR
603 ath_print(common, ATH_DBG_PS,
604 "All PS CAB frames received, back to sleep\n");
9a23f9ca
JM
605 } else if ((sc->sc_flags & SC_OP_WAIT_FOR_PSPOLL_DATA) &&
606 !is_multicast_ether_addr(hdr->addr1) &&
607 !ieee80211_has_morefrags(hdr->frame_control)) {
608 sc->sc_flags &= ~SC_OP_WAIT_FOR_PSPOLL_DATA;
c46917bb
LR
609 ath_print(common, ATH_DBG_PS,
610 "Going back to sleep after having received "
611 "PS-Poll data (0x%x)\n",
9a23f9ca
JM
612 sc->sc_flags & (SC_OP_WAIT_FOR_BEACON |
613 SC_OP_WAIT_FOR_CAB |
614 SC_OP_WAIT_FOR_PSPOLL_DATA |
615 SC_OP_WAIT_FOR_TX_ACK));
cc65965c
JM
616 }
617}
618
9d64a3cf
JM
619static void ath_rx_send_to_mac80211(struct ath_softc *sc, struct sk_buff *skb,
620 struct ieee80211_rx_status *rx_status)
621{
622 struct ieee80211_hdr *hdr;
623
624 hdr = (struct ieee80211_hdr *)skb->data;
625
626 /* Send the frame to mac80211 */
627 if (is_multicast_ether_addr(hdr->addr1)) {
628 int i;
629 /*
630 * Deliver broadcast/multicast frames to all suitable
631 * virtual wiphys.
632 */
633 /* TODO: filter based on channel configuration */
634 for (i = 0; i < sc->num_sec_wiphy; i++) {
635 struct ath_wiphy *aphy = sc->sec_wiphy[i];
636 struct sk_buff *nskb;
637 if (aphy == NULL)
638 continue;
639 nskb = skb_copy(skb, GFP_ATOMIC);
f1d58c25
JB
640 if (nskb) {
641 memcpy(IEEE80211_SKB_RXCB(nskb), rx_status,
642 sizeof(*rx_status));
643 ieee80211_rx(aphy->hw, nskb);
644 }
9d64a3cf 645 }
f1d58c25
JB
646 memcpy(IEEE80211_SKB_RXCB(skb), rx_status, sizeof(*rx_status));
647 ieee80211_rx(sc->hw, skb);
9d64a3cf
JM
648 } else {
649 /* Deliver unicast frames based on receiver address */
f1d58c25
JB
650 memcpy(IEEE80211_SKB_RXCB(skb), rx_status, sizeof(*rx_status));
651 ieee80211_rx(ath_get_virt_hw(sc, hdr), skb);
9d64a3cf
JM
652 }
653}
654
f078f209
LR
655int ath_rx_tasklet(struct ath_softc *sc, int flush)
656{
657#define PA2DESC(_sc, _pa) \
b77f483f
S
658 ((struct ath_desc *)((caddr_t)(_sc)->rx.rxdma.dd_desc + \
659 ((_pa) - (_sc)->rx.rxdma.dd_desc_paddr)))
f078f209 660
be0418ad 661 struct ath_buf *bf;
f078f209 662 struct ath_desc *ds;
cb71d9ba 663 struct sk_buff *skb = NULL, *requeue_skb;
be0418ad 664 struct ieee80211_rx_status rx_status;
cbe61d8a 665 struct ath_hw *ah = sc->sc_ah;
27c51f1a 666 struct ath_common *common = ath9k_hw_common(ah);
be0418ad
S
667 struct ieee80211_hdr *hdr;
668 int hdrlen, padsize, retval;
669 bool decrypt_error = false;
670 u8 keyix;
853da11b 671 __le16 fc;
be0418ad 672
b77f483f 673 spin_lock_bh(&sc->rx.rxbuflock);
f078f209
LR
674
675 do {
676 /* If handling rx interrupt and flush is in progress => exit */
98deeea0 677 if ((sc->sc_flags & SC_OP_RXFLUSH) && (flush == 0))
f078f209
LR
678 break;
679
b77f483f
S
680 if (list_empty(&sc->rx.rxbuf)) {
681 sc->rx.rxlink = NULL;
f078f209
LR
682 break;
683 }
684
b77f483f 685 bf = list_first_entry(&sc->rx.rxbuf, struct ath_buf, list);
f078f209 686 ds = bf->bf_desc;
f078f209
LR
687
688 /*
689 * Must provide the virtual address of the current
690 * descriptor, the physical address, and the virtual
691 * address of the next descriptor in the h/w chain.
692 * This allows the HAL to look ahead to see if the
693 * hardware is done with a descriptor by checking the
694 * done bit in the following descriptor and the address
695 * of the current descriptor the DMA engine is working
696 * on. All this is necessary because of our use of
697 * a self-linked list to avoid rx overruns.
698 */
be0418ad 699 retval = ath9k_hw_rxprocdesc(ah, ds,
f078f209
LR
700 bf->bf_daddr,
701 PA2DESC(sc, ds->ds_link),
702 0);
703 if (retval == -EINPROGRESS) {
704 struct ath_buf *tbf;
705 struct ath_desc *tds;
706
b77f483f
S
707 if (list_is_last(&bf->list, &sc->rx.rxbuf)) {
708 sc->rx.rxlink = NULL;
f078f209
LR
709 break;
710 }
711
712 tbf = list_entry(bf->list.next, struct ath_buf, list);
713
714 /*
715 * On some hardware the descriptor status words could
716 * get corrupted, including the done bit. Because of
717 * this, check if the next descriptor's done bit is
718 * set or not.
719 *
720 * If the next descriptor's done bit is set, the current
721 * descriptor has been corrupted. Force s/w to discard
722 * this descriptor and continue...
723 */
724
725 tds = tbf->bf_desc;
be0418ad
S
726 retval = ath9k_hw_rxprocdesc(ah, tds, tbf->bf_daddr,
727 PA2DESC(sc, tds->ds_link), 0);
f078f209 728 if (retval == -EINPROGRESS) {
f078f209
LR
729 break;
730 }
731 }
732
f078f209 733 skb = bf->bf_mpdu;
be0418ad 734 if (!skb)
f078f209 735 continue;
f078f209 736
9bf9fca8
VT
737 /*
738 * Synchronize the DMA transfer with CPU before
739 * 1. accessing the frame
740 * 2. requeueing the same buffer to h/w
741 */
7da3c55c 742 dma_sync_single_for_cpu(sc->dev, bf->bf_buf_addr,
9bf9fca8 743 sc->rx.bufsize,
7da3c55c 744 DMA_FROM_DEVICE);
9bf9fca8 745
f078f209 746 /*
be0418ad
S
747 * If we're asked to flush receive queue, directly
748 * chain it back at the queue without processing it.
f078f209 749 */
be0418ad 750 if (flush)
cb71d9ba 751 goto requeue;
f078f209 752
be0418ad 753 if (!ds->ds_rxstat.rs_datalen)
cb71d9ba 754 goto requeue;
f078f209 755
be0418ad 756 /* The status portion of the descriptor could get corrupted. */
b77f483f 757 if (sc->rx.bufsize < ds->ds_rxstat.rs_datalen)
cb71d9ba 758 goto requeue;
f078f209 759
be0418ad 760 if (!ath_rx_prepare(skb, ds, &rx_status, &decrypt_error, sc))
cb71d9ba
LR
761 goto requeue;
762
763 /* Ensure we always have an skb to requeue once we are done
764 * processing the current buffer's skb */
27c51f1a 765 requeue_skb = ath_rxbuf_alloc(common, sc->rx.bufsize, GFP_ATOMIC);
cb71d9ba
LR
766
767 /* If there is no memory we ignore the current RX'd frame,
768 * tell hardware it can give us a new frame using the old
b77f483f 769 * skb and put it at the tail of the sc->rx.rxbuf list for
cb71d9ba
LR
770 * processing. */
771 if (!requeue_skb)
772 goto requeue;
f078f209 773
9bf9fca8 774 /* Unmap the frame */
7da3c55c 775 dma_unmap_single(sc->dev, bf->bf_buf_addr,
b77f483f 776 sc->rx.bufsize,
7da3c55c 777 DMA_FROM_DEVICE);
f078f209 778
be0418ad 779 skb_put(skb, ds->ds_rxstat.rs_datalen);
be0418ad
S
780
781 /* see if any padding is done by the hw and remove it */
782 hdr = (struct ieee80211_hdr *)skb->data;
783 hdrlen = ieee80211_get_hdrlen_from_skb(skb);
853da11b 784 fc = hdr->frame_control;
be0418ad 785
9c5f89b3
JM
786 /* The MAC header is padded to have 32-bit boundary if the
787 * packet payload is non-zero. The general calculation for
788 * padsize would take into account odd header lengths:
789 * padsize = (4 - hdrlen % 4) % 4; However, since only
790 * even-length headers are used, padding can only be 0 or 2
791 * bytes and we can optimize this a bit. In addition, we must
792 * not try to remove padding from short control frames that do
793 * not have payload. */
794 padsize = hdrlen & 3;
795 if (padsize && hdrlen >= 24) {
be0418ad
S
796 memmove(skb->data + padsize, skb->data, hdrlen);
797 skb_pull(skb, padsize);
f078f209
LR
798 }
799
be0418ad 800 keyix = ds->ds_rxstat.rs_keyix;
f078f209 801
be0418ad
S
802 if (!(keyix == ATH9K_RXKEYIX_INVALID) && !decrypt_error) {
803 rx_status.flag |= RX_FLAG_DECRYPTED;
9d64a3cf 804 } else if (ieee80211_has_protected(fc)
be0418ad
S
805 && !decrypt_error && skb->len >= hdrlen + 4) {
806 keyix = skb->data[hdrlen + 3] >> 6;
807
17d7904d 808 if (test_bit(keyix, sc->keymap))
be0418ad
S
809 rx_status.flag |= RX_FLAG_DECRYPTED;
810 }
0ced0e17
JM
811 if (ah->sw_mgmt_crypto &&
812 (rx_status.flag & RX_FLAG_DECRYPTED) &&
9d64a3cf 813 ieee80211_is_mgmt(fc)) {
0ced0e17
JM
814 /* Use software decrypt for management frames. */
815 rx_status.flag &= ~RX_FLAG_DECRYPTED;
816 }
be0418ad 817
cb71d9ba
LR
818 /* We will now give hardware our shiny new allocated skb */
819 bf->bf_mpdu = requeue_skb;
7da3c55c 820 bf->bf_buf_addr = dma_map_single(sc->dev, requeue_skb->data,
b77f483f 821 sc->rx.bufsize,
7da3c55c
GJ
822 DMA_FROM_DEVICE);
823 if (unlikely(dma_mapping_error(sc->dev,
f8316df1
LR
824 bf->bf_buf_addr))) {
825 dev_kfree_skb_any(requeue_skb);
826 bf->bf_mpdu = NULL;
c46917bb
LR
827 ath_print(common, ATH_DBG_FATAL,
828 "dma_mapping_error() on RX\n");
cc65965c 829 ath_rx_send_to_mac80211(sc, skb, &rx_status);
f8316df1
LR
830 break;
831 }
cb71d9ba 832 bf->bf_dmacontext = bf->bf_buf_addr;
f078f209
LR
833
834 /*
835 * change the default rx antenna if rx diversity chooses the
836 * other antenna 3 times in a row.
837 */
b77f483f
S
838 if (sc->rx.defant != ds->ds_rxstat.rs_antenna) {
839 if (++sc->rx.rxotherant >= 3)
be0418ad 840 ath_setdefantenna(sc, ds->ds_rxstat.rs_antenna);
f078f209 841 } else {
b77f483f 842 sc->rx.rxotherant = 0;
f078f209 843 }
3cbb5dd7 844
9a23f9ca 845 if (unlikely(sc->sc_flags & (SC_OP_WAIT_FOR_BEACON |
f0e9a860 846 SC_OP_WAIT_FOR_CAB |
9a23f9ca 847 SC_OP_WAIT_FOR_PSPOLL_DATA)))
cc65965c
JM
848 ath_rx_ps(sc, skb);
849
850 ath_rx_send_to_mac80211(sc, skb, &rx_status);
851
cb71d9ba 852requeue:
b77f483f 853 list_move_tail(&bf->list, &sc->rx.rxbuf);
cb71d9ba 854 ath_rx_buf_link(sc, bf);
be0418ad
S
855 } while (1);
856
b77f483f 857 spin_unlock_bh(&sc->rx.rxbuflock);
f078f209
LR
858
859 return 0;
860#undef PA2DESC
861}