]> bbs.cooldavid.org Git - net-next-2.6.git/blame - drivers/net/sh_eth.c
net: fix network drivers ndo_start_xmit() return values (part 8)
[net-next-2.6.git] / drivers / net / sh_eth.c
CommitLineData
86a74ff2
NI
1/*
2 * SuperH Ethernet device driver
3 *
b0ca2a21 4 * Copyright (C) 2006-2008 Nobuhiro Iwamatsu
380af9e3 5 * Copyright (C) 2008-2009 Renesas Solutions Corp.
86a74ff2
NI
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms and conditions of the GNU General Public License,
9 * version 2, as published by the Free Software Foundation.
10 *
11 * This program is distributed in the hope it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * more details.
15 * You should have received a copy of the GNU General Public License along with
16 * this program; if not, write to the Free Software Foundation, Inc.,
17 * 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18 *
19 * The full GNU General Public License is included in this distribution in
20 * the file called "COPYING".
21 */
22
86a74ff2
NI
23#include <linux/init.h>
24#include <linux/dma-mapping.h>
25#include <linux/etherdevice.h>
26#include <linux/delay.h>
27#include <linux/platform_device.h>
28#include <linux/mdio-bitbang.h>
29#include <linux/netdevice.h>
30#include <linux/phy.h>
31#include <linux/cache.h>
32#include <linux/io.h>
33
34#include "sh_eth.h"
35
380af9e3 36/* There is CPU dependent code */
65ac8851
YS
37#if defined(CONFIG_CPU_SUBTYPE_SH7724)
38#define SH_ETH_RESET_DEFAULT 1
39static void sh_eth_set_duplex(struct net_device *ndev)
40{
41 struct sh_eth_private *mdp = netdev_priv(ndev);
42 u32 ioaddr = ndev->base_addr;
43
44 if (mdp->duplex) /* Full */
45 ctrl_outl(ctrl_inl(ioaddr + ECMR) | ECMR_DM, ioaddr + ECMR);
46 else /* Half */
47 ctrl_outl(ctrl_inl(ioaddr + ECMR) & ~ECMR_DM, ioaddr + ECMR);
48}
49
50static void sh_eth_set_rate(struct net_device *ndev)
51{
52 struct sh_eth_private *mdp = netdev_priv(ndev);
53 u32 ioaddr = ndev->base_addr;
54
55 switch (mdp->speed) {
56 case 10: /* 10BASE */
57 ctrl_outl(ctrl_inl(ioaddr + ECMR) & ~ECMR_RTM, ioaddr + ECMR);
58 break;
59 case 100:/* 100BASE */
60 ctrl_outl(ctrl_inl(ioaddr + ECMR) | ECMR_RTM, ioaddr + ECMR);
61 break;
62 default:
63 break;
64 }
65}
66
67/* SH7724 */
68static struct sh_eth_cpu_data sh_eth_my_cpu_data = {
69 .set_duplex = sh_eth_set_duplex,
70 .set_rate = sh_eth_set_rate,
71
72 .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
73 .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
74 .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x01ff009f,
75
76 .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
77 .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RDE |
78 EESR_RFRMER | EESR_TFE | EESR_TDE | EESR_ECI,
79 .tx_error_check = EESR_TWB | EESR_TABT | EESR_TDE | EESR_TFE,
80
81 .apr = 1,
82 .mpr = 1,
83 .tpauser = 1,
84 .hw_swap = 1,
85};
86
87#elif defined(CONFIG_CPU_SUBTYPE_SH7763)
380af9e3
YS
88#define SH_ETH_HAS_TSU 1
89static void sh_eth_chip_reset(struct net_device *ndev)
90{
91 /* reset device */
92 ctrl_outl(ARSTR_ARSTR, ARSTR);
93 mdelay(1);
94}
95
96static void sh_eth_reset(struct net_device *ndev)
97{
98 u32 ioaddr = ndev->base_addr;
99 int cnt = 100;
100
101 ctrl_outl(EDSR_ENALL, ioaddr + EDSR);
102 ctrl_outl(ctrl_inl(ioaddr + EDMR) | EDMR_SRST, ioaddr + EDMR);
103 while (cnt > 0) {
104 if (!(ctrl_inl(ioaddr + EDMR) & 0x3))
105 break;
106 mdelay(1);
107 cnt--;
108 }
109 if (cnt < 0)
110 printk(KERN_ERR "Device reset fail\n");
111
112 /* Table Init */
113 ctrl_outl(0x0, ioaddr + TDLAR);
114 ctrl_outl(0x0, ioaddr + TDFAR);
115 ctrl_outl(0x0, ioaddr + TDFXR);
116 ctrl_outl(0x0, ioaddr + TDFFR);
117 ctrl_outl(0x0, ioaddr + RDLAR);
118 ctrl_outl(0x0, ioaddr + RDFAR);
119 ctrl_outl(0x0, ioaddr + RDFXR);
120 ctrl_outl(0x0, ioaddr + RDFFR);
121}
122
123static void sh_eth_set_duplex(struct net_device *ndev)
124{
125 struct sh_eth_private *mdp = netdev_priv(ndev);
126 u32 ioaddr = ndev->base_addr;
127
128 if (mdp->duplex) /* Full */
129 ctrl_outl(ctrl_inl(ioaddr + ECMR) | ECMR_DM, ioaddr + ECMR);
130 else /* Half */
131 ctrl_outl(ctrl_inl(ioaddr + ECMR) & ~ECMR_DM, ioaddr + ECMR);
132}
133
134static void sh_eth_set_rate(struct net_device *ndev)
135{
136 struct sh_eth_private *mdp = netdev_priv(ndev);
137 u32 ioaddr = ndev->base_addr;
138
139 switch (mdp->speed) {
140 case 10: /* 10BASE */
141 ctrl_outl(GECMR_10, ioaddr + GECMR);
142 break;
143 case 100:/* 100BASE */
144 ctrl_outl(GECMR_100, ioaddr + GECMR);
145 break;
146 case 1000: /* 1000BASE */
147 ctrl_outl(GECMR_1000, ioaddr + GECMR);
148 break;
149 default:
150 break;
151 }
152}
153
154/* sh7763 */
155static struct sh_eth_cpu_data sh_eth_my_cpu_data = {
156 .chip_reset = sh_eth_chip_reset,
157 .set_duplex = sh_eth_set_duplex,
158 .set_rate = sh_eth_set_rate,
159
160 .ecsr_value = ECSR_ICD | ECSR_MPD,
161 .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
162 .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
163
164 .tx_check = EESR_TC1 | EESR_FTC,
165 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT | \
166 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE | \
167 EESR_ECI,
168 .tx_error_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_TDE | \
169 EESR_TFE,
170
171 .apr = 1,
172 .mpr = 1,
173 .tpauser = 1,
174 .bculr = 1,
175 .hw_swap = 1,
176 .rpadir = 1,
177 .no_trimd = 1,
178 .no_ade = 1,
179};
180
181#elif defined(CONFIG_CPU_SUBTYPE_SH7619)
182#define SH_ETH_RESET_DEFAULT 1
183static struct sh_eth_cpu_data sh_eth_my_cpu_data = {
184 .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
185
186 .apr = 1,
187 .mpr = 1,
188 .tpauser = 1,
189 .hw_swap = 1,
190};
191#elif defined(CONFIG_CPU_SUBTYPE_SH7710) || defined(CONFIG_CPU_SUBTYPE_SH7712)
192#define SH_ETH_RESET_DEFAULT 1
193#define SH_ETH_HAS_TSU 1
194static struct sh_eth_cpu_data sh_eth_my_cpu_data = {
195 .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
196};
197#endif
198
199static void sh_eth_set_default_cpu_data(struct sh_eth_cpu_data *cd)
200{
201 if (!cd->ecsr_value)
202 cd->ecsr_value = DEFAULT_ECSR_INIT;
203
204 if (!cd->ecsipr_value)
205 cd->ecsipr_value = DEFAULT_ECSIPR_INIT;
206
207 if (!cd->fcftr_value)
208 cd->fcftr_value = DEFAULT_FIFO_F_D_RFF | \
209 DEFAULT_FIFO_F_D_RFD;
210
211 if (!cd->fdr_value)
212 cd->fdr_value = DEFAULT_FDR_INIT;
213
214 if (!cd->rmcr_value)
215 cd->rmcr_value = DEFAULT_RMCR_VALUE;
216
217 if (!cd->tx_check)
218 cd->tx_check = DEFAULT_TX_CHECK;
219
220 if (!cd->eesr_err_check)
221 cd->eesr_err_check = DEFAULT_EESR_ERR_CHECK;
222
223 if (!cd->tx_error_check)
224 cd->tx_error_check = DEFAULT_TX_ERROR_CHECK;
225}
226
227#if defined(SH_ETH_RESET_DEFAULT)
228/* Chip Reset */
229static void sh_eth_reset(struct net_device *ndev)
230{
231 u32 ioaddr = ndev->base_addr;
232
233 ctrl_outl(ctrl_inl(ioaddr + EDMR) | EDMR_SRST, ioaddr + EDMR);
234 mdelay(3);
235 ctrl_outl(ctrl_inl(ioaddr + EDMR) & ~EDMR_SRST, ioaddr + EDMR);
236}
237#endif
238
239#if defined(CONFIG_CPU_SH4)
240static void sh_eth_set_receive_align(struct sk_buff *skb)
241{
242 int reserve;
243
244 reserve = SH4_SKB_RX_ALIGN - ((u32)skb->data & (SH4_SKB_RX_ALIGN - 1));
245 if (reserve)
246 skb_reserve(skb, reserve);
247}
248#else
249static void sh_eth_set_receive_align(struct sk_buff *skb)
250{
251 skb_reserve(skb, SH2_SH3_SKB_RX_ALIGN);
252}
253#endif
254
255
71557a37
YS
256/* CPU <-> EDMAC endian convert */
257static inline __u32 cpu_to_edmac(struct sh_eth_private *mdp, u32 x)
258{
259 switch (mdp->edmac_endian) {
260 case EDMAC_LITTLE_ENDIAN:
261 return cpu_to_le32(x);
262 case EDMAC_BIG_ENDIAN:
263 return cpu_to_be32(x);
264 }
265 return x;
266}
267
268static inline __u32 edmac_to_cpu(struct sh_eth_private *mdp, u32 x)
269{
270 switch (mdp->edmac_endian) {
271 case EDMAC_LITTLE_ENDIAN:
272 return le32_to_cpu(x);
273 case EDMAC_BIG_ENDIAN:
274 return be32_to_cpu(x);
275 }
276 return x;
277}
278
86a74ff2
NI
279/*
280 * Program the hardware MAC address from dev->dev_addr.
281 */
282static void update_mac_address(struct net_device *ndev)
283{
284 u32 ioaddr = ndev->base_addr;
285
286 ctrl_outl((ndev->dev_addr[0] << 24) | (ndev->dev_addr[1] << 16) |
287 (ndev->dev_addr[2] << 8) | (ndev->dev_addr[3]),
288 ioaddr + MAHR);
289 ctrl_outl((ndev->dev_addr[4] << 8) | (ndev->dev_addr[5]),
290 ioaddr + MALR);
291}
292
293/*
294 * Get MAC address from SuperH MAC address register
295 *
296 * SuperH's Ethernet device doesn't have 'ROM' to MAC address.
297 * This driver get MAC address that use by bootloader(U-boot or sh-ipl+g).
298 * When you want use this device, you must set MAC address in bootloader.
299 *
300 */
301static void read_mac_address(struct net_device *ndev)
302{
303 u32 ioaddr = ndev->base_addr;
304
305 ndev->dev_addr[0] = (ctrl_inl(ioaddr + MAHR) >> 24);
306 ndev->dev_addr[1] = (ctrl_inl(ioaddr + MAHR) >> 16) & 0xFF;
307 ndev->dev_addr[2] = (ctrl_inl(ioaddr + MAHR) >> 8) & 0xFF;
308 ndev->dev_addr[3] = (ctrl_inl(ioaddr + MAHR) & 0xFF);
309 ndev->dev_addr[4] = (ctrl_inl(ioaddr + MALR) >> 8) & 0xFF;
310 ndev->dev_addr[5] = (ctrl_inl(ioaddr + MALR) & 0xFF);
311}
312
313struct bb_info {
314 struct mdiobb_ctrl ctrl;
315 u32 addr;
316 u32 mmd_msk;/* MMD */
317 u32 mdo_msk;
318 u32 mdi_msk;
319 u32 mdc_msk;
320};
321
322/* PHY bit set */
323static void bb_set(u32 addr, u32 msk)
324{
325 ctrl_outl(ctrl_inl(addr) | msk, addr);
326}
327
328/* PHY bit clear */
329static void bb_clr(u32 addr, u32 msk)
330{
331 ctrl_outl((ctrl_inl(addr) & ~msk), addr);
332}
333
334/* PHY bit read */
335static int bb_read(u32 addr, u32 msk)
336{
337 return (ctrl_inl(addr) & msk) != 0;
338}
339
340/* Data I/O pin control */
341static void sh_mmd_ctrl(struct mdiobb_ctrl *ctrl, int bit)
342{
343 struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
344 if (bit)
345 bb_set(bitbang->addr, bitbang->mmd_msk);
346 else
347 bb_clr(bitbang->addr, bitbang->mmd_msk);
348}
349
350/* Set bit data*/
351static void sh_set_mdio(struct mdiobb_ctrl *ctrl, int bit)
352{
353 struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
354
355 if (bit)
356 bb_set(bitbang->addr, bitbang->mdo_msk);
357 else
358 bb_clr(bitbang->addr, bitbang->mdo_msk);
359}
360
361/* Get bit data*/
362static int sh_get_mdio(struct mdiobb_ctrl *ctrl)
363{
364 struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
365 return bb_read(bitbang->addr, bitbang->mdi_msk);
366}
367
368/* MDC pin control */
369static void sh_mdc_ctrl(struct mdiobb_ctrl *ctrl, int bit)
370{
371 struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
372
373 if (bit)
374 bb_set(bitbang->addr, bitbang->mdc_msk);
375 else
376 bb_clr(bitbang->addr, bitbang->mdc_msk);
377}
378
379/* mdio bus control struct */
380static struct mdiobb_ops bb_ops = {
381 .owner = THIS_MODULE,
382 .set_mdc = sh_mdc_ctrl,
383 .set_mdio_dir = sh_mmd_ctrl,
384 .set_mdio_data = sh_set_mdio,
385 .get_mdio_data = sh_get_mdio,
386};
387
86a74ff2
NI
388/* free skb and descriptor buffer */
389static void sh_eth_ring_free(struct net_device *ndev)
390{
391 struct sh_eth_private *mdp = netdev_priv(ndev);
392 int i;
393
394 /* Free Rx skb ringbuffer */
395 if (mdp->rx_skbuff) {
396 for (i = 0; i < RX_RING_SIZE; i++) {
397 if (mdp->rx_skbuff[i])
398 dev_kfree_skb(mdp->rx_skbuff[i]);
399 }
400 }
401 kfree(mdp->rx_skbuff);
402
403 /* Free Tx skb ringbuffer */
404 if (mdp->tx_skbuff) {
405 for (i = 0; i < TX_RING_SIZE; i++) {
406 if (mdp->tx_skbuff[i])
407 dev_kfree_skb(mdp->tx_skbuff[i]);
408 }
409 }
410 kfree(mdp->tx_skbuff);
411}
412
413/* format skb and descriptor buffer */
414static void sh_eth_ring_format(struct net_device *ndev)
415{
380af9e3 416 u32 ioaddr = ndev->base_addr;
86a74ff2
NI
417 struct sh_eth_private *mdp = netdev_priv(ndev);
418 int i;
419 struct sk_buff *skb;
420 struct sh_eth_rxdesc *rxdesc = NULL;
421 struct sh_eth_txdesc *txdesc = NULL;
422 int rx_ringsize = sizeof(*rxdesc) * RX_RING_SIZE;
423 int tx_ringsize = sizeof(*txdesc) * TX_RING_SIZE;
424
425 mdp->cur_rx = mdp->cur_tx = 0;
426 mdp->dirty_rx = mdp->dirty_tx = 0;
427
428 memset(mdp->rx_ring, 0, rx_ringsize);
429
430 /* build Rx ring buffer */
431 for (i = 0; i < RX_RING_SIZE; i++) {
432 /* skb */
433 mdp->rx_skbuff[i] = NULL;
434 skb = dev_alloc_skb(mdp->rx_buf_sz);
435 mdp->rx_skbuff[i] = skb;
436 if (skb == NULL)
437 break;
e88aae7b
YS
438 dma_map_single(&ndev->dev, skb->tail, mdp->rx_buf_sz,
439 DMA_FROM_DEVICE);
b0ca2a21 440 skb->dev = ndev; /* Mark as being used by this device. */
380af9e3
YS
441 sh_eth_set_receive_align(skb);
442
86a74ff2
NI
443 /* RX descriptor */
444 rxdesc = &mdp->rx_ring[i];
0029d64a 445 rxdesc->addr = virt_to_phys(PTR_ALIGN(skb->data, 4));
71557a37 446 rxdesc->status = cpu_to_edmac(mdp, RD_RACT | RD_RFP);
86a74ff2
NI
447
448 /* The size of the buffer is 16 byte boundary. */
0029d64a 449 rxdesc->buffer_length = ALIGN(mdp->rx_buf_sz, 16);
b0ca2a21
NI
450 /* Rx descriptor address set */
451 if (i == 0) {
0029d64a 452 ctrl_outl(mdp->rx_desc_dma, ioaddr + RDLAR);
b0ca2a21 453#if defined(CONFIG_CPU_SUBTYPE_SH7763)
0029d64a 454 ctrl_outl(mdp->rx_desc_dma, ioaddr + RDFAR);
b0ca2a21
NI
455#endif
456 }
86a74ff2
NI
457 }
458
459 mdp->dirty_rx = (u32) (i - RX_RING_SIZE);
460
461 /* Mark the last entry as wrapping the ring. */
71557a37 462 rxdesc->status |= cpu_to_edmac(mdp, RD_RDEL);
86a74ff2
NI
463
464 memset(mdp->tx_ring, 0, tx_ringsize);
465
466 /* build Tx ring buffer */
467 for (i = 0; i < TX_RING_SIZE; i++) {
468 mdp->tx_skbuff[i] = NULL;
469 txdesc = &mdp->tx_ring[i];
71557a37 470 txdesc->status = cpu_to_edmac(mdp, TD_TFP);
86a74ff2 471 txdesc->buffer_length = 0;
b0ca2a21 472 if (i == 0) {
71557a37 473 /* Tx descriptor address set */
0029d64a 474 ctrl_outl(mdp->tx_desc_dma, ioaddr + TDLAR);
b0ca2a21 475#if defined(CONFIG_CPU_SUBTYPE_SH7763)
0029d64a 476 ctrl_outl(mdp->tx_desc_dma, ioaddr + TDFAR);
b0ca2a21
NI
477#endif
478 }
86a74ff2
NI
479 }
480
71557a37 481 txdesc->status |= cpu_to_edmac(mdp, TD_TDLE);
86a74ff2
NI
482}
483
484/* Get skb and descriptor buffer */
485static int sh_eth_ring_init(struct net_device *ndev)
486{
487 struct sh_eth_private *mdp = netdev_priv(ndev);
488 int rx_ringsize, tx_ringsize, ret = 0;
489
490 /*
491 * +26 gets the maximum ethernet encapsulation, +7 & ~7 because the
492 * card needs room to do 8 byte alignment, +2 so we can reserve
493 * the first 2 bytes, and +16 gets room for the status word from the
494 * card.
495 */
496 mdp->rx_buf_sz = (ndev->mtu <= 1492 ? PKT_BUF_SZ :
497 (((ndev->mtu + 26 + 7) & ~7) + 2 + 16));
498
499 /* Allocate RX and TX skb rings */
500 mdp->rx_skbuff = kmalloc(sizeof(*mdp->rx_skbuff) * RX_RING_SIZE,
501 GFP_KERNEL);
502 if (!mdp->rx_skbuff) {
380af9e3 503 dev_err(&ndev->dev, "Cannot allocate Rx skb\n");
86a74ff2
NI
504 ret = -ENOMEM;
505 return ret;
506 }
507
508 mdp->tx_skbuff = kmalloc(sizeof(*mdp->tx_skbuff) * TX_RING_SIZE,
509 GFP_KERNEL);
510 if (!mdp->tx_skbuff) {
380af9e3 511 dev_err(&ndev->dev, "Cannot allocate Tx skb\n");
86a74ff2
NI
512 ret = -ENOMEM;
513 goto skb_ring_free;
514 }
515
516 /* Allocate all Rx descriptors. */
517 rx_ringsize = sizeof(struct sh_eth_rxdesc) * RX_RING_SIZE;
518 mdp->rx_ring = dma_alloc_coherent(NULL, rx_ringsize, &mdp->rx_desc_dma,
519 GFP_KERNEL);
520
521 if (!mdp->rx_ring) {
380af9e3
YS
522 dev_err(&ndev->dev, "Cannot allocate Rx Ring (size %d bytes)\n",
523 rx_ringsize);
86a74ff2
NI
524 ret = -ENOMEM;
525 goto desc_ring_free;
526 }
527
528 mdp->dirty_rx = 0;
529
530 /* Allocate all Tx descriptors. */
531 tx_ringsize = sizeof(struct sh_eth_txdesc) * TX_RING_SIZE;
532 mdp->tx_ring = dma_alloc_coherent(NULL, tx_ringsize, &mdp->tx_desc_dma,
533 GFP_KERNEL);
534 if (!mdp->tx_ring) {
380af9e3
YS
535 dev_err(&ndev->dev, "Cannot allocate Tx Ring (size %d bytes)\n",
536 tx_ringsize);
86a74ff2
NI
537 ret = -ENOMEM;
538 goto desc_ring_free;
539 }
540 return ret;
541
542desc_ring_free:
543 /* free DMA buffer */
544 dma_free_coherent(NULL, rx_ringsize, mdp->rx_ring, mdp->rx_desc_dma);
545
546skb_ring_free:
547 /* Free Rx and Tx skb ring buffer */
548 sh_eth_ring_free(ndev);
549
550 return ret;
551}
552
553static int sh_eth_dev_init(struct net_device *ndev)
554{
555 int ret = 0;
556 struct sh_eth_private *mdp = netdev_priv(ndev);
557 u32 ioaddr = ndev->base_addr;
558 u_int32_t rx_int_var, tx_int_var;
559 u32 val;
560
561 /* Soft Reset */
562 sh_eth_reset(ndev);
563
b0ca2a21
NI
564 /* Descriptor format */
565 sh_eth_ring_format(ndev);
380af9e3
YS
566 if (mdp->cd->rpadir)
567 ctrl_outl(mdp->cd->rpadir_value, ioaddr + RPADIR);
86a74ff2
NI
568
569 /* all sh_eth int mask */
570 ctrl_outl(0, ioaddr + EESIPR);
571
380af9e3
YS
572#if defined(__LITTLE_ENDIAN__)
573 if (mdp->cd->hw_swap)
574 ctrl_outl(EDMR_EL, ioaddr + EDMR);
575 else
b0ca2a21 576#endif
380af9e3 577 ctrl_outl(0, ioaddr + EDMR);
86a74ff2 578
b0ca2a21 579 /* FIFO size set */
380af9e3 580 ctrl_outl(mdp->cd->fdr_value, ioaddr + FDR);
86a74ff2
NI
581 ctrl_outl(0, ioaddr + TFTR);
582
b0ca2a21 583 /* Frame recv control */
380af9e3 584 ctrl_outl(mdp->cd->rmcr_value, ioaddr + RMCR);
86a74ff2
NI
585
586 rx_int_var = mdp->rx_int_var = DESC_I_RINT8 | DESC_I_RINT5;
587 tx_int_var = mdp->tx_int_var = DESC_I_TINT2;
588 ctrl_outl(rx_int_var | tx_int_var, ioaddr + TRSCER);
589
380af9e3
YS
590 if (mdp->cd->bculr)
591 ctrl_outl(0x800, ioaddr + BCULR); /* Burst sycle set */
b0ca2a21 592
380af9e3 593 ctrl_outl(mdp->cd->fcftr_value, ioaddr + FCFTR);
86a74ff2 594
380af9e3
YS
595 if (!mdp->cd->no_trimd)
596 ctrl_outl(0, ioaddr + TRIMD);
86a74ff2 597
b0ca2a21
NI
598 /* Recv frame limit set register */
599 ctrl_outl(RFLR_VALUE, ioaddr + RFLR);
86a74ff2
NI
600
601 ctrl_outl(ctrl_inl(ioaddr + EESR), ioaddr + EESR);
380af9e3 602 ctrl_outl(mdp->cd->eesipr_value, ioaddr + EESIPR);
86a74ff2
NI
603
604 /* PAUSE Prohibition */
605 val = (ctrl_inl(ioaddr + ECMR) & ECMR_DM) |
606 ECMR_ZPF | (mdp->duplex ? ECMR_DM : 0) | ECMR_TE | ECMR_RE;
607
608 ctrl_outl(val, ioaddr + ECMR);
b0ca2a21 609
380af9e3
YS
610 if (mdp->cd->set_rate)
611 mdp->cd->set_rate(ndev);
612
b0ca2a21 613 /* E-MAC Status Register clear */
380af9e3 614 ctrl_outl(mdp->cd->ecsr_value, ioaddr + ECSR);
b0ca2a21
NI
615
616 /* E-MAC Interrupt Enable register */
380af9e3 617 ctrl_outl(mdp->cd->ecsipr_value, ioaddr + ECSIPR);
86a74ff2
NI
618
619 /* Set MAC address */
620 update_mac_address(ndev);
621
622 /* mask reset */
380af9e3
YS
623 if (mdp->cd->apr)
624 ctrl_outl(APR_AP, ioaddr + APR);
625 if (mdp->cd->mpr)
626 ctrl_outl(MPR_MP, ioaddr + MPR);
627 if (mdp->cd->tpauser)
628 ctrl_outl(TPAUSER_UNLIMITED, ioaddr + TPAUSER);
b0ca2a21 629
86a74ff2
NI
630 /* Setting the Rx mode will start the Rx process. */
631 ctrl_outl(EDRRR_R, ioaddr + EDRRR);
632
633 netif_start_queue(ndev);
634
635 return ret;
636}
637
638/* free Tx skb function */
639static int sh_eth_txfree(struct net_device *ndev)
640{
641 struct sh_eth_private *mdp = netdev_priv(ndev);
642 struct sh_eth_txdesc *txdesc;
643 int freeNum = 0;
644 int entry = 0;
645
646 for (; mdp->cur_tx - mdp->dirty_tx > 0; mdp->dirty_tx++) {
647 entry = mdp->dirty_tx % TX_RING_SIZE;
648 txdesc = &mdp->tx_ring[entry];
71557a37 649 if (txdesc->status & cpu_to_edmac(mdp, TD_TACT))
86a74ff2
NI
650 break;
651 /* Free the original skb. */
652 if (mdp->tx_skbuff[entry]) {
653 dev_kfree_skb_irq(mdp->tx_skbuff[entry]);
654 mdp->tx_skbuff[entry] = NULL;
655 freeNum++;
656 }
71557a37 657 txdesc->status = cpu_to_edmac(mdp, TD_TFP);
86a74ff2 658 if (entry >= TX_RING_SIZE - 1)
71557a37 659 txdesc->status |= cpu_to_edmac(mdp, TD_TDLE);
86a74ff2
NI
660
661 mdp->stats.tx_packets++;
662 mdp->stats.tx_bytes += txdesc->buffer_length;
663 }
664 return freeNum;
665}
666
667/* Packet receive function */
668static int sh_eth_rx(struct net_device *ndev)
669{
670 struct sh_eth_private *mdp = netdev_priv(ndev);
671 struct sh_eth_rxdesc *rxdesc;
672
673 int entry = mdp->cur_rx % RX_RING_SIZE;
674 int boguscnt = (mdp->dirty_rx + RX_RING_SIZE) - mdp->cur_rx;
675 struct sk_buff *skb;
676 u16 pkt_len = 0;
380af9e3 677 u32 desc_status;
86a74ff2
NI
678
679 rxdesc = &mdp->rx_ring[entry];
71557a37
YS
680 while (!(rxdesc->status & cpu_to_edmac(mdp, RD_RACT))) {
681 desc_status = edmac_to_cpu(mdp, rxdesc->status);
86a74ff2
NI
682 pkt_len = rxdesc->frame_length;
683
684 if (--boguscnt < 0)
685 break;
686
687 if (!(desc_status & RDFEND))
688 mdp->stats.rx_length_errors++;
689
690 if (desc_status & (RD_RFS1 | RD_RFS2 | RD_RFS3 | RD_RFS4 |
691 RD_RFS5 | RD_RFS6 | RD_RFS10)) {
692 mdp->stats.rx_errors++;
693 if (desc_status & RD_RFS1)
694 mdp->stats.rx_crc_errors++;
695 if (desc_status & RD_RFS2)
696 mdp->stats.rx_frame_errors++;
697 if (desc_status & RD_RFS3)
698 mdp->stats.rx_length_errors++;
699 if (desc_status & RD_RFS4)
700 mdp->stats.rx_length_errors++;
701 if (desc_status & RD_RFS6)
702 mdp->stats.rx_missed_errors++;
703 if (desc_status & RD_RFS10)
704 mdp->stats.rx_over_errors++;
705 } else {
380af9e3
YS
706 if (!mdp->cd->hw_swap)
707 sh_eth_soft_swap(
708 phys_to_virt(ALIGN(rxdesc->addr, 4)),
709 pkt_len + 2);
86a74ff2
NI
710 skb = mdp->rx_skbuff[entry];
711 mdp->rx_skbuff[entry] = NULL;
712 skb_put(skb, pkt_len);
713 skb->protocol = eth_type_trans(skb, ndev);
714 netif_rx(skb);
86a74ff2
NI
715 mdp->stats.rx_packets++;
716 mdp->stats.rx_bytes += pkt_len;
717 }
71557a37 718 rxdesc->status |= cpu_to_edmac(mdp, RD_RACT);
86a74ff2 719 entry = (++mdp->cur_rx) % RX_RING_SIZE;
862df497 720 rxdesc = &mdp->rx_ring[entry];
86a74ff2
NI
721 }
722
723 /* Refill the Rx ring buffers. */
724 for (; mdp->cur_rx - mdp->dirty_rx > 0; mdp->dirty_rx++) {
725 entry = mdp->dirty_rx % RX_RING_SIZE;
726 rxdesc = &mdp->rx_ring[entry];
b0ca2a21 727 /* The size of the buffer is 16 byte boundary. */
0029d64a 728 rxdesc->buffer_length = ALIGN(mdp->rx_buf_sz, 16);
b0ca2a21 729
86a74ff2
NI
730 if (mdp->rx_skbuff[entry] == NULL) {
731 skb = dev_alloc_skb(mdp->rx_buf_sz);
732 mdp->rx_skbuff[entry] = skb;
733 if (skb == NULL)
734 break; /* Better luck next round. */
e88aae7b
YS
735 dma_map_single(&ndev->dev, skb->tail, mdp->rx_buf_sz,
736 DMA_FROM_DEVICE);
86a74ff2 737 skb->dev = ndev;
380af9e3
YS
738 sh_eth_set_receive_align(skb);
739
b0ca2a21 740 skb->ip_summed = CHECKSUM_NONE;
0029d64a 741 rxdesc->addr = virt_to_phys(PTR_ALIGN(skb->data, 4));
86a74ff2 742 }
86a74ff2
NI
743 if (entry >= RX_RING_SIZE - 1)
744 rxdesc->status |=
71557a37 745 cpu_to_edmac(mdp, RD_RACT | RD_RFP | RD_RDEL);
86a74ff2
NI
746 else
747 rxdesc->status |=
71557a37 748 cpu_to_edmac(mdp, RD_RACT | RD_RFP);
86a74ff2
NI
749 }
750
751 /* Restart Rx engine if stopped. */
752 /* If we don't need to check status, don't. -KDU */
b0ca2a21
NI
753 if (!(ctrl_inl(ndev->base_addr + EDRRR) & EDRRR_R))
754 ctrl_outl(EDRRR_R, ndev->base_addr + EDRRR);
86a74ff2
NI
755
756 return 0;
757}
758
759/* error control function */
760static void sh_eth_error(struct net_device *ndev, int intr_status)
761{
762 struct sh_eth_private *mdp = netdev_priv(ndev);
763 u32 ioaddr = ndev->base_addr;
764 u32 felic_stat;
380af9e3
YS
765 u32 link_stat;
766 u32 mask;
86a74ff2
NI
767
768 if (intr_status & EESR_ECI) {
769 felic_stat = ctrl_inl(ioaddr + ECSR);
770 ctrl_outl(felic_stat, ioaddr + ECSR); /* clear int */
771 if (felic_stat & ECSR_ICD)
772 mdp->stats.tx_carrier_errors++;
773 if (felic_stat & ECSR_LCHNG) {
774 /* Link Changed */
380af9e3
YS
775 if (mdp->cd->no_psr) {
776 if (mdp->link == PHY_DOWN)
777 link_stat = 0;
778 else
779 link_stat = PHY_ST_LINK;
780 } else {
781 link_stat = (ctrl_inl(ioaddr + PSR));
782 }
86a74ff2
NI
783 if (!(link_stat & PHY_ST_LINK)) {
784 /* Link Down : disable tx and rx */
785 ctrl_outl(ctrl_inl(ioaddr + ECMR) &
786 ~(ECMR_RE | ECMR_TE), ioaddr + ECMR);
787 } else {
788 /* Link Up */
789 ctrl_outl(ctrl_inl(ioaddr + EESIPR) &
790 ~DMAC_M_ECI, ioaddr + EESIPR);
791 /*clear int */
792 ctrl_outl(ctrl_inl(ioaddr + ECSR),
793 ioaddr + ECSR);
794 ctrl_outl(ctrl_inl(ioaddr + EESIPR) |
795 DMAC_M_ECI, ioaddr + EESIPR);
796 /* enable tx and rx */
797 ctrl_outl(ctrl_inl(ioaddr + ECMR) |
798 (ECMR_RE | ECMR_TE), ioaddr + ECMR);
799 }
800 }
801 }
802
803 if (intr_status & EESR_TWB) {
804 /* Write buck end. unused write back interrupt */
805 if (intr_status & EESR_TABT) /* Transmit Abort int */
806 mdp->stats.tx_aborted_errors++;
807 }
808
809 if (intr_status & EESR_RABT) {
810 /* Receive Abort int */
811 if (intr_status & EESR_RFRMER) {
812 /* Receive Frame Overflow int */
813 mdp->stats.rx_frame_errors++;
380af9e3 814 dev_err(&ndev->dev, "Receive Frame Overflow\n");
86a74ff2
NI
815 }
816 }
380af9e3
YS
817
818 if (!mdp->cd->no_ade) {
819 if (intr_status & EESR_ADE && intr_status & EESR_TDE &&
820 intr_status & EESR_TFE)
821 mdp->stats.tx_fifo_errors++;
86a74ff2
NI
822 }
823
824 if (intr_status & EESR_RDE) {
825 /* Receive Descriptor Empty int */
826 mdp->stats.rx_over_errors++;
827
828 if (ctrl_inl(ioaddr + EDRRR) ^ EDRRR_R)
829 ctrl_outl(EDRRR_R, ioaddr + EDRRR);
380af9e3 830 dev_err(&ndev->dev, "Receive Descriptor Empty\n");
86a74ff2
NI
831 }
832 if (intr_status & EESR_RFE) {
833 /* Receive FIFO Overflow int */
834 mdp->stats.rx_fifo_errors++;
380af9e3 835 dev_err(&ndev->dev, "Receive FIFO Overflow\n");
86a74ff2 836 }
380af9e3
YS
837
838 mask = EESR_TWB | EESR_TABT | EESR_ADE | EESR_TDE | EESR_TFE;
839 if (mdp->cd->no_ade)
840 mask &= ~EESR_ADE;
841 if (intr_status & mask) {
86a74ff2
NI
842 /* Tx error */
843 u32 edtrr = ctrl_inl(ndev->base_addr + EDTRR);
844 /* dmesg */
380af9e3
YS
845 dev_err(&ndev->dev, "TX error. status=%8.8x cur_tx=%8.8x ",
846 intr_status, mdp->cur_tx);
847 dev_err(&ndev->dev, "dirty_tx=%8.8x state=%8.8x EDTRR=%8.8x.\n",
86a74ff2
NI
848 mdp->dirty_tx, (u32) ndev->state, edtrr);
849 /* dirty buffer free */
850 sh_eth_txfree(ndev);
851
852 /* SH7712 BUG */
853 if (edtrr ^ EDTRR_TRNS) {
854 /* tx dma start */
855 ctrl_outl(EDTRR_TRNS, ndev->base_addr + EDTRR);
856 }
857 /* wakeup */
858 netif_wake_queue(ndev);
859 }
860}
861
862static irqreturn_t sh_eth_interrupt(int irq, void *netdev)
863{
864 struct net_device *ndev = netdev;
865 struct sh_eth_private *mdp = netdev_priv(ndev);
380af9e3 866 struct sh_eth_cpu_data *cd = mdp->cd;
0e0fde3c 867 irqreturn_t ret = IRQ_NONE;
86a74ff2
NI
868 u32 ioaddr, boguscnt = RX_RING_SIZE;
869 u32 intr_status = 0;
870
871 ioaddr = ndev->base_addr;
872 spin_lock(&mdp->lock);
873
b0ca2a21 874 /* Get interrpt stat */
86a74ff2
NI
875 intr_status = ctrl_inl(ioaddr + EESR);
876 /* Clear interrupt */
0e0fde3c
NI
877 if (intr_status & (EESR_FRC | EESR_RMAF | EESR_RRF |
878 EESR_RTLF | EESR_RTSF | EESR_PRE | EESR_CERF |
380af9e3 879 cd->tx_check | cd->eesr_err_check)) {
0e0fde3c
NI
880 ctrl_outl(intr_status, ioaddr + EESR);
881 ret = IRQ_HANDLED;
882 } else
883 goto other_irq;
86a74ff2 884
b0ca2a21
NI
885 if (intr_status & (EESR_FRC | /* Frame recv*/
886 EESR_RMAF | /* Multi cast address recv*/
887 EESR_RRF | /* Bit frame recv */
888 EESR_RTLF | /* Long frame recv*/
889 EESR_RTSF | /* short frame recv */
890 EESR_PRE | /* PHY-LSI recv error */
891 EESR_CERF)){ /* recv frame CRC error */
86a74ff2 892 sh_eth_rx(ndev);
b0ca2a21 893 }
86a74ff2 894
b0ca2a21 895 /* Tx Check */
380af9e3 896 if (intr_status & cd->tx_check) {
86a74ff2
NI
897 sh_eth_txfree(ndev);
898 netif_wake_queue(ndev);
899 }
900
380af9e3 901 if (intr_status & cd->eesr_err_check)
86a74ff2
NI
902 sh_eth_error(ndev, intr_status);
903
904 if (--boguscnt < 0) {
905 printk(KERN_WARNING
906 "%s: Too much work at interrupt, status=0x%4.4x.\n",
907 ndev->name, intr_status);
908 }
909
0e0fde3c 910other_irq:
86a74ff2
NI
911 spin_unlock(&mdp->lock);
912
0e0fde3c 913 return ret;
86a74ff2
NI
914}
915
916static void sh_eth_timer(unsigned long data)
917{
918 struct net_device *ndev = (struct net_device *)data;
919 struct sh_eth_private *mdp = netdev_priv(ndev);
920
921 mod_timer(&mdp->timer, jiffies + (10 * HZ));
922}
923
924/* PHY state control function */
925static void sh_eth_adjust_link(struct net_device *ndev)
926{
927 struct sh_eth_private *mdp = netdev_priv(ndev);
928 struct phy_device *phydev = mdp->phydev;
929 u32 ioaddr = ndev->base_addr;
930 int new_state = 0;
931
932 if (phydev->link != PHY_DOWN) {
933 if (phydev->duplex != mdp->duplex) {
934 new_state = 1;
935 mdp->duplex = phydev->duplex;
380af9e3
YS
936 if (mdp->cd->set_duplex)
937 mdp->cd->set_duplex(ndev);
86a74ff2
NI
938 }
939
940 if (phydev->speed != mdp->speed) {
941 new_state = 1;
942 mdp->speed = phydev->speed;
380af9e3
YS
943 if (mdp->cd->set_rate)
944 mdp->cd->set_rate(ndev);
86a74ff2
NI
945 }
946 if (mdp->link == PHY_DOWN) {
947 ctrl_outl((ctrl_inl(ioaddr + ECMR) & ~ECMR_TXF)
948 | ECMR_DM, ioaddr + ECMR);
949 new_state = 1;
950 mdp->link = phydev->link;
86a74ff2
NI
951 }
952 } else if (mdp->link) {
953 new_state = 1;
954 mdp->link = PHY_DOWN;
955 mdp->speed = 0;
956 mdp->duplex = -1;
86a74ff2
NI
957 }
958
959 if (new_state)
960 phy_print_status(phydev);
961}
962
963/* PHY init function */
964static int sh_eth_phy_init(struct net_device *ndev)
965{
966 struct sh_eth_private *mdp = netdev_priv(ndev);
0a372eb9 967 char phy_id[MII_BUS_ID_SIZE + 3];
86a74ff2
NI
968 struct phy_device *phydev = NULL;
969
fb28ad35 970 snprintf(phy_id, sizeof(phy_id), PHY_ID_FMT,
86a74ff2
NI
971 mdp->mii_bus->id , mdp->phy_id);
972
973 mdp->link = PHY_DOWN;
974 mdp->speed = 0;
975 mdp->duplex = -1;
976
977 /* Try connect to PHY */
978 phydev = phy_connect(ndev, phy_id, &sh_eth_adjust_link,
979 0, PHY_INTERFACE_MODE_MII);
980 if (IS_ERR(phydev)) {
981 dev_err(&ndev->dev, "phy_connect failed\n");
982 return PTR_ERR(phydev);
983 }
380af9e3 984
86a74ff2 985 dev_info(&ndev->dev, "attached phy %i to driver %s\n",
380af9e3 986 phydev->addr, phydev->drv->name);
86a74ff2
NI
987
988 mdp->phydev = phydev;
989
990 return 0;
991}
992
993/* PHY control start function */
994static int sh_eth_phy_start(struct net_device *ndev)
995{
996 struct sh_eth_private *mdp = netdev_priv(ndev);
997 int ret;
998
999 ret = sh_eth_phy_init(ndev);
1000 if (ret)
1001 return ret;
1002
1003 /* reset phy - this also wakes it from PDOWN */
1004 phy_write(mdp->phydev, MII_BMCR, BMCR_RESET);
1005 phy_start(mdp->phydev);
1006
1007 return 0;
1008}
1009
1010/* network device open function */
1011static int sh_eth_open(struct net_device *ndev)
1012{
1013 int ret = 0;
1014 struct sh_eth_private *mdp = netdev_priv(ndev);
1015
0e0fde3c
NI
1016 ret = request_irq(ndev->irq, &sh_eth_interrupt,
1017#if defined(CONFIG_CPU_SUBTYPE_SH7763) || defined(CONFIG_CPU_SUBTYPE_SH7764)
1018 IRQF_SHARED,
1019#else
1020 0,
1021#endif
1022 ndev->name, ndev);
86a74ff2 1023 if (ret) {
380af9e3 1024 dev_err(&ndev->dev, "Can not assign IRQ number\n");
86a74ff2
NI
1025 return ret;
1026 }
1027
1028 /* Descriptor set */
1029 ret = sh_eth_ring_init(ndev);
1030 if (ret)
1031 goto out_free_irq;
1032
1033 /* device init */
1034 ret = sh_eth_dev_init(ndev);
1035 if (ret)
1036 goto out_free_irq;
1037
1038 /* PHY control start*/
1039 ret = sh_eth_phy_start(ndev);
1040 if (ret)
1041 goto out_free_irq;
1042
1043 /* Set the timer to check for link beat. */
1044 init_timer(&mdp->timer);
1045 mdp->timer.expires = (jiffies + (24 * HZ)) / 10;/* 2.4 sec. */
b0ca2a21 1046 setup_timer(&mdp->timer, sh_eth_timer, (unsigned long)ndev);
86a74ff2
NI
1047
1048 return ret;
1049
1050out_free_irq:
1051 free_irq(ndev->irq, ndev);
1052 return ret;
1053}
1054
1055/* Timeout function */
1056static void sh_eth_tx_timeout(struct net_device *ndev)
1057{
1058 struct sh_eth_private *mdp = netdev_priv(ndev);
1059 u32 ioaddr = ndev->base_addr;
1060 struct sh_eth_rxdesc *rxdesc;
1061 int i;
1062
1063 netif_stop_queue(ndev);
1064
1065 /* worning message out. */
1066 printk(KERN_WARNING "%s: transmit timed out, status %8.8x,"
1067 " resetting...\n", ndev->name, (int)ctrl_inl(ioaddr + EESR));
1068
1069 /* tx_errors count up */
1070 mdp->stats.tx_errors++;
1071
1072 /* timer off */
1073 del_timer_sync(&mdp->timer);
1074
1075 /* Free all the skbuffs in the Rx queue. */
1076 for (i = 0; i < RX_RING_SIZE; i++) {
1077 rxdesc = &mdp->rx_ring[i];
1078 rxdesc->status = 0;
1079 rxdesc->addr = 0xBADF00D0;
1080 if (mdp->rx_skbuff[i])
1081 dev_kfree_skb(mdp->rx_skbuff[i]);
1082 mdp->rx_skbuff[i] = NULL;
1083 }
1084 for (i = 0; i < TX_RING_SIZE; i++) {
1085 if (mdp->tx_skbuff[i])
1086 dev_kfree_skb(mdp->tx_skbuff[i]);
1087 mdp->tx_skbuff[i] = NULL;
1088 }
1089
1090 /* device init */
1091 sh_eth_dev_init(ndev);
1092
1093 /* timer on */
1094 mdp->timer.expires = (jiffies + (24 * HZ)) / 10;/* 2.4 sec. */
1095 add_timer(&mdp->timer);
1096}
1097
1098/* Packet transmit function */
1099static int sh_eth_start_xmit(struct sk_buff *skb, struct net_device *ndev)
1100{
1101 struct sh_eth_private *mdp = netdev_priv(ndev);
1102 struct sh_eth_txdesc *txdesc;
1103 u32 entry;
fb5e2f9b 1104 unsigned long flags;
86a74ff2
NI
1105
1106 spin_lock_irqsave(&mdp->lock, flags);
1107 if ((mdp->cur_tx - mdp->dirty_tx) >= (TX_RING_SIZE - 4)) {
1108 if (!sh_eth_txfree(ndev)) {
1109 netif_stop_queue(ndev);
1110 spin_unlock_irqrestore(&mdp->lock, flags);
1111 return 1;
1112 }
1113 }
1114 spin_unlock_irqrestore(&mdp->lock, flags);
1115
1116 entry = mdp->cur_tx % TX_RING_SIZE;
1117 mdp->tx_skbuff[entry] = skb;
1118 txdesc = &mdp->tx_ring[entry];
0029d64a 1119 txdesc->addr = virt_to_phys(skb->data);
86a74ff2 1120 /* soft swap. */
380af9e3
YS
1121 if (!mdp->cd->hw_swap)
1122 sh_eth_soft_swap(phys_to_virt(ALIGN(txdesc->addr, 4)),
1123 skb->len + 2);
86a74ff2
NI
1124 /* write back */
1125 __flush_purge_region(skb->data, skb->len);
1126 if (skb->len < ETHERSMALL)
1127 txdesc->buffer_length = ETHERSMALL;
1128 else
1129 txdesc->buffer_length = skb->len;
1130
1131 if (entry >= TX_RING_SIZE - 1)
71557a37 1132 txdesc->status |= cpu_to_edmac(mdp, TD_TACT | TD_TDLE);
86a74ff2 1133 else
71557a37 1134 txdesc->status |= cpu_to_edmac(mdp, TD_TACT);
86a74ff2
NI
1135
1136 mdp->cur_tx++;
1137
b0ca2a21
NI
1138 if (!(ctrl_inl(ndev->base_addr + EDTRR) & EDTRR_TRNS))
1139 ctrl_outl(EDTRR_TRNS, ndev->base_addr + EDTRR);
1140
86a74ff2
NI
1141 ndev->trans_start = jiffies;
1142
1143 return 0;
1144}
1145
1146/* device close function */
1147static int sh_eth_close(struct net_device *ndev)
1148{
1149 struct sh_eth_private *mdp = netdev_priv(ndev);
1150 u32 ioaddr = ndev->base_addr;
1151 int ringsize;
1152
1153 netif_stop_queue(ndev);
1154
1155 /* Disable interrupts by clearing the interrupt mask. */
1156 ctrl_outl(0x0000, ioaddr + EESIPR);
1157
1158 /* Stop the chip's Tx and Rx processes. */
1159 ctrl_outl(0, ioaddr + EDTRR);
1160 ctrl_outl(0, ioaddr + EDRRR);
1161
1162 /* PHY Disconnect */
1163 if (mdp->phydev) {
1164 phy_stop(mdp->phydev);
1165 phy_disconnect(mdp->phydev);
1166 }
1167
1168 free_irq(ndev->irq, ndev);
1169
1170 del_timer_sync(&mdp->timer);
1171
1172 /* Free all the skbuffs in the Rx queue. */
1173 sh_eth_ring_free(ndev);
1174
1175 /* free DMA buffer */
1176 ringsize = sizeof(struct sh_eth_rxdesc) * RX_RING_SIZE;
1177 dma_free_coherent(NULL, ringsize, mdp->rx_ring, mdp->rx_desc_dma);
1178
1179 /* free DMA buffer */
1180 ringsize = sizeof(struct sh_eth_txdesc) * TX_RING_SIZE;
1181 dma_free_coherent(NULL, ringsize, mdp->tx_ring, mdp->tx_desc_dma);
1182
1183 return 0;
1184}
1185
1186static struct net_device_stats *sh_eth_get_stats(struct net_device *ndev)
1187{
1188 struct sh_eth_private *mdp = netdev_priv(ndev);
1189 u32 ioaddr = ndev->base_addr;
1190
1191 mdp->stats.tx_dropped += ctrl_inl(ioaddr + TROCR);
1192 ctrl_outl(0, ioaddr + TROCR); /* (write clear) */
1193 mdp->stats.collisions += ctrl_inl(ioaddr + CDCR);
1194 ctrl_outl(0, ioaddr + CDCR); /* (write clear) */
1195 mdp->stats.tx_carrier_errors += ctrl_inl(ioaddr + LCCR);
1196 ctrl_outl(0, ioaddr + LCCR); /* (write clear) */
b0ca2a21
NI
1197#if defined(CONFIG_CPU_SUBTYPE_SH7763)
1198 mdp->stats.tx_carrier_errors += ctrl_inl(ioaddr + CERCR);/* CERCR */
1199 ctrl_outl(0, ioaddr + CERCR); /* (write clear) */
1200 mdp->stats.tx_carrier_errors += ctrl_inl(ioaddr + CEECR);/* CEECR */
1201 ctrl_outl(0, ioaddr + CEECR); /* (write clear) */
1202#else
86a74ff2
NI
1203 mdp->stats.tx_carrier_errors += ctrl_inl(ioaddr + CNDCR);
1204 ctrl_outl(0, ioaddr + CNDCR); /* (write clear) */
b0ca2a21 1205#endif
86a74ff2
NI
1206 return &mdp->stats;
1207}
1208
1209/* ioctl to device funciotn*/
1210static int sh_eth_do_ioctl(struct net_device *ndev, struct ifreq *rq,
1211 int cmd)
1212{
1213 struct sh_eth_private *mdp = netdev_priv(ndev);
1214 struct phy_device *phydev = mdp->phydev;
1215
1216 if (!netif_running(ndev))
1217 return -EINVAL;
1218
1219 if (!phydev)
1220 return -ENODEV;
1221
1222 return phy_mii_ioctl(phydev, if_mii(rq), cmd);
1223}
1224
380af9e3 1225#if defined(SH_ETH_HAS_TSU)
86a74ff2
NI
1226/* Multicast reception directions set */
1227static void sh_eth_set_multicast_list(struct net_device *ndev)
1228{
1229 u32 ioaddr = ndev->base_addr;
1230
1231 if (ndev->flags & IFF_PROMISC) {
1232 /* Set promiscuous. */
1233 ctrl_outl((ctrl_inl(ioaddr + ECMR) & ~ECMR_MCT) | ECMR_PRM,
1234 ioaddr + ECMR);
1235 } else {
1236 /* Normal, unicast/broadcast-only mode. */
1237 ctrl_outl((ctrl_inl(ioaddr + ECMR) & ~ECMR_PRM) | ECMR_MCT,
1238 ioaddr + ECMR);
1239 }
1240}
1241
1242/* SuperH's TSU register init function */
1243static void sh_eth_tsu_init(u32 ioaddr)
1244{
1245 ctrl_outl(0, ioaddr + TSU_FWEN0); /* Disable forward(0->1) */
1246 ctrl_outl(0, ioaddr + TSU_FWEN1); /* Disable forward(1->0) */
1247 ctrl_outl(0, ioaddr + TSU_FCM); /* forward fifo 3k-3k */
1248 ctrl_outl(0xc, ioaddr + TSU_BSYSL0);
1249 ctrl_outl(0xc, ioaddr + TSU_BSYSL1);
1250 ctrl_outl(0, ioaddr + TSU_PRISL0);
1251 ctrl_outl(0, ioaddr + TSU_PRISL1);
1252 ctrl_outl(0, ioaddr + TSU_FWSL0);
1253 ctrl_outl(0, ioaddr + TSU_FWSL1);
1254 ctrl_outl(TSU_FWSLC_POSTENU | TSU_FWSLC_POSTENL, ioaddr + TSU_FWSLC);
b0ca2a21
NI
1255#if defined(CONFIG_CPU_SUBTYPE_SH7763)
1256 ctrl_outl(0, ioaddr + TSU_QTAG0); /* Disable QTAG(0->1) */
1257 ctrl_outl(0, ioaddr + TSU_QTAG1); /* Disable QTAG(1->0) */
1258#else
86a74ff2
NI
1259 ctrl_outl(0, ioaddr + TSU_QTAGM0); /* Disable QTAG(0->1) */
1260 ctrl_outl(0, ioaddr + TSU_QTAGM1); /* Disable QTAG(1->0) */
b0ca2a21 1261#endif
86a74ff2
NI
1262 ctrl_outl(0, ioaddr + TSU_FWSR); /* all interrupt status clear */
1263 ctrl_outl(0, ioaddr + TSU_FWINMK); /* Disable all interrupt */
1264 ctrl_outl(0, ioaddr + TSU_TEN); /* Disable all CAM entry */
1265 ctrl_outl(0, ioaddr + TSU_POST1); /* Disable CAM entry [ 0- 7] */
1266 ctrl_outl(0, ioaddr + TSU_POST2); /* Disable CAM entry [ 8-15] */
1267 ctrl_outl(0, ioaddr + TSU_POST3); /* Disable CAM entry [16-23] */
1268 ctrl_outl(0, ioaddr + TSU_POST4); /* Disable CAM entry [24-31] */
1269}
380af9e3 1270#endif /* SH_ETH_HAS_TSU */
86a74ff2
NI
1271
1272/* MDIO bus release function */
1273static int sh_mdio_release(struct net_device *ndev)
1274{
1275 struct mii_bus *bus = dev_get_drvdata(&ndev->dev);
1276
1277 /* unregister mdio bus */
1278 mdiobus_unregister(bus);
1279
1280 /* remove mdio bus info from net_device */
1281 dev_set_drvdata(&ndev->dev, NULL);
1282
1283 /* free bitbang info */
1284 free_mdio_bitbang(bus);
1285
1286 return 0;
1287}
1288
1289/* MDIO bus init function */
1290static int sh_mdio_init(struct net_device *ndev, int id)
1291{
1292 int ret, i;
1293 struct bb_info *bitbang;
1294 struct sh_eth_private *mdp = netdev_priv(ndev);
1295
1296 /* create bit control struct for PHY */
1297 bitbang = kzalloc(sizeof(struct bb_info), GFP_KERNEL);
1298 if (!bitbang) {
1299 ret = -ENOMEM;
1300 goto out;
1301 }
1302
1303 /* bitbang init */
1304 bitbang->addr = ndev->base_addr + PIR;
1305 bitbang->mdi_msk = 0x08;
1306 bitbang->mdo_msk = 0x04;
1307 bitbang->mmd_msk = 0x02;/* MMD */
1308 bitbang->mdc_msk = 0x01;
1309 bitbang->ctrl.ops = &bb_ops;
1310
1311 /* MII contorller setting */
1312 mdp->mii_bus = alloc_mdio_bitbang(&bitbang->ctrl);
1313 if (!mdp->mii_bus) {
1314 ret = -ENOMEM;
1315 goto out_free_bitbang;
1316 }
1317
1318 /* Hook up MII support for ethtool */
1319 mdp->mii_bus->name = "sh_mii";
18ee49dd 1320 mdp->mii_bus->parent = &ndev->dev;
fb5e2f9b 1321 snprintf(mdp->mii_bus->id, MII_BUS_ID_SIZE, "%x", id);
86a74ff2
NI
1322
1323 /* PHY IRQ */
1324 mdp->mii_bus->irq = kmalloc(sizeof(int)*PHY_MAX_ADDR, GFP_KERNEL);
1325 if (!mdp->mii_bus->irq) {
1326 ret = -ENOMEM;
1327 goto out_free_bus;
1328 }
1329
1330 for (i = 0; i < PHY_MAX_ADDR; i++)
1331 mdp->mii_bus->irq[i] = PHY_POLL;
1332
1333 /* regist mdio bus */
1334 ret = mdiobus_register(mdp->mii_bus);
1335 if (ret)
1336 goto out_free_irq;
1337
1338 dev_set_drvdata(&ndev->dev, mdp->mii_bus);
1339
1340 return 0;
1341
1342out_free_irq:
1343 kfree(mdp->mii_bus->irq);
1344
1345out_free_bus:
298cf9be 1346 free_mdio_bitbang(mdp->mii_bus);
86a74ff2
NI
1347
1348out_free_bitbang:
1349 kfree(bitbang);
1350
1351out:
1352 return ret;
1353}
1354
ebf84eaa
AB
1355static const struct net_device_ops sh_eth_netdev_ops = {
1356 .ndo_open = sh_eth_open,
1357 .ndo_stop = sh_eth_close,
1358 .ndo_start_xmit = sh_eth_start_xmit,
1359 .ndo_get_stats = sh_eth_get_stats,
380af9e3 1360#if defined(SH_ETH_HAS_TSU)
ebf84eaa 1361 .ndo_set_multicast_list = sh_eth_set_multicast_list,
380af9e3 1362#endif
ebf84eaa
AB
1363 .ndo_tx_timeout = sh_eth_tx_timeout,
1364 .ndo_do_ioctl = sh_eth_do_ioctl,
1365 .ndo_validate_addr = eth_validate_addr,
1366 .ndo_set_mac_address = eth_mac_addr,
1367 .ndo_change_mtu = eth_change_mtu,
1368};
1369
86a74ff2
NI
1370static int sh_eth_drv_probe(struct platform_device *pdev)
1371{
1372 int ret, i, devno = 0;
1373 struct resource *res;
1374 struct net_device *ndev = NULL;
1375 struct sh_eth_private *mdp;
71557a37 1376 struct sh_eth_plat_data *pd;
86a74ff2
NI
1377
1378 /* get base addr */
1379 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1380 if (unlikely(res == NULL)) {
1381 dev_err(&pdev->dev, "invalid resource\n");
1382 ret = -EINVAL;
1383 goto out;
1384 }
1385
1386 ndev = alloc_etherdev(sizeof(struct sh_eth_private));
1387 if (!ndev) {
380af9e3 1388 dev_err(&pdev->dev, "Could not allocate device.\n");
86a74ff2
NI
1389 ret = -ENOMEM;
1390 goto out;
1391 }
1392
1393 /* The sh Ether-specific entries in the device structure. */
1394 ndev->base_addr = res->start;
1395 devno = pdev->id;
1396 if (devno < 0)
1397 devno = 0;
1398
1399 ndev->dma = -1;
cc3c080d 1400 ret = platform_get_irq(pdev, 0);
1401 if (ret < 0) {
86a74ff2
NI
1402 ret = -ENODEV;
1403 goto out_release;
1404 }
cc3c080d 1405 ndev->irq = ret;
86a74ff2
NI
1406
1407 SET_NETDEV_DEV(ndev, &pdev->dev);
1408
1409 /* Fill in the fields of the device structure with ethernet values. */
1410 ether_setup(ndev);
1411
1412 mdp = netdev_priv(ndev);
1413 spin_lock_init(&mdp->lock);
1414
71557a37 1415 pd = (struct sh_eth_plat_data *)(pdev->dev.platform_data);
86a74ff2 1416 /* get PHY ID */
71557a37
YS
1417 mdp->phy_id = pd->phy;
1418 /* EDMAC endian */
1419 mdp->edmac_endian = pd->edmac_endian;
86a74ff2 1420
380af9e3
YS
1421 /* set cpu data */
1422 mdp->cd = &sh_eth_my_cpu_data;
1423 sh_eth_set_default_cpu_data(mdp->cd);
1424
86a74ff2 1425 /* set function */
ebf84eaa 1426 ndev->netdev_ops = &sh_eth_netdev_ops;
86a74ff2
NI
1427 ndev->watchdog_timeo = TX_TIMEOUT;
1428
1429 mdp->post_rx = POST_RX >> (devno << 1);
1430 mdp->post_fw = POST_FW >> (devno << 1);
1431
1432 /* read and set MAC address */
1433 read_mac_address(ndev);
1434
1435 /* First device only init */
1436 if (!devno) {
380af9e3
YS
1437 if (mdp->cd->chip_reset)
1438 mdp->cd->chip_reset(ndev);
86a74ff2 1439
380af9e3 1440#if defined(SH_ETH_HAS_TSU)
86a74ff2
NI
1441 /* TSU init (Init only)*/
1442 sh_eth_tsu_init(SH_TSU_ADDR);
71557a37 1443#endif
86a74ff2
NI
1444 }
1445
1446 /* network device register */
1447 ret = register_netdev(ndev);
1448 if (ret)
1449 goto out_release;
1450
1451 /* mdio bus init */
1452 ret = sh_mdio_init(ndev, pdev->id);
1453 if (ret)
1454 goto out_unregister;
1455
1456 /* pritnt device infomation */
380af9e3
YS
1457 pr_info("Base address at 0x%x, ",
1458 (u32)ndev->base_addr);
86a74ff2
NI
1459
1460 for (i = 0; i < 5; i++)
71557a37
YS
1461 printk("%02X:", ndev->dev_addr[i]);
1462 printk("%02X, IRQ %d.\n", ndev->dev_addr[i], ndev->irq);
86a74ff2
NI
1463
1464 platform_set_drvdata(pdev, ndev);
1465
1466 return ret;
1467
1468out_unregister:
1469 unregister_netdev(ndev);
1470
1471out_release:
1472 /* net_dev free */
1473 if (ndev)
1474 free_netdev(ndev);
1475
1476out:
1477 return ret;
1478}
1479
1480static int sh_eth_drv_remove(struct platform_device *pdev)
1481{
1482 struct net_device *ndev = platform_get_drvdata(pdev);
1483
1484 sh_mdio_release(ndev);
1485 unregister_netdev(ndev);
1486 flush_scheduled_work();
1487
1488 free_netdev(ndev);
1489 platform_set_drvdata(pdev, NULL);
1490
1491 return 0;
1492}
1493
1494static struct platform_driver sh_eth_driver = {
1495 .probe = sh_eth_drv_probe,
1496 .remove = sh_eth_drv_remove,
1497 .driver = {
1498 .name = CARDNAME,
1499 },
1500};
1501
1502static int __init sh_eth_init(void)
1503{
1504 return platform_driver_register(&sh_eth_driver);
1505}
1506
1507static void __exit sh_eth_cleanup(void)
1508{
1509 platform_driver_unregister(&sh_eth_driver);
1510}
1511
1512module_init(sh_eth_init);
1513module_exit(sh_eth_cleanup);
1514
1515MODULE_AUTHOR("Nobuhiro Iwamatsu, Yoshihiro Shimoda");
1516MODULE_DESCRIPTION("Renesas SuperH Ethernet driver");
1517MODULE_LICENSE("GPL v2");