]> bbs.cooldavid.org Git - net-next-2.6.git/blame - drivers/net/pasemi_mac.c
include cleanup: Update gfp.h and slab.h includes to prepare for breaking implicit...
[net-next-2.6.git] / drivers / net / pasemi_mac.c
CommitLineData
f5cd7872
OJ
1/*
2 * Copyright (C) 2006-2007 PA Semi, Inc
3 *
4 * Driver for the PA Semi PWRficient onchip 1G/10G Ethernet MACs
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
18 */
19
20#include <linux/init.h>
21#include <linux/module.h>
22#include <linux/pci.h>
5a0e3ad6 23#include <linux/slab.h>
f5cd7872
OJ
24#include <linux/interrupt.h>
25#include <linux/dmaengine.h>
26#include <linux/delay.h>
27#include <linux/netdevice.h>
1dd2d06c 28#include <linux/of_mdio.h>
f5cd7872
OJ
29#include <linux/etherdevice.h>
30#include <asm/dma-mapping.h>
31#include <linux/in.h>
32#include <linux/skbuff.h>
33
34#include <linux/ip.h>
35#include <linux/tcp.h>
36#include <net/checksum.h>
28ae79f5 37#include <linux/inet_lro.h>
f5cd7872 38
771f7404 39#include <asm/irq.h>
af289e80 40#include <asm/firmware.h>
40afa531 41#include <asm/pasemi_dma.h>
771f7404 42
f5cd7872
OJ
43#include "pasemi_mac.h"
44
8dc121a4
OJ
45/* We have our own align, since ppc64 in general has it at 0 because
46 * of design flaws in some of the server bridge chips. However, for
47 * PWRficient doing the unaligned copies is more expensive than doing
48 * unaligned DMA, so make sure the data is aligned instead.
49 */
50#define LOCAL_SKB_ALIGN 2
f5cd7872
OJ
51
52/* TODO list
53 *
f5cd7872
OJ
54 * - Multicast support
55 * - Large MTU support
7ddeae2c
OJ
56 * - SW LRO
57 * - Multiqueue RX/TX
f5cd7872
OJ
58 */
59
28ae79f5
OJ
60#define LRO_MAX_AGGR 64
61
ef1ea0b4 62#define PE_MIN_MTU 64
8d636d8b 63#define PE_MAX_MTU 9000
ef1ea0b4
OJ
64#define PE_DEF_MTU ETH_DATA_LEN
65
ceb51361
OJ
66#define DEFAULT_MSG_ENABLE \
67 (NETIF_MSG_DRV | \
68 NETIF_MSG_PROBE | \
69 NETIF_MSG_LINK | \
70 NETIF_MSG_TIMER | \
71 NETIF_MSG_IFDOWN | \
72 NETIF_MSG_IFUP | \
73 NETIF_MSG_RX_ERR | \
74 NETIF_MSG_TX_ERR)
75
ceb51361
OJ
76MODULE_LICENSE("GPL");
77MODULE_AUTHOR ("Olof Johansson <olof@lixom.net>");
78MODULE_DESCRIPTION("PA Semi PWRficient Ethernet driver");
79
80static int debug = -1; /* -1 == use DEFAULT_MSG_ENABLE as value */
81module_param(debug, int, 0);
82MODULE_PARM_DESC(debug, "PA Semi MAC bitmapped debugging message enable value");
f5cd7872 83
e37c772e
OJ
84extern const struct ethtool_ops pasemi_mac_ethtool_ops;
85
af289e80
OJ
86static int translation_enabled(void)
87{
88#if defined(CONFIG_PPC_PASEMI_IOMMU_DMA_FORCE)
89 return 1;
90#else
91 return firmware_has_feature(FW_FEATURE_LPAR);
92#endif
93}
94
34c20624 95static void write_iob_reg(unsigned int reg, unsigned int val)
a85b9422 96{
34c20624 97 pasemi_write_iob_reg(reg, val);
a85b9422
OJ
98}
99
5c15332b 100static unsigned int read_mac_reg(const struct pasemi_mac *mac, unsigned int reg)
a85b9422 101{
34c20624 102 return pasemi_read_mac_reg(mac->dma_if, reg);
a85b9422
OJ
103}
104
5c15332b 105static void write_mac_reg(const struct pasemi_mac *mac, unsigned int reg,
a85b9422
OJ
106 unsigned int val)
107{
34c20624 108 pasemi_write_mac_reg(mac->dma_if, reg, val);
a85b9422
OJ
109}
110
34c20624 111static unsigned int read_dma_reg(unsigned int reg)
a85b9422 112{
34c20624 113 return pasemi_read_dma_reg(reg);
a85b9422
OJ
114}
115
34c20624 116static void write_dma_reg(unsigned int reg, unsigned int val)
a85b9422 117{
34c20624 118 pasemi_write_dma_reg(reg, val);
a85b9422
OJ
119}
120
5c15332b 121static struct pasemi_mac_rxring *rx_ring(const struct pasemi_mac *mac)
72b05b99
OJ
122{
123 return mac->rx;
124}
125
5c15332b 126static struct pasemi_mac_txring *tx_ring(const struct pasemi_mac *mac)
72b05b99
OJ
127{
128 return mac->tx;
129}
130
5c15332b
OJ
131static inline void prefetch_skb(const struct sk_buff *skb)
132{
133 const void *d = skb;
134
135 prefetch(d);
136 prefetch(d+64);
137 prefetch(d+128);
138 prefetch(d+192);
139}
140
34c20624
OJ
141static int mac_to_intf(struct pasemi_mac *mac)
142{
143 struct pci_dev *pdev = mac->pdev;
144 u32 tmp;
145 int nintf, off, i, j;
146 int devfn = pdev->devfn;
147
148 tmp = read_dma_reg(PAS_DMA_CAP_IFI);
149 nintf = (tmp & PAS_DMA_CAP_IFI_NIN_M) >> PAS_DMA_CAP_IFI_NIN_S;
150 off = (tmp & PAS_DMA_CAP_IFI_IOFF_M) >> PAS_DMA_CAP_IFI_IOFF_S;
151
152 /* IOFF contains the offset to the registers containing the
153 * DMA interface-to-MAC-pci-id mappings, and NIN contains number
154 * of total interfaces. Each register contains 4 devfns.
155 * Just do a linear search until we find the devfn of the MAC
156 * we're trying to look up.
157 */
158
159 for (i = 0; i < (nintf+3)/4; i++) {
160 tmp = read_dma_reg(off+4*i);
161 for (j = 0; j < 4; j++) {
162 if (((tmp >> (8*j)) & 0xff) == devfn)
163 return i*4 + j;
164 }
165 }
166 return -1;
167}
168
ef1ea0b4
OJ
169static void pasemi_mac_intf_disable(struct pasemi_mac *mac)
170{
171 unsigned int flags;
172
173 flags = read_mac_reg(mac, PAS_MAC_CFG_PCFG);
174 flags &= ~PAS_MAC_CFG_PCFG_PE;
175 write_mac_reg(mac, PAS_MAC_CFG_PCFG, flags);
176}
177
178static void pasemi_mac_intf_enable(struct pasemi_mac *mac)
179{
180 unsigned int flags;
181
182 flags = read_mac_reg(mac, PAS_MAC_CFG_PCFG);
183 flags |= PAS_MAC_CFG_PCFG_PE;
184 write_mac_reg(mac, PAS_MAC_CFG_PCFG, flags);
185}
186
f5cd7872
OJ
187static int pasemi_get_mac_addr(struct pasemi_mac *mac)
188{
189 struct pci_dev *pdev = mac->pdev;
190 struct device_node *dn = pci_device_to_OF_node(pdev);
1af7f056 191 int len;
f5cd7872
OJ
192 const u8 *maddr;
193 u8 addr[6];
194
195 if (!dn) {
196 dev_dbg(&pdev->dev,
197 "No device node for mac, not configuring\n");
198 return -ENOENT;
199 }
200
1af7f056 201 maddr = of_get_property(dn, "local-mac-address", &len);
202
203 if (maddr && len == 6) {
204 memcpy(mac->mac_addr, maddr, 6);
205 return 0;
206 }
207
208 /* Some old versions of firmware mistakenly uses mac-address
209 * (and as a string) instead of a byte array in local-mac-address.
210 */
a5fd22eb 211
a5fd22eb 212 if (maddr == NULL)
9028780a 213 maddr = of_get_property(dn, "mac-address", NULL);
a5fd22eb 214
f5cd7872
OJ
215 if (maddr == NULL) {
216 dev_warn(&pdev->dev,
217 "no mac address in device tree, not configuring\n");
218 return -ENOENT;
219 }
220
221 if (sscanf(maddr, "%hhx:%hhx:%hhx:%hhx:%hhx:%hhx", &addr[0],
222 &addr[1], &addr[2], &addr[3], &addr[4], &addr[5]) != 6) {
223 dev_warn(&pdev->dev,
224 "can't parse mac address, not configuring\n");
225 return -EINVAL;
226 }
227
1af7f056 228 memcpy(mac->mac_addr, addr, 6);
229
f5cd7872
OJ
230 return 0;
231}
232
5cea73b0
OJ
233static int pasemi_mac_set_mac_addr(struct net_device *dev, void *p)
234{
235 struct pasemi_mac *mac = netdev_priv(dev);
236 struct sockaddr *addr = p;
237 unsigned int adr0, adr1;
238
239 if (!is_valid_ether_addr(addr->sa_data))
240 return -EINVAL;
241
242 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
243
244 adr0 = dev->dev_addr[2] << 24 |
245 dev->dev_addr[3] << 16 |
246 dev->dev_addr[4] << 8 |
247 dev->dev_addr[5];
248 adr1 = read_mac_reg(mac, PAS_MAC_CFG_ADR1);
249 adr1 &= ~0xffff;
250 adr1 |= dev->dev_addr[0] << 8 | dev->dev_addr[1];
251
252 pasemi_mac_intf_disable(mac);
253 write_mac_reg(mac, PAS_MAC_CFG_ADR0, adr0);
254 write_mac_reg(mac, PAS_MAC_CFG_ADR1, adr1);
255 pasemi_mac_intf_enable(mac);
256
257 return 0;
258}
259
28ae79f5
OJ
260static int get_skb_hdr(struct sk_buff *skb, void **iphdr,
261 void **tcph, u64 *hdr_flags, void *data)
262{
263 u64 macrx = (u64) data;
264 unsigned int ip_len;
265 struct iphdr *iph;
266
267 /* IPv4 header checksum failed */
268 if ((macrx & XCT_MACRX_HTY_M) != XCT_MACRX_HTY_IPV4_OK)
269 return -1;
270
271 /* non tcp packet */
272 skb_reset_network_header(skb);
273 iph = ip_hdr(skb);
274 if (iph->protocol != IPPROTO_TCP)
275 return -1;
276
277 ip_len = ip_hdrlen(skb);
278 skb_set_transport_header(skb, ip_len);
279 *tcph = tcp_hdr(skb);
280
281 /* check if ip header and tcp header are complete */
77321233 282 if (ntohs(iph->tot_len) < ip_len + tcp_hdrlen(skb))
28ae79f5
OJ
283 return -1;
284
285 *hdr_flags = LRO_IPV4 | LRO_TCP;
286 *iphdr = iph;
287
288 return 0;
289}
290
ad3c20d1 291static int pasemi_mac_unmap_tx_skb(struct pasemi_mac *mac,
7e9916e9 292 const int nfrags,
ad3c20d1 293 struct sk_buff *skb,
5c15332b 294 const dma_addr_t *dmas)
ad3c20d1
OJ
295{
296 int f;
5c15332b 297 struct pci_dev *pdev = mac->dma_pdev;
ad3c20d1 298
5c15332b 299 pci_unmap_single(pdev, dmas[0], skb_headlen(skb), PCI_DMA_TODEVICE);
ad3c20d1
OJ
300
301 for (f = 0; f < nfrags; f++) {
302 skb_frag_t *frag = &skb_shinfo(skb)->frags[f];
303
5c15332b 304 pci_unmap_page(pdev, dmas[f+1], frag->size, PCI_DMA_TODEVICE);
ad3c20d1
OJ
305 }
306 dev_kfree_skb_irq(skb);
307
308 /* Freed descriptor slot + main SKB ptr + nfrags additional ptrs,
309 * aligned up to a power of 2
310 */
311 return (nfrags + 3) & ~1;
312}
313
8d636d8b
OJ
314static struct pasemi_mac_csring *pasemi_mac_setup_csring(struct pasemi_mac *mac)
315{
316 struct pasemi_mac_csring *ring;
317 u32 val;
318 unsigned int cfg;
319 int chno;
320
321 ring = pasemi_dma_alloc_chan(TXCHAN, sizeof(struct pasemi_mac_csring),
322 offsetof(struct pasemi_mac_csring, chan));
323
324 if (!ring) {
325 dev_err(&mac->pdev->dev, "Can't allocate checksum channel\n");
326 goto out_chan;
327 }
328
329 chno = ring->chan.chno;
330
331 ring->size = CS_RING_SIZE;
332 ring->next_to_fill = 0;
333
334 /* Allocate descriptors */
335 if (pasemi_dma_alloc_ring(&ring->chan, CS_RING_SIZE))
336 goto out_ring_desc;
337
338 write_dma_reg(PAS_DMA_TXCHAN_BASEL(chno),
339 PAS_DMA_TXCHAN_BASEL_BRBL(ring->chan.ring_dma));
340 val = PAS_DMA_TXCHAN_BASEU_BRBH(ring->chan.ring_dma >> 32);
341 val |= PAS_DMA_TXCHAN_BASEU_SIZ(CS_RING_SIZE >> 3);
342
343 write_dma_reg(PAS_DMA_TXCHAN_BASEU(chno), val);
344
345 ring->events[0] = pasemi_dma_alloc_flag();
346 ring->events[1] = pasemi_dma_alloc_flag();
347 if (ring->events[0] < 0 || ring->events[1] < 0)
348 goto out_flags;
349
350 pasemi_dma_clear_flag(ring->events[0]);
351 pasemi_dma_clear_flag(ring->events[1]);
352
353 ring->fun = pasemi_dma_alloc_fun();
354 if (ring->fun < 0)
355 goto out_fun;
356
357 cfg = PAS_DMA_TXCHAN_CFG_TY_FUNC | PAS_DMA_TXCHAN_CFG_UP |
358 PAS_DMA_TXCHAN_CFG_TATTR(ring->fun) |
359 PAS_DMA_TXCHAN_CFG_LPSQ | PAS_DMA_TXCHAN_CFG_LPDQ;
360
361 if (translation_enabled())
362 cfg |= PAS_DMA_TXCHAN_CFG_TRD | PAS_DMA_TXCHAN_CFG_TRR;
363
364 write_dma_reg(PAS_DMA_TXCHAN_CFG(chno), cfg);
365
366 /* enable channel */
367 pasemi_dma_start_chan(&ring->chan, PAS_DMA_TXCHAN_TCMDSTA_SZ |
368 PAS_DMA_TXCHAN_TCMDSTA_DB |
369 PAS_DMA_TXCHAN_TCMDSTA_DE |
370 PAS_DMA_TXCHAN_TCMDSTA_DA);
371
372 return ring;
373
374out_fun:
375out_flags:
376 if (ring->events[0] >= 0)
377 pasemi_dma_free_flag(ring->events[0]);
378 if (ring->events[1] >= 0)
379 pasemi_dma_free_flag(ring->events[1]);
380 pasemi_dma_free_ring(&ring->chan);
381out_ring_desc:
382 pasemi_dma_free_chan(&ring->chan);
383out_chan:
384
385 return NULL;
386}
387
388static void pasemi_mac_setup_csrings(struct pasemi_mac *mac)
389{
390 int i;
391 mac->cs[0] = pasemi_mac_setup_csring(mac);
392 if (mac->type == MAC_TYPE_XAUI)
393 mac->cs[1] = pasemi_mac_setup_csring(mac);
394 else
395 mac->cs[1] = 0;
396
397 for (i = 0; i < MAX_CS; i++)
398 if (mac->cs[i])
399 mac->num_cs++;
400}
401
402static void pasemi_mac_free_csring(struct pasemi_mac_csring *csring)
403{
404 pasemi_dma_stop_chan(&csring->chan);
405 pasemi_dma_free_flag(csring->events[0]);
406 pasemi_dma_free_flag(csring->events[1]);
407 pasemi_dma_free_ring(&csring->chan);
408 pasemi_dma_free_chan(&csring->chan);
1724ac2e 409 pasemi_dma_free_fun(csring->fun);
8d636d8b
OJ
410}
411
5c15332b 412static int pasemi_mac_setup_rx_resources(const struct net_device *dev)
f5cd7872
OJ
413{
414 struct pasemi_mac_rxring *ring;
415 struct pasemi_mac *mac = netdev_priv(dev);
34c20624 416 int chno;
af289e80 417 unsigned int cfg;
f5cd7872 418
34c20624
OJ
419 ring = pasemi_dma_alloc_chan(RXCHAN, sizeof(struct pasemi_mac_rxring),
420 offsetof(struct pasemi_mac_rxring, chan));
f5cd7872 421
34c20624
OJ
422 if (!ring) {
423 dev_err(&mac->pdev->dev, "Can't allocate RX channel\n");
424 goto out_chan;
425 }
426 chno = ring->chan.chno;
f5cd7872
OJ
427
428 spin_lock_init(&ring->lock);
429
021fa22e 430 ring->size = RX_RING_SIZE;
fc9e4d2a 431 ring->ring_info = kzalloc(sizeof(struct pasemi_mac_buffer) *
f5cd7872
OJ
432 RX_RING_SIZE, GFP_KERNEL);
433
fc9e4d2a
OJ
434 if (!ring->ring_info)
435 goto out_ring_info;
f5cd7872
OJ
436
437 /* Allocate descriptors */
34c20624 438 if (pasemi_dma_alloc_ring(&ring->chan, RX_RING_SIZE))
fc9e4d2a 439 goto out_ring_desc;
f5cd7872 440
f5cd7872
OJ
441 ring->buffers = dma_alloc_coherent(&mac->dma_pdev->dev,
442 RX_RING_SIZE * sizeof(u64),
443 &ring->buf_dma, GFP_KERNEL);
444 if (!ring->buffers)
34c20624 445 goto out_ring_desc;
f5cd7872
OJ
446
447 memset(ring->buffers, 0, RX_RING_SIZE * sizeof(u64));
448
34c20624
OJ
449 write_dma_reg(PAS_DMA_RXCHAN_BASEL(chno),
450 PAS_DMA_RXCHAN_BASEL_BRBL(ring->chan.ring_dma));
f5cd7872 451
34c20624
OJ
452 write_dma_reg(PAS_DMA_RXCHAN_BASEU(chno),
453 PAS_DMA_RXCHAN_BASEU_BRBH(ring->chan.ring_dma >> 32) |
454 PAS_DMA_RXCHAN_BASEU_SIZ(RX_RING_SIZE >> 3));
f5cd7872 455
5c15332b 456 cfg = PAS_DMA_RXCHAN_CFG_HBU(2);
af289e80
OJ
457
458 if (translation_enabled())
459 cfg |= PAS_DMA_RXCHAN_CFG_CTR;
460
34c20624 461 write_dma_reg(PAS_DMA_RXCHAN_CFG(chno), cfg);
f5cd7872 462
34c20624
OJ
463 write_dma_reg(PAS_DMA_RXINT_BASEL(mac->dma_if),
464 PAS_DMA_RXINT_BASEL_BRBL(ring->buf_dma));
f5cd7872 465
34c20624
OJ
466 write_dma_reg(PAS_DMA_RXINT_BASEU(mac->dma_if),
467 PAS_DMA_RXINT_BASEU_BRBH(ring->buf_dma >> 32) |
468 PAS_DMA_RXINT_BASEU_SIZ(RX_RING_SIZE >> 3));
f5cd7872 469
5c15332b 470 cfg = PAS_DMA_RXINT_CFG_DHL(2) | PAS_DMA_RXINT_CFG_L2 |
af289e80
OJ
471 PAS_DMA_RXINT_CFG_LW | PAS_DMA_RXINT_CFG_RBP |
472 PAS_DMA_RXINT_CFG_HEN;
473
474 if (translation_enabled())
475 cfg |= PAS_DMA_RXINT_CFG_ITRR | PAS_DMA_RXINT_CFG_ITR;
476
34c20624 477 write_dma_reg(PAS_DMA_RXINT_CFG(mac->dma_if), cfg);
c0efd52b 478
f5cd7872
OJ
479 ring->next_to_fill = 0;
480 ring->next_to_clean = 0;
72b05b99 481 ring->mac = mac;
f5cd7872
OJ
482 mac->rx = ring;
483
484 return 0;
485
fc9e4d2a
OJ
486out_ring_desc:
487 kfree(ring->ring_info);
488out_ring_info:
34c20624
OJ
489 pasemi_dma_free_chan(&ring->chan);
490out_chan:
f5cd7872
OJ
491 return -ENOMEM;
492}
493
72b05b99 494static struct pasemi_mac_txring *
5c15332b 495pasemi_mac_setup_tx_resources(const struct net_device *dev)
f5cd7872
OJ
496{
497 struct pasemi_mac *mac = netdev_priv(dev);
498 u32 val;
f5cd7872 499 struct pasemi_mac_txring *ring;
af289e80 500 unsigned int cfg;
34c20624 501 int chno;
f5cd7872 502
34c20624
OJ
503 ring = pasemi_dma_alloc_chan(TXCHAN, sizeof(struct pasemi_mac_txring),
504 offsetof(struct pasemi_mac_txring, chan));
505
506 if (!ring) {
507 dev_err(&mac->pdev->dev, "Can't allocate TX channel\n");
508 goto out_chan;
509 }
510
511 chno = ring->chan.chno;
f5cd7872
OJ
512
513 spin_lock_init(&ring->lock);
514
021fa22e 515 ring->size = TX_RING_SIZE;
fc9e4d2a 516 ring->ring_info = kzalloc(sizeof(struct pasemi_mac_buffer) *
f5cd7872 517 TX_RING_SIZE, GFP_KERNEL);
fc9e4d2a
OJ
518 if (!ring->ring_info)
519 goto out_ring_info;
f5cd7872
OJ
520
521 /* Allocate descriptors */
34c20624 522 if (pasemi_dma_alloc_ring(&ring->chan, TX_RING_SIZE))
fc9e4d2a 523 goto out_ring_desc;
f5cd7872 524
34c20624
OJ
525 write_dma_reg(PAS_DMA_TXCHAN_BASEL(chno),
526 PAS_DMA_TXCHAN_BASEL_BRBL(ring->chan.ring_dma));
527 val = PAS_DMA_TXCHAN_BASEU_BRBH(ring->chan.ring_dma >> 32);
fc9e4d2a 528 val |= PAS_DMA_TXCHAN_BASEU_SIZ(TX_RING_SIZE >> 3);
f5cd7872 529
34c20624 530 write_dma_reg(PAS_DMA_TXCHAN_BASEU(chno), val);
f5cd7872 531
af289e80
OJ
532 cfg = PAS_DMA_TXCHAN_CFG_TY_IFACE |
533 PAS_DMA_TXCHAN_CFG_TATTR(mac->dma_if) |
534 PAS_DMA_TXCHAN_CFG_UP |
8d636d8b 535 PAS_DMA_TXCHAN_CFG_WT(4);
af289e80
OJ
536
537 if (translation_enabled())
538 cfg |= PAS_DMA_TXCHAN_CFG_TRD | PAS_DMA_TXCHAN_CFG_TRR;
539
34c20624 540 write_dma_reg(PAS_DMA_TXCHAN_CFG(chno), cfg);
f5cd7872 541
021fa22e 542 ring->next_to_fill = 0;
f5cd7872 543 ring->next_to_clean = 0;
72b05b99 544 ring->mac = mac;
f5cd7872 545
72b05b99 546 return ring;
f5cd7872 547
fc9e4d2a
OJ
548out_ring_desc:
549 kfree(ring->ring_info);
550out_ring_info:
34c20624
OJ
551 pasemi_dma_free_chan(&ring->chan);
552out_chan:
72b05b99 553 return NULL;
f5cd7872
OJ
554}
555
72b05b99 556static void pasemi_mac_free_tx_resources(struct pasemi_mac *mac)
f5cd7872 557{
72b05b99 558 struct pasemi_mac_txring *txring = tx_ring(mac);
ad3c20d1 559 unsigned int i, j;
f5cd7872 560 struct pasemi_mac_buffer *info;
ad3c20d1 561 dma_addr_t dmas[MAX_SKB_FRAGS+1];
7e9916e9 562 int freed, nfrags;
ad5da10a 563 int start, limit;
fc9e4d2a 564
72b05b99
OJ
565 start = txring->next_to_clean;
566 limit = txring->next_to_fill;
ad5da10a
OJ
567
568 /* Compensate for when fill has wrapped and clean has not */
569 if (start > limit)
570 limit += TX_RING_SIZE;
571
572 for (i = start; i < limit; i += freed) {
72b05b99 573 info = &txring->ring_info[(i+1) & (TX_RING_SIZE-1)];
fc9e4d2a 574 if (info->dma && info->skb) {
7e9916e9
OJ
575 nfrags = skb_shinfo(info->skb)->nr_frags;
576 for (j = 0; j <= nfrags; j++)
72b05b99
OJ
577 dmas[j] = txring->ring_info[(i+1+j) &
578 (TX_RING_SIZE-1)].dma;
7e9916e9
OJ
579 freed = pasemi_mac_unmap_tx_skb(mac, nfrags,
580 info->skb, dmas);
ad3c20d1
OJ
581 } else
582 freed = 2;
f5cd7872
OJ
583 }
584
72b05b99 585 kfree(txring->ring_info);
34c20624
OJ
586 pasemi_dma_free_chan(&txring->chan);
587
f5cd7872
OJ
588}
589
ef1ea0b4 590static void pasemi_mac_free_rx_buffers(struct pasemi_mac *mac)
f5cd7872 591{
72b05b99 592 struct pasemi_mac_rxring *rx = rx_ring(mac);
f5cd7872
OJ
593 unsigned int i;
594 struct pasemi_mac_buffer *info;
f5cd7872
OJ
595
596 for (i = 0; i < RX_RING_SIZE; i++) {
72b05b99 597 info = &RX_DESC_INFO(rx, i);
fc9e4d2a
OJ
598 if (info->skb && info->dma) {
599 pci_unmap_single(mac->dma_pdev,
600 info->dma,
601 info->skb->len,
602 PCI_DMA_FROMDEVICE);
603 dev_kfree_skb_any(info->skb);
f5cd7872 604 }
fc9e4d2a
OJ
605 info->dma = 0;
606 info->skb = NULL;
f5cd7872
OJ
607 }
608
fc9e4d2a 609 for (i = 0; i < RX_RING_SIZE; i++)
ef1ea0b4
OJ
610 RX_BUFF(rx, i) = 0;
611}
612
613static void pasemi_mac_free_rx_resources(struct pasemi_mac *mac)
614{
615 pasemi_mac_free_rx_buffers(mac);
fc9e4d2a 616
f5cd7872 617 dma_free_coherent(&mac->dma_pdev->dev, RX_RING_SIZE * sizeof(u64),
72b05b99 618 rx_ring(mac)->buffers, rx_ring(mac)->buf_dma);
f5cd7872 619
72b05b99 620 kfree(rx_ring(mac)->ring_info);
34c20624 621 pasemi_dma_free_chan(&rx_ring(mac)->chan);
f5cd7872
OJ
622 mac->rx = NULL;
623}
624
5c15332b
OJ
625static void pasemi_mac_replenish_rx_ring(const struct net_device *dev,
626 const int limit)
f5cd7872 627{
5c15332b 628 const struct pasemi_mac *mac = netdev_priv(dev);
72b05b99 629 struct pasemi_mac_rxring *rx = rx_ring(mac);
b5254eee 630 int fill, count;
f5cd7872 631
cd4ceb24 632 if (limit <= 0)
f5cd7872
OJ
633 return;
634
72b05b99 635 fill = rx_ring(mac)->next_to_fill;
928773c2 636 for (count = 0; count < limit; count++) {
72b05b99
OJ
637 struct pasemi_mac_buffer *info = &RX_DESC_INFO(rx, fill);
638 u64 *buff = &RX_BUFF(rx, fill);
f5cd7872
OJ
639 struct sk_buff *skb;
640 dma_addr_t dma;
641
fc9e4d2a
OJ
642 /* Entry in use? */
643 WARN_ON(*buff);
644
ef1ea0b4 645 skb = dev_alloc_skb(mac->bufsz);
5d894944 646 skb_reserve(skb, LOCAL_SKB_ALIGN);
f5cd7872 647
9f05cfe2 648 if (unlikely(!skb))
f5cd7872 649 break;
f5cd7872 650
8dc121a4 651 dma = pci_map_single(mac->dma_pdev, skb->data,
ef1ea0b4 652 mac->bufsz - LOCAL_SKB_ALIGN,
f5cd7872
OJ
653 PCI_DMA_FROMDEVICE);
654
8d8bb39b 655 if (unlikely(pci_dma_mapping_error(mac->dma_pdev, dma))) {
f5cd7872 656 dev_kfree_skb_irq(info->skb);
f5cd7872
OJ
657 break;
658 }
659
660 info->skb = skb;
661 info->dma = dma;
ef1ea0b4 662 *buff = XCT_RXB_LEN(mac->bufsz) | XCT_RXB_ADDR(dma);
fc9e4d2a 663 fill++;
f5cd7872
OJ
664 }
665
666 wmb();
667
34c20624 668 write_dma_reg(PAS_DMA_RXINT_INCR(mac->dma_if), count);
f5cd7872 669
72b05b99 670 rx_ring(mac)->next_to_fill = (rx_ring(mac)->next_to_fill + count) &
b5254eee 671 (RX_RING_SIZE - 1);
f5cd7872
OJ
672}
673
5c15332b 674static void pasemi_mac_restart_rx_intr(const struct pasemi_mac *mac)
1b0335ea 675{
906674ab 676 struct pasemi_mac_rxring *rx = rx_ring(mac);
52a94351 677 unsigned int reg, pcnt;
1b0335ea
OJ
678 /* Re-enable packet count interrupts: finally
679 * ack the packet count interrupt we got in rx_intr.
680 */
681
906674ab 682 pcnt = *rx->chan.status & PAS_STATUS_PCNT_M;
1b0335ea 683
52a94351 684 reg = PAS_IOB_DMA_RXCH_RESET_PCNT(pcnt) | PAS_IOB_DMA_RXCH_RESET_PINTC;
1b0335ea 685
906674ab
OJ
686 if (*rx->chan.status & PAS_STATUS_TIMER)
687 reg |= PAS_IOB_DMA_RXCH_RESET_TINTC;
688
34c20624 689 write_iob_reg(PAS_IOB_DMA_RXCH_RESET(mac->rx->chan.chno), reg);
1b0335ea
OJ
690}
691
5c15332b 692static void pasemi_mac_restart_tx_intr(const struct pasemi_mac *mac)
1b0335ea 693{
52a94351 694 unsigned int reg, pcnt;
1b0335ea
OJ
695
696 /* Re-enable packet count interrupts */
34c20624 697 pcnt = *tx_ring(mac)->chan.status & PAS_STATUS_PCNT_M;
1b0335ea 698
52a94351 699 reg = PAS_IOB_DMA_TXCH_RESET_PCNT(pcnt) | PAS_IOB_DMA_TXCH_RESET_PINTC;
1b0335ea 700
34c20624 701 write_iob_reg(PAS_IOB_DMA_TXCH_RESET(tx_ring(mac)->chan.chno), reg);
1b0335ea
OJ
702}
703
704
5c15332b
OJ
705static inline void pasemi_mac_rx_error(const struct pasemi_mac *mac,
706 const u64 macrx)
69c29d89
OJ
707{
708 unsigned int rcmdsta, ccmdsta;
34c20624 709 struct pasemi_dmachan *chan = &rx_ring(mac)->chan;
69c29d89
OJ
710
711 if (!netif_msg_rx_err(mac))
712 return;
713
34c20624
OJ
714 rcmdsta = read_dma_reg(PAS_DMA_RXINT_RCMDSTA(mac->dma_if));
715 ccmdsta = read_dma_reg(PAS_DMA_RXCHAN_CCMDSTA(chan->chno));
69c29d89 716
fe333321 717 printk(KERN_ERR "pasemi_mac: rx error. macrx %016llx, rx status %llx\n",
34c20624 718 macrx, *chan->status);
69c29d89
OJ
719
720 printk(KERN_ERR "pasemi_mac: rcmdsta %08x ccmdsta %08x\n",
721 rcmdsta, ccmdsta);
722}
723
5c15332b
OJ
724static inline void pasemi_mac_tx_error(const struct pasemi_mac *mac,
725 const u64 mactx)
69c29d89
OJ
726{
727 unsigned int cmdsta;
34c20624 728 struct pasemi_dmachan *chan = &tx_ring(mac)->chan;
69c29d89
OJ
729
730 if (!netif_msg_tx_err(mac))
731 return;
732
34c20624 733 cmdsta = read_dma_reg(PAS_DMA_TXCHAN_TCMDSTA(chan->chno));
69c29d89 734
fe333321
IM
735 printk(KERN_ERR "pasemi_mac: tx error. mactx 0x%016llx, "\
736 "tx status 0x%016llx\n", mactx, *chan->status);
69c29d89
OJ
737
738 printk(KERN_ERR "pasemi_mac: tcmdsta 0x%08x\n", cmdsta);
739}
740
5c15332b
OJ
741static int pasemi_mac_clean_rx(struct pasemi_mac_rxring *rx,
742 const int limit)
f5cd7872 743{
5c15332b 744 const struct pasemi_dmachan *chan = &rx->chan;
72b05b99 745 struct pasemi_mac *mac = rx->mac;
5c15332b 746 struct pci_dev *pdev = mac->dma_pdev;
cd4ceb24 747 unsigned int n;
5c15332b 748 int count, buf_index, tot_bytes, packets;
cd4ceb24
OJ
749 struct pasemi_mac_buffer *info;
750 struct sk_buff *skb;
b5254eee 751 unsigned int len;
5c15332b 752 u64 macrx, eval;
cd4ceb24 753 dma_addr_t dma;
5c15332b
OJ
754
755 tot_bytes = 0;
756 packets = 0;
f5cd7872 757
72b05b99 758 spin_lock(&rx->lock);
f5cd7872 759
72b05b99 760 n = rx->next_to_clean;
f5cd7872 761
72b05b99 762 prefetch(&RX_DESC(rx, n));
b5254eee
OJ
763
764 for (count = 0; count < limit; count++) {
72b05b99 765 macrx = RX_DESC(rx, n);
5c15332b 766 prefetch(&RX_DESC(rx, n+4));
f5cd7872 767
69c29d89 768 if ((macrx & XCT_MACRX_E) ||
34c20624 769 (*chan->status & PAS_STATUS_ERROR))
69c29d89
OJ
770 pasemi_mac_rx_error(mac, macrx);
771
cd4ceb24 772 if (!(macrx & XCT_MACRX_O))
f5cd7872
OJ
773 break;
774
f5cd7872
OJ
775 info = NULL;
776
b5254eee 777 BUG_ON(!(macrx & XCT_MACRX_RR_8BRES));
f5cd7872 778
72b05b99 779 eval = (RX_DESC(rx, n+1) & XCT_RXRES_8B_EVAL_M) >>
b5254eee
OJ
780 XCT_RXRES_8B_EVAL_S;
781 buf_index = eval-1;
782
72b05b99
OJ
783 dma = (RX_DESC(rx, n+2) & XCT_PTR_ADDR_M);
784 info = &RX_DESC_INFO(rx, buf_index);
fc9e4d2a 785
9f05cfe2 786 skb = info->skb;
f5cd7872 787
5c15332b 788 prefetch_skb(skb);
f5cd7872 789
cd4ceb24 790 len = (macrx & XCT_MACRX_LLEN_M) >> XCT_MACRX_LLEN_S;
f5cd7872 791
ef1ea0b4 792 pci_unmap_single(pdev, dma, mac->bufsz - LOCAL_SKB_ALIGN,
5c15332b 793 PCI_DMA_FROMDEVICE);
32bee776
OJ
794
795 if (macrx & XCT_MACRX_CRC) {
796 /* CRC error flagged */
797 mac->netdev->stats.rx_errors++;
798 mac->netdev->stats.rx_crc_errors++;
4352d826 799 /* No need to free skb, it'll be reused */
32bee776
OJ
800 goto next;
801 }
802
5d894944 803 info->skb = NULL;
ad5da10a 804 info->dma = 0;
fc9e4d2a 805
26fcfa95 806 if (likely((macrx & XCT_MACRX_HTY_M) == XCT_MACRX_HTY_IPV4_OK)) {
38bf3184 807 skb->ip_summed = CHECKSUM_UNNECESSARY;
cd4ceb24 808 skb->csum = (macrx & XCT_MACRX_CSUM_M) >>
f5cd7872
OJ
809 XCT_MACRX_CSUM_S;
810 } else
811 skb->ip_summed = CHECKSUM_NONE;
812
5c15332b
OJ
813 packets++;
814 tot_bytes += len;
815
816 /* Don't include CRC */
817 skb_put(skb, len-4);
f5cd7872 818
26fcfa95 819 skb->protocol = eth_type_trans(skb, mac->netdev);
28ae79f5 820 lro_receive_skb(&mac->lro_mgr, skb, (void *)macrx);
f5cd7872 821
32bee776 822next:
72b05b99
OJ
823 RX_DESC(rx, n) = 0;
824 RX_DESC(rx, n+1) = 0;
cd4ceb24 825
ad5da10a
OJ
826 /* Need to zero it out since hardware doesn't, since the
827 * replenish loop uses it to tell when it's done.
828 */
72b05b99 829 RX_BUFF(rx, buf_index) = 0;
ad5da10a 830
b5254eee 831 n += 4;
f5cd7872
OJ
832 }
833
9a50bebd
OJ
834 if (n > RX_RING_SIZE) {
835 /* Errata 5971 workaround: L2 target of headers */
34c20624 836 write_iob_reg(PAS_IOB_COM_PKTHDRCNT, 0);
9a50bebd
OJ
837 n &= (RX_RING_SIZE-1);
838 }
b5254eee 839
72b05b99 840 rx_ring(mac)->next_to_clean = n;
b5254eee 841
28ae79f5
OJ
842 lro_flush_all(&mac->lro_mgr);
843
b5254eee
OJ
844 /* Increase is in number of 16-byte entries, and since each descriptor
845 * with an 8BRES takes up 3x8 bytes (padded to 4x8), increase with
846 * count*2.
847 */
34c20624 848 write_dma_reg(PAS_DMA_RXCHAN_INCR(mac->rx->chan.chno), count << 1);
b5254eee
OJ
849
850 pasemi_mac_replenish_rx_ring(mac->netdev, count);
f5cd7872 851
5c15332b
OJ
852 mac->netdev->stats.rx_bytes += tot_bytes;
853 mac->netdev->stats.rx_packets += packets;
854
72b05b99 855 spin_unlock(&rx_ring(mac)->lock);
f5cd7872
OJ
856
857 return count;
858}
859
ad3c20d1
OJ
860/* Can't make this too large or we blow the kernel stack limits */
861#define TX_CLEAN_BATCHSIZE (128/MAX_SKB_FRAGS)
862
72b05b99 863static int pasemi_mac_clean_tx(struct pasemi_mac_txring *txring)
f5cd7872 864{
34c20624 865 struct pasemi_dmachan *chan = &txring->chan;
72b05b99 866 struct pasemi_mac *mac = txring->mac;
ad3c20d1 867 int i, j;
ad5da10a
OJ
868 unsigned int start, descr_count, buf_count, batch_limit;
869 unsigned int ring_limit;
02df6cfa 870 unsigned int total_count;
ca7e235f 871 unsigned long flags;
ad3c20d1
OJ
872 struct sk_buff *skbs[TX_CLEAN_BATCHSIZE];
873 dma_addr_t dmas[TX_CLEAN_BATCHSIZE][MAX_SKB_FRAGS+1];
7e9916e9
OJ
874 int nf[TX_CLEAN_BATCHSIZE];
875 int nr_frags;
f5cd7872 876
02df6cfa 877 total_count = 0;
ad5da10a 878 batch_limit = TX_CLEAN_BATCHSIZE;
02df6cfa 879restart:
72b05b99 880 spin_lock_irqsave(&txring->lock, flags);
f5cd7872 881
72b05b99
OJ
882 start = txring->next_to_clean;
883 ring_limit = txring->next_to_fill;
ad5da10a 884
7e9916e9
OJ
885 prefetch(&TX_DESC_INFO(txring, start+1).skb);
886
ad5da10a
OJ
887 /* Compensate for when fill has wrapped but clean has not */
888 if (start > ring_limit)
889 ring_limit += TX_RING_SIZE;
02df6cfa 890
ad3c20d1
OJ
891 buf_count = 0;
892 descr_count = 0;
f5cd7872 893
ad3c20d1 894 for (i = start;
ad5da10a 895 descr_count < batch_limit && i < ring_limit;
ad3c20d1 896 i += buf_count) {
72b05b99 897 u64 mactx = TX_DESC(txring, i);
ad5da10a 898 struct sk_buff *skb;
ad3c20d1 899
fc9e4d2a 900 if ((mactx & XCT_MACTX_E) ||
34c20624 901 (*chan->status & PAS_STATUS_ERROR))
fc9e4d2a 902 pasemi_mac_tx_error(mac, mactx);
69c29d89 903
8d636d8b
OJ
904 /* Skip over control descriptors */
905 if (!(mactx & XCT_MACTX_LLEN_M)) {
906 TX_DESC(txring, i) = 0;
907 TX_DESC(txring, i+1) = 0;
908 buf_count = 2;
909 continue;
910 }
911
912 skb = TX_DESC_INFO(txring, i+1).skb;
913 nr_frags = TX_DESC_INFO(txring, i).dma;
914
fc9e4d2a 915 if (unlikely(mactx & XCT_MACTX_O))
02df6cfa 916 /* Not yet transmitted */
f5cd7872
OJ
917 break;
918
7e9916e9
OJ
919 buf_count = 2 + nr_frags;
920 /* Since we always fill with an even number of entries, make
921 * sure we skip any unused one at the end as well.
922 */
923 if (buf_count & 1)
924 buf_count++;
ad3c20d1 925
7e9916e9 926 for (j = 0; j <= nr_frags; j++)
72b05b99 927 dmas[descr_count][j] = TX_DESC_INFO(txring, i+1+j).dma;
ad3c20d1 928
7e9916e9
OJ
929 skbs[descr_count] = skb;
930 nf[descr_count] = nr_frags;
931
72b05b99
OJ
932 TX_DESC(txring, i) = 0;
933 TX_DESC(txring, i+1) = 0;
fc9e4d2a 934
ad3c20d1 935 descr_count++;
f5cd7872 936 }
72b05b99 937 txring->next_to_clean = i & (TX_RING_SIZE-1);
ad3c20d1 938
72b05b99 939 spin_unlock_irqrestore(&txring->lock, flags);
0ce68c74
OJ
940 netif_wake_queue(mac->netdev);
941
ad3c20d1 942 for (i = 0; i < descr_count; i++)
7e9916e9 943 pasemi_mac_unmap_tx_skb(mac, nf[i], skbs[i], dmas[i]);
02df6cfa 944
ad3c20d1 945 total_count += descr_count;
02df6cfa
OJ
946
947 /* If the batch was full, try to clean more */
ad5da10a 948 if (descr_count == batch_limit)
02df6cfa
OJ
949 goto restart;
950
951 return total_count;
f5cd7872
OJ
952}
953
954
955static irqreturn_t pasemi_mac_rx_intr(int irq, void *data)
956{
5c15332b 957 const struct pasemi_mac_rxring *rxring = data;
34c20624 958 struct pasemi_mac *mac = rxring->mac;
5c15332b 959 const struct pasemi_dmachan *chan = &rxring->chan;
f5cd7872
OJ
960 unsigned int reg;
961
34c20624 962 if (!(*chan->status & PAS_STATUS_CAUSE_M))
f5cd7872
OJ
963 return IRQ_NONE;
964
6dfa7522
OJ
965 /* Don't reset packet count so it won't fire again but clear
966 * all others.
967 */
968
6dfa7522 969 reg = 0;
34c20624 970 if (*chan->status & PAS_STATUS_SOFT)
6dfa7522 971 reg |= PAS_IOB_DMA_RXCH_RESET_SINTC;
34c20624 972 if (*chan->status & PAS_STATUS_ERROR)
6dfa7522 973 reg |= PAS_IOB_DMA_RXCH_RESET_DINTC;
f5cd7872 974
288379f0 975 napi_schedule(&mac->napi);
6dfa7522 976
34c20624 977 write_iob_reg(PAS_IOB_DMA_RXCH_RESET(chan->chno), reg);
f5cd7872
OJ
978
979 return IRQ_HANDLED;
980}
981
61cec3bd
OJ
982#define TX_CLEAN_INTERVAL HZ
983
984static void pasemi_mac_tx_timer(unsigned long data)
985{
986 struct pasemi_mac_txring *txring = (struct pasemi_mac_txring *)data;
987 struct pasemi_mac *mac = txring->mac;
988
989 pasemi_mac_clean_tx(txring);
990
991 mod_timer(&txring->clean_timer, jiffies + TX_CLEAN_INTERVAL);
992
993 pasemi_mac_restart_tx_intr(mac);
994}
995
f5cd7872
OJ
996static irqreturn_t pasemi_mac_tx_intr(int irq, void *data)
997{
72b05b99 998 struct pasemi_mac_txring *txring = data;
5c15332b 999 const struct pasemi_dmachan *chan = &txring->chan;
61cec3bd
OJ
1000 struct pasemi_mac *mac = txring->mac;
1001 unsigned int reg;
f5cd7872 1002
34c20624 1003 if (!(*chan->status & PAS_STATUS_CAUSE_M))
f5cd7872
OJ
1004 return IRQ_NONE;
1005
61cec3bd 1006 reg = 0;
6dfa7522 1007
34c20624 1008 if (*chan->status & PAS_STATUS_SOFT)
6dfa7522 1009 reg |= PAS_IOB_DMA_TXCH_RESET_SINTC;
34c20624 1010 if (*chan->status & PAS_STATUS_ERROR)
6dfa7522 1011 reg |= PAS_IOB_DMA_TXCH_RESET_DINTC;
f5cd7872 1012
61cec3bd
OJ
1013 mod_timer(&txring->clean_timer, jiffies + (TX_CLEAN_INTERVAL)*2);
1014
288379f0 1015 napi_schedule(&mac->napi);
61cec3bd
OJ
1016
1017 if (reg)
1018 write_iob_reg(PAS_IOB_DMA_TXCH_RESET(chan->chno), reg);
f5cd7872 1019
f5cd7872
OJ
1020 return IRQ_HANDLED;
1021}
1022
bb6e9590
OJ
1023static void pasemi_adjust_link(struct net_device *dev)
1024{
1025 struct pasemi_mac *mac = netdev_priv(dev);
1026 int msg;
1027 unsigned int flags;
1028 unsigned int new_flags;
1029
1030 if (!mac->phydev->link) {
1031 /* If no link, MAC speed settings don't matter. Just report
1032 * link down and return.
1033 */
1034 if (mac->link && netif_msg_link(mac))
1035 printk(KERN_INFO "%s: Link is down.\n", dev->name);
1036
1037 netif_carrier_off(dev);
b0cd2f90 1038 pasemi_mac_intf_disable(mac);
bb6e9590
OJ
1039 mac->link = 0;
1040
1041 return;
b0cd2f90
OJ
1042 } else {
1043 pasemi_mac_intf_enable(mac);
bb6e9590 1044 netif_carrier_on(dev);
b0cd2f90 1045 }
bb6e9590 1046
a85b9422 1047 flags = read_mac_reg(mac, PAS_MAC_CFG_PCFG);
bb6e9590
OJ
1048 new_flags = flags & ~(PAS_MAC_CFG_PCFG_HD | PAS_MAC_CFG_PCFG_SPD_M |
1049 PAS_MAC_CFG_PCFG_TSR_M);
1050
1051 if (!mac->phydev->duplex)
1052 new_flags |= PAS_MAC_CFG_PCFG_HD;
1053
1054 switch (mac->phydev->speed) {
1055 case 1000:
1056 new_flags |= PAS_MAC_CFG_PCFG_SPD_1G |
1057 PAS_MAC_CFG_PCFG_TSR_1G;
1058 break;
1059 case 100:
1060 new_flags |= PAS_MAC_CFG_PCFG_SPD_100M |
1061 PAS_MAC_CFG_PCFG_TSR_100M;
1062 break;
1063 case 10:
1064 new_flags |= PAS_MAC_CFG_PCFG_SPD_10M |
1065 PAS_MAC_CFG_PCFG_TSR_10M;
1066 break;
1067 default:
1068 printk("Unsupported speed %d\n", mac->phydev->speed);
1069 }
1070
1071 /* Print on link or speed/duplex change */
1072 msg = mac->link != mac->phydev->link || flags != new_flags;
1073
1074 mac->duplex = mac->phydev->duplex;
1075 mac->speed = mac->phydev->speed;
1076 mac->link = mac->phydev->link;
1077
1078 if (new_flags != flags)
a85b9422 1079 write_mac_reg(mac, PAS_MAC_CFG_PCFG, new_flags);
bb6e9590
OJ
1080
1081 if (msg && netif_msg_link(mac))
1082 printk(KERN_INFO "%s: Link is up at %d Mbps, %s duplex.\n",
1083 dev->name, mac->speed, mac->duplex ? "full" : "half");
1084}
1085
1086static int pasemi_mac_phy_init(struct net_device *dev)
1087{
1088 struct pasemi_mac *mac = netdev_priv(dev);
1089 struct device_node *dn, *phy_dn;
1090 struct phy_device *phydev;
bb6e9590
OJ
1091
1092 dn = pci_device_to_OF_node(mac->pdev);
1dd2d06c 1093 phy_dn = of_parse_phandle(dn, "phy-handle", 0);
bb6e9590
OJ
1094 of_node_put(phy_dn);
1095
1096 mac->link = 0;
1097 mac->speed = 0;
1098 mac->duplex = -1;
1099
1dd2d06c
GL
1100 phydev = of_phy_connect(dev, phy_dn, &pasemi_adjust_link, 0,
1101 PHY_INTERFACE_MODE_SGMII);
bb6e9590
OJ
1102
1103 if (IS_ERR(phydev)) {
1104 printk(KERN_ERR "%s: Could not attach to phy\n", dev->name);
1105 return PTR_ERR(phydev);
1106 }
1107
1108 mac->phydev = phydev;
1109
1110 return 0;
bb6e9590
OJ
1111}
1112
1113
f5cd7872
OJ
1114static int pasemi_mac_open(struct net_device *dev)
1115{
1116 struct pasemi_mac *mac = netdev_priv(dev);
1117 unsigned int flags;
e37c772e 1118 int i, ret;
f5cd7872
OJ
1119
1120 flags = PAS_MAC_CFG_TXP_FCE | PAS_MAC_CFG_TXP_FPC(3) |
1121 PAS_MAC_CFG_TXP_SL(3) | PAS_MAC_CFG_TXP_COB(0xf) |
1122 PAS_MAC_CFG_TXP_TIFT(8) | PAS_MAC_CFG_TXP_TIFG(12);
1123
a85b9422 1124 write_mac_reg(mac, PAS_MAC_CFG_TXP, flags);
f5cd7872 1125
f5cd7872
OJ
1126 ret = pasemi_mac_setup_rx_resources(dev);
1127 if (ret)
1128 goto out_rx_resources;
1129
34c20624 1130 mac->tx = pasemi_mac_setup_tx_resources(dev);
72b05b99
OJ
1131
1132 if (!mac->tx)
1133 goto out_tx_ring;
f5cd7872 1134
1724ac2e
OJ
1135 /* We might already have allocated rings in case mtu was changed
1136 * before interface was brought up.
1137 */
1138 if (dev->mtu > 1500 && !mac->num_cs) {
8d636d8b
OJ
1139 pasemi_mac_setup_csrings(mac);
1140 if (!mac->num_cs)
1141 goto out_tx_ring;
1142 }
1143
e37c772e
OJ
1144 /* Zero out rmon counters */
1145 for (i = 0; i < 32; i++)
1146 write_mac_reg(mac, PAS_MAC_RMON(i), 0);
1147
906674ab
OJ
1148 /* 0x3ff with 33MHz clock is about 31us */
1149 write_iob_reg(PAS_IOB_DMA_COM_TIMEOUTCFG,
1150 PAS_IOB_DMA_COM_TIMEOUTCFG_TCNT(0x3ff));
1151
34c20624 1152 write_iob_reg(PAS_IOB_DMA_RXCH_CFG(mac->rx->chan.chno),
28ae79f5 1153 PAS_IOB_DMA_RXCH_CFG_CNTTH(256));
34c20624
OJ
1154
1155 write_iob_reg(PAS_IOB_DMA_TXCH_CFG(mac->tx->chan.chno),
61cec3bd 1156 PAS_IOB_DMA_TXCH_CFG_CNTTH(32));
34c20624 1157
a85b9422 1158 write_mac_reg(mac, PAS_MAC_IPC_CHNL,
34c20624
OJ
1159 PAS_MAC_IPC_CHNL_DCHNO(mac->rx->chan.chno) |
1160 PAS_MAC_IPC_CHNL_BCH(mac->rx->chan.chno));
f5cd7872
OJ
1161
1162 /* enable rx if */
34c20624
OJ
1163 write_dma_reg(PAS_DMA_RXINT_RCMDSTA(mac->dma_if),
1164 PAS_DMA_RXINT_RCMDSTA_EN |
1165 PAS_DMA_RXINT_RCMDSTA_DROPS_M |
1166 PAS_DMA_RXINT_RCMDSTA_BP |
1167 PAS_DMA_RXINT_RCMDSTA_OO |
1168 PAS_DMA_RXINT_RCMDSTA_BT);
f5cd7872
OJ
1169
1170 /* enable rx channel */
34c20624
OJ
1171 pasemi_dma_start_chan(&rx_ring(mac)->chan, PAS_DMA_RXCHAN_CCMDSTA_DU |
1172 PAS_DMA_RXCHAN_CCMDSTA_OD |
1173 PAS_DMA_RXCHAN_CCMDSTA_FD |
1174 PAS_DMA_RXCHAN_CCMDSTA_DT);
f5cd7872
OJ
1175
1176 /* enable tx channel */
34c20624
OJ
1177 pasemi_dma_start_chan(&tx_ring(mac)->chan, PAS_DMA_TXCHAN_TCMDSTA_SZ |
1178 PAS_DMA_TXCHAN_TCMDSTA_DB |
1179 PAS_DMA_TXCHAN_TCMDSTA_DE |
1180 PAS_DMA_TXCHAN_TCMDSTA_DA);
f5cd7872 1181
928773c2 1182 pasemi_mac_replenish_rx_ring(dev, RX_RING_SIZE);
f5cd7872 1183
34c20624
OJ
1184 write_dma_reg(PAS_DMA_RXCHAN_INCR(rx_ring(mac)->chan.chno),
1185 RX_RING_SIZE>>1);
b5254eee 1186
72b05b99
OJ
1187 /* Clear out any residual packet count state from firmware */
1188 pasemi_mac_restart_rx_intr(mac);
1189 pasemi_mac_restart_tx_intr(mac);
1190
b0cd2f90 1191 flags = PAS_MAC_CFG_PCFG_S1 | PAS_MAC_CFG_PCFG_PR | PAS_MAC_CFG_PCFG_CE;
36033766
OJ
1192
1193 if (mac->type == MAC_TYPE_GMAC)
1194 flags |= PAS_MAC_CFG_PCFG_TSR_1G | PAS_MAC_CFG_PCFG_SPD_1G;
1195 else
1196 flags |= PAS_MAC_CFG_PCFG_TSR_10G | PAS_MAC_CFG_PCFG_SPD_10G;
1197
1198 /* Enable interface in MAC */
1199 write_mac_reg(mac, PAS_MAC_CFG_PCFG, flags);
1200
bb6e9590 1201 ret = pasemi_mac_phy_init(dev);
b0cd2f90
OJ
1202 if (ret) {
1203 /* Since we won't get link notification, just enable RX */
1204 pasemi_mac_intf_enable(mac);
1205 if (mac->type == MAC_TYPE_GMAC) {
1206 /* Warn for missing PHY on SGMII (1Gig) ports */
1207 dev_warn(&mac->pdev->dev,
1208 "PHY init failed: %d.\n", ret);
1209 dev_warn(&mac->pdev->dev,
1210 "Defaulting to 1Gbit full duplex\n");
1211 }
8304b633 1212 }
bb6e9590 1213
f5cd7872 1214 netif_start_queue(dev);
bea3348e 1215 napi_enable(&mac->napi);
f5cd7872 1216
72b05b99
OJ
1217 snprintf(mac->tx_irq_name, sizeof(mac->tx_irq_name), "%s tx",
1218 dev->name);
771f7404 1219
a0607fd3 1220 ret = request_irq(mac->tx->chan.irq, pasemi_mac_tx_intr, IRQF_DISABLED,
72b05b99 1221 mac->tx_irq_name, mac->tx);
f5cd7872
OJ
1222 if (ret) {
1223 dev_err(&mac->pdev->dev, "request_irq of irq %d failed: %d\n",
34c20624 1224 mac->tx->chan.irq, ret);
f5cd7872
OJ
1225 goto out_tx_int;
1226 }
1227
72b05b99
OJ
1228 snprintf(mac->rx_irq_name, sizeof(mac->rx_irq_name), "%s rx",
1229 dev->name);
1230
a0607fd3 1231 ret = request_irq(mac->rx->chan.irq, pasemi_mac_rx_intr, IRQF_DISABLED,
34c20624 1232 mac->rx_irq_name, mac->rx);
f5cd7872
OJ
1233 if (ret) {
1234 dev_err(&mac->pdev->dev, "request_irq of irq %d failed: %d\n",
34c20624 1235 mac->rx->chan.irq, ret);
f5cd7872
OJ
1236 goto out_rx_int;
1237 }
1238
bb6e9590
OJ
1239 if (mac->phydev)
1240 phy_start(mac->phydev);
1241
61cec3bd
OJ
1242 init_timer(&mac->tx->clean_timer);
1243 mac->tx->clean_timer.function = pasemi_mac_tx_timer;
1244 mac->tx->clean_timer.data = (unsigned long)mac->tx;
1245 mac->tx->clean_timer.expires = jiffies+HZ;
1246 add_timer(&mac->tx->clean_timer);
1247
f5cd7872
OJ
1248 return 0;
1249
1250out_rx_int:
34c20624 1251 free_irq(mac->tx->chan.irq, mac->tx);
f5cd7872 1252out_tx_int:
bea3348e 1253 napi_disable(&mac->napi);
f5cd7872 1254 netif_stop_queue(dev);
72b05b99
OJ
1255out_tx_ring:
1256 if (mac->tx)
1257 pasemi_mac_free_tx_resources(mac);
1258 pasemi_mac_free_rx_resources(mac);
f5cd7872
OJ
1259out_rx_resources:
1260
1261 return ret;
1262}
1263
1264#define MAX_RETRIES 5000
1265
ef1ea0b4
OJ
1266static void pasemi_mac_pause_txchan(struct pasemi_mac *mac)
1267{
1268 unsigned int sta, retries;
1269 int txch = tx_ring(mac)->chan.chno;
1270
1271 write_dma_reg(PAS_DMA_TXCHAN_TCMDSTA(txch),
1272 PAS_DMA_TXCHAN_TCMDSTA_ST);
1273
1274 for (retries = 0; retries < MAX_RETRIES; retries++) {
1275 sta = read_dma_reg(PAS_DMA_TXCHAN_TCMDSTA(txch));
1276 if (!(sta & PAS_DMA_TXCHAN_TCMDSTA_ACT))
1277 break;
1278 cond_resched();
1279 }
1280
1281 if (sta & PAS_DMA_TXCHAN_TCMDSTA_ACT)
1282 dev_err(&mac->dma_pdev->dev,
1283 "Failed to stop tx channel, tcmdsta %08x\n", sta);
1284
1285 write_dma_reg(PAS_DMA_TXCHAN_TCMDSTA(txch), 0);
1286}
1287
1288static void pasemi_mac_pause_rxchan(struct pasemi_mac *mac)
1289{
1290 unsigned int sta, retries;
1291 int rxch = rx_ring(mac)->chan.chno;
1292
1293 write_dma_reg(PAS_DMA_RXCHAN_CCMDSTA(rxch),
1294 PAS_DMA_RXCHAN_CCMDSTA_ST);
1295 for (retries = 0; retries < MAX_RETRIES; retries++) {
1296 sta = read_dma_reg(PAS_DMA_RXCHAN_CCMDSTA(rxch));
1297 if (!(sta & PAS_DMA_RXCHAN_CCMDSTA_ACT))
1298 break;
1299 cond_resched();
1300 }
1301
1302 if (sta & PAS_DMA_RXCHAN_CCMDSTA_ACT)
1303 dev_err(&mac->dma_pdev->dev,
1304 "Failed to stop rx channel, ccmdsta 08%x\n", sta);
1305 write_dma_reg(PAS_DMA_RXCHAN_CCMDSTA(rxch), 0);
1306}
1307
1308static void pasemi_mac_pause_rxint(struct pasemi_mac *mac)
1309{
1310 unsigned int sta, retries;
1311
1312 write_dma_reg(PAS_DMA_RXINT_RCMDSTA(mac->dma_if),
1313 PAS_DMA_RXINT_RCMDSTA_ST);
1314 for (retries = 0; retries < MAX_RETRIES; retries++) {
1315 sta = read_dma_reg(PAS_DMA_RXINT_RCMDSTA(mac->dma_if));
1316 if (!(sta & PAS_DMA_RXINT_RCMDSTA_ACT))
1317 break;
1318 cond_resched();
1319 }
1320
1321 if (sta & PAS_DMA_RXINT_RCMDSTA_ACT)
1322 dev_err(&mac->dma_pdev->dev,
1323 "Failed to stop rx interface, rcmdsta %08x\n", sta);
1324 write_dma_reg(PAS_DMA_RXINT_RCMDSTA(mac->dma_if), 0);
1325}
1326
f5cd7872
OJ
1327static int pasemi_mac_close(struct net_device *dev)
1328{
1329 struct pasemi_mac *mac = netdev_priv(dev);
9e81d331 1330 unsigned int sta;
8d636d8b 1331 int rxch, txch, i;
34c20624
OJ
1332
1333 rxch = rx_ring(mac)->chan.chno;
1334 txch = tx_ring(mac)->chan.chno;
f5cd7872 1335
bb6e9590
OJ
1336 if (mac->phydev) {
1337 phy_stop(mac->phydev);
1338 phy_disconnect(mac->phydev);
1339 }
1340
61cec3bd
OJ
1341 del_timer_sync(&mac->tx->clean_timer);
1342
f5cd7872 1343 netif_stop_queue(dev);
bea3348e 1344 napi_disable(&mac->napi);
f5cd7872 1345
34c20624 1346 sta = read_dma_reg(PAS_DMA_RXINT_RCMDSTA(mac->dma_if));
9e81d331
OJ
1347 if (sta & (PAS_DMA_RXINT_RCMDSTA_BP |
1348 PAS_DMA_RXINT_RCMDSTA_OO |
1349 PAS_DMA_RXINT_RCMDSTA_BT))
1350 printk(KERN_DEBUG "pasemi_mac: rcmdsta error: 0x%08x\n", sta);
1351
34c20624 1352 sta = read_dma_reg(PAS_DMA_RXCHAN_CCMDSTA(rxch));
9e81d331
OJ
1353 if (sta & (PAS_DMA_RXCHAN_CCMDSTA_DU |
1354 PAS_DMA_RXCHAN_CCMDSTA_OD |
1355 PAS_DMA_RXCHAN_CCMDSTA_FD |
1356 PAS_DMA_RXCHAN_CCMDSTA_DT))
1357 printk(KERN_DEBUG "pasemi_mac: ccmdsta error: 0x%08x\n", sta);
1358
34c20624 1359 sta = read_dma_reg(PAS_DMA_TXCHAN_TCMDSTA(txch));
72b05b99
OJ
1360 if (sta & (PAS_DMA_TXCHAN_TCMDSTA_SZ | PAS_DMA_TXCHAN_TCMDSTA_DB |
1361 PAS_DMA_TXCHAN_TCMDSTA_DE | PAS_DMA_TXCHAN_TCMDSTA_DA))
9e81d331
OJ
1362 printk(KERN_DEBUG "pasemi_mac: tcmdsta error: 0x%08x\n", sta);
1363
f5cd7872 1364 /* Clean out any pending buffers */
72b05b99
OJ
1365 pasemi_mac_clean_tx(tx_ring(mac));
1366 pasemi_mac_clean_rx(rx_ring(mac), RX_RING_SIZE);
f5cd7872 1367
ef1ea0b4
OJ
1368 pasemi_mac_pause_txchan(mac);
1369 pasemi_mac_pause_rxint(mac);
1370 pasemi_mac_pause_rxchan(mac);
1145d954 1371 pasemi_mac_intf_disable(mac);
f5cd7872 1372
34c20624
OJ
1373 free_irq(mac->tx->chan.irq, mac->tx);
1374 free_irq(mac->rx->chan.irq, mac->rx);
f5cd7872 1375
1724ac2e 1376 for (i = 0; i < mac->num_cs; i++) {
8d636d8b 1377 pasemi_mac_free_csring(mac->cs[i]);
1724ac2e
OJ
1378 mac->cs[i] = NULL;
1379 }
1380
1381 mac->num_cs = 0;
8d636d8b 1382
f5cd7872 1383 /* Free resources */
72b05b99
OJ
1384 pasemi_mac_free_rx_resources(mac);
1385 pasemi_mac_free_tx_resources(mac);
f5cd7872
OJ
1386
1387 return 0;
1388}
1389
8d636d8b
OJ
1390static void pasemi_mac_queue_csdesc(const struct sk_buff *skb,
1391 const dma_addr_t *map,
1392 const unsigned int *map_size,
1393 struct pasemi_mac_txring *txring,
1394 struct pasemi_mac_csring *csring)
1395{
1396 u64 fund;
1397 dma_addr_t cs_dest;
1398 const int nh_off = skb_network_offset(skb);
1399 const int nh_len = skb_network_header_len(skb);
1400 const int nfrags = skb_shinfo(skb)->nr_frags;
1401 int cs_size, i, fill, hdr, cpyhdr, evt;
1402 dma_addr_t csdma;
1403
1404 fund = XCT_FUN_ST | XCT_FUN_RR_8BRES |
1405 XCT_FUN_O | XCT_FUN_FUN(csring->fun) |
1406 XCT_FUN_CRM_SIG | XCT_FUN_LLEN(skb->len - nh_off) |
1407 XCT_FUN_SHL(nh_len >> 2) | XCT_FUN_SE;
1408
1409 switch (ip_hdr(skb)->protocol) {
1410 case IPPROTO_TCP:
1411 fund |= XCT_FUN_SIG_TCP4;
1412 /* TCP checksum is 16 bytes into the header */
1413 cs_dest = map[0] + skb_transport_offset(skb) + 16;
1414 break;
1415 case IPPROTO_UDP:
1416 fund |= XCT_FUN_SIG_UDP4;
1417 /* UDP checksum is 6 bytes into the header */
1418 cs_dest = map[0] + skb_transport_offset(skb) + 6;
1419 break;
1420 default:
1421 BUG();
1422 }
1423
1424 /* Do the checksum offloaded */
1425 fill = csring->next_to_fill;
1426 hdr = fill;
1427
1428 CS_DESC(csring, fill++) = fund;
1429 /* Room for 8BRES. Checksum result is really 2 bytes into it */
1430 csdma = csring->chan.ring_dma + (fill & (CS_RING_SIZE-1)) * 8 + 2;
1431 CS_DESC(csring, fill++) = 0;
1432
1433 CS_DESC(csring, fill) = XCT_PTR_LEN(map_size[0]-nh_off) | XCT_PTR_ADDR(map[0]+nh_off);
1434 for (i = 1; i <= nfrags; i++)
1435 CS_DESC(csring, fill+i) = XCT_PTR_LEN(map_size[i]) | XCT_PTR_ADDR(map[i]);
1436
1437 fill += i;
1438 if (fill & 1)
1439 fill++;
1440
1441 /* Copy the result into the TCP packet */
1442 cpyhdr = fill;
1443 CS_DESC(csring, fill++) = XCT_FUN_O | XCT_FUN_FUN(csring->fun) |
1444 XCT_FUN_LLEN(2) | XCT_FUN_SE;
1445 CS_DESC(csring, fill++) = XCT_PTR_LEN(2) | XCT_PTR_ADDR(cs_dest) | XCT_PTR_T;
1446 CS_DESC(csring, fill++) = XCT_PTR_LEN(2) | XCT_PTR_ADDR(csdma);
1447 fill++;
1448
1449 evt = !csring->last_event;
1450 csring->last_event = evt;
1451
1452 /* Event handshaking with MAC TX */
1453 CS_DESC(csring, fill++) = CTRL_CMD_T | CTRL_CMD_META_EVT | CTRL_CMD_O |
1454 CTRL_CMD_ETYPE_SET | CTRL_CMD_REG(csring->events[evt]);
1455 CS_DESC(csring, fill++) = 0;
1456 CS_DESC(csring, fill++) = CTRL_CMD_T | CTRL_CMD_META_EVT | CTRL_CMD_O |
1457 CTRL_CMD_ETYPE_WCLR | CTRL_CMD_REG(csring->events[!evt]);
1458 CS_DESC(csring, fill++) = 0;
1459 csring->next_to_fill = fill & (CS_RING_SIZE-1);
1460
1461 cs_size = fill - hdr;
1462 write_dma_reg(PAS_DMA_TXCHAN_INCR(csring->chan.chno), (cs_size) >> 1);
1463
1464 /* TX-side event handshaking */
1465 fill = txring->next_to_fill;
1466 TX_DESC(txring, fill++) = CTRL_CMD_T | CTRL_CMD_META_EVT | CTRL_CMD_O |
1467 CTRL_CMD_ETYPE_WSET | CTRL_CMD_REG(csring->events[evt]);
1468 TX_DESC(txring, fill++) = 0;
1469 TX_DESC(txring, fill++) = CTRL_CMD_T | CTRL_CMD_META_EVT | CTRL_CMD_O |
1470 CTRL_CMD_ETYPE_CLR | CTRL_CMD_REG(csring->events[!evt]);
1471 TX_DESC(txring, fill++) = 0;
1472 txring->next_to_fill = fill;
1473
1474 write_dma_reg(PAS_DMA_TXCHAN_INCR(txring->chan.chno), 2);
1475
1476 return;
1477}
1478
f5cd7872
OJ
1479static int pasemi_mac_start_tx(struct sk_buff *skb, struct net_device *dev)
1480{
8d636d8b
OJ
1481 struct pasemi_mac * const mac = netdev_priv(dev);
1482 struct pasemi_mac_txring * const txring = tx_ring(mac);
1483 struct pasemi_mac_csring *csring;
1484 u64 dflags = 0;
1485 u64 mactx;
ad3c20d1
OJ
1486 dma_addr_t map[MAX_SKB_FRAGS+1];
1487 unsigned int map_size[MAX_SKB_FRAGS+1];
ca7e235f 1488 unsigned long flags;
ad3c20d1 1489 int i, nfrags;
5c15332b 1490 int fill;
8d636d8b
OJ
1491 const int nh_off = skb_network_offset(skb);
1492 const int nh_len = skb_network_header_len(skb);
f5cd7872 1493
8d636d8b 1494 prefetch(&txring->ring_info);
d56f90a7 1495
8d636d8b 1496 dflags = XCT_MACTX_O | XCT_MACTX_ST | XCT_MACTX_CRC_PAD;
f5cd7872 1497
ad3c20d1
OJ
1498 nfrags = skb_shinfo(skb)->nr_frags;
1499
1500 map[0] = pci_map_single(mac->dma_pdev, skb->data, skb_headlen(skb),
1501 PCI_DMA_TODEVICE);
1502 map_size[0] = skb_headlen(skb);
8d8bb39b 1503 if (pci_dma_mapping_error(mac->dma_pdev, map[0]))
ad3c20d1
OJ
1504 goto out_err_nolock;
1505
1506 for (i = 0; i < nfrags; i++) {
1507 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
f5cd7872 1508
ad3c20d1
OJ
1509 map[i+1] = pci_map_page(mac->dma_pdev, frag->page,
1510 frag->page_offset, frag->size,
1511 PCI_DMA_TODEVICE);
1512 map_size[i+1] = frag->size;
8d8bb39b 1513 if (pci_dma_mapping_error(mac->dma_pdev, map[i+1])) {
ad3c20d1
OJ
1514 nfrags = i;
1515 goto out_err_nolock;
1516 }
1517 }
f5cd7872 1518
8d636d8b
OJ
1519 if (skb->ip_summed == CHECKSUM_PARTIAL && skb->len <= 1540) {
1520 switch (ip_hdr(skb)->protocol) {
1521 case IPPROTO_TCP:
1522 dflags |= XCT_MACTX_CSUM_TCP;
1523 dflags |= XCT_MACTX_IPH(nh_len >> 2);
1524 dflags |= XCT_MACTX_IPO(nh_off);
1525 break;
1526 case IPPROTO_UDP:
1527 dflags |= XCT_MACTX_CSUM_UDP;
1528 dflags |= XCT_MACTX_IPH(nh_len >> 2);
1529 dflags |= XCT_MACTX_IPO(nh_off);
1530 break;
1531 default:
1532 WARN_ON(1);
1533 }
1534 }
26fcfa95 1535
8d636d8b 1536 mactx = dflags | XCT_MACTX_LLEN(skb->len);
f5cd7872
OJ
1537
1538 spin_lock_irqsave(&txring->lock, flags);
1539
ad5da10a
OJ
1540 /* Avoid stepping on the same cache line that the DMA controller
1541 * is currently about to send, so leave at least 8 words available.
1542 * Total free space needed is mactx + fragments + 8
1543 */
8d636d8b 1544 if (RING_AVAIL(txring) < nfrags + 14) {
ad5da10a
OJ
1545 /* no room -- stop the queue and wait for tx intr */
1546 netif_stop_queue(dev);
1547 goto out_err;
f5cd7872
OJ
1548 }
1549
8d636d8b
OJ
1550 /* Queue up checksum + event descriptors, if needed */
1551 if (mac->num_cs && skb->ip_summed == CHECKSUM_PARTIAL && skb->len > 1540) {
1552 csring = mac->cs[mac->last_cs];
1553 mac->last_cs = (mac->last_cs + 1) % mac->num_cs;
1554
1555 pasemi_mac_queue_csdesc(skb, map, map_size, txring, csring);
1556 }
1557
1558 fill = txring->next_to_fill;
5c15332b 1559 TX_DESC(txring, fill) = mactx;
7e9916e9 1560 TX_DESC_INFO(txring, fill).dma = nfrags;
5c15332b
OJ
1561 fill++;
1562 TX_DESC_INFO(txring, fill).skb = skb;
ad3c20d1 1563 for (i = 0; i <= nfrags; i++) {
5c15332b 1564 TX_DESC(txring, fill+i) =
72b05b99 1565 XCT_PTR_LEN(map_size[i]) | XCT_PTR_ADDR(map[i]);
5c15332b 1566 TX_DESC_INFO(txring, fill+i).dma = map[i];
ad3c20d1
OJ
1567 }
1568
1569 /* We have to add an even number of 8-byte entries to the ring
1570 * even if the last one is unused. That means always an odd number
1571 * of pointers + one mactx descriptor.
1572 */
1573 if (nfrags & 1)
1574 nfrags++;
fc9e4d2a 1575
5c15332b 1576 txring->next_to_fill = (fill + nfrags + 1) & (TX_RING_SIZE-1);
f5cd7872 1577
09f75cd7
JG
1578 dev->stats.tx_packets++;
1579 dev->stats.tx_bytes += skb->len;
f5cd7872
OJ
1580
1581 spin_unlock_irqrestore(&txring->lock, flags);
1582
34c20624 1583 write_dma_reg(PAS_DMA_TXCHAN_INCR(txring->chan.chno), (nfrags+2) >> 1);
f5cd7872
OJ
1584
1585 return NETDEV_TX_OK;
1586
1587out_err:
1588 spin_unlock_irqrestore(&txring->lock, flags);
ad3c20d1
OJ
1589out_err_nolock:
1590 while (nfrags--)
1591 pci_unmap_single(mac->dma_pdev, map[nfrags], map_size[nfrags],
1592 PCI_DMA_TODEVICE);
1593
f5cd7872
OJ
1594 return NETDEV_TX_BUSY;
1595}
1596
f5cd7872
OJ
1597static void pasemi_mac_set_rx_mode(struct net_device *dev)
1598{
5c15332b 1599 const struct pasemi_mac *mac = netdev_priv(dev);
f5cd7872
OJ
1600 unsigned int flags;
1601
a85b9422 1602 flags = read_mac_reg(mac, PAS_MAC_CFG_PCFG);
f5cd7872
OJ
1603
1604 /* Set promiscuous */
1605 if (dev->flags & IFF_PROMISC)
1606 flags |= PAS_MAC_CFG_PCFG_PR;
1607 else
1608 flags &= ~PAS_MAC_CFG_PCFG_PR;
1609
a85b9422 1610 write_mac_reg(mac, PAS_MAC_CFG_PCFG, flags);
f5cd7872
OJ
1611}
1612
1613
bea3348e 1614static int pasemi_mac_poll(struct napi_struct *napi, int budget)
f5cd7872 1615{
bea3348e 1616 struct pasemi_mac *mac = container_of(napi, struct pasemi_mac, napi);
bea3348e 1617 int pkts;
f5cd7872 1618
72b05b99
OJ
1619 pasemi_mac_clean_tx(tx_ring(mac));
1620 pkts = pasemi_mac_clean_rx(rx_ring(mac), budget);
bea3348e 1621 if (pkts < budget) {
f5cd7872 1622 /* all done, no more packets present */
288379f0 1623 napi_complete(napi);
f5cd7872 1624
1b0335ea 1625 pasemi_mac_restart_rx_intr(mac);
61cec3bd 1626 pasemi_mac_restart_tx_intr(mac);
f5cd7872 1627 }
bea3348e 1628 return pkts;
f5cd7872
OJ
1629}
1630
6e62040c
NC
1631#ifdef CONFIG_NET_POLL_CONTROLLER
1632/*
1633 * Polling 'interrupt' - used by things like netconsole to send skbs
1634 * without having to re-enable interrupts. It's not called while
1635 * the interrupt routine is executing.
1636 */
1637static void pasemi_mac_netpoll(struct net_device *dev)
1638{
1639 const struct pasemi_mac *mac = netdev_priv(dev);
1640
1641 disable_irq(mac->tx->chan.irq);
1642 pasemi_mac_tx_intr(mac->tx->chan.irq, mac->tx);
1643 enable_irq(mac->tx->chan.irq);
1644
1645 disable_irq(mac->rx->chan.irq);
1646 pasemi_mac_rx_intr(mac->rx->chan.irq, mac->rx);
1647 enable_irq(mac->rx->chan.irq);
1648}
1649#endif
1650
ef1ea0b4
OJ
1651static int pasemi_mac_change_mtu(struct net_device *dev, int new_mtu)
1652{
1653 struct pasemi_mac *mac = netdev_priv(dev);
1654 unsigned int reg;
8d636d8b 1655 unsigned int rcmdsta = 0;
ef1ea0b4 1656 int running;
8d636d8b 1657 int ret = 0;
ef1ea0b4
OJ
1658
1659 if (new_mtu < PE_MIN_MTU || new_mtu > PE_MAX_MTU)
1660 return -EINVAL;
1661
1662 running = netif_running(dev);
1663
1664 if (running) {
1665 /* Need to stop the interface, clean out all already
1666 * received buffers, free all unused buffers on the RX
1667 * interface ring, then finally re-fill the rx ring with
1668 * the new-size buffers and restart.
1669 */
1670
1671 napi_disable(&mac->napi);
1672 netif_tx_disable(dev);
1673 pasemi_mac_intf_disable(mac);
1674
1675 rcmdsta = read_dma_reg(PAS_DMA_RXINT_RCMDSTA(mac->dma_if));
1676 pasemi_mac_pause_rxint(mac);
1677 pasemi_mac_clean_rx(rx_ring(mac), RX_RING_SIZE);
1678 pasemi_mac_free_rx_buffers(mac);
8d636d8b
OJ
1679
1680 }
1681
1682 /* Setup checksum channels if large MTU and none already allocated */
1683 if (new_mtu > 1500 && !mac->num_cs) {
1684 pasemi_mac_setup_csrings(mac);
1685 if (!mac->num_cs) {
1686 ret = -ENOMEM;
1687 goto out;
1688 }
ef1ea0b4
OJ
1689 }
1690
1691 /* Change maxf, i.e. what size frames are accepted.
1692 * Need room for ethernet header and CRC word
1693 */
1694 reg = read_mac_reg(mac, PAS_MAC_CFG_MACCFG);
1695 reg &= ~PAS_MAC_CFG_MACCFG_MAXF_M;
1696 reg |= PAS_MAC_CFG_MACCFG_MAXF(new_mtu + ETH_HLEN + 4);
1697 write_mac_reg(mac, PAS_MAC_CFG_MACCFG, reg);
1698
1699 dev->mtu = new_mtu;
1700 /* MTU + ETH_HLEN + VLAN_HLEN + 2 64B cachelines */
1701 mac->bufsz = new_mtu + ETH_HLEN + ETH_FCS_LEN + LOCAL_SKB_ALIGN + 128;
1702
8d636d8b 1703out:
ef1ea0b4
OJ
1704 if (running) {
1705 write_dma_reg(PAS_DMA_RXINT_RCMDSTA(mac->dma_if),
1706 rcmdsta | PAS_DMA_RXINT_RCMDSTA_EN);
1707
1708 rx_ring(mac)->next_to_fill = 0;
1709 pasemi_mac_replenish_rx_ring(dev, RX_RING_SIZE-1);
1710
1711 napi_enable(&mac->napi);
1712 netif_start_queue(dev);
1713 pasemi_mac_intf_enable(mac);
1714 }
1715
8d636d8b 1716 return ret;
ef1ea0b4
OJ
1717}
1718
9e0ac841
AB
1719static const struct net_device_ops pasemi_netdev_ops = {
1720 .ndo_open = pasemi_mac_open,
1721 .ndo_stop = pasemi_mac_close,
1722 .ndo_start_xmit = pasemi_mac_start_tx,
1723 .ndo_set_multicast_list = pasemi_mac_set_rx_mode,
1724 .ndo_set_mac_address = pasemi_mac_set_mac_addr,
1725 .ndo_change_mtu = pasemi_mac_change_mtu,
1726 .ndo_validate_addr = eth_validate_addr,
1727#ifdef CONFIG_NET_POLL_CONTROLLER
1728 .ndo_poll_controller = pasemi_mac_netpoll,
1729#endif
1730};
1731
f5cd7872
OJ
1732static int __devinit
1733pasemi_mac_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
1734{
f5cd7872
OJ
1735 struct net_device *dev;
1736 struct pasemi_mac *mac;
15b8e191 1737 int err, ret;
f5cd7872
OJ
1738
1739 err = pci_enable_device(pdev);
1740 if (err)
1741 return err;
1742
1743 dev = alloc_etherdev(sizeof(struct pasemi_mac));
1744 if (dev == NULL) {
1745 dev_err(&pdev->dev,
1746 "pasemi_mac: Could not allocate ethernet device.\n");
1747 err = -ENOMEM;
1748 goto out_disable_device;
1749 }
1750
f5cd7872
OJ
1751 pci_set_drvdata(pdev, dev);
1752 SET_NETDEV_DEV(dev, &pdev->dev);
1753
1754 mac = netdev_priv(dev);
1755
1756 mac->pdev = pdev;
1757 mac->netdev = dev;
f5cd7872 1758
bea3348e
SH
1759 netif_napi_add(dev, &mac->napi, pasemi_mac_poll, 64);
1760
5c15332b 1761 dev->features = NETIF_F_IP_CSUM | NETIF_F_LLTX | NETIF_F_SG |
25156784 1762 NETIF_F_HIGHDMA | NETIF_F_GSO;
bea3348e 1763
28ae79f5
OJ
1764 mac->lro_mgr.max_aggr = LRO_MAX_AGGR;
1765 mac->lro_mgr.max_desc = MAX_LRO_DESCRIPTORS;
1766 mac->lro_mgr.lro_arr = mac->lro_desc;
1767 mac->lro_mgr.get_skb_header = get_skb_hdr;
1768 mac->lro_mgr.features = LRO_F_NAPI | LRO_F_EXTRACT_VLAN_ID;
1769 mac->lro_mgr.dev = mac->netdev;
1770 mac->lro_mgr.ip_summed = CHECKSUM_UNNECESSARY;
1771 mac->lro_mgr.ip_summed_aggr = CHECKSUM_UNNECESSARY;
1772
1773
34c20624
OJ
1774 mac->dma_pdev = pci_get_device(PCI_VENDOR_ID_PASEMI, 0xa007, NULL);
1775 if (!mac->dma_pdev) {
1776 dev_err(&mac->pdev->dev, "Can't find DMA Controller\n");
1777 err = -ENODEV;
1778 goto out;
1779 }
f5cd7872 1780
34c20624
OJ
1781 mac->iob_pdev = pci_get_device(PCI_VENDOR_ID_PASEMI, 0xa001, NULL);
1782 if (!mac->iob_pdev) {
1783 dev_err(&mac->pdev->dev, "Can't find I/O Bridge\n");
1784 err = -ENODEV;
1785 goto out;
1786 }
1787
1788 /* get mac addr from device tree */
1789 if (pasemi_get_mac_addr(mac) || !is_valid_ether_addr(mac->mac_addr)) {
1790 err = -ENODEV;
1791 goto out;
1792 }
1793 memcpy(dev->dev_addr, mac->mac_addr, sizeof(mac->mac_addr));
1794
15b8e191 1795 ret = mac_to_intf(mac);
1796 if (ret < 0) {
34c20624
OJ
1797 dev_err(&mac->pdev->dev, "Can't map DMA interface\n");
1798 err = -ENODEV;
1799 goto out;
1800 }
15b8e191 1801 mac->dma_if = ret;
f5cd7872
OJ
1802
1803 switch (pdev->device) {
1804 case 0xa005:
1805 mac->type = MAC_TYPE_GMAC;
1806 break;
1807 case 0xa006:
1808 mac->type = MAC_TYPE_XAUI;
1809 break;
1810 default:
1811 err = -ENODEV;
1812 goto out;
1813 }
1814
9e0ac841 1815 dev->netdev_ops = &pasemi_netdev_ops;
ef1ea0b4
OJ
1816 dev->mtu = PE_DEF_MTU;
1817 /* 1500 MTU + ETH_HLEN + VLAN_HLEN + 2 64B cachelines */
1818 mac->bufsz = dev->mtu + ETH_HLEN + ETH_FCS_LEN + LOCAL_SKB_ALIGN + 128;
1819
e37c772e 1820 dev->ethtool_ops = &pasemi_mac_ethtool_ops;
f5cd7872 1821
b6e05a1b
OJ
1822 if (err)
1823 goto out;
f5cd7872 1824
ceb51361
OJ
1825 mac->msg_enable = netif_msg_init(debug, DEFAULT_MSG_ENABLE);
1826
bb6e9590
OJ
1827 /* Enable most messages by default */
1828 mac->msg_enable = (NETIF_MSG_IFUP << 1 ) - 1;
1829
f5cd7872
OJ
1830 err = register_netdev(dev);
1831
1832 if (err) {
1833 dev_err(&mac->pdev->dev, "register_netdev failed with error %d\n",
1834 err);
1835 goto out;
69c29d89 1836 } else if netif_msg_probe(mac)
e174961c 1837 printk(KERN_INFO "%s: PA Semi %s: intf %d, hw addr %pM\n",
f5cd7872 1838 dev->name, mac->type == MAC_TYPE_GMAC ? "GMAC" : "XAUI",
e174961c 1839 mac->dma_if, dev->dev_addr);
f5cd7872
OJ
1840
1841 return err;
1842
1843out:
b6e05a1b
OJ
1844 if (mac->iob_pdev)
1845 pci_dev_put(mac->iob_pdev);
1846 if (mac->dma_pdev)
1847 pci_dev_put(mac->dma_pdev);
b6e05a1b 1848
f5cd7872
OJ
1849 free_netdev(dev);
1850out_disable_device:
1851 pci_disable_device(pdev);
1852 return err;
1853
1854}
1855
1856static void __devexit pasemi_mac_remove(struct pci_dev *pdev)
1857{
1858 struct net_device *netdev = pci_get_drvdata(pdev);
1859 struct pasemi_mac *mac;
1860
1861 if (!netdev)
1862 return;
1863
1864 mac = netdev_priv(netdev);
1865
1866 unregister_netdev(netdev);
1867
1868 pci_disable_device(pdev);
1869 pci_dev_put(mac->dma_pdev);
1870 pci_dev_put(mac->iob_pdev);
1871
34c20624
OJ
1872 pasemi_dma_free_chan(&mac->tx->chan);
1873 pasemi_dma_free_chan(&mac->rx->chan);
b6e05a1b 1874
f5cd7872
OJ
1875 pci_set_drvdata(pdev, NULL);
1876 free_netdev(netdev);
1877}
1878
a3aa1884 1879static DEFINE_PCI_DEVICE_TABLE(pasemi_mac_pci_tbl) = {
f5cd7872
OJ
1880 { PCI_DEVICE(PCI_VENDOR_ID_PASEMI, 0xa005) },
1881 { PCI_DEVICE(PCI_VENDOR_ID_PASEMI, 0xa006) },
fd178254 1882 { },
f5cd7872
OJ
1883};
1884
1885MODULE_DEVICE_TABLE(pci, pasemi_mac_pci_tbl);
1886
1887static struct pci_driver pasemi_mac_driver = {
1888 .name = "pasemi_mac",
1889 .id_table = pasemi_mac_pci_tbl,
1890 .probe = pasemi_mac_probe,
1891 .remove = __devexit_p(pasemi_mac_remove),
1892};
1893
1894static void __exit pasemi_mac_cleanup_module(void)
1895{
1896 pci_unregister_driver(&pasemi_mac_driver);
f5cd7872
OJ
1897}
1898
1899int pasemi_mac_init_module(void)
1900{
34c20624
OJ
1901 int err;
1902
1903 err = pasemi_dma_init();
1904 if (err)
1905 return err;
1906
f5cd7872
OJ
1907 return pci_register_driver(&pasemi_mac_driver);
1908}
1909
f5cd7872
OJ
1910module_init(pasemi_mac_init_module);
1911module_exit(pasemi_mac_cleanup_module);