]> bbs.cooldavid.org Git - net-next-2.6.git/blame - drivers/net/ixgbe/ixgbe_common.c
Merge branch 'for-linus' of git://oss.sgi.com/xfs/xfs
[net-next-2.6.git] / drivers / net / ixgbe / ixgbe_common.c
CommitLineData
9a799d71
AK
1/*******************************************************************************
2
3 Intel 10 Gigabit PCI Express Linux driver
8c47eaa7 4 Copyright(c) 1999 - 2010 Intel Corporation.
9a799d71
AK
5
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
9a799d71
AK
23 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
25
26*******************************************************************************/
27
28#include <linux/pci.h>
29#include <linux/delay.h>
30#include <linux/sched.h>
ccffad25 31#include <linux/netdevice.h>
9a799d71 32
11afc1b1 33#include "ixgbe.h"
9a799d71
AK
34#include "ixgbe_common.h"
35#include "ixgbe_phy.h"
36
c44ade9e 37static s32 ixgbe_acquire_eeprom(struct ixgbe_hw *hw);
9a799d71
AK
38static s32 ixgbe_get_eeprom_semaphore(struct ixgbe_hw *hw);
39static void ixgbe_release_eeprom_semaphore(struct ixgbe_hw *hw);
c44ade9e
JB
40static s32 ixgbe_ready_eeprom(struct ixgbe_hw *hw);
41static void ixgbe_standby_eeprom(struct ixgbe_hw *hw);
42static void ixgbe_shift_out_eeprom_bits(struct ixgbe_hw *hw, u16 data,
43 u16 count);
44static u16 ixgbe_shift_in_eeprom_bits(struct ixgbe_hw *hw, u16 count);
45static void ixgbe_raise_eeprom_clk(struct ixgbe_hw *hw, u32 *eec);
46static void ixgbe_lower_eeprom_clk(struct ixgbe_hw *hw, u32 *eec);
47static void ixgbe_release_eeprom(struct ixgbe_hw *hw);
9a799d71
AK
48static u16 ixgbe_calc_eeprom_checksum(struct ixgbe_hw *hw);
49
c44ade9e
JB
50static void ixgbe_enable_rar(struct ixgbe_hw *hw, u32 index);
51static void ixgbe_disable_rar(struct ixgbe_hw *hw, u32 index);
9a799d71 52static s32 ixgbe_mta_vector(struct ixgbe_hw *hw, u8 *mc_addr);
c44ade9e 53static void ixgbe_add_uc_addr(struct ixgbe_hw *hw, u8 *addr, u32 vmdq);
7b25cdba 54static s32 ixgbe_setup_fc(struct ixgbe_hw *hw, s32 packetbuf_num);
9a799d71
AK
55
56/**
c44ade9e 57 * ixgbe_start_hw_generic - Prepare hardware for Tx/Rx
9a799d71
AK
58 * @hw: pointer to hardware structure
59 *
60 * Starts the hardware by filling the bus info structure and media type, clears
61 * all on chip counters, initializes receive address registers, multicast
62 * table, VLAN filter table, calls routine to set up link and flow control
63 * settings, and leaves transmit and receive units disabled and uninitialized
64 **/
c44ade9e 65s32 ixgbe_start_hw_generic(struct ixgbe_hw *hw)
9a799d71
AK
66{
67 u32 ctrl_ext;
68
69 /* Set the media type */
70 hw->phy.media_type = hw->mac.ops.get_media_type(hw);
71
72 /* Identify the PHY */
c44ade9e 73 hw->phy.ops.identify(hw);
9a799d71 74
9a799d71 75 /* Clear the VLAN filter table */
c44ade9e 76 hw->mac.ops.clear_vfta(hw);
9a799d71 77
9a799d71 78 /* Clear statistics registers */
c44ade9e 79 hw->mac.ops.clear_hw_cntrs(hw);
9a799d71
AK
80
81 /* Set No Snoop Disable */
82 ctrl_ext = IXGBE_READ_REG(hw, IXGBE_CTRL_EXT);
83 ctrl_ext |= IXGBE_CTRL_EXT_NS_DIS;
84 IXGBE_WRITE_REG(hw, IXGBE_CTRL_EXT, ctrl_ext);
3957d63d 85 IXGBE_WRITE_FLUSH(hw);
9a799d71 86
620fa036
MC
87 /* Setup flow control */
88 ixgbe_setup_fc(hw, 0);
89
9a799d71
AK
90 /* Clear adapter stopped flag */
91 hw->adapter_stopped = false;
92
93 return 0;
94}
95
96/**
c44ade9e 97 * ixgbe_init_hw_generic - Generic hardware initialization
9a799d71
AK
98 * @hw: pointer to hardware structure
99 *
c44ade9e 100 * Initialize the hardware by resetting the hardware, filling the bus info
9a799d71
AK
101 * structure and media type, clears all on chip counters, initializes receive
102 * address registers, multicast table, VLAN filter table, calls routine to set
103 * up link and flow control settings, and leaves transmit and receive units
104 * disabled and uninitialized
105 **/
c44ade9e 106s32 ixgbe_init_hw_generic(struct ixgbe_hw *hw)
9a799d71 107{
794caeb2
PWJ
108 s32 status;
109
9a799d71 110 /* Reset the hardware */
794caeb2 111 status = hw->mac.ops.reset_hw(hw);
9a799d71 112
794caeb2
PWJ
113 if (status == 0) {
114 /* Start the HW */
115 status = hw->mac.ops.start_hw(hw);
116 }
9a799d71 117
794caeb2 118 return status;
9a799d71
AK
119}
120
121/**
c44ade9e 122 * ixgbe_clear_hw_cntrs_generic - Generic clear hardware counters
9a799d71
AK
123 * @hw: pointer to hardware structure
124 *
125 * Clears all hardware statistics counters by reading them from the hardware
126 * Statistics counters are clear on read.
127 **/
c44ade9e 128s32 ixgbe_clear_hw_cntrs_generic(struct ixgbe_hw *hw)
9a799d71
AK
129{
130 u16 i = 0;
131
132 IXGBE_READ_REG(hw, IXGBE_CRCERRS);
133 IXGBE_READ_REG(hw, IXGBE_ILLERRC);
134 IXGBE_READ_REG(hw, IXGBE_ERRBC);
135 IXGBE_READ_REG(hw, IXGBE_MSPDC);
136 for (i = 0; i < 8; i++)
137 IXGBE_READ_REG(hw, IXGBE_MPC(i));
138
139 IXGBE_READ_REG(hw, IXGBE_MLFC);
140 IXGBE_READ_REG(hw, IXGBE_MRFC);
141 IXGBE_READ_REG(hw, IXGBE_RLEC);
142 IXGBE_READ_REG(hw, IXGBE_LXONTXC);
143 IXGBE_READ_REG(hw, IXGBE_LXONRXC);
144 IXGBE_READ_REG(hw, IXGBE_LXOFFTXC);
145 IXGBE_READ_REG(hw, IXGBE_LXOFFRXC);
146
147 for (i = 0; i < 8; i++) {
148 IXGBE_READ_REG(hw, IXGBE_PXONTXC(i));
149 IXGBE_READ_REG(hw, IXGBE_PXONRXC(i));
150 IXGBE_READ_REG(hw, IXGBE_PXOFFTXC(i));
151 IXGBE_READ_REG(hw, IXGBE_PXOFFRXC(i));
152 }
153
154 IXGBE_READ_REG(hw, IXGBE_PRC64);
155 IXGBE_READ_REG(hw, IXGBE_PRC127);
156 IXGBE_READ_REG(hw, IXGBE_PRC255);
157 IXGBE_READ_REG(hw, IXGBE_PRC511);
158 IXGBE_READ_REG(hw, IXGBE_PRC1023);
159 IXGBE_READ_REG(hw, IXGBE_PRC1522);
160 IXGBE_READ_REG(hw, IXGBE_GPRC);
161 IXGBE_READ_REG(hw, IXGBE_BPRC);
162 IXGBE_READ_REG(hw, IXGBE_MPRC);
163 IXGBE_READ_REG(hw, IXGBE_GPTC);
164 IXGBE_READ_REG(hw, IXGBE_GORCL);
165 IXGBE_READ_REG(hw, IXGBE_GORCH);
166 IXGBE_READ_REG(hw, IXGBE_GOTCL);
167 IXGBE_READ_REG(hw, IXGBE_GOTCH);
168 for (i = 0; i < 8; i++)
169 IXGBE_READ_REG(hw, IXGBE_RNBC(i));
170 IXGBE_READ_REG(hw, IXGBE_RUC);
171 IXGBE_READ_REG(hw, IXGBE_RFC);
172 IXGBE_READ_REG(hw, IXGBE_ROC);
173 IXGBE_READ_REG(hw, IXGBE_RJC);
174 IXGBE_READ_REG(hw, IXGBE_MNGPRC);
175 IXGBE_READ_REG(hw, IXGBE_MNGPDC);
176 IXGBE_READ_REG(hw, IXGBE_MNGPTC);
177 IXGBE_READ_REG(hw, IXGBE_TORL);
178 IXGBE_READ_REG(hw, IXGBE_TORH);
179 IXGBE_READ_REG(hw, IXGBE_TPR);
180 IXGBE_READ_REG(hw, IXGBE_TPT);
181 IXGBE_READ_REG(hw, IXGBE_PTC64);
182 IXGBE_READ_REG(hw, IXGBE_PTC127);
183 IXGBE_READ_REG(hw, IXGBE_PTC255);
184 IXGBE_READ_REG(hw, IXGBE_PTC511);
185 IXGBE_READ_REG(hw, IXGBE_PTC1023);
186 IXGBE_READ_REG(hw, IXGBE_PTC1522);
187 IXGBE_READ_REG(hw, IXGBE_MPTC);
188 IXGBE_READ_REG(hw, IXGBE_BPTC);
189 for (i = 0; i < 16; i++) {
190 IXGBE_READ_REG(hw, IXGBE_QPRC(i));
191 IXGBE_READ_REG(hw, IXGBE_QBRC(i));
192 IXGBE_READ_REG(hw, IXGBE_QPTC(i));
193 IXGBE_READ_REG(hw, IXGBE_QBTC(i));
194 }
195
196 return 0;
197}
198
199/**
c44ade9e
JB
200 * ixgbe_read_pba_num_generic - Reads part number from EEPROM
201 * @hw: pointer to hardware structure
202 * @pba_num: stores the part number from the EEPROM
203 *
204 * Reads the part number from the EEPROM.
205 **/
206s32 ixgbe_read_pba_num_generic(struct ixgbe_hw *hw, u32 *pba_num)
207{
208 s32 ret_val;
209 u16 data;
210
211 ret_val = hw->eeprom.ops.read(hw, IXGBE_PBANUM0_PTR, &data);
212 if (ret_val) {
213 hw_dbg(hw, "NVM Read Error\n");
214 return ret_val;
215 }
216 *pba_num = (u32)(data << 16);
217
218 ret_val = hw->eeprom.ops.read(hw, IXGBE_PBANUM1_PTR, &data);
219 if (ret_val) {
220 hw_dbg(hw, "NVM Read Error\n");
221 return ret_val;
222 }
223 *pba_num |= data;
224
225 return 0;
226}
227
228/**
229 * ixgbe_get_mac_addr_generic - Generic get MAC address
9a799d71
AK
230 * @hw: pointer to hardware structure
231 * @mac_addr: Adapter MAC address
232 *
233 * Reads the adapter's MAC address from first Receive Address Register (RAR0)
234 * A reset of the adapter must be performed prior to calling this function
235 * in order for the MAC address to have been loaded from the EEPROM into RAR0
236 **/
c44ade9e 237s32 ixgbe_get_mac_addr_generic(struct ixgbe_hw *hw, u8 *mac_addr)
9a799d71
AK
238{
239 u32 rar_high;
240 u32 rar_low;
241 u16 i;
242
243 rar_high = IXGBE_READ_REG(hw, IXGBE_RAH(0));
244 rar_low = IXGBE_READ_REG(hw, IXGBE_RAL(0));
245
246 for (i = 0; i < 4; i++)
247 mac_addr[i] = (u8)(rar_low >> (i*8));
248
249 for (i = 0; i < 2; i++)
250 mac_addr[i+4] = (u8)(rar_high >> (i*8));
251
252 return 0;
253}
254
11afc1b1
PW
255/**
256 * ixgbe_get_bus_info_generic - Generic set PCI bus info
257 * @hw: pointer to hardware structure
258 *
259 * Sets the PCI bus info (speed, width, type) within the ixgbe_hw structure
260 **/
261s32 ixgbe_get_bus_info_generic(struct ixgbe_hw *hw)
262{
263 struct ixgbe_adapter *adapter = hw->back;
264 struct ixgbe_mac_info *mac = &hw->mac;
265 u16 link_status;
266
267 hw->bus.type = ixgbe_bus_type_pci_express;
268
269 /* Get the negotiated link width and speed from PCI config space */
270 pci_read_config_word(adapter->pdev, IXGBE_PCI_LINK_STATUS,
271 &link_status);
272
273 switch (link_status & IXGBE_PCI_LINK_WIDTH) {
274 case IXGBE_PCI_LINK_WIDTH_1:
275 hw->bus.width = ixgbe_bus_width_pcie_x1;
276 break;
277 case IXGBE_PCI_LINK_WIDTH_2:
278 hw->bus.width = ixgbe_bus_width_pcie_x2;
279 break;
280 case IXGBE_PCI_LINK_WIDTH_4:
281 hw->bus.width = ixgbe_bus_width_pcie_x4;
282 break;
283 case IXGBE_PCI_LINK_WIDTH_8:
284 hw->bus.width = ixgbe_bus_width_pcie_x8;
285 break;
286 default:
287 hw->bus.width = ixgbe_bus_width_unknown;
288 break;
289 }
290
291 switch (link_status & IXGBE_PCI_LINK_SPEED) {
292 case IXGBE_PCI_LINK_SPEED_2500:
293 hw->bus.speed = ixgbe_bus_speed_2500;
294 break;
295 case IXGBE_PCI_LINK_SPEED_5000:
296 hw->bus.speed = ixgbe_bus_speed_5000;
297 break;
298 default:
299 hw->bus.speed = ixgbe_bus_speed_unknown;
300 break;
301 }
302
303 mac->ops.set_lan_id(hw);
304
305 return 0;
306}
307
308/**
309 * ixgbe_set_lan_id_multi_port_pcie - Set LAN id for PCIe multiple port devices
310 * @hw: pointer to the HW structure
311 *
312 * Determines the LAN function id by reading memory-mapped registers
313 * and swaps the port value if requested.
314 **/
315void ixgbe_set_lan_id_multi_port_pcie(struct ixgbe_hw *hw)
316{
317 struct ixgbe_bus_info *bus = &hw->bus;
318 u32 reg;
319
320 reg = IXGBE_READ_REG(hw, IXGBE_STATUS);
321 bus->func = (reg & IXGBE_STATUS_LAN_ID) >> IXGBE_STATUS_LAN_ID_SHIFT;
322 bus->lan_id = bus->func;
323
324 /* check for a port swap */
325 reg = IXGBE_READ_REG(hw, IXGBE_FACTPS);
326 if (reg & IXGBE_FACTPS_LFS)
327 bus->func ^= 0x1;
328}
329
9a799d71 330/**
c44ade9e 331 * ixgbe_stop_adapter_generic - Generic stop Tx/Rx units
9a799d71
AK
332 * @hw: pointer to hardware structure
333 *
334 * Sets the adapter_stopped flag within ixgbe_hw struct. Clears interrupts,
335 * disables transmit and receive units. The adapter_stopped flag is used by
336 * the shared code and drivers to determine if the adapter is in a stopped
337 * state and should not touch the hardware.
338 **/
c44ade9e 339s32 ixgbe_stop_adapter_generic(struct ixgbe_hw *hw)
9a799d71
AK
340{
341 u32 number_of_queues;
342 u32 reg_val;
343 u16 i;
344
345 /*
346 * Set the adapter_stopped flag so other driver functions stop touching
347 * the hardware
348 */
349 hw->adapter_stopped = true;
350
351 /* Disable the receive unit */
352 reg_val = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
353 reg_val &= ~(IXGBE_RXCTRL_RXEN);
354 IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, reg_val);
c44ade9e 355 IXGBE_WRITE_FLUSH(hw);
9a799d71
AK
356 msleep(2);
357
358 /* Clear interrupt mask to stop from interrupts being generated */
359 IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_IRQ_CLEAR_MASK);
360
361 /* Clear any pending interrupts */
362 IXGBE_READ_REG(hw, IXGBE_EICR);
363
364 /* Disable the transmit unit. Each queue must be disabled. */
c44ade9e 365 number_of_queues = hw->mac.max_tx_queues;
9a799d71
AK
366 for (i = 0; i < number_of_queues; i++) {
367 reg_val = IXGBE_READ_REG(hw, IXGBE_TXDCTL(i));
368 if (reg_val & IXGBE_TXDCTL_ENABLE) {
369 reg_val &= ~IXGBE_TXDCTL_ENABLE;
370 IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(i), reg_val);
371 }
372 }
373
c44ade9e
JB
374 /*
375 * Prevent the PCI-E bus from from hanging by disabling PCI-E master
376 * access and verify no pending requests
377 */
378 if (ixgbe_disable_pcie_master(hw) != 0)
379 hw_dbg(hw, "PCI-E Master disable polling has failed.\n");
380
9a799d71
AK
381 return 0;
382}
383
384/**
c44ade9e 385 * ixgbe_led_on_generic - Turns on the software controllable LEDs.
9a799d71
AK
386 * @hw: pointer to hardware structure
387 * @index: led number to turn on
388 **/
c44ade9e 389s32 ixgbe_led_on_generic(struct ixgbe_hw *hw, u32 index)
9a799d71
AK
390{
391 u32 led_reg = IXGBE_READ_REG(hw, IXGBE_LEDCTL);
392
393 /* To turn on the LED, set mode to ON. */
394 led_reg &= ~IXGBE_LED_MODE_MASK(index);
395 led_reg |= IXGBE_LED_ON << IXGBE_LED_MODE_SHIFT(index);
396 IXGBE_WRITE_REG(hw, IXGBE_LEDCTL, led_reg);
3957d63d 397 IXGBE_WRITE_FLUSH(hw);
9a799d71
AK
398
399 return 0;
400}
401
402/**
c44ade9e 403 * ixgbe_led_off_generic - Turns off the software controllable LEDs.
9a799d71
AK
404 * @hw: pointer to hardware structure
405 * @index: led number to turn off
406 **/
c44ade9e 407s32 ixgbe_led_off_generic(struct ixgbe_hw *hw, u32 index)
9a799d71
AK
408{
409 u32 led_reg = IXGBE_READ_REG(hw, IXGBE_LEDCTL);
410
411 /* To turn off the LED, set mode to OFF. */
412 led_reg &= ~IXGBE_LED_MODE_MASK(index);
413 led_reg |= IXGBE_LED_OFF << IXGBE_LED_MODE_SHIFT(index);
414 IXGBE_WRITE_REG(hw, IXGBE_LEDCTL, led_reg);
3957d63d 415 IXGBE_WRITE_FLUSH(hw);
9a799d71
AK
416
417 return 0;
418}
419
9a799d71 420/**
c44ade9e 421 * ixgbe_init_eeprom_params_generic - Initialize EEPROM params
9a799d71
AK
422 * @hw: pointer to hardware structure
423 *
424 * Initializes the EEPROM parameters ixgbe_eeprom_info within the
425 * ixgbe_hw struct in order to set up EEPROM access.
426 **/
c44ade9e 427s32 ixgbe_init_eeprom_params_generic(struct ixgbe_hw *hw)
9a799d71
AK
428{
429 struct ixgbe_eeprom_info *eeprom = &hw->eeprom;
430 u32 eec;
431 u16 eeprom_size;
432
433 if (eeprom->type == ixgbe_eeprom_uninitialized) {
434 eeprom->type = ixgbe_eeprom_none;
c44ade9e
JB
435 /* Set default semaphore delay to 10ms which is a well
436 * tested value */
437 eeprom->semaphore_delay = 10;
9a799d71
AK
438
439 /*
440 * Check for EEPROM present first.
441 * If not present leave as none
442 */
443 eec = IXGBE_READ_REG(hw, IXGBE_EEC);
444 if (eec & IXGBE_EEC_PRES) {
445 eeprom->type = ixgbe_eeprom_spi;
446
447 /*
448 * SPI EEPROM is assumed here. This code would need to
449 * change if a future EEPROM is not SPI.
450 */
451 eeprom_size = (u16)((eec & IXGBE_EEC_SIZE) >>
452 IXGBE_EEC_SIZE_SHIFT);
453 eeprom->word_size = 1 << (eeprom_size +
454 IXGBE_EEPROM_WORD_SIZE_SHIFT);
455 }
456
457 if (eec & IXGBE_EEC_ADDR_SIZE)
458 eeprom->address_bits = 16;
459 else
460 eeprom->address_bits = 8;
461 hw_dbg(hw, "Eeprom params: type = %d, size = %d, address bits: "
462 "%d\n", eeprom->type, eeprom->word_size,
463 eeprom->address_bits);
464 }
465
466 return 0;
467}
468
11afc1b1
PW
469/**
470 * ixgbe_write_eeprom_generic - Writes 16 bit value to EEPROM
471 * @hw: pointer to hardware structure
472 * @offset: offset within the EEPROM to be written to
473 * @data: 16 bit word to be written to the EEPROM
474 *
475 * If ixgbe_eeprom_update_checksum is not called after this function, the
476 * EEPROM will most likely contain an invalid checksum.
477 **/
478s32 ixgbe_write_eeprom_generic(struct ixgbe_hw *hw, u16 offset, u16 data)
479{
480 s32 status;
481 u8 write_opcode = IXGBE_EEPROM_WRITE_OPCODE_SPI;
482
483 hw->eeprom.ops.init_params(hw);
484
485 if (offset >= hw->eeprom.word_size) {
486 status = IXGBE_ERR_EEPROM;
487 goto out;
488 }
489
490 /* Prepare the EEPROM for writing */
491 status = ixgbe_acquire_eeprom(hw);
492
493 if (status == 0) {
494 if (ixgbe_ready_eeprom(hw) != 0) {
495 ixgbe_release_eeprom(hw);
496 status = IXGBE_ERR_EEPROM;
497 }
498 }
499
500 if (status == 0) {
501 ixgbe_standby_eeprom(hw);
502
503 /* Send the WRITE ENABLE command (8 bit opcode ) */
504 ixgbe_shift_out_eeprom_bits(hw, IXGBE_EEPROM_WREN_OPCODE_SPI,
505 IXGBE_EEPROM_OPCODE_BITS);
506
507 ixgbe_standby_eeprom(hw);
508
509 /*
510 * Some SPI eeproms use the 8th address bit embedded in the
511 * opcode
512 */
513 if ((hw->eeprom.address_bits == 8) && (offset >= 128))
514 write_opcode |= IXGBE_EEPROM_A8_OPCODE_SPI;
515
516 /* Send the Write command (8-bit opcode + addr) */
517 ixgbe_shift_out_eeprom_bits(hw, write_opcode,
518 IXGBE_EEPROM_OPCODE_BITS);
519 ixgbe_shift_out_eeprom_bits(hw, (u16)(offset*2),
520 hw->eeprom.address_bits);
521
522 /* Send the data */
523 data = (data >> 8) | (data << 8);
524 ixgbe_shift_out_eeprom_bits(hw, data, 16);
525 ixgbe_standby_eeprom(hw);
526
527 msleep(hw->eeprom.semaphore_delay);
528 /* Done with writing - release the EEPROM */
529 ixgbe_release_eeprom(hw);
530 }
531
532out:
533 return status;
534}
535
9a799d71 536/**
c44ade9e
JB
537 * ixgbe_read_eeprom_bit_bang_generic - Read EEPROM word using bit-bang
538 * @hw: pointer to hardware structure
539 * @offset: offset within the EEPROM to be read
540 * @data: read 16 bit value from EEPROM
541 *
542 * Reads 16 bit value from EEPROM through bit-bang method
543 **/
544s32 ixgbe_read_eeprom_bit_bang_generic(struct ixgbe_hw *hw, u16 offset,
545 u16 *data)
546{
547 s32 status;
548 u16 word_in;
549 u8 read_opcode = IXGBE_EEPROM_READ_OPCODE_SPI;
550
551 hw->eeprom.ops.init_params(hw);
552
553 if (offset >= hw->eeprom.word_size) {
554 status = IXGBE_ERR_EEPROM;
555 goto out;
556 }
557
558 /* Prepare the EEPROM for reading */
559 status = ixgbe_acquire_eeprom(hw);
560
561 if (status == 0) {
562 if (ixgbe_ready_eeprom(hw) != 0) {
563 ixgbe_release_eeprom(hw);
564 status = IXGBE_ERR_EEPROM;
565 }
566 }
567
568 if (status == 0) {
569 ixgbe_standby_eeprom(hw);
570
571 /*
572 * Some SPI eeproms use the 8th address bit embedded in the
573 * opcode
574 */
575 if ((hw->eeprom.address_bits == 8) && (offset >= 128))
576 read_opcode |= IXGBE_EEPROM_A8_OPCODE_SPI;
577
578 /* Send the READ command (opcode + addr) */
579 ixgbe_shift_out_eeprom_bits(hw, read_opcode,
580 IXGBE_EEPROM_OPCODE_BITS);
581 ixgbe_shift_out_eeprom_bits(hw, (u16)(offset*2),
582 hw->eeprom.address_bits);
583
584 /* Read the data. */
585 word_in = ixgbe_shift_in_eeprom_bits(hw, 16);
586 *data = (word_in >> 8) | (word_in << 8);
587
588 /* End this read operation */
589 ixgbe_release_eeprom(hw);
590 }
591
592out:
593 return status;
594}
595
596/**
21ce849b 597 * ixgbe_read_eerd_generic - Read EEPROM word using EERD
9a799d71
AK
598 * @hw: pointer to hardware structure
599 * @offset: offset of word in the EEPROM to read
600 * @data: word read from the EEPROM
601 *
602 * Reads a 16 bit word from the EEPROM using the EERD register.
603 **/
21ce849b 604s32 ixgbe_read_eerd_generic(struct ixgbe_hw *hw, u16 offset, u16 *data)
9a799d71
AK
605{
606 u32 eerd;
607 s32 status;
608
c44ade9e
JB
609 hw->eeprom.ops.init_params(hw);
610
611 if (offset >= hw->eeprom.word_size) {
612 status = IXGBE_ERR_EEPROM;
613 goto out;
614 }
615
21ce849b
MC
616 eerd = (offset << IXGBE_EEPROM_RW_ADDR_SHIFT) +
617 IXGBE_EEPROM_RW_REG_START;
9a799d71
AK
618
619 IXGBE_WRITE_REG(hw, IXGBE_EERD, eerd);
21ce849b 620 status = ixgbe_poll_eerd_eewr_done(hw, IXGBE_NVM_POLL_READ);
9a799d71
AK
621
622 if (status == 0)
623 *data = (IXGBE_READ_REG(hw, IXGBE_EERD) >>
21ce849b 624 IXGBE_EEPROM_RW_REG_DATA);
9a799d71
AK
625 else
626 hw_dbg(hw, "Eeprom read timed out\n");
627
c44ade9e 628out:
9a799d71
AK
629 return status;
630}
631
632/**
21ce849b 633 * ixgbe_poll_eerd_eewr_done - Poll EERD read or EEWR write status
9a799d71 634 * @hw: pointer to hardware structure
21ce849b 635 * @ee_reg: EEPROM flag for polling
9a799d71 636 *
21ce849b
MC
637 * Polls the status bit (bit 1) of the EERD or EEWR to determine when the
638 * read or write is done respectively.
9a799d71 639 **/
21ce849b 640s32 ixgbe_poll_eerd_eewr_done(struct ixgbe_hw *hw, u32 ee_reg)
9a799d71
AK
641{
642 u32 i;
643 u32 reg;
644 s32 status = IXGBE_ERR_EEPROM;
645
21ce849b
MC
646 for (i = 0; i < IXGBE_EERD_EEWR_ATTEMPTS; i++) {
647 if (ee_reg == IXGBE_NVM_POLL_READ)
648 reg = IXGBE_READ_REG(hw, IXGBE_EERD);
649 else
650 reg = IXGBE_READ_REG(hw, IXGBE_EEWR);
651
652 if (reg & IXGBE_EEPROM_RW_REG_DONE) {
9a799d71
AK
653 status = 0;
654 break;
655 }
656 udelay(5);
657 }
658 return status;
659}
660
c44ade9e
JB
661/**
662 * ixgbe_acquire_eeprom - Acquire EEPROM using bit-bang
663 * @hw: pointer to hardware structure
664 *
665 * Prepares EEPROM for access using bit-bang method. This function should
666 * be called before issuing a command to the EEPROM.
667 **/
668static s32 ixgbe_acquire_eeprom(struct ixgbe_hw *hw)
669{
670 s32 status = 0;
fc1f2095 671 u32 eec = 0;
c44ade9e
JB
672 u32 i;
673
674 if (ixgbe_acquire_swfw_sync(hw, IXGBE_GSSR_EEP_SM) != 0)
675 status = IXGBE_ERR_SWFW_SYNC;
676
677 if (status == 0) {
678 eec = IXGBE_READ_REG(hw, IXGBE_EEC);
679
680 /* Request EEPROM Access */
681 eec |= IXGBE_EEC_REQ;
682 IXGBE_WRITE_REG(hw, IXGBE_EEC, eec);
683
684 for (i = 0; i < IXGBE_EEPROM_GRANT_ATTEMPTS; i++) {
685 eec = IXGBE_READ_REG(hw, IXGBE_EEC);
686 if (eec & IXGBE_EEC_GNT)
687 break;
688 udelay(5);
689 }
690
691 /* Release if grant not acquired */
692 if (!(eec & IXGBE_EEC_GNT)) {
693 eec &= ~IXGBE_EEC_REQ;
694 IXGBE_WRITE_REG(hw, IXGBE_EEC, eec);
695 hw_dbg(hw, "Could not acquire EEPROM grant\n");
696
697 ixgbe_release_swfw_sync(hw, IXGBE_GSSR_EEP_SM);
698 status = IXGBE_ERR_EEPROM;
699 }
700 }
701
702 /* Setup EEPROM for Read/Write */
703 if (status == 0) {
704 /* Clear CS and SK */
705 eec &= ~(IXGBE_EEC_CS | IXGBE_EEC_SK);
706 IXGBE_WRITE_REG(hw, IXGBE_EEC, eec);
707 IXGBE_WRITE_FLUSH(hw);
708 udelay(1);
709 }
710 return status;
711}
712
9a799d71
AK
713/**
714 * ixgbe_get_eeprom_semaphore - Get hardware semaphore
715 * @hw: pointer to hardware structure
716 *
717 * Sets the hardware semaphores so EEPROM access can occur for bit-bang method
718 **/
719static s32 ixgbe_get_eeprom_semaphore(struct ixgbe_hw *hw)
720{
721 s32 status = IXGBE_ERR_EEPROM;
722 u32 timeout;
723 u32 i;
724 u32 swsm;
725
726 /* Set timeout value based on size of EEPROM */
727 timeout = hw->eeprom.word_size + 1;
728
729 /* Get SMBI software semaphore between device drivers first */
730 for (i = 0; i < timeout; i++) {
731 /*
732 * If the SMBI bit is 0 when we read it, then the bit will be
733 * set and we have the semaphore
734 */
735 swsm = IXGBE_READ_REG(hw, IXGBE_SWSM);
736 if (!(swsm & IXGBE_SWSM_SMBI)) {
737 status = 0;
738 break;
739 }
740 msleep(1);
741 }
742
743 /* Now get the semaphore between SW/FW through the SWESMBI bit */
744 if (status == 0) {
745 for (i = 0; i < timeout; i++) {
746 swsm = IXGBE_READ_REG(hw, IXGBE_SWSM);
747
748 /* Set the SW EEPROM semaphore bit to request access */
749 swsm |= IXGBE_SWSM_SWESMBI;
750 IXGBE_WRITE_REG(hw, IXGBE_SWSM, swsm);
751
752 /*
753 * If we set the bit successfully then we got the
754 * semaphore.
755 */
756 swsm = IXGBE_READ_REG(hw, IXGBE_SWSM);
757 if (swsm & IXGBE_SWSM_SWESMBI)
758 break;
759
760 udelay(50);
761 }
762
763 /*
764 * Release semaphores and return error if SW EEPROM semaphore
765 * was not granted because we don't have access to the EEPROM
766 */
767 if (i >= timeout) {
768 hw_dbg(hw, "Driver can't access the Eeprom - Semaphore "
b4617240 769 "not granted.\n");
9a799d71
AK
770 ixgbe_release_eeprom_semaphore(hw);
771 status = IXGBE_ERR_EEPROM;
772 }
773 }
774
775 return status;
776}
777
778/**
779 * ixgbe_release_eeprom_semaphore - Release hardware semaphore
780 * @hw: pointer to hardware structure
781 *
782 * This function clears hardware semaphore bits.
783 **/
784static void ixgbe_release_eeprom_semaphore(struct ixgbe_hw *hw)
785{
786 u32 swsm;
787
788 swsm = IXGBE_READ_REG(hw, IXGBE_SWSM);
789
790 /* Release both semaphores by writing 0 to the bits SWESMBI and SMBI */
791 swsm &= ~(IXGBE_SWSM_SWESMBI | IXGBE_SWSM_SMBI);
792 IXGBE_WRITE_REG(hw, IXGBE_SWSM, swsm);
3957d63d 793 IXGBE_WRITE_FLUSH(hw);
9a799d71
AK
794}
795
c44ade9e
JB
796/**
797 * ixgbe_ready_eeprom - Polls for EEPROM ready
798 * @hw: pointer to hardware structure
799 **/
800static s32 ixgbe_ready_eeprom(struct ixgbe_hw *hw)
801{
802 s32 status = 0;
803 u16 i;
804 u8 spi_stat_reg;
805
806 /*
807 * Read "Status Register" repeatedly until the LSB is cleared. The
808 * EEPROM will signal that the command has been completed by clearing
809 * bit 0 of the internal status register. If it's not cleared within
810 * 5 milliseconds, then error out.
811 */
812 for (i = 0; i < IXGBE_EEPROM_MAX_RETRY_SPI; i += 5) {
813 ixgbe_shift_out_eeprom_bits(hw, IXGBE_EEPROM_RDSR_OPCODE_SPI,
814 IXGBE_EEPROM_OPCODE_BITS);
815 spi_stat_reg = (u8)ixgbe_shift_in_eeprom_bits(hw, 8);
816 if (!(spi_stat_reg & IXGBE_EEPROM_STATUS_RDY_SPI))
817 break;
818
819 udelay(5);
820 ixgbe_standby_eeprom(hw);
821 };
822
823 /*
824 * On some parts, SPI write time could vary from 0-20mSec on 3.3V
825 * devices (and only 0-5mSec on 5V devices)
826 */
827 if (i >= IXGBE_EEPROM_MAX_RETRY_SPI) {
828 hw_dbg(hw, "SPI EEPROM Status error\n");
829 status = IXGBE_ERR_EEPROM;
830 }
831
832 return status;
833}
834
835/**
836 * ixgbe_standby_eeprom - Returns EEPROM to a "standby" state
837 * @hw: pointer to hardware structure
838 **/
839static void ixgbe_standby_eeprom(struct ixgbe_hw *hw)
840{
841 u32 eec;
842
843 eec = IXGBE_READ_REG(hw, IXGBE_EEC);
844
845 /* Toggle CS to flush commands */
846 eec |= IXGBE_EEC_CS;
847 IXGBE_WRITE_REG(hw, IXGBE_EEC, eec);
848 IXGBE_WRITE_FLUSH(hw);
849 udelay(1);
850 eec &= ~IXGBE_EEC_CS;
851 IXGBE_WRITE_REG(hw, IXGBE_EEC, eec);
852 IXGBE_WRITE_FLUSH(hw);
853 udelay(1);
854}
855
856/**
857 * ixgbe_shift_out_eeprom_bits - Shift data bits out to the EEPROM.
858 * @hw: pointer to hardware structure
859 * @data: data to send to the EEPROM
860 * @count: number of bits to shift out
861 **/
862static void ixgbe_shift_out_eeprom_bits(struct ixgbe_hw *hw, u16 data,
863 u16 count)
864{
865 u32 eec;
866 u32 mask;
867 u32 i;
868
869 eec = IXGBE_READ_REG(hw, IXGBE_EEC);
870
871 /*
872 * Mask is used to shift "count" bits of "data" out to the EEPROM
873 * one bit at a time. Determine the starting bit based on count
874 */
875 mask = 0x01 << (count - 1);
876
877 for (i = 0; i < count; i++) {
878 /*
879 * A "1" is shifted out to the EEPROM by setting bit "DI" to a
880 * "1", and then raising and then lowering the clock (the SK
881 * bit controls the clock input to the EEPROM). A "0" is
882 * shifted out to the EEPROM by setting "DI" to "0" and then
883 * raising and then lowering the clock.
884 */
885 if (data & mask)
886 eec |= IXGBE_EEC_DI;
887 else
888 eec &= ~IXGBE_EEC_DI;
889
890 IXGBE_WRITE_REG(hw, IXGBE_EEC, eec);
891 IXGBE_WRITE_FLUSH(hw);
892
893 udelay(1);
894
895 ixgbe_raise_eeprom_clk(hw, &eec);
896 ixgbe_lower_eeprom_clk(hw, &eec);
897
898 /*
899 * Shift mask to signify next bit of data to shift in to the
900 * EEPROM
901 */
902 mask = mask >> 1;
903 };
904
905 /* We leave the "DI" bit set to "0" when we leave this routine. */
906 eec &= ~IXGBE_EEC_DI;
907 IXGBE_WRITE_REG(hw, IXGBE_EEC, eec);
908 IXGBE_WRITE_FLUSH(hw);
909}
910
911/**
912 * ixgbe_shift_in_eeprom_bits - Shift data bits in from the EEPROM
913 * @hw: pointer to hardware structure
914 **/
915static u16 ixgbe_shift_in_eeprom_bits(struct ixgbe_hw *hw, u16 count)
916{
917 u32 eec;
918 u32 i;
919 u16 data = 0;
920
921 /*
922 * In order to read a register from the EEPROM, we need to shift
923 * 'count' bits in from the EEPROM. Bits are "shifted in" by raising
924 * the clock input to the EEPROM (setting the SK bit), and then reading
925 * the value of the "DO" bit. During this "shifting in" process the
926 * "DI" bit should always be clear.
927 */
928 eec = IXGBE_READ_REG(hw, IXGBE_EEC);
929
930 eec &= ~(IXGBE_EEC_DO | IXGBE_EEC_DI);
931
932 for (i = 0; i < count; i++) {
933 data = data << 1;
934 ixgbe_raise_eeprom_clk(hw, &eec);
935
936 eec = IXGBE_READ_REG(hw, IXGBE_EEC);
937
938 eec &= ~(IXGBE_EEC_DI);
939 if (eec & IXGBE_EEC_DO)
940 data |= 1;
941
942 ixgbe_lower_eeprom_clk(hw, &eec);
943 }
944
945 return data;
946}
947
948/**
949 * ixgbe_raise_eeprom_clk - Raises the EEPROM's clock input.
950 * @hw: pointer to hardware structure
951 * @eec: EEC register's current value
952 **/
953static void ixgbe_raise_eeprom_clk(struct ixgbe_hw *hw, u32 *eec)
954{
955 /*
956 * Raise the clock input to the EEPROM
957 * (setting the SK bit), then delay
958 */
959 *eec = *eec | IXGBE_EEC_SK;
960 IXGBE_WRITE_REG(hw, IXGBE_EEC, *eec);
961 IXGBE_WRITE_FLUSH(hw);
962 udelay(1);
963}
964
965/**
966 * ixgbe_lower_eeprom_clk - Lowers the EEPROM's clock input.
967 * @hw: pointer to hardware structure
968 * @eecd: EECD's current value
969 **/
970static void ixgbe_lower_eeprom_clk(struct ixgbe_hw *hw, u32 *eec)
971{
972 /*
973 * Lower the clock input to the EEPROM (clearing the SK bit), then
974 * delay
975 */
976 *eec = *eec & ~IXGBE_EEC_SK;
977 IXGBE_WRITE_REG(hw, IXGBE_EEC, *eec);
978 IXGBE_WRITE_FLUSH(hw);
979 udelay(1);
980}
981
982/**
983 * ixgbe_release_eeprom - Release EEPROM, release semaphores
984 * @hw: pointer to hardware structure
985 **/
986static void ixgbe_release_eeprom(struct ixgbe_hw *hw)
987{
988 u32 eec;
989
990 eec = IXGBE_READ_REG(hw, IXGBE_EEC);
991
992 eec |= IXGBE_EEC_CS; /* Pull CS high */
993 eec &= ~IXGBE_EEC_SK; /* Lower SCK */
994
995 IXGBE_WRITE_REG(hw, IXGBE_EEC, eec);
996 IXGBE_WRITE_FLUSH(hw);
997
998 udelay(1);
999
1000 /* Stop requesting EEPROM access */
1001 eec &= ~IXGBE_EEC_REQ;
1002 IXGBE_WRITE_REG(hw, IXGBE_EEC, eec);
1003
1004 ixgbe_release_swfw_sync(hw, IXGBE_GSSR_EEP_SM);
1005}
1006
9a799d71
AK
1007/**
1008 * ixgbe_calc_eeprom_checksum - Calculates and returns the checksum
1009 * @hw: pointer to hardware structure
1010 **/
1011static u16 ixgbe_calc_eeprom_checksum(struct ixgbe_hw *hw)
1012{
1013 u16 i;
1014 u16 j;
1015 u16 checksum = 0;
1016 u16 length = 0;
1017 u16 pointer = 0;
1018 u16 word = 0;
1019
1020 /* Include 0x0-0x3F in the checksum */
1021 for (i = 0; i < IXGBE_EEPROM_CHECKSUM; i++) {
c44ade9e 1022 if (hw->eeprom.ops.read(hw, i, &word) != 0) {
9a799d71
AK
1023 hw_dbg(hw, "EEPROM read failed\n");
1024 break;
1025 }
1026 checksum += word;
1027 }
1028
1029 /* Include all data from pointers except for the fw pointer */
1030 for (i = IXGBE_PCIE_ANALOG_PTR; i < IXGBE_FW_PTR; i++) {
c44ade9e 1031 hw->eeprom.ops.read(hw, i, &pointer);
9a799d71
AK
1032
1033 /* Make sure the pointer seems valid */
1034 if (pointer != 0xFFFF && pointer != 0) {
c44ade9e 1035 hw->eeprom.ops.read(hw, pointer, &length);
9a799d71
AK
1036
1037 if (length != 0xFFFF && length != 0) {
1038 for (j = pointer+1; j <= pointer+length; j++) {
c44ade9e 1039 hw->eeprom.ops.read(hw, j, &word);
9a799d71
AK
1040 checksum += word;
1041 }
1042 }
1043 }
1044 }
1045
1046 checksum = (u16)IXGBE_EEPROM_SUM - checksum;
1047
1048 return checksum;
1049}
1050
1051/**
c44ade9e 1052 * ixgbe_validate_eeprom_checksum_generic - Validate EEPROM checksum
9a799d71
AK
1053 * @hw: pointer to hardware structure
1054 * @checksum_val: calculated checksum
1055 *
1056 * Performs checksum calculation and validates the EEPROM checksum. If the
1057 * caller does not need checksum_val, the value can be NULL.
1058 **/
c44ade9e
JB
1059s32 ixgbe_validate_eeprom_checksum_generic(struct ixgbe_hw *hw,
1060 u16 *checksum_val)
9a799d71
AK
1061{
1062 s32 status;
1063 u16 checksum;
1064 u16 read_checksum = 0;
1065
1066 /*
1067 * Read the first word from the EEPROM. If this times out or fails, do
1068 * not continue or we could be in for a very long wait while every
1069 * EEPROM read fails
1070 */
c44ade9e 1071 status = hw->eeprom.ops.read(hw, 0, &checksum);
9a799d71
AK
1072
1073 if (status == 0) {
1074 checksum = ixgbe_calc_eeprom_checksum(hw);
1075
c44ade9e 1076 hw->eeprom.ops.read(hw, IXGBE_EEPROM_CHECKSUM, &read_checksum);
9a799d71
AK
1077
1078 /*
1079 * Verify read checksum from EEPROM is the same as
1080 * calculated checksum
1081 */
1082 if (read_checksum != checksum)
1083 status = IXGBE_ERR_EEPROM_CHECKSUM;
1084
1085 /* If the user cares, return the calculated checksum */
1086 if (checksum_val)
1087 *checksum_val = checksum;
1088 } else {
1089 hw_dbg(hw, "EEPROM read failed\n");
1090 }
1091
1092 return status;
1093}
1094
c44ade9e
JB
1095/**
1096 * ixgbe_update_eeprom_checksum_generic - Updates the EEPROM checksum
1097 * @hw: pointer to hardware structure
1098 **/
1099s32 ixgbe_update_eeprom_checksum_generic(struct ixgbe_hw *hw)
1100{
1101 s32 status;
1102 u16 checksum;
1103
1104 /*
1105 * Read the first word from the EEPROM. If this times out or fails, do
1106 * not continue or we could be in for a very long wait while every
1107 * EEPROM read fails
1108 */
1109 status = hw->eeprom.ops.read(hw, 0, &checksum);
1110
1111 if (status == 0) {
1112 checksum = ixgbe_calc_eeprom_checksum(hw);
1113 status = hw->eeprom.ops.write(hw, IXGBE_EEPROM_CHECKSUM,
1114 checksum);
1115 } else {
1116 hw_dbg(hw, "EEPROM read failed\n");
1117 }
1118
1119 return status;
1120}
1121
9a799d71
AK
1122/**
1123 * ixgbe_validate_mac_addr - Validate MAC address
1124 * @mac_addr: pointer to MAC address.
1125 *
1126 * Tests a MAC address to ensure it is a valid Individual Address
1127 **/
1128s32 ixgbe_validate_mac_addr(u8 *mac_addr)
1129{
1130 s32 status = 0;
1131
1132 /* Make sure it is not a multicast address */
1133 if (IXGBE_IS_MULTICAST(mac_addr))
1134 status = IXGBE_ERR_INVALID_MAC_ADDR;
1135 /* Not a broadcast address */
1136 else if (IXGBE_IS_BROADCAST(mac_addr))
1137 status = IXGBE_ERR_INVALID_MAC_ADDR;
1138 /* Reject the zero address */
1139 else if (mac_addr[0] == 0 && mac_addr[1] == 0 && mac_addr[2] == 0 &&
c44ade9e 1140 mac_addr[3] == 0 && mac_addr[4] == 0 && mac_addr[5] == 0)
9a799d71
AK
1141 status = IXGBE_ERR_INVALID_MAC_ADDR;
1142
1143 return status;
1144}
1145
1146/**
c44ade9e 1147 * ixgbe_set_rar_generic - Set Rx address register
9a799d71 1148 * @hw: pointer to hardware structure
9a799d71 1149 * @index: Receive address register to write
c44ade9e
JB
1150 * @addr: Address to put into receive address register
1151 * @vmdq: VMDq "set" or "pool" index
9a799d71
AK
1152 * @enable_addr: set flag that address is active
1153 *
1154 * Puts an ethernet address into a receive address register.
1155 **/
c44ade9e
JB
1156s32 ixgbe_set_rar_generic(struct ixgbe_hw *hw, u32 index, u8 *addr, u32 vmdq,
1157 u32 enable_addr)
9a799d71
AK
1158{
1159 u32 rar_low, rar_high;
c44ade9e
JB
1160 u32 rar_entries = hw->mac.num_rar_entries;
1161
1162 /* setup VMDq pool selection before this RAR gets enabled */
1163 hw->mac.ops.set_vmdq(hw, index, vmdq);
9a799d71 1164
c44ade9e
JB
1165 /* Make sure we are using a valid rar index range */
1166 if (index < rar_entries) {
b4617240 1167 /*
c44ade9e
JB
1168 * HW expects these in little endian so we reverse the byte
1169 * order from network order (big endian) to little endian
b4617240
PW
1170 */
1171 rar_low = ((u32)addr[0] |
1172 ((u32)addr[1] << 8) |
1173 ((u32)addr[2] << 16) |
1174 ((u32)addr[3] << 24));
c44ade9e
JB
1175 /*
1176 * Some parts put the VMDq setting in the extra RAH bits,
1177 * so save everything except the lower 16 bits that hold part
1178 * of the address and the address valid bit.
1179 */
1180 rar_high = IXGBE_READ_REG(hw, IXGBE_RAH(index));
1181 rar_high &= ~(0x0000FFFF | IXGBE_RAH_AV);
1182 rar_high |= ((u32)addr[4] | ((u32)addr[5] << 8));
9a799d71 1183
b4617240
PW
1184 if (enable_addr != 0)
1185 rar_high |= IXGBE_RAH_AV;
9a799d71 1186
b4617240
PW
1187 IXGBE_WRITE_REG(hw, IXGBE_RAL(index), rar_low);
1188 IXGBE_WRITE_REG(hw, IXGBE_RAH(index), rar_high);
c44ade9e
JB
1189 } else {
1190 hw_dbg(hw, "RAR index %d is out of range.\n", index);
a1868dc2 1191 return IXGBE_ERR_RAR_INDEX;
c44ade9e
JB
1192 }
1193
1194 return 0;
1195}
1196
1197/**
1198 * ixgbe_clear_rar_generic - Remove Rx address register
1199 * @hw: pointer to hardware structure
1200 * @index: Receive address register to write
1201 *
1202 * Clears an ethernet address from a receive address register.
1203 **/
1204s32 ixgbe_clear_rar_generic(struct ixgbe_hw *hw, u32 index)
1205{
1206 u32 rar_high;
1207 u32 rar_entries = hw->mac.num_rar_entries;
1208
1209 /* Make sure we are using a valid rar index range */
1210 if (index < rar_entries) {
1211 /*
1212 * Some parts put the VMDq setting in the extra RAH bits,
1213 * so save everything except the lower 16 bits that hold part
1214 * of the address and the address valid bit.
1215 */
1216 rar_high = IXGBE_READ_REG(hw, IXGBE_RAH(index));
1217 rar_high &= ~(0x0000FFFF | IXGBE_RAH_AV);
1218
1219 IXGBE_WRITE_REG(hw, IXGBE_RAL(index), 0);
1220 IXGBE_WRITE_REG(hw, IXGBE_RAH(index), rar_high);
1221 } else {
1222 hw_dbg(hw, "RAR index %d is out of range.\n", index);
a1868dc2 1223 return IXGBE_ERR_RAR_INDEX;
c44ade9e
JB
1224 }
1225
1226 /* clear VMDq pool/queue selection for this RAR */
1227 hw->mac.ops.clear_vmdq(hw, index, IXGBE_CLEAR_VMDQ_ALL);
9a799d71
AK
1228
1229 return 0;
1230}
1231
1232/**
c44ade9e
JB
1233 * ixgbe_enable_rar - Enable Rx address register
1234 * @hw: pointer to hardware structure
1235 * @index: index into the RAR table
1236 *
1237 * Enables the select receive address register.
1238 **/
1239static void ixgbe_enable_rar(struct ixgbe_hw *hw, u32 index)
1240{
1241 u32 rar_high;
1242
1243 rar_high = IXGBE_READ_REG(hw, IXGBE_RAH(index));
1244 rar_high |= IXGBE_RAH_AV;
1245 IXGBE_WRITE_REG(hw, IXGBE_RAH(index), rar_high);
1246}
1247
1248/**
1249 * ixgbe_disable_rar - Disable Rx address register
1250 * @hw: pointer to hardware structure
1251 * @index: index into the RAR table
1252 *
1253 * Disables the select receive address register.
1254 **/
1255static void ixgbe_disable_rar(struct ixgbe_hw *hw, u32 index)
1256{
1257 u32 rar_high;
1258
1259 rar_high = IXGBE_READ_REG(hw, IXGBE_RAH(index));
1260 rar_high &= (~IXGBE_RAH_AV);
1261 IXGBE_WRITE_REG(hw, IXGBE_RAH(index), rar_high);
1262}
1263
1264/**
1265 * ixgbe_init_rx_addrs_generic - Initializes receive address filters.
9a799d71
AK
1266 * @hw: pointer to hardware structure
1267 *
1268 * Places the MAC address in receive address register 0 and clears the rest
c44ade9e 1269 * of the receive address registers. Clears the multicast table. Assumes
9a799d71
AK
1270 * the receiver is in reset when the routine is called.
1271 **/
c44ade9e 1272s32 ixgbe_init_rx_addrs_generic(struct ixgbe_hw *hw)
9a799d71
AK
1273{
1274 u32 i;
2c5645cf 1275 u32 rar_entries = hw->mac.num_rar_entries;
9a799d71
AK
1276
1277 /*
1278 * If the current mac address is valid, assume it is a software override
1279 * to the permanent address.
1280 * Otherwise, use the permanent address from the eeprom.
1281 */
1282 if (ixgbe_validate_mac_addr(hw->mac.addr) ==
1283 IXGBE_ERR_INVALID_MAC_ADDR) {
1284 /* Get the MAC address from the RAR0 for later reference */
c44ade9e 1285 hw->mac.ops.get_mac_addr(hw, hw->mac.addr);
9a799d71 1286
ce7194d8 1287 hw_dbg(hw, " Keeping Current RAR0 Addr =%pM\n", hw->mac.addr);
9a799d71
AK
1288 } else {
1289 /* Setup the receive address. */
1290 hw_dbg(hw, "Overriding MAC Address in RAR[0]\n");
ce7194d8 1291 hw_dbg(hw, " New MAC Addr =%pM\n", hw->mac.addr);
9a799d71 1292
c44ade9e 1293 hw->mac.ops.set_rar(hw, 0, hw->mac.addr, 0, IXGBE_RAH_AV);
9a799d71 1294 }
c44ade9e 1295 hw->addr_ctrl.overflow_promisc = 0;
9a799d71
AK
1296
1297 hw->addr_ctrl.rar_used_count = 1;
1298
1299 /* Zero out the other receive addresses. */
c44ade9e 1300 hw_dbg(hw, "Clearing RAR[1-%d]\n", rar_entries - 1);
9a799d71
AK
1301 for (i = 1; i < rar_entries; i++) {
1302 IXGBE_WRITE_REG(hw, IXGBE_RAL(i), 0);
1303 IXGBE_WRITE_REG(hw, IXGBE_RAH(i), 0);
1304 }
1305
1306 /* Clear the MTA */
1307 hw->addr_ctrl.mc_addr_in_rar_count = 0;
1308 hw->addr_ctrl.mta_in_use = 0;
1309 IXGBE_WRITE_REG(hw, IXGBE_MCSTCTRL, hw->mac.mc_filter_type);
1310
1311 hw_dbg(hw, " Clearing MTA\n");
2c5645cf 1312 for (i = 0; i < hw->mac.mcft_size; i++)
9a799d71
AK
1313 IXGBE_WRITE_REG(hw, IXGBE_MTA(i), 0);
1314
c44ade9e
JB
1315 if (hw->mac.ops.init_uta_tables)
1316 hw->mac.ops.init_uta_tables(hw);
1317
9a799d71
AK
1318 return 0;
1319}
1320
2c5645cf
CL
1321/**
1322 * ixgbe_add_uc_addr - Adds a secondary unicast address.
1323 * @hw: pointer to hardware structure
1324 * @addr: new address
1325 *
1326 * Adds it to unused receive address register or goes into promiscuous mode.
1327 **/
c44ade9e 1328static void ixgbe_add_uc_addr(struct ixgbe_hw *hw, u8 *addr, u32 vmdq)
2c5645cf
CL
1329{
1330 u32 rar_entries = hw->mac.num_rar_entries;
1331 u32 rar;
1332
1333 hw_dbg(hw, " UC Addr = %.2X %.2X %.2X %.2X %.2X %.2X\n",
1334 addr[0], addr[1], addr[2], addr[3], addr[4], addr[5]);
1335
1336 /*
1337 * Place this address in the RAR if there is room,
1338 * else put the controller into promiscuous mode
1339 */
1340 if (hw->addr_ctrl.rar_used_count < rar_entries) {
1341 rar = hw->addr_ctrl.rar_used_count -
1342 hw->addr_ctrl.mc_addr_in_rar_count;
c44ade9e 1343 hw->mac.ops.set_rar(hw, rar, addr, vmdq, IXGBE_RAH_AV);
2c5645cf
CL
1344 hw_dbg(hw, "Added a secondary address to RAR[%d]\n", rar);
1345 hw->addr_ctrl.rar_used_count++;
1346 } else {
1347 hw->addr_ctrl.overflow_promisc++;
1348 }
1349
1350 hw_dbg(hw, "ixgbe_add_uc_addr Complete\n");
1351}
1352
1353/**
c44ade9e 1354 * ixgbe_update_uc_addr_list_generic - Updates MAC list of secondary addresses
2c5645cf 1355 * @hw: pointer to hardware structure
32e7bfc4 1356 * @netdev: pointer to net device structure
2c5645cf
CL
1357 *
1358 * The given list replaces any existing list. Clears the secondary addrs from
1359 * receive address registers. Uses unused receive address registers for the
1360 * first secondary addresses, and falls back to promiscuous mode as needed.
1361 *
1362 * Drivers using secondary unicast addresses must set user_set_promisc when
1363 * manually putting the device into promiscuous mode.
1364 **/
ccffad25 1365s32 ixgbe_update_uc_addr_list_generic(struct ixgbe_hw *hw,
32e7bfc4 1366 struct net_device *netdev)
2c5645cf 1367{
2c5645cf
CL
1368 u32 i;
1369 u32 old_promisc_setting = hw->addr_ctrl.overflow_promisc;
1370 u32 uc_addr_in_use;
1371 u32 fctrl;
ccffad25 1372 struct netdev_hw_addr *ha;
2c5645cf
CL
1373
1374 /*
1375 * Clear accounting of old secondary address list,
1376 * don't count RAR[0]
1377 */
495dce12 1378 uc_addr_in_use = hw->addr_ctrl.rar_used_count - 1;
2c5645cf
CL
1379 hw->addr_ctrl.rar_used_count -= uc_addr_in_use;
1380 hw->addr_ctrl.overflow_promisc = 0;
1381
1382 /* Zero out the other receive addresses */
91152c32
SN
1383 hw_dbg(hw, "Clearing RAR[1-%d]\n", uc_addr_in_use + 1);
1384 for (i = 0; i < uc_addr_in_use; i++) {
1385 IXGBE_WRITE_REG(hw, IXGBE_RAL(1+i), 0);
1386 IXGBE_WRITE_REG(hw, IXGBE_RAH(1+i), 0);
2c5645cf
CL
1387 }
1388
1389 /* Add the new addresses */
32e7bfc4 1390 netdev_for_each_uc_addr(ha, netdev) {
2c5645cf 1391 hw_dbg(hw, " Adding the secondary addresses:\n");
ccffad25 1392 ixgbe_add_uc_addr(hw, ha->addr, 0);
2c5645cf
CL
1393 }
1394
1395 if (hw->addr_ctrl.overflow_promisc) {
1396 /* enable promisc if not already in overflow or set by user */
1397 if (!old_promisc_setting && !hw->addr_ctrl.user_set_promisc) {
1398 hw_dbg(hw, " Entering address overflow promisc mode\n");
1399 fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
1400 fctrl |= IXGBE_FCTRL_UPE;
1401 IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
e433ea1f 1402 hw->addr_ctrl.uc_set_promisc = true;
2c5645cf
CL
1403 }
1404 } else {
1405 /* only disable if set by overflow, not by user */
e433ea1f
ET
1406 if ((old_promisc_setting && hw->addr_ctrl.uc_set_promisc) &&
1407 !(hw->addr_ctrl.user_set_promisc)) {
2c5645cf
CL
1408 hw_dbg(hw, " Leaving address overflow promisc mode\n");
1409 fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
1410 fctrl &= ~IXGBE_FCTRL_UPE;
1411 IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
e433ea1f 1412 hw->addr_ctrl.uc_set_promisc = false;
2c5645cf
CL
1413 }
1414 }
1415
c44ade9e 1416 hw_dbg(hw, "ixgbe_update_uc_addr_list_generic Complete\n");
2c5645cf
CL
1417 return 0;
1418}
1419
9a799d71
AK
1420/**
1421 * ixgbe_mta_vector - Determines bit-vector in multicast table to set
1422 * @hw: pointer to hardware structure
1423 * @mc_addr: the multicast address
1424 *
1425 * Extracts the 12 bits, from a multicast address, to determine which
1426 * bit-vector to set in the multicast table. The hardware uses 12 bits, from
1427 * incoming rx multicast addresses, to determine the bit-vector to check in
1428 * the MTA. Which of the 4 combination, of 12-bits, the hardware uses is set
c44ade9e 1429 * by the MO field of the MCSTCTRL. The MO field is set during initialization
9a799d71
AK
1430 * to mc_filter_type.
1431 **/
1432static s32 ixgbe_mta_vector(struct ixgbe_hw *hw, u8 *mc_addr)
1433{
1434 u32 vector = 0;
1435
1436 switch (hw->mac.mc_filter_type) {
b4617240 1437 case 0: /* use bits [47:36] of the address */
9a799d71
AK
1438 vector = ((mc_addr[4] >> 4) | (((u16)mc_addr[5]) << 4));
1439 break;
b4617240 1440 case 1: /* use bits [46:35] of the address */
9a799d71
AK
1441 vector = ((mc_addr[4] >> 3) | (((u16)mc_addr[5]) << 5));
1442 break;
b4617240 1443 case 2: /* use bits [45:34] of the address */
9a799d71
AK
1444 vector = ((mc_addr[4] >> 2) | (((u16)mc_addr[5]) << 6));
1445 break;
b4617240 1446 case 3: /* use bits [43:32] of the address */
9a799d71
AK
1447 vector = ((mc_addr[4]) | (((u16)mc_addr[5]) << 8));
1448 break;
b4617240 1449 default: /* Invalid mc_filter_type */
9a799d71
AK
1450 hw_dbg(hw, "MC filter type param set incorrectly\n");
1451 break;
1452 }
1453
1454 /* vector can only be 12-bits or boundary will be exceeded */
1455 vector &= 0xFFF;
1456 return vector;
1457}
1458
1459/**
1460 * ixgbe_set_mta - Set bit-vector in multicast table
1461 * @hw: pointer to hardware structure
1462 * @hash_value: Multicast address hash value
1463 *
1464 * Sets the bit-vector in the multicast table.
1465 **/
1466static void ixgbe_set_mta(struct ixgbe_hw *hw, u8 *mc_addr)
1467{
1468 u32 vector;
1469 u32 vector_bit;
1470 u32 vector_reg;
1471 u32 mta_reg;
1472
1473 hw->addr_ctrl.mta_in_use++;
1474
1475 vector = ixgbe_mta_vector(hw, mc_addr);
1476 hw_dbg(hw, " bit-vector = 0x%03X\n", vector);
1477
1478 /*
1479 * The MTA is a register array of 128 32-bit registers. It is treated
1480 * like an array of 4096 bits. We want to set bit
1481 * BitArray[vector_value]. So we figure out what register the bit is
1482 * in, read it, OR in the new bit, then write back the new value. The
1483 * register is determined by the upper 7 bits of the vector value and
1484 * the bit within that register are determined by the lower 5 bits of
1485 * the value.
1486 */
1487 vector_reg = (vector >> 5) & 0x7F;
1488 vector_bit = vector & 0x1F;
1489 mta_reg = IXGBE_READ_REG(hw, IXGBE_MTA(vector_reg));
1490 mta_reg |= (1 << vector_bit);
1491 IXGBE_WRITE_REG(hw, IXGBE_MTA(vector_reg), mta_reg);
1492}
1493
9a799d71 1494/**
c44ade9e 1495 * ixgbe_update_mc_addr_list_generic - Updates MAC list of multicast addresses
9a799d71 1496 * @hw: pointer to hardware structure
2853eb89 1497 * @netdev: pointer to net device structure
9a799d71
AK
1498 *
1499 * The given list replaces any existing list. Clears the MC addrs from receive
c44ade9e 1500 * address registers and the multicast table. Uses unused receive address
9a799d71
AK
1501 * registers for the first multicast addresses, and hashes the rest into the
1502 * multicast table.
1503 **/
2853eb89
JP
1504s32 ixgbe_update_mc_addr_list_generic(struct ixgbe_hw *hw,
1505 struct net_device *netdev)
9a799d71 1506{
22bedad3 1507 struct netdev_hw_addr *ha;
9a799d71 1508 u32 i;
9a799d71
AK
1509
1510 /*
1511 * Set the new number of MC addresses that we are being requested to
1512 * use.
1513 */
2853eb89 1514 hw->addr_ctrl.num_mc_addrs = netdev_mc_count(netdev);
9a799d71
AK
1515 hw->addr_ctrl.mta_in_use = 0;
1516
9a799d71
AK
1517 /* Clear the MTA */
1518 hw_dbg(hw, " Clearing MTA\n");
2c5645cf 1519 for (i = 0; i < hw->mac.mcft_size; i++)
9a799d71
AK
1520 IXGBE_WRITE_REG(hw, IXGBE_MTA(i), 0);
1521
1522 /* Add the new addresses */
22bedad3 1523 netdev_for_each_mc_addr(ha, netdev) {
9a799d71 1524 hw_dbg(hw, " Adding the multicast addresses:\n");
22bedad3 1525 ixgbe_set_mta(hw, ha->addr);
9a799d71
AK
1526 }
1527
1528 /* Enable mta */
1529 if (hw->addr_ctrl.mta_in_use > 0)
1530 IXGBE_WRITE_REG(hw, IXGBE_MCSTCTRL,
b4617240 1531 IXGBE_MCSTCTRL_MFE | hw->mac.mc_filter_type);
9a799d71 1532
c44ade9e 1533 hw_dbg(hw, "ixgbe_update_mc_addr_list_generic Complete\n");
9a799d71
AK
1534 return 0;
1535}
1536
1537/**
c44ade9e 1538 * ixgbe_enable_mc_generic - Enable multicast address in RAR
9a799d71
AK
1539 * @hw: pointer to hardware structure
1540 *
c44ade9e 1541 * Enables multicast address in RAR and the use of the multicast hash table.
9a799d71 1542 **/
c44ade9e 1543s32 ixgbe_enable_mc_generic(struct ixgbe_hw *hw)
9a799d71 1544{
c44ade9e
JB
1545 u32 i;
1546 u32 rar_entries = hw->mac.num_rar_entries;
1547 struct ixgbe_addr_filter_info *a = &hw->addr_ctrl;
9a799d71 1548
c44ade9e
JB
1549 if (a->mc_addr_in_rar_count > 0)
1550 for (i = (rar_entries - a->mc_addr_in_rar_count);
1551 i < rar_entries; i++)
1552 ixgbe_enable_rar(hw, i);
9a799d71 1553
c44ade9e
JB
1554 if (a->mta_in_use > 0)
1555 IXGBE_WRITE_REG(hw, IXGBE_MCSTCTRL, IXGBE_MCSTCTRL_MFE |
1556 hw->mac.mc_filter_type);
9a799d71
AK
1557
1558 return 0;
1559}
1560
1561/**
c44ade9e 1562 * ixgbe_disable_mc_generic - Disable multicast address in RAR
9a799d71 1563 * @hw: pointer to hardware structure
9a799d71 1564 *
c44ade9e 1565 * Disables multicast address in RAR and the use of the multicast hash table.
9a799d71 1566 **/
c44ade9e 1567s32 ixgbe_disable_mc_generic(struct ixgbe_hw *hw)
9a799d71 1568{
c44ade9e
JB
1569 u32 i;
1570 u32 rar_entries = hw->mac.num_rar_entries;
1571 struct ixgbe_addr_filter_info *a = &hw->addr_ctrl;
2b9ade93 1572
c44ade9e
JB
1573 if (a->mc_addr_in_rar_count > 0)
1574 for (i = (rar_entries - a->mc_addr_in_rar_count);
1575 i < rar_entries; i++)
1576 ixgbe_disable_rar(hw, i);
9a799d71 1577
c44ade9e
JB
1578 if (a->mta_in_use > 0)
1579 IXGBE_WRITE_REG(hw, IXGBE_MCSTCTRL, hw->mac.mc_filter_type);
9a799d71
AK
1580
1581 return 0;
1582}
1583
11afc1b1 1584/**
620fa036 1585 * ixgbe_fc_enable_generic - Enable flow control
11afc1b1
PW
1586 * @hw: pointer to hardware structure
1587 * @packetbuf_num: packet buffer number (0-7)
1588 *
1589 * Enable flow control according to the current settings.
1590 **/
620fa036 1591s32 ixgbe_fc_enable_generic(struct ixgbe_hw *hw, s32 packetbuf_num)
11afc1b1
PW
1592{
1593 s32 ret_val = 0;
620fa036 1594 u32 mflcn_reg, fccfg_reg;
11afc1b1 1595 u32 reg;
70b77628
PWJ
1596 u32 rx_pba_size;
1597
1598#ifdef CONFIG_DCB
1599 if (hw->fc.requested_mode == ixgbe_fc_pfc)
1600 goto out;
1601
1602#endif /* CONFIG_DCB */
620fa036
MC
1603 /* Negotiate the fc mode to use */
1604 ret_val = ixgbe_fc_autoneg(hw);
1605 if (ret_val)
1606 goto out;
11afc1b1 1607
620fa036 1608 /* Disable any previous flow control settings */
11afc1b1
PW
1609 mflcn_reg = IXGBE_READ_REG(hw, IXGBE_MFLCN);
1610 mflcn_reg &= ~(IXGBE_MFLCN_RFCE | IXGBE_MFLCN_RPFCE);
1611
1612 fccfg_reg = IXGBE_READ_REG(hw, IXGBE_FCCFG);
1613 fccfg_reg &= ~(IXGBE_FCCFG_TFCE_802_3X | IXGBE_FCCFG_TFCE_PRIORITY);
1614
1615 /*
1616 * The possible values of fc.current_mode are:
1617 * 0: Flow control is completely disabled
1618 * 1: Rx flow control is enabled (we can receive pause frames,
1619 * but not send pause frames).
bb3daa4a
PW
1620 * 2: Tx flow control is enabled (we can send pause frames but
1621 * we do not support receiving pause frames).
11afc1b1 1622 * 3: Both Rx and Tx flow control (symmetric) are enabled.
bb3daa4a 1623 * 4: Priority Flow Control is enabled.
11afc1b1
PW
1624 * other: Invalid.
1625 */
1626 switch (hw->fc.current_mode) {
1627 case ixgbe_fc_none:
620fa036
MC
1628 /*
1629 * Flow control is disabled by software override or autoneg.
1630 * The code below will actually disable it in the HW.
1631 */
11afc1b1
PW
1632 break;
1633 case ixgbe_fc_rx_pause:
1634 /*
1635 * Rx Flow control is enabled and Tx Flow control is
1636 * disabled by software override. Since there really
1637 * isn't a way to advertise that we are capable of RX
1638 * Pause ONLY, we will advertise that we support both
1639 * symmetric and asymmetric Rx PAUSE. Later, we will
1640 * disable the adapter's ability to send PAUSE frames.
1641 */
1642 mflcn_reg |= IXGBE_MFLCN_RFCE;
1643 break;
1644 case ixgbe_fc_tx_pause:
1645 /*
1646 * Tx Flow control is enabled, and Rx Flow control is
1647 * disabled by software override.
1648 */
1649 fccfg_reg |= IXGBE_FCCFG_TFCE_802_3X;
1650 break;
1651 case ixgbe_fc_full:
1652 /* Flow control (both Rx and Tx) is enabled by SW override. */
1653 mflcn_reg |= IXGBE_MFLCN_RFCE;
1654 fccfg_reg |= IXGBE_FCCFG_TFCE_802_3X;
1655 break;
bb3daa4a
PW
1656#ifdef CONFIG_DCB
1657 case ixgbe_fc_pfc:
1658 goto out;
1659 break;
620fa036 1660#endif /* CONFIG_DCB */
11afc1b1
PW
1661 default:
1662 hw_dbg(hw, "Flow control param set incorrectly\n");
539e5f02 1663 ret_val = IXGBE_ERR_CONFIG;
11afc1b1
PW
1664 goto out;
1665 break;
1666 }
1667
620fa036 1668 /* Set 802.3x based flow control settings. */
2132d381 1669 mflcn_reg |= IXGBE_MFLCN_DPF;
11afc1b1
PW
1670 IXGBE_WRITE_REG(hw, IXGBE_MFLCN, mflcn_reg);
1671 IXGBE_WRITE_REG(hw, IXGBE_FCCFG, fccfg_reg);
1672
70b77628
PWJ
1673 reg = IXGBE_READ_REG(hw, IXGBE_MTQC);
1674 /* Thresholds are different for link flow control when in DCB mode */
1675 if (reg & IXGBE_MTQC_RT_ENA) {
620fa036
MC
1676 rx_pba_size = IXGBE_READ_REG(hw, IXGBE_RXPBSIZE(packetbuf_num));
1677
70b77628 1678 /* Always disable XON for LFC when in DCB mode */
620fa036
MC
1679 reg = (rx_pba_size >> 5) & 0xFFE0;
1680 IXGBE_WRITE_REG(hw, IXGBE_FCRTL_82599(packetbuf_num), reg);
264857b8 1681
70b77628
PWJ
1682 reg = (rx_pba_size >> 2) & 0xFFE0;
1683 if (hw->fc.current_mode & ixgbe_fc_tx_pause)
1684 reg |= IXGBE_FCRTH_FCEN;
1685 IXGBE_WRITE_REG(hw, IXGBE_FCRTH_82599(packetbuf_num), reg);
1686 } else {
1687 /*
1688 * Set up and enable Rx high/low water mark thresholds,
1689 * enable XON.
1690 */
1691 if (hw->fc.current_mode & ixgbe_fc_tx_pause) {
1692 if (hw->fc.send_xon) {
1693 IXGBE_WRITE_REG(hw,
1694 IXGBE_FCRTL_82599(packetbuf_num),
1695 (hw->fc.low_water |
1696 IXGBE_FCRTL_XONE));
1697 } else {
1698 IXGBE_WRITE_REG(hw,
1699 IXGBE_FCRTL_82599(packetbuf_num),
1700 hw->fc.low_water);
1701 }
1702
1703 IXGBE_WRITE_REG(hw, IXGBE_FCRTH_82599(packetbuf_num),
1704 (hw->fc.high_water | IXGBE_FCRTH_FCEN));
1705 }
11afc1b1
PW
1706 }
1707
1708 /* Configure pause time (2 TCs per register) */
70b77628 1709 reg = IXGBE_READ_REG(hw, IXGBE_FCTTV(packetbuf_num / 2));
11afc1b1
PW
1710 if ((packetbuf_num & 1) == 0)
1711 reg = (reg & 0xFFFF0000) | hw->fc.pause_time;
1712 else
1713 reg = (reg & 0x0000FFFF) | (hw->fc.pause_time << 16);
1714 IXGBE_WRITE_REG(hw, IXGBE_FCTTV(packetbuf_num / 2), reg);
1715
1716 IXGBE_WRITE_REG(hw, IXGBE_FCRTV, (hw->fc.pause_time >> 1));
1717
1718out:
1719 return ret_val;
1720}
1721
0ecc061d
PWJ
1722/**
1723 * ixgbe_fc_autoneg - Configure flow control
1724 * @hw: pointer to hardware structure
1725 *
620fa036
MC
1726 * Compares our advertised flow control capabilities to those advertised by
1727 * our link partner, and determines the proper flow control mode to use.
0ecc061d
PWJ
1728 **/
1729s32 ixgbe_fc_autoneg(struct ixgbe_hw *hw)
1730{
1731 s32 ret_val = 0;
620fa036
MC
1732 ixgbe_link_speed speed;
1733 u32 pcs_anadv_reg, pcs_lpab_reg, linkstat;
539e5f02 1734 u32 links2, anlp1_reg, autoc_reg, links;
620fa036 1735 bool link_up;
0ecc061d
PWJ
1736
1737 /*
620fa036
MC
1738 * AN should have completed when the cable was plugged in.
1739 * Look for reasons to bail out. Bail out if:
1740 * - FC autoneg is disabled, or if
539e5f02 1741 * - link is not up.
620fa036 1742 *
539e5f02 1743 * Since we're being called from an LSC, link is already known to be up.
620fa036 1744 * So use link_up_wait_to_complete=false.
0ecc061d 1745 */
620fa036 1746 hw->mac.ops.check_link(hw, &speed, &link_up, false);
539e5f02
PWJ
1747
1748 if (hw->fc.disable_fc_autoneg || (!link_up)) {
620fa036
MC
1749 hw->fc.fc_was_autonegged = false;
1750 hw->fc.current_mode = hw->fc.requested_mode;
0ecc061d
PWJ
1751 goto out;
1752 }
1753
539e5f02
PWJ
1754 /*
1755 * On backplane, bail out if
1756 * - backplane autoneg was not completed, or if
000c486d 1757 * - we are 82599 and link partner is not AN enabled
539e5f02
PWJ
1758 */
1759 if (hw->phy.media_type == ixgbe_media_type_backplane) {
1760 links = IXGBE_READ_REG(hw, IXGBE_LINKS);
000c486d 1761 if ((links & IXGBE_LINKS_KX_AN_COMP) == 0) {
539e5f02
PWJ
1762 hw->fc.fc_was_autonegged = false;
1763 hw->fc.current_mode = hw->fc.requested_mode;
1764 goto out;
1765 }
000c486d
DS
1766
1767 if (hw->mac.type == ixgbe_mac_82599EB) {
1768 links2 = IXGBE_READ_REG(hw, IXGBE_LINKS2);
1769 if ((links2 & IXGBE_LINKS2_AN_SUPPORTED) == 0) {
1770 hw->fc.fc_was_autonegged = false;
1771 hw->fc.current_mode = hw->fc.requested_mode;
1772 goto out;
1773 }
1774 }
539e5f02
PWJ
1775 }
1776
1777 /*
1778 * On multispeed fiber at 1g, bail out if
1779 * - link is up but AN did not complete, or if
1780 * - link is up and AN completed but timed out
1781 */
1782 if (hw->phy.multispeed_fiber && (speed == IXGBE_LINK_SPEED_1GB_FULL)) {
1783 linkstat = IXGBE_READ_REG(hw, IXGBE_PCS1GLSTA);
1784 if (((linkstat & IXGBE_PCS1GLSTA_AN_COMPLETE) == 0) ||
1785 ((linkstat & IXGBE_PCS1GLSTA_AN_TIMED_OUT) == 1)) {
1786 hw->fc.fc_was_autonegged = false;
1787 hw->fc.current_mode = hw->fc.requested_mode;
1788 goto out;
1789 }
1790 }
1791
9bbe3a57
PW
1792 /*
1793 * Bail out on
1794 * - copper or CX4 adapters
1795 * - fiber adapters running at 10gig
1796 */
1797 if ((hw->phy.media_type == ixgbe_media_type_copper) ||
1798 (hw->phy.media_type == ixgbe_media_type_cx4) ||
1799 ((hw->phy.media_type == ixgbe_media_type_fiber) &&
1800 (speed == IXGBE_LINK_SPEED_10GB_FULL))) {
1801 hw->fc.fc_was_autonegged = false;
1802 hw->fc.current_mode = hw->fc.requested_mode;
1803 goto out;
1804 }
1805
0ecc061d
PWJ
1806 /*
1807 * Read the AN advertisement and LP ability registers and resolve
1808 * local flow control settings accordingly
1809 */
539e5f02
PWJ
1810 if ((speed == IXGBE_LINK_SPEED_1GB_FULL) &&
1811 (hw->phy.media_type != ixgbe_media_type_backplane)) {
1812 pcs_anadv_reg = IXGBE_READ_REG(hw, IXGBE_PCS1GANA);
1813 pcs_lpab_reg = IXGBE_READ_REG(hw, IXGBE_PCS1GANLP);
1814 if ((pcs_anadv_reg & IXGBE_PCS1GANA_SYM_PAUSE) &&
1815 (pcs_lpab_reg & IXGBE_PCS1GANA_SYM_PAUSE)) {
1816 /*
1817 * Now we need to check if the user selected Rx ONLY
1818 * of pause frames. In this case, we had to advertise
1819 * FULL flow control because we could not advertise RX
1820 * ONLY. Hence, we must now check to see if we need to
1821 * turn OFF the TRANSMISSION of PAUSE frames.
1822 */
1823 if (hw->fc.requested_mode == ixgbe_fc_full) {
1824 hw->fc.current_mode = ixgbe_fc_full;
1825 hw_dbg(hw, "Flow Control = FULL.\n");
1826 } else {
1827 hw->fc.current_mode = ixgbe_fc_rx_pause;
1828 hw_dbg(hw, "Flow Control=RX PAUSE only\n");
1829 }
1830 } else if (!(pcs_anadv_reg & IXGBE_PCS1GANA_SYM_PAUSE) &&
1831 (pcs_anadv_reg & IXGBE_PCS1GANA_ASM_PAUSE) &&
1832 (pcs_lpab_reg & IXGBE_PCS1GANA_SYM_PAUSE) &&
1833 (pcs_lpab_reg & IXGBE_PCS1GANA_ASM_PAUSE)) {
1834 hw->fc.current_mode = ixgbe_fc_tx_pause;
1835 hw_dbg(hw, "Flow Control = TX PAUSE frames only.\n");
1836 } else if ((pcs_anadv_reg & IXGBE_PCS1GANA_SYM_PAUSE) &&
1837 (pcs_anadv_reg & IXGBE_PCS1GANA_ASM_PAUSE) &&
1838 !(pcs_lpab_reg & IXGBE_PCS1GANA_SYM_PAUSE) &&
1839 (pcs_lpab_reg & IXGBE_PCS1GANA_ASM_PAUSE)) {
1840 hw->fc.current_mode = ixgbe_fc_rx_pause;
1841 hw_dbg(hw, "Flow Control = RX PAUSE frames only.\n");
1842 } else {
1843 hw->fc.current_mode = ixgbe_fc_none;
1844 hw_dbg(hw, "Flow Control = NONE.\n");
1845 }
1846 }
1847
1848 if (hw->phy.media_type == ixgbe_media_type_backplane) {
0ecc061d 1849 /*
539e5f02
PWJ
1850 * Read the 10g AN autoc and LP ability registers and resolve
1851 * local flow control settings accordingly
0ecc061d 1852 */
539e5f02
PWJ
1853 autoc_reg = IXGBE_READ_REG(hw, IXGBE_AUTOC);
1854 anlp1_reg = IXGBE_READ_REG(hw, IXGBE_ANLP1);
1855
1856 if ((autoc_reg & IXGBE_AUTOC_SYM_PAUSE) &&
1857 (anlp1_reg & IXGBE_ANLP1_SYM_PAUSE)) {
1858 /*
1859 * Now we need to check if the user selected Rx ONLY
1860 * of pause frames. In this case, we had to advertise
1861 * FULL flow control because we could not advertise RX
1862 * ONLY. Hence, we must now check to see if we need to
1863 * turn OFF the TRANSMISSION of PAUSE frames.
1864 */
1865 if (hw->fc.requested_mode == ixgbe_fc_full) {
1866 hw->fc.current_mode = ixgbe_fc_full;
1867 hw_dbg(hw, "Flow Control = FULL.\n");
1868 } else {
1869 hw->fc.current_mode = ixgbe_fc_rx_pause;
1870 hw_dbg(hw, "Flow Control=RX PAUSE only\n");
1871 }
1872 } else if (!(autoc_reg & IXGBE_AUTOC_SYM_PAUSE) &&
1873 (autoc_reg & IXGBE_AUTOC_ASM_PAUSE) &&
1874 (anlp1_reg & IXGBE_ANLP1_SYM_PAUSE) &&
1875 (anlp1_reg & IXGBE_ANLP1_ASM_PAUSE)) {
1876 hw->fc.current_mode = ixgbe_fc_tx_pause;
1877 hw_dbg(hw, "Flow Control = TX PAUSE frames only.\n");
1878 } else if ((autoc_reg & IXGBE_AUTOC_SYM_PAUSE) &&
1879 (autoc_reg & IXGBE_AUTOC_ASM_PAUSE) &&
1880 !(anlp1_reg & IXGBE_ANLP1_SYM_PAUSE) &&
1881 (anlp1_reg & IXGBE_ANLP1_ASM_PAUSE)) {
0ecc061d
PWJ
1882 hw->fc.current_mode = ixgbe_fc_rx_pause;
1883 hw_dbg(hw, "Flow Control = RX PAUSE frames only.\n");
539e5f02
PWJ
1884 } else {
1885 hw->fc.current_mode = ixgbe_fc_none;
1886 hw_dbg(hw, "Flow Control = NONE.\n");
0ecc061d 1887 }
0ecc061d 1888 }
620fa036
MC
1889 /* Record that current_mode is the result of a successful autoneg */
1890 hw->fc.fc_was_autonegged = true;
1891
0ecc061d
PWJ
1892out:
1893 return ret_val;
1894}
1895
11afc1b1 1896/**
620fa036 1897 * ixgbe_setup_fc - Set up flow control
11afc1b1
PW
1898 * @hw: pointer to hardware structure
1899 *
620fa036 1900 * Called at init time to set up flow control.
11afc1b1 1901 **/
7b25cdba 1902static s32 ixgbe_setup_fc(struct ixgbe_hw *hw, s32 packetbuf_num)
11afc1b1
PW
1903{
1904 s32 ret_val = 0;
620fa036 1905 u32 reg;
11afc1b1 1906
bb3daa4a
PW
1907#ifdef CONFIG_DCB
1908 if (hw->fc.requested_mode == ixgbe_fc_pfc) {
1909 hw->fc.current_mode = hw->fc.requested_mode;
1910 goto out;
1911 }
1912
1913#endif
11afc1b1
PW
1914 /* Validate the packetbuf configuration */
1915 if (packetbuf_num < 0 || packetbuf_num > 7) {
1916 hw_dbg(hw, "Invalid packet buffer number [%d], expected range "
1917 "is 0-7\n", packetbuf_num);
1918 ret_val = IXGBE_ERR_INVALID_LINK_SETTINGS;
1919 goto out;
1920 }
1921
1922 /*
1923 * Validate the water mark configuration. Zero water marks are invalid
1924 * because it causes the controller to just blast out fc packets.
1925 */
1926 if (!hw->fc.low_water || !hw->fc.high_water || !hw->fc.pause_time) {
620fa036
MC
1927 hw_dbg(hw, "Invalid water mark configuration\n");
1928 ret_val = IXGBE_ERR_INVALID_LINK_SETTINGS;
1929 goto out;
11afc1b1
PW
1930 }
1931
1932 /*
1933 * Validate the requested mode. Strict IEEE mode does not allow
620fa036 1934 * ixgbe_fc_rx_pause because it will cause us to fail at UNH.
11afc1b1
PW
1935 */
1936 if (hw->fc.strict_ieee && hw->fc.requested_mode == ixgbe_fc_rx_pause) {
1937 hw_dbg(hw, "ixgbe_fc_rx_pause not valid in strict "
1938 "IEEE mode\n");
1939 ret_val = IXGBE_ERR_INVALID_LINK_SETTINGS;
1940 goto out;
1941 }
1942
1943 /*
1944 * 10gig parts do not have a word in the EEPROM to determine the
1945 * default flow control setting, so we explicitly set it to full.
1946 */
1947 if (hw->fc.requested_mode == ixgbe_fc_default)
1948 hw->fc.requested_mode = ixgbe_fc_full;
1949
1950 /*
620fa036
MC
1951 * Set up the 1G flow control advertisement registers so the HW will be
1952 * able to do fc autoneg once the cable is plugged in. If we end up
1953 * using 10g instead, this is harmless.
11afc1b1 1954 */
620fa036 1955 reg = IXGBE_READ_REG(hw, IXGBE_PCS1GANA);
11afc1b1 1956
620fa036
MC
1957 /*
1958 * The possible values of fc.requested_mode are:
1959 * 0: Flow control is completely disabled
1960 * 1: Rx flow control is enabled (we can receive pause frames,
1961 * but not send pause frames).
1962 * 2: Tx flow control is enabled (we can send pause frames but
1963 * we do not support receiving pause frames).
1964 * 3: Both Rx and Tx flow control (symmetric) are enabled.
1965#ifdef CONFIG_DCB
1966 * 4: Priority Flow Control is enabled.
1967#endif
1968 * other: Invalid.
1969 */
1970 switch (hw->fc.requested_mode) {
1971 case ixgbe_fc_none:
1972 /* Flow control completely disabled by software override. */
1973 reg &= ~(IXGBE_PCS1GANA_SYM_PAUSE | IXGBE_PCS1GANA_ASM_PAUSE);
1974 break;
1975 case ixgbe_fc_rx_pause:
1976 /*
1977 * Rx Flow control is enabled and Tx Flow control is
1978 * disabled by software override. Since there really
1979 * isn't a way to advertise that we are capable of RX
1980 * Pause ONLY, we will advertise that we support both
1981 * symmetric and asymmetric Rx PAUSE. Later, we will
1982 * disable the adapter's ability to send PAUSE frames.
1983 */
1984 reg |= (IXGBE_PCS1GANA_SYM_PAUSE | IXGBE_PCS1GANA_ASM_PAUSE);
1985 break;
1986 case ixgbe_fc_tx_pause:
1987 /*
1988 * Tx Flow control is enabled, and Rx Flow control is
1989 * disabled by software override.
1990 */
1991 reg |= (IXGBE_PCS1GANA_ASM_PAUSE);
1992 reg &= ~(IXGBE_PCS1GANA_SYM_PAUSE);
1993 break;
1994 case ixgbe_fc_full:
1995 /* Flow control (both Rx and Tx) is enabled by SW override. */
1996 reg |= (IXGBE_PCS1GANA_SYM_PAUSE | IXGBE_PCS1GANA_ASM_PAUSE);
1997 break;
1998#ifdef CONFIG_DCB
1999 case ixgbe_fc_pfc:
11afc1b1 2000 goto out;
620fa036
MC
2001 break;
2002#endif /* CONFIG_DCB */
2003 default:
2004 hw_dbg(hw, "Flow control param set incorrectly\n");
539e5f02 2005 ret_val = IXGBE_ERR_CONFIG;
620fa036
MC
2006 goto out;
2007 break;
2008 }
2009
2010 IXGBE_WRITE_REG(hw, IXGBE_PCS1GANA, reg);
2011 reg = IXGBE_READ_REG(hw, IXGBE_PCS1GLCTL);
11afc1b1 2012
620fa036
MC
2013 /* Disable AN timeout */
2014 if (hw->fc.strict_ieee)
2015 reg &= ~IXGBE_PCS1GLCTL_AN_1G_TIMEOUT_EN;
2016
2017 IXGBE_WRITE_REG(hw, IXGBE_PCS1GLCTL, reg);
2018 hw_dbg(hw, "Set up FC; PCS1GLCTL = 0x%08X\n", reg);
11afc1b1 2019
539e5f02
PWJ
2020 /*
2021 * Set up the 10G flow control advertisement registers so the HW
2022 * can do fc autoneg once the cable is plugged in. If we end up
2023 * using 1g instead, this is harmless.
2024 */
2025 reg = IXGBE_READ_REG(hw, IXGBE_AUTOC);
2026
2027 /*
2028 * The possible values of fc.requested_mode are:
2029 * 0: Flow control is completely disabled
2030 * 1: Rx flow control is enabled (we can receive pause frames,
2031 * but not send pause frames).
2032 * 2: Tx flow control is enabled (we can send pause frames but
2033 * we do not support receiving pause frames).
2034 * 3: Both Rx and Tx flow control (symmetric) are enabled.
2035 * other: Invalid.
2036 */
2037 switch (hw->fc.requested_mode) {
2038 case ixgbe_fc_none:
2039 /* Flow control completely disabled by software override. */
2040 reg &= ~(IXGBE_AUTOC_SYM_PAUSE | IXGBE_AUTOC_ASM_PAUSE);
2041 break;
2042 case ixgbe_fc_rx_pause:
2043 /*
2044 * Rx Flow control is enabled and Tx Flow control is
2045 * disabled by software override. Since there really
2046 * isn't a way to advertise that we are capable of RX
2047 * Pause ONLY, we will advertise that we support both
2048 * symmetric and asymmetric Rx PAUSE. Later, we will
2049 * disable the adapter's ability to send PAUSE frames.
2050 */
2051 reg |= (IXGBE_AUTOC_SYM_PAUSE | IXGBE_AUTOC_ASM_PAUSE);
2052 break;
2053 case ixgbe_fc_tx_pause:
2054 /*
2055 * Tx Flow control is enabled, and Rx Flow control is
2056 * disabled by software override.
2057 */
2058 reg |= (IXGBE_AUTOC_ASM_PAUSE);
2059 reg &= ~(IXGBE_AUTOC_SYM_PAUSE);
2060 break;
2061 case ixgbe_fc_full:
2062 /* Flow control (both Rx and Tx) is enabled by SW override. */
2063 reg |= (IXGBE_AUTOC_SYM_PAUSE | IXGBE_AUTOC_ASM_PAUSE);
2064 break;
2065#ifdef CONFIG_DCB
2066 case ixgbe_fc_pfc:
2067 goto out;
2068 break;
2069#endif /* CONFIG_DCB */
2070 default:
2071 hw_dbg(hw, "Flow control param set incorrectly\n");
2072 ret_val = IXGBE_ERR_CONFIG;
2073 goto out;
2074 break;
2075 }
2076 /*
2077 * AUTOC restart handles negotiation of 1G and 10G. There is
2078 * no need to set the PCS1GCTL register.
2079 */
2080 reg |= IXGBE_AUTOC_AN_RESTART;
2081 IXGBE_WRITE_REG(hw, IXGBE_AUTOC, reg);
2082 hw_dbg(hw, "Set up FC; IXGBE_AUTOC = 0x%08X\n", reg);
2083
11afc1b1
PW
2084out:
2085 return ret_val;
2086}
2087
9a799d71
AK
2088/**
2089 * ixgbe_disable_pcie_master - Disable PCI-express master access
2090 * @hw: pointer to hardware structure
2091 *
2092 * Disables PCI-Express master access and verifies there are no pending
2093 * requests. IXGBE_ERR_MASTER_REQUESTS_PENDING is returned if master disable
2094 * bit hasn't caused the master requests to be disabled, else 0
2095 * is returned signifying master requests disabled.
2096 **/
2097s32 ixgbe_disable_pcie_master(struct ixgbe_hw *hw)
2098{
c44ade9e
JB
2099 u32 i;
2100 u32 reg_val;
2101 u32 number_of_queues;
9a799d71
AK
2102 s32 status = IXGBE_ERR_MASTER_REQUESTS_PENDING;
2103
c44ade9e
JB
2104 /* Disable the receive unit by stopping each queue */
2105 number_of_queues = hw->mac.max_rx_queues;
2106 for (i = 0; i < number_of_queues; i++) {
2107 reg_val = IXGBE_READ_REG(hw, IXGBE_RXDCTL(i));
2108 if (reg_val & IXGBE_RXDCTL_ENABLE) {
2109 reg_val &= ~IXGBE_RXDCTL_ENABLE;
2110 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(i), reg_val);
2111 }
2112 }
2113
2114 reg_val = IXGBE_READ_REG(hw, IXGBE_CTRL);
2115 reg_val |= IXGBE_CTRL_GIO_DIS;
2116 IXGBE_WRITE_REG(hw, IXGBE_CTRL, reg_val);
9a799d71
AK
2117
2118 for (i = 0; i < IXGBE_PCI_MASTER_DISABLE_TIMEOUT; i++) {
2119 if (!(IXGBE_READ_REG(hw, IXGBE_STATUS) & IXGBE_STATUS_GIO)) {
2120 status = 0;
2121 break;
2122 }
2123 udelay(100);
2124 }
2125
2126 return status;
2127}
2128
2129
2130/**
c44ade9e 2131 * ixgbe_acquire_swfw_sync - Acquire SWFW semaphore
9a799d71 2132 * @hw: pointer to hardware structure
c44ade9e 2133 * @mask: Mask to specify which semaphore to acquire
9a799d71 2134 *
c44ade9e 2135 * Acquires the SWFW semaphore thought the GSSR register for the specified
9a799d71
AK
2136 * function (CSR, PHY0, PHY1, EEPROM, Flash)
2137 **/
2138s32 ixgbe_acquire_swfw_sync(struct ixgbe_hw *hw, u16 mask)
2139{
2140 u32 gssr;
2141 u32 swmask = mask;
2142 u32 fwmask = mask << 5;
2143 s32 timeout = 200;
2144
2145 while (timeout) {
2146 if (ixgbe_get_eeprom_semaphore(hw))
539e5f02 2147 return IXGBE_ERR_SWFW_SYNC;
9a799d71
AK
2148
2149 gssr = IXGBE_READ_REG(hw, IXGBE_GSSR);
2150 if (!(gssr & (fwmask | swmask)))
2151 break;
2152
2153 /*
2154 * Firmware currently using resource (fwmask) or other software
2155 * thread currently using resource (swmask)
2156 */
2157 ixgbe_release_eeprom_semaphore(hw);
2158 msleep(5);
2159 timeout--;
2160 }
2161
2162 if (!timeout) {
2163 hw_dbg(hw, "Driver can't access resource, GSSR timeout.\n");
539e5f02 2164 return IXGBE_ERR_SWFW_SYNC;
9a799d71
AK
2165 }
2166
2167 gssr |= swmask;
2168 IXGBE_WRITE_REG(hw, IXGBE_GSSR, gssr);
2169
2170 ixgbe_release_eeprom_semaphore(hw);
2171 return 0;
2172}
2173
2174/**
2175 * ixgbe_release_swfw_sync - Release SWFW semaphore
2176 * @hw: pointer to hardware structure
c44ade9e 2177 * @mask: Mask to specify which semaphore to release
9a799d71 2178 *
c44ade9e 2179 * Releases the SWFW semaphore thought the GSSR register for the specified
9a799d71
AK
2180 * function (CSR, PHY0, PHY1, EEPROM, Flash)
2181 **/
2182void ixgbe_release_swfw_sync(struct ixgbe_hw *hw, u16 mask)
2183{
2184 u32 gssr;
2185 u32 swmask = mask;
2186
2187 ixgbe_get_eeprom_semaphore(hw);
2188
2189 gssr = IXGBE_READ_REG(hw, IXGBE_GSSR);
2190 gssr &= ~swmask;
2191 IXGBE_WRITE_REG(hw, IXGBE_GSSR, gssr);
2192
2193 ixgbe_release_eeprom_semaphore(hw);
2194}
2195
11afc1b1
PW
2196/**
2197 * ixgbe_enable_rx_dma_generic - Enable the Rx DMA unit
2198 * @hw: pointer to hardware structure
2199 * @regval: register value to write to RXCTRL
2200 *
2201 * Enables the Rx DMA unit
2202 **/
2203s32 ixgbe_enable_rx_dma_generic(struct ixgbe_hw *hw, u32 regval)
2204{
2205 IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, regval);
2206
2207 return 0;
2208}
87c12017
PW
2209
2210/**
2211 * ixgbe_blink_led_start_generic - Blink LED based on index.
2212 * @hw: pointer to hardware structure
2213 * @index: led number to blink
2214 **/
2215s32 ixgbe_blink_led_start_generic(struct ixgbe_hw *hw, u32 index)
2216{
2217 ixgbe_link_speed speed = 0;
2218 bool link_up = 0;
2219 u32 autoc_reg = IXGBE_READ_REG(hw, IXGBE_AUTOC);
2220 u32 led_reg = IXGBE_READ_REG(hw, IXGBE_LEDCTL);
2221
2222 /*
2223 * Link must be up to auto-blink the LEDs;
2224 * Force it if link is down.
2225 */
2226 hw->mac.ops.check_link(hw, &speed, &link_up, false);
2227
2228 if (!link_up) {
50ac58ba 2229 autoc_reg |= IXGBE_AUTOC_AN_RESTART;
87c12017
PW
2230 autoc_reg |= IXGBE_AUTOC_FLU;
2231 IXGBE_WRITE_REG(hw, IXGBE_AUTOC, autoc_reg);
2232 msleep(10);
2233 }
2234
2235 led_reg &= ~IXGBE_LED_MODE_MASK(index);
2236 led_reg |= IXGBE_LED_BLINK(index);
2237 IXGBE_WRITE_REG(hw, IXGBE_LEDCTL, led_reg);
2238 IXGBE_WRITE_FLUSH(hw);
2239
2240 return 0;
2241}
2242
2243/**
2244 * ixgbe_blink_led_stop_generic - Stop blinking LED based on index.
2245 * @hw: pointer to hardware structure
2246 * @index: led number to stop blinking
2247 **/
2248s32 ixgbe_blink_led_stop_generic(struct ixgbe_hw *hw, u32 index)
2249{
2250 u32 autoc_reg = IXGBE_READ_REG(hw, IXGBE_AUTOC);
2251 u32 led_reg = IXGBE_READ_REG(hw, IXGBE_LEDCTL);
2252
2253 autoc_reg &= ~IXGBE_AUTOC_FLU;
2254 autoc_reg |= IXGBE_AUTOC_AN_RESTART;
2255 IXGBE_WRITE_REG(hw, IXGBE_AUTOC, autoc_reg);
2256
2257 led_reg &= ~IXGBE_LED_MODE_MASK(index);
2258 led_reg &= ~IXGBE_LED_BLINK(index);
2259 led_reg |= IXGBE_LED_LINK_ACTIVE << IXGBE_LED_MODE_SHIFT(index);
2260 IXGBE_WRITE_REG(hw, IXGBE_LEDCTL, led_reg);
2261 IXGBE_WRITE_FLUSH(hw);
2262
2263 return 0;
2264}
21ce849b
MC
2265
2266/**
2267 * ixgbe_get_san_mac_addr_offset - Get SAN MAC address offset from the EEPROM
2268 * @hw: pointer to hardware structure
2269 * @san_mac_offset: SAN MAC address offset
2270 *
2271 * This function will read the EEPROM location for the SAN MAC address
2272 * pointer, and returns the value at that location. This is used in both
2273 * get and set mac_addr routines.
2274 **/
2275static s32 ixgbe_get_san_mac_addr_offset(struct ixgbe_hw *hw,
2276 u16 *san_mac_offset)
2277{
2278 /*
2279 * First read the EEPROM pointer to see if the MAC addresses are
2280 * available.
2281 */
2282 hw->eeprom.ops.read(hw, IXGBE_SAN_MAC_ADDR_PTR, san_mac_offset);
2283
2284 return 0;
2285}
2286
2287/**
2288 * ixgbe_get_san_mac_addr_generic - SAN MAC address retrieval from the EEPROM
2289 * @hw: pointer to hardware structure
2290 * @san_mac_addr: SAN MAC address
2291 *
2292 * Reads the SAN MAC address from the EEPROM, if it's available. This is
2293 * per-port, so set_lan_id() must be called before reading the addresses.
2294 * set_lan_id() is called by identify_sfp(), but this cannot be relied
2295 * upon for non-SFP connections, so we must call it here.
2296 **/
2297s32 ixgbe_get_san_mac_addr_generic(struct ixgbe_hw *hw, u8 *san_mac_addr)
2298{
2299 u16 san_mac_data, san_mac_offset;
2300 u8 i;
2301
2302 /*
2303 * First read the EEPROM pointer to see if the MAC addresses are
2304 * available. If they're not, no point in calling set_lan_id() here.
2305 */
2306 ixgbe_get_san_mac_addr_offset(hw, &san_mac_offset);
2307
2308 if ((san_mac_offset == 0) || (san_mac_offset == 0xFFFF)) {
2309 /*
2310 * No addresses available in this EEPROM. It's not an
2311 * error though, so just wipe the local address and return.
2312 */
2313 for (i = 0; i < 6; i++)
2314 san_mac_addr[i] = 0xFF;
2315
2316 goto san_mac_addr_out;
2317 }
2318
2319 /* make sure we know which port we need to program */
2320 hw->mac.ops.set_lan_id(hw);
2321 /* apply the port offset to the address offset */
2322 (hw->bus.func) ? (san_mac_offset += IXGBE_SAN_MAC_ADDR_PORT1_OFFSET) :
2323 (san_mac_offset += IXGBE_SAN_MAC_ADDR_PORT0_OFFSET);
2324 for (i = 0; i < 3; i++) {
2325 hw->eeprom.ops.read(hw, san_mac_offset, &san_mac_data);
2326 san_mac_addr[i * 2] = (u8)(san_mac_data);
2327 san_mac_addr[i * 2 + 1] = (u8)(san_mac_data >> 8);
2328 san_mac_offset++;
2329 }
2330
2331san_mac_addr_out:
2332 return 0;
2333}
2334
2335/**
2336 * ixgbe_get_pcie_msix_count_generic - Gets MSI-X vector count
2337 * @hw: pointer to hardware structure
2338 *
2339 * Read PCIe configuration space, and get the MSI-X vector count from
2340 * the capabilities table.
2341 **/
2342u32 ixgbe_get_pcie_msix_count_generic(struct ixgbe_hw *hw)
2343{
2344 struct ixgbe_adapter *adapter = hw->back;
2345 u16 msix_count;
2346 pci_read_config_word(adapter->pdev, IXGBE_PCIE_MSIX_82599_CAPS,
2347 &msix_count);
2348 msix_count &= IXGBE_PCIE_MSIX_TBL_SZ_MASK;
2349
2350 /* MSI-X count is zero-based in HW, so increment to give proper value */
2351 msix_count++;
2352
2353 return msix_count;
2354}
2355
2356/**
2357 * ixgbe_clear_vmdq_generic - Disassociate a VMDq pool index from a rx address
2358 * @hw: pointer to hardware struct
2359 * @rar: receive address register index to disassociate
2360 * @vmdq: VMDq pool index to remove from the rar
2361 **/
2362s32 ixgbe_clear_vmdq_generic(struct ixgbe_hw *hw, u32 rar, u32 vmdq)
2363{
2364 u32 mpsar_lo, mpsar_hi;
2365 u32 rar_entries = hw->mac.num_rar_entries;
2366
2367 if (rar < rar_entries) {
2368 mpsar_lo = IXGBE_READ_REG(hw, IXGBE_MPSAR_LO(rar));
2369 mpsar_hi = IXGBE_READ_REG(hw, IXGBE_MPSAR_HI(rar));
2370
2371 if (!mpsar_lo && !mpsar_hi)
2372 goto done;
2373
2374 if (vmdq == IXGBE_CLEAR_VMDQ_ALL) {
2375 if (mpsar_lo) {
2376 IXGBE_WRITE_REG(hw, IXGBE_MPSAR_LO(rar), 0);
2377 mpsar_lo = 0;
2378 }
2379 if (mpsar_hi) {
2380 IXGBE_WRITE_REG(hw, IXGBE_MPSAR_HI(rar), 0);
2381 mpsar_hi = 0;
2382 }
2383 } else if (vmdq < 32) {
2384 mpsar_lo &= ~(1 << vmdq);
2385 IXGBE_WRITE_REG(hw, IXGBE_MPSAR_LO(rar), mpsar_lo);
2386 } else {
2387 mpsar_hi &= ~(1 << (vmdq - 32));
2388 IXGBE_WRITE_REG(hw, IXGBE_MPSAR_HI(rar), mpsar_hi);
2389 }
2390
2391 /* was that the last pool using this rar? */
2392 if (mpsar_lo == 0 && mpsar_hi == 0 && rar != 0)
2393 hw->mac.ops.clear_rar(hw, rar);
2394 } else {
2395 hw_dbg(hw, "RAR index %d is out of range.\n", rar);
2396 }
2397
2398done:
2399 return 0;
2400}
2401
2402/**
2403 * ixgbe_set_vmdq_generic - Associate a VMDq pool index with a rx address
2404 * @hw: pointer to hardware struct
2405 * @rar: receive address register index to associate with a VMDq index
2406 * @vmdq: VMDq pool index
2407 **/
2408s32 ixgbe_set_vmdq_generic(struct ixgbe_hw *hw, u32 rar, u32 vmdq)
2409{
2410 u32 mpsar;
2411 u32 rar_entries = hw->mac.num_rar_entries;
2412
2413 if (rar < rar_entries) {
2414 if (vmdq < 32) {
2415 mpsar = IXGBE_READ_REG(hw, IXGBE_MPSAR_LO(rar));
2416 mpsar |= 1 << vmdq;
2417 IXGBE_WRITE_REG(hw, IXGBE_MPSAR_LO(rar), mpsar);
2418 } else {
2419 mpsar = IXGBE_READ_REG(hw, IXGBE_MPSAR_HI(rar));
2420 mpsar |= 1 << (vmdq - 32);
2421 IXGBE_WRITE_REG(hw, IXGBE_MPSAR_HI(rar), mpsar);
2422 }
2423 } else {
2424 hw_dbg(hw, "RAR index %d is out of range.\n", rar);
2425 }
2426 return 0;
2427}
2428
2429/**
2430 * ixgbe_init_uta_tables_generic - Initialize the Unicast Table Array
2431 * @hw: pointer to hardware structure
2432 **/
2433s32 ixgbe_init_uta_tables_generic(struct ixgbe_hw *hw)
2434{
2435 int i;
2436
2437
2438 for (i = 0; i < 128; i++)
2439 IXGBE_WRITE_REG(hw, IXGBE_UTA(i), 0);
2440
2441 return 0;
2442}
2443
2444/**
2445 * ixgbe_find_vlvf_slot - find the vlanid or the first empty slot
2446 * @hw: pointer to hardware structure
2447 * @vlan: VLAN id to write to VLAN filter
2448 *
2449 * return the VLVF index where this VLAN id should be placed
2450 *
2451 **/
2452s32 ixgbe_find_vlvf_slot(struct ixgbe_hw *hw, u32 vlan)
2453{
2454 u32 bits = 0;
2455 u32 first_empty_slot = 0;
2456 s32 regindex;
2457
2458 /* short cut the special case */
2459 if (vlan == 0)
2460 return 0;
2461
2462 /*
2463 * Search for the vlan id in the VLVF entries. Save off the first empty
2464 * slot found along the way
2465 */
2466 for (regindex = 1; regindex < IXGBE_VLVF_ENTRIES; regindex++) {
2467 bits = IXGBE_READ_REG(hw, IXGBE_VLVF(regindex));
2468 if (!bits && !(first_empty_slot))
2469 first_empty_slot = regindex;
2470 else if ((bits & 0x0FFF) == vlan)
2471 break;
2472 }
2473
2474 /*
2475 * If regindex is less than IXGBE_VLVF_ENTRIES, then we found the vlan
2476 * in the VLVF. Else use the first empty VLVF register for this
2477 * vlan id.
2478 */
2479 if (regindex >= IXGBE_VLVF_ENTRIES) {
2480 if (first_empty_slot)
2481 regindex = first_empty_slot;
2482 else {
2483 hw_dbg(hw, "No space in VLVF.\n");
2484 regindex = IXGBE_ERR_NO_SPACE;
2485 }
2486 }
2487
2488 return regindex;
2489}
2490
2491/**
2492 * ixgbe_set_vfta_generic - Set VLAN filter table
2493 * @hw: pointer to hardware structure
2494 * @vlan: VLAN id to write to VLAN filter
2495 * @vind: VMDq output index that maps queue to VLAN id in VFVFB
2496 * @vlan_on: boolean flag to turn on/off VLAN in VFVF
2497 *
2498 * Turn on/off specified VLAN in the VLAN filter table.
2499 **/
2500s32 ixgbe_set_vfta_generic(struct ixgbe_hw *hw, u32 vlan, u32 vind,
2501 bool vlan_on)
2502{
2503 s32 regindex;
2504 u32 bitindex;
2505 u32 vfta;
2506 u32 bits;
2507 u32 vt;
2508 u32 targetbit;
2509 bool vfta_changed = false;
2510
2511 if (vlan > 4095)
2512 return IXGBE_ERR_PARAM;
2513
2514 /*
2515 * this is a 2 part operation - first the VFTA, then the
2516 * VLVF and VLVFB if VT Mode is set
2517 * We don't write the VFTA until we know the VLVF part succeeded.
2518 */
2519
2520 /* Part 1
2521 * The VFTA is a bitstring made up of 128 32-bit registers
2522 * that enable the particular VLAN id, much like the MTA:
2523 * bits[11-5]: which register
2524 * bits[4-0]: which bit in the register
2525 */
2526 regindex = (vlan >> 5) & 0x7F;
2527 bitindex = vlan & 0x1F;
2528 targetbit = (1 << bitindex);
2529 vfta = IXGBE_READ_REG(hw, IXGBE_VFTA(regindex));
2530
2531 if (vlan_on) {
2532 if (!(vfta & targetbit)) {
2533 vfta |= targetbit;
2534 vfta_changed = true;
2535 }
2536 } else {
2537 if ((vfta & targetbit)) {
2538 vfta &= ~targetbit;
2539 vfta_changed = true;
2540 }
2541 }
2542
2543 /* Part 2
2544 * If VT Mode is set
2545 * Either vlan_on
2546 * make sure the vlan is in VLVF
2547 * set the vind bit in the matching VLVFB
2548 * Or !vlan_on
2549 * clear the pool bit and possibly the vind
2550 */
2551 vt = IXGBE_READ_REG(hw, IXGBE_VT_CTL);
2552 if (vt & IXGBE_VT_CTL_VT_ENABLE) {
2553 s32 vlvf_index;
2554
2555 vlvf_index = ixgbe_find_vlvf_slot(hw, vlan);
2556 if (vlvf_index < 0)
2557 return vlvf_index;
2558
2559 if (vlan_on) {
2560 /* set the pool bit */
2561 if (vind < 32) {
2562 bits = IXGBE_READ_REG(hw,
2563 IXGBE_VLVFB(vlvf_index*2));
2564 bits |= (1 << vind);
2565 IXGBE_WRITE_REG(hw,
2566 IXGBE_VLVFB(vlvf_index*2),
2567 bits);
2568 } else {
2569 bits = IXGBE_READ_REG(hw,
2570 IXGBE_VLVFB((vlvf_index*2)+1));
2571 bits |= (1 << (vind-32));
2572 IXGBE_WRITE_REG(hw,
2573 IXGBE_VLVFB((vlvf_index*2)+1),
2574 bits);
2575 }
2576 } else {
2577 /* clear the pool bit */
2578 if (vind < 32) {
2579 bits = IXGBE_READ_REG(hw,
2580 IXGBE_VLVFB(vlvf_index*2));
2581 bits &= ~(1 << vind);
2582 IXGBE_WRITE_REG(hw,
2583 IXGBE_VLVFB(vlvf_index*2),
2584 bits);
2585 bits |= IXGBE_READ_REG(hw,
2586 IXGBE_VLVFB((vlvf_index*2)+1));
2587 } else {
2588 bits = IXGBE_READ_REG(hw,
2589 IXGBE_VLVFB((vlvf_index*2)+1));
2590 bits &= ~(1 << (vind-32));
2591 IXGBE_WRITE_REG(hw,
2592 IXGBE_VLVFB((vlvf_index*2)+1),
2593 bits);
2594 bits |= IXGBE_READ_REG(hw,
2595 IXGBE_VLVFB(vlvf_index*2));
2596 }
2597 }
2598
2599 /*
2600 * If there are still bits set in the VLVFB registers
2601 * for the VLAN ID indicated we need to see if the
2602 * caller is requesting that we clear the VFTA entry bit.
2603 * If the caller has requested that we clear the VFTA
2604 * entry bit but there are still pools/VFs using this VLAN
2605 * ID entry then ignore the request. We're not worried
2606 * about the case where we're turning the VFTA VLAN ID
2607 * entry bit on, only when requested to turn it off as
2608 * there may be multiple pools and/or VFs using the
2609 * VLAN ID entry. In that case we cannot clear the
2610 * VFTA bit until all pools/VFs using that VLAN ID have also
2611 * been cleared. This will be indicated by "bits" being
2612 * zero.
2613 */
2614 if (bits) {
2615 IXGBE_WRITE_REG(hw, IXGBE_VLVF(vlvf_index),
2616 (IXGBE_VLVF_VIEN | vlan));
2617 if (!vlan_on) {
2618 /* someone wants to clear the vfta entry
2619 * but some pools/VFs are still using it.
2620 * Ignore it. */
2621 vfta_changed = false;
2622 }
2623 }
2624 else
2625 IXGBE_WRITE_REG(hw, IXGBE_VLVF(vlvf_index), 0);
2626 }
2627
2628 if (vfta_changed)
2629 IXGBE_WRITE_REG(hw, IXGBE_VFTA(regindex), vfta);
2630
2631 return 0;
2632}
2633
2634/**
2635 * ixgbe_clear_vfta_generic - Clear VLAN filter table
2636 * @hw: pointer to hardware structure
2637 *
2638 * Clears the VLAN filer table, and the VMDq index associated with the filter
2639 **/
2640s32 ixgbe_clear_vfta_generic(struct ixgbe_hw *hw)
2641{
2642 u32 offset;
2643
2644 for (offset = 0; offset < hw->mac.vft_size; offset++)
2645 IXGBE_WRITE_REG(hw, IXGBE_VFTA(offset), 0);
2646
2647 for (offset = 0; offset < IXGBE_VLVF_ENTRIES; offset++) {
2648 IXGBE_WRITE_REG(hw, IXGBE_VLVF(offset), 0);
2649 IXGBE_WRITE_REG(hw, IXGBE_VLVFB(offset*2), 0);
2650 IXGBE_WRITE_REG(hw, IXGBE_VLVFB((offset*2)+1), 0);
2651 }
2652
2653 return 0;
2654}
2655
2656/**
2657 * ixgbe_check_mac_link_generic - Determine link and speed status
2658 * @hw: pointer to hardware structure
2659 * @speed: pointer to link speed
2660 * @link_up: true when link is up
2661 * @link_up_wait_to_complete: bool used to wait for link up or not
2662 *
2663 * Reads the links register to determine if link is up and the current speed
2664 **/
2665s32 ixgbe_check_mac_link_generic(struct ixgbe_hw *hw, ixgbe_link_speed *speed,
2666 bool *link_up, bool link_up_wait_to_complete)
2667{
2668 u32 links_reg;
2669 u32 i;
2670
2671 links_reg = IXGBE_READ_REG(hw, IXGBE_LINKS);
2672 if (link_up_wait_to_complete) {
2673 for (i = 0; i < IXGBE_LINK_UP_TIME; i++) {
2674 if (links_reg & IXGBE_LINKS_UP) {
2675 *link_up = true;
2676 break;
2677 } else {
2678 *link_up = false;
2679 }
2680 msleep(100);
2681 links_reg = IXGBE_READ_REG(hw, IXGBE_LINKS);
2682 }
2683 } else {
2684 if (links_reg & IXGBE_LINKS_UP)
2685 *link_up = true;
2686 else
2687 *link_up = false;
2688 }
2689
2690 if ((links_reg & IXGBE_LINKS_SPEED_82599) ==
2691 IXGBE_LINKS_SPEED_10G_82599)
2692 *speed = IXGBE_LINK_SPEED_10GB_FULL;
2693 else if ((links_reg & IXGBE_LINKS_SPEED_82599) ==
2694 IXGBE_LINKS_SPEED_1G_82599)
2695 *speed = IXGBE_LINK_SPEED_1GB_FULL;
2696 else
2697 *speed = IXGBE_LINK_SPEED_100_FULL;
2698
2699 /* if link is down, zero out the current_mode */
2700 if (*link_up == false) {
2701 hw->fc.current_mode = ixgbe_fc_none;
2702 hw->fc.fc_was_autonegged = false;
2703 }
2704
2705 return 0;
2706}
2707
2708/**
2709 * ixgbe_get_wwn_prefix_generic - Get alternative WWNN/WWPN prefix from
2710 * the EEPROM
2711 * @hw: pointer to hardware structure
2712 * @wwnn_prefix: the alternative WWNN prefix
2713 * @wwpn_prefix: the alternative WWPN prefix
2714 *
2715 * This function will read the EEPROM from the alternative SAN MAC address
2716 * block to check the support for the alternative WWNN/WWPN prefix support.
2717 **/
2718s32 ixgbe_get_wwn_prefix_generic(struct ixgbe_hw *hw, u16 *wwnn_prefix,
2719 u16 *wwpn_prefix)
2720{
2721 u16 offset, caps;
2722 u16 alt_san_mac_blk_offset;
2723
2724 /* clear output first */
2725 *wwnn_prefix = 0xFFFF;
2726 *wwpn_prefix = 0xFFFF;
2727
2728 /* check if alternative SAN MAC is supported */
2729 hw->eeprom.ops.read(hw, IXGBE_ALT_SAN_MAC_ADDR_BLK_PTR,
2730 &alt_san_mac_blk_offset);
2731
2732 if ((alt_san_mac_blk_offset == 0) ||
2733 (alt_san_mac_blk_offset == 0xFFFF))
2734 goto wwn_prefix_out;
2735
2736 /* check capability in alternative san mac address block */
2737 offset = alt_san_mac_blk_offset + IXGBE_ALT_SAN_MAC_ADDR_CAPS_OFFSET;
2738 hw->eeprom.ops.read(hw, offset, &caps);
2739 if (!(caps & IXGBE_ALT_SAN_MAC_ADDR_CAPS_ALTWWN))
2740 goto wwn_prefix_out;
2741
2742 /* get the corresponding prefix for WWNN/WWPN */
2743 offset = alt_san_mac_blk_offset + IXGBE_ALT_SAN_MAC_ADDR_WWNN_OFFSET;
2744 hw->eeprom.ops.read(hw, offset, wwnn_prefix);
2745
2746 offset = alt_san_mac_blk_offset + IXGBE_ALT_SAN_MAC_ADDR_WWPN_OFFSET;
2747 hw->eeprom.ops.read(hw, offset, wwpn_prefix);
2748
2749wwn_prefix_out:
2750 return 0;
2751}