]>
Commit | Line | Data |
---|---|---|
1da177e4 LT |
1 | /* |
2 | * forcedeth: Ethernet driver for NVIDIA nForce media access controllers. | |
3 | * | |
4 | * Note: This driver is a cleanroom reimplementation based on reverse | |
5 | * engineered documentation written by Carl-Daniel Hailfinger | |
6 | * and Andrew de Quincey. It's neither supported nor endorsed | |
7 | * by NVIDIA Corp. Use at your own risk. | |
8 | * | |
9 | * NVIDIA, nForce and other NVIDIA marks are trademarks or registered | |
10 | * trademarks of NVIDIA Corporation in the United States and other | |
11 | * countries. | |
12 | * | |
1836098f | 13 | * Copyright (C) 2003,4,5 Manfred Spraul |
1da177e4 LT |
14 | * Copyright (C) 2004 Andrew de Quincey (wol support) |
15 | * Copyright (C) 2004 Carl-Daniel Hailfinger (invalid MAC handling, insane | |
16 | * IRQ rate fixes, bigendian fixes, cleanups, verification) | |
17 | * Copyright (c) 2004 NVIDIA Corporation | |
18 | * | |
19 | * This program is free software; you can redistribute it and/or modify | |
20 | * it under the terms of the GNU General Public License as published by | |
21 | * the Free Software Foundation; either version 2 of the License, or | |
22 | * (at your option) any later version. | |
23 | * | |
24 | * This program is distributed in the hope that it will be useful, | |
25 | * but WITHOUT ANY WARRANTY; without even the implied warranty of | |
26 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | |
27 | * GNU General Public License for more details. | |
28 | * | |
29 | * You should have received a copy of the GNU General Public License | |
30 | * along with this program; if not, write to the Free Software | |
31 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA | |
32 | * | |
33 | * Changelog: | |
34 | * 0.01: 05 Oct 2003: First release that compiles without warnings. | |
35 | * 0.02: 05 Oct 2003: Fix bug for nv_drain_tx: do not try to free NULL skbs. | |
36 | * Check all PCI BARs for the register window. | |
37 | * udelay added to mii_rw. | |
38 | * 0.03: 06 Oct 2003: Initialize dev->irq. | |
39 | * 0.04: 07 Oct 2003: Initialize np->lock, reduce handled irqs, add printks. | |
40 | * 0.05: 09 Oct 2003: printk removed again, irq status print tx_timeout. | |
41 | * 0.06: 10 Oct 2003: MAC Address read updated, pff flag generation updated, | |
42 | * irq mask updated | |
43 | * 0.07: 14 Oct 2003: Further irq mask updates. | |
44 | * 0.08: 20 Oct 2003: rx_desc.Length initialization added, nv_alloc_rx refill | |
45 | * added into irq handler, NULL check for drain_ring. | |
46 | * 0.09: 20 Oct 2003: Basic link speed irq implementation. Only handle the | |
47 | * requested interrupt sources. | |
48 | * 0.10: 20 Oct 2003: First cleanup for release. | |
49 | * 0.11: 21 Oct 2003: hexdump for tx added, rx buffer sizes increased. | |
50 | * MAC Address init fix, set_multicast cleanup. | |
51 | * 0.12: 23 Oct 2003: Cleanups for release. | |
52 | * 0.13: 25 Oct 2003: Limit for concurrent tx packets increased to 10. | |
53 | * Set link speed correctly. start rx before starting | |
54 | * tx (nv_start_rx sets the link speed). | |
55 | * 0.14: 25 Oct 2003: Nic dependant irq mask. | |
56 | * 0.15: 08 Nov 2003: fix smp deadlock with set_multicast_list during | |
57 | * open. | |
58 | * 0.16: 15 Nov 2003: include file cleanup for ppc64, rx buffer size | |
59 | * increased to 1628 bytes. | |
60 | * 0.17: 16 Nov 2003: undo rx buffer size increase. Substract 1 from | |
61 | * the tx length. | |
62 | * 0.18: 17 Nov 2003: fix oops due to late initialization of dev_stats | |
63 | * 0.19: 29 Nov 2003: Handle RxNoBuf, detect & handle invalid mac | |
64 | * addresses, really stop rx if already running | |
65 | * in nv_start_rx, clean up a bit. | |
66 | * 0.20: 07 Dec 2003: alloc fixes | |
67 | * 0.21: 12 Jan 2004: additional alloc fix, nic polling fix. | |
68 | * 0.22: 19 Jan 2004: reprogram timer to a sane rate, avoid lockup | |
69 | * on close. | |
70 | * 0.23: 26 Jan 2004: various small cleanups | |
71 | * 0.24: 27 Feb 2004: make driver even less anonymous in backtraces | |
72 | * 0.25: 09 Mar 2004: wol support | |
73 | * 0.26: 03 Jun 2004: netdriver specific annotation, sparse-related fixes | |
74 | * 0.27: 19 Jun 2004: Gigabit support, new descriptor rings, | |
75 | * added CK804/MCP04 device IDs, code fixes | |
76 | * for registers, link status and other minor fixes. | |
77 | * 0.28: 21 Jun 2004: Big cleanup, making driver mostly endian safe | |
78 | * 0.29: 31 Aug 2004: Add backup timer for link change notification. | |
79 | * 0.30: 25 Sep 2004: rx checksum support for nf 250 Gb. Add rx reset | |
80 | * into nv_close, otherwise reenabling for wol can | |
81 | * cause DMA to kfree'd memory. | |
82 | * 0.31: 14 Nov 2004: ethtool support for getting/setting link | |
4ea7f299 | 83 | * capabilities. |
22c6d143 | 84 | * 0.32: 16 Apr 2005: RX_ERROR4 handling added. |
8f767fc8 MS |
85 | * 0.33: 16 May 2005: Support for MCP51 added. |
86 | * 0.34: 18 Jun 2005: Add DEV_NEED_LINKTIMER to all nForce nics. | |
f49d16ef | 87 | * 0.35: 26 Jun 2005: Support for MCP55 added. |
dc8216c1 MS |
88 | * 0.36: 28 Jun 2005: Add jumbo frame support. |
89 | * 0.37: 10 Jul 2005: Additional ethtool support, cleanup of pci id list | |
c2dba06d MS |
90 | * 0.38: 16 Jul 2005: tx irq rewrite: Use global flags instead of |
91 | * per-packet flags. | |
4ea7f299 AA |
92 | * 0.39: 18 Jul 2005: Add 64bit descriptor support. |
93 | * 0.40: 19 Jul 2005: Add support for mac address change. | |
94 | * 0.41: 30 Jul 2005: Write back original MAC in nv_close instead | |
b3df9f81 | 95 | * of nv_remove |
4ea7f299 | 96 | * 0.42: 06 Aug 2005: Fix lack of link speed initialization |
1b1b3c9b | 97 | * in the second (and later) nv_open call |
4ea7f299 AA |
98 | * 0.43: 10 Aug 2005: Add support for tx checksum. |
99 | * 0.44: 20 Aug 2005: Add support for scatter gather and segmentation. | |
100 | * 0.45: 18 Sep 2005: Remove nv_stop/start_rx from every link check | |
a971c324 | 101 | * 0.46: 20 Oct 2005: Add irq optimization modes. |
7a33e45a | 102 | * 0.47: 26 Oct 2005: Add phyaddr 0 in phy scan. |
1836098f | 103 | * 0.48: 24 Dec 2005: Disable TSO, bugfix for pci_map_single |
fa45459e | 104 | * 0.49: 10 Dec 2005: Fix tso for large buffers. |
ee407b02 | 105 | * 0.50: 20 Jan 2006: Add 8021pq tagging support. |
0832b25a | 106 | * 0.51: 20 Jan 2006: Add 64bit consistent memory allocation for rings. |
d33a73c8 | 107 | * 0.52: 20 Jan 2006: Add MSI/MSIX support. |
86a0f043 | 108 | * 0.53: 19 Mar 2006: Fix init from low power mode and add hw reset. |
84b3932b | 109 | * 0.54: 21 Mar 2006: Fix spin locks for multi irqs and cleanup. |
eb91f61b | 110 | * 0.55: 22 Mar 2006: Add flow control (pause frame). |
1da177e4 LT |
111 | * |
112 | * Known bugs: | |
113 | * We suspect that on some hardware no TX done interrupts are generated. | |
114 | * This means recovery from netif_stop_queue only happens if the hw timer | |
115 | * interrupt fires (100 times/second, configurable with NVREG_POLL_DEFAULT) | |
116 | * and the timer is active in the IRQMask, or if a rx packet arrives by chance. | |
117 | * If your hardware reliably generates tx done interrupts, then you can remove | |
118 | * DEV_NEED_TIMERIRQ from the driver_data flags. | |
119 | * DEV_NEED_TIMERIRQ will not harm you on sane hardware, only generating a few | |
120 | * superfluous timer interrupts from the nic. | |
121 | */ | |
eb91f61b | 122 | #define FORCEDETH_VERSION "0.55" |
1da177e4 LT |
123 | #define DRV_NAME "forcedeth" |
124 | ||
125 | #include <linux/module.h> | |
126 | #include <linux/types.h> | |
127 | #include <linux/pci.h> | |
128 | #include <linux/interrupt.h> | |
129 | #include <linux/netdevice.h> | |
130 | #include <linux/etherdevice.h> | |
131 | #include <linux/delay.h> | |
132 | #include <linux/spinlock.h> | |
133 | #include <linux/ethtool.h> | |
134 | #include <linux/timer.h> | |
135 | #include <linux/skbuff.h> | |
136 | #include <linux/mii.h> | |
137 | #include <linux/random.h> | |
138 | #include <linux/init.h> | |
22c6d143 | 139 | #include <linux/if_vlan.h> |
910638ae | 140 | #include <linux/dma-mapping.h> |
1da177e4 LT |
141 | |
142 | #include <asm/irq.h> | |
143 | #include <asm/io.h> | |
144 | #include <asm/uaccess.h> | |
145 | #include <asm/system.h> | |
146 | ||
147 | #if 0 | |
148 | #define dprintk printk | |
149 | #else | |
150 | #define dprintk(x...) do { } while (0) | |
151 | #endif | |
152 | ||
153 | ||
154 | /* | |
155 | * Hardware access: | |
156 | */ | |
157 | ||
c2dba06d MS |
158 | #define DEV_NEED_TIMERIRQ 0x0001 /* set the timer irq flag in the irq mask */ |
159 | #define DEV_NEED_LINKTIMER 0x0002 /* poll link settings. Relies on the timer irq */ | |
160 | #define DEV_HAS_LARGEDESC 0x0004 /* device supports jumbo frames and needs packet format 2 */ | |
ee73362c | 161 | #define DEV_HAS_HIGH_DMA 0x0008 /* device supports 64bit dma */ |
8a4ae7f2 | 162 | #define DEV_HAS_CHECKSUM 0x0010 /* device supports tx and rx checksum offloads */ |
ee407b02 | 163 | #define DEV_HAS_VLAN 0x0020 /* device supports vlan tagging and striping */ |
d33a73c8 AA |
164 | #define DEV_HAS_MSI 0x0040 /* device supports MSI */ |
165 | #define DEV_HAS_MSI_X 0x0080 /* device supports MSI-X */ | |
86a0f043 | 166 | #define DEV_HAS_POWER_CNTRL 0x0100 /* device supports power savings */ |
eb91f61b | 167 | #define DEV_HAS_PAUSEFRAME_TX 0x0200 /* device supports tx pause frames */ |
1da177e4 LT |
168 | |
169 | enum { | |
170 | NvRegIrqStatus = 0x000, | |
171 | #define NVREG_IRQSTAT_MIIEVENT 0x040 | |
172 | #define NVREG_IRQSTAT_MASK 0x1ff | |
173 | NvRegIrqMask = 0x004, | |
174 | #define NVREG_IRQ_RX_ERROR 0x0001 | |
175 | #define NVREG_IRQ_RX 0x0002 | |
176 | #define NVREG_IRQ_RX_NOBUF 0x0004 | |
177 | #define NVREG_IRQ_TX_ERR 0x0008 | |
c2dba06d | 178 | #define NVREG_IRQ_TX_OK 0x0010 |
1da177e4 LT |
179 | #define NVREG_IRQ_TIMER 0x0020 |
180 | #define NVREG_IRQ_LINK 0x0040 | |
d33a73c8 AA |
181 | #define NVREG_IRQ_RX_FORCED 0x0080 |
182 | #define NVREG_IRQ_TX_FORCED 0x0100 | |
a971c324 AA |
183 | #define NVREG_IRQMASK_THROUGHPUT 0x00df |
184 | #define NVREG_IRQMASK_CPU 0x0040 | |
d33a73c8 AA |
185 | #define NVREG_IRQ_TX_ALL (NVREG_IRQ_TX_ERR|NVREG_IRQ_TX_OK|NVREG_IRQ_TX_FORCED) |
186 | #define NVREG_IRQ_RX_ALL (NVREG_IRQ_RX_ERROR|NVREG_IRQ_RX|NVREG_IRQ_RX_NOBUF|NVREG_IRQ_RX_FORCED) | |
187 | #define NVREG_IRQ_OTHER (NVREG_IRQ_TIMER|NVREG_IRQ_LINK) | |
c2dba06d MS |
188 | |
189 | #define NVREG_IRQ_UNKNOWN (~(NVREG_IRQ_RX_ERROR|NVREG_IRQ_RX|NVREG_IRQ_RX_NOBUF|NVREG_IRQ_TX_ERR| \ | |
d33a73c8 AA |
190 | NVREG_IRQ_TX_OK|NVREG_IRQ_TIMER|NVREG_IRQ_LINK|NVREG_IRQ_RX_FORCED| \ |
191 | NVREG_IRQ_TX_FORCED)) | |
1da177e4 LT |
192 | |
193 | NvRegUnknownSetupReg6 = 0x008, | |
194 | #define NVREG_UNKSETUP6_VAL 3 | |
195 | ||
196 | /* | |
197 | * NVREG_POLL_DEFAULT is the interval length of the timer source on the nic | |
198 | * NVREG_POLL_DEFAULT=97 would result in an interval length of 1 ms | |
199 | */ | |
200 | NvRegPollingInterval = 0x00c, | |
a971c324 AA |
201 | #define NVREG_POLL_DEFAULT_THROUGHPUT 970 |
202 | #define NVREG_POLL_DEFAULT_CPU 13 | |
d33a73c8 AA |
203 | NvRegMSIMap0 = 0x020, |
204 | NvRegMSIMap1 = 0x024, | |
205 | NvRegMSIIrqMask = 0x030, | |
206 | #define NVREG_MSI_VECTOR_0_ENABLED 0x01 | |
1da177e4 | 207 | NvRegMisc1 = 0x080, |
eb91f61b | 208 | #define NVREG_MISC1_PAUSE_TX 0x01 |
1da177e4 LT |
209 | #define NVREG_MISC1_HD 0x02 |
210 | #define NVREG_MISC1_FORCE 0x3b0f3c | |
211 | ||
86a0f043 AA |
212 | NvRegMacReset = 0x3c, |
213 | #define NVREG_MAC_RESET_ASSERT 0x0F3 | |
1da177e4 LT |
214 | NvRegTransmitterControl = 0x084, |
215 | #define NVREG_XMITCTL_START 0x01 | |
216 | NvRegTransmitterStatus = 0x088, | |
217 | #define NVREG_XMITSTAT_BUSY 0x01 | |
218 | ||
219 | NvRegPacketFilterFlags = 0x8c, | |
eb91f61b AA |
220 | #define NVREG_PFF_PAUSE_RX 0x08 |
221 | #define NVREG_PFF_ALWAYS 0x7F0000 | |
1da177e4 LT |
222 | #define NVREG_PFF_PROMISC 0x80 |
223 | #define NVREG_PFF_MYADDR 0x20 | |
224 | ||
225 | NvRegOffloadConfig = 0x90, | |
226 | #define NVREG_OFFLOAD_HOMEPHY 0x601 | |
227 | #define NVREG_OFFLOAD_NORMAL RX_NIC_BUFSIZE | |
228 | NvRegReceiverControl = 0x094, | |
229 | #define NVREG_RCVCTL_START 0x01 | |
230 | NvRegReceiverStatus = 0x98, | |
231 | #define NVREG_RCVSTAT_BUSY 0x01 | |
232 | ||
233 | NvRegRandomSeed = 0x9c, | |
234 | #define NVREG_RNDSEED_MASK 0x00ff | |
235 | #define NVREG_RNDSEED_FORCE 0x7f00 | |
236 | #define NVREG_RNDSEED_FORCE2 0x2d00 | |
237 | #define NVREG_RNDSEED_FORCE3 0x7400 | |
238 | ||
239 | NvRegUnknownSetupReg1 = 0xA0, | |
240 | #define NVREG_UNKSETUP1_VAL 0x16070f | |
241 | NvRegUnknownSetupReg2 = 0xA4, | |
242 | #define NVREG_UNKSETUP2_VAL 0x16 | |
243 | NvRegMacAddrA = 0xA8, | |
244 | NvRegMacAddrB = 0xAC, | |
245 | NvRegMulticastAddrA = 0xB0, | |
246 | #define NVREG_MCASTADDRA_FORCE 0x01 | |
247 | NvRegMulticastAddrB = 0xB4, | |
248 | NvRegMulticastMaskA = 0xB8, | |
249 | NvRegMulticastMaskB = 0xBC, | |
250 | ||
251 | NvRegPhyInterface = 0xC0, | |
252 | #define PHY_RGMII 0x10000000 | |
253 | ||
254 | NvRegTxRingPhysAddr = 0x100, | |
255 | NvRegRxRingPhysAddr = 0x104, | |
256 | NvRegRingSizes = 0x108, | |
257 | #define NVREG_RINGSZ_TXSHIFT 0 | |
258 | #define NVREG_RINGSZ_RXSHIFT 16 | |
259 | NvRegUnknownTransmitterReg = 0x10c, | |
260 | NvRegLinkSpeed = 0x110, | |
261 | #define NVREG_LINKSPEED_FORCE 0x10000 | |
262 | #define NVREG_LINKSPEED_10 1000 | |
263 | #define NVREG_LINKSPEED_100 100 | |
264 | #define NVREG_LINKSPEED_1000 50 | |
265 | #define NVREG_LINKSPEED_MASK (0xFFF) | |
266 | NvRegUnknownSetupReg5 = 0x130, | |
267 | #define NVREG_UNKSETUP5_BIT31 (1<<31) | |
268 | NvRegUnknownSetupReg3 = 0x13c, | |
269 | #define NVREG_UNKSETUP3_VAL1 0x200010 | |
270 | NvRegTxRxControl = 0x144, | |
271 | #define NVREG_TXRXCTL_KICK 0x0001 | |
272 | #define NVREG_TXRXCTL_BIT1 0x0002 | |
273 | #define NVREG_TXRXCTL_BIT2 0x0004 | |
274 | #define NVREG_TXRXCTL_IDLE 0x0008 | |
275 | #define NVREG_TXRXCTL_RESET 0x0010 | |
276 | #define NVREG_TXRXCTL_RXCHECK 0x0400 | |
8a4ae7f2 MS |
277 | #define NVREG_TXRXCTL_DESC_1 0 |
278 | #define NVREG_TXRXCTL_DESC_2 0x02100 | |
279 | #define NVREG_TXRXCTL_DESC_3 0x02200 | |
ee407b02 AA |
280 | #define NVREG_TXRXCTL_VLANSTRIP 0x00040 |
281 | #define NVREG_TXRXCTL_VLANINS 0x00080 | |
0832b25a AA |
282 | NvRegTxRingPhysAddrHigh = 0x148, |
283 | NvRegRxRingPhysAddrHigh = 0x14C, | |
eb91f61b AA |
284 | NvRegTxPauseFrame = 0x170, |
285 | #define NVREG_TX_PAUSEFRAME_DISABLE 0x1ff0080 | |
286 | #define NVREG_TX_PAUSEFRAME_ENABLE 0x0c00030 | |
1da177e4 LT |
287 | NvRegMIIStatus = 0x180, |
288 | #define NVREG_MIISTAT_ERROR 0x0001 | |
289 | #define NVREG_MIISTAT_LINKCHANGE 0x0008 | |
290 | #define NVREG_MIISTAT_MASK 0x000f | |
291 | #define NVREG_MIISTAT_MASK2 0x000f | |
292 | NvRegUnknownSetupReg4 = 0x184, | |
293 | #define NVREG_UNKSETUP4_VAL 8 | |
294 | ||
295 | NvRegAdapterControl = 0x188, | |
296 | #define NVREG_ADAPTCTL_START 0x02 | |
297 | #define NVREG_ADAPTCTL_LINKUP 0x04 | |
298 | #define NVREG_ADAPTCTL_PHYVALID 0x40000 | |
299 | #define NVREG_ADAPTCTL_RUNNING 0x100000 | |
300 | #define NVREG_ADAPTCTL_PHYSHIFT 24 | |
301 | NvRegMIISpeed = 0x18c, | |
302 | #define NVREG_MIISPEED_BIT8 (1<<8) | |
303 | #define NVREG_MIIDELAY 5 | |
304 | NvRegMIIControl = 0x190, | |
305 | #define NVREG_MIICTL_INUSE 0x08000 | |
306 | #define NVREG_MIICTL_WRITE 0x00400 | |
307 | #define NVREG_MIICTL_ADDRSHIFT 5 | |
308 | NvRegMIIData = 0x194, | |
309 | NvRegWakeUpFlags = 0x200, | |
310 | #define NVREG_WAKEUPFLAGS_VAL 0x7770 | |
311 | #define NVREG_WAKEUPFLAGS_BUSYSHIFT 24 | |
312 | #define NVREG_WAKEUPFLAGS_ENABLESHIFT 16 | |
313 | #define NVREG_WAKEUPFLAGS_D3SHIFT 12 | |
314 | #define NVREG_WAKEUPFLAGS_D2SHIFT 8 | |
315 | #define NVREG_WAKEUPFLAGS_D1SHIFT 4 | |
316 | #define NVREG_WAKEUPFLAGS_D0SHIFT 0 | |
317 | #define NVREG_WAKEUPFLAGS_ACCEPT_MAGPAT 0x01 | |
318 | #define NVREG_WAKEUPFLAGS_ACCEPT_WAKEUPPAT 0x02 | |
319 | #define NVREG_WAKEUPFLAGS_ACCEPT_LINKCHANGE 0x04 | |
320 | #define NVREG_WAKEUPFLAGS_ENABLE 0x1111 | |
321 | ||
322 | NvRegPatternCRC = 0x204, | |
323 | NvRegPatternMask = 0x208, | |
324 | NvRegPowerCap = 0x268, | |
325 | #define NVREG_POWERCAP_D3SUPP (1<<30) | |
326 | #define NVREG_POWERCAP_D2SUPP (1<<26) | |
327 | #define NVREG_POWERCAP_D1SUPP (1<<25) | |
328 | NvRegPowerState = 0x26c, | |
329 | #define NVREG_POWERSTATE_POWEREDUP 0x8000 | |
330 | #define NVREG_POWERSTATE_VALID 0x0100 | |
331 | #define NVREG_POWERSTATE_MASK 0x0003 | |
332 | #define NVREG_POWERSTATE_D0 0x0000 | |
333 | #define NVREG_POWERSTATE_D1 0x0001 | |
334 | #define NVREG_POWERSTATE_D2 0x0002 | |
335 | #define NVREG_POWERSTATE_D3 0x0003 | |
ee407b02 AA |
336 | NvRegVlanControl = 0x300, |
337 | #define NVREG_VLANCONTROL_ENABLE 0x2000 | |
d33a73c8 AA |
338 | NvRegMSIXMap0 = 0x3e0, |
339 | NvRegMSIXMap1 = 0x3e4, | |
340 | NvRegMSIXIrqStatus = 0x3f0, | |
86a0f043 AA |
341 | |
342 | NvRegPowerState2 = 0x600, | |
343 | #define NVREG_POWERSTATE2_POWERUP_MASK 0x0F11 | |
344 | #define NVREG_POWERSTATE2_POWERUP_REV_A3 0x0001 | |
1da177e4 LT |
345 | }; |
346 | ||
347 | /* Big endian: should work, but is untested */ | |
348 | struct ring_desc { | |
349 | u32 PacketBuffer; | |
350 | u32 FlagLen; | |
351 | }; | |
352 | ||
ee73362c MS |
353 | struct ring_desc_ex { |
354 | u32 PacketBufferHigh; | |
355 | u32 PacketBufferLow; | |
ee407b02 | 356 | u32 TxVlan; |
ee73362c MS |
357 | u32 FlagLen; |
358 | }; | |
359 | ||
360 | typedef union _ring_type { | |
361 | struct ring_desc* orig; | |
362 | struct ring_desc_ex* ex; | |
363 | } ring_type; | |
364 | ||
1da177e4 LT |
365 | #define FLAG_MASK_V1 0xffff0000 |
366 | #define FLAG_MASK_V2 0xffffc000 | |
367 | #define LEN_MASK_V1 (0xffffffff ^ FLAG_MASK_V1) | |
368 | #define LEN_MASK_V2 (0xffffffff ^ FLAG_MASK_V2) | |
369 | ||
370 | #define NV_TX_LASTPACKET (1<<16) | |
371 | #define NV_TX_RETRYERROR (1<<19) | |
c2dba06d | 372 | #define NV_TX_FORCED_INTERRUPT (1<<24) |
1da177e4 LT |
373 | #define NV_TX_DEFERRED (1<<26) |
374 | #define NV_TX_CARRIERLOST (1<<27) | |
375 | #define NV_TX_LATECOLLISION (1<<28) | |
376 | #define NV_TX_UNDERFLOW (1<<29) | |
377 | #define NV_TX_ERROR (1<<30) | |
378 | #define NV_TX_VALID (1<<31) | |
379 | ||
380 | #define NV_TX2_LASTPACKET (1<<29) | |
381 | #define NV_TX2_RETRYERROR (1<<18) | |
c2dba06d | 382 | #define NV_TX2_FORCED_INTERRUPT (1<<30) |
1da177e4 LT |
383 | #define NV_TX2_DEFERRED (1<<25) |
384 | #define NV_TX2_CARRIERLOST (1<<26) | |
385 | #define NV_TX2_LATECOLLISION (1<<27) | |
386 | #define NV_TX2_UNDERFLOW (1<<28) | |
387 | /* error and valid are the same for both */ | |
388 | #define NV_TX2_ERROR (1<<30) | |
389 | #define NV_TX2_VALID (1<<31) | |
ac9c1897 AA |
390 | #define NV_TX2_TSO (1<<28) |
391 | #define NV_TX2_TSO_SHIFT 14 | |
fa45459e AA |
392 | #define NV_TX2_TSO_MAX_SHIFT 14 |
393 | #define NV_TX2_TSO_MAX_SIZE (1<<NV_TX2_TSO_MAX_SHIFT) | |
8a4ae7f2 MS |
394 | #define NV_TX2_CHECKSUM_L3 (1<<27) |
395 | #define NV_TX2_CHECKSUM_L4 (1<<26) | |
1da177e4 | 396 | |
ee407b02 AA |
397 | #define NV_TX3_VLAN_TAG_PRESENT (1<<18) |
398 | ||
1da177e4 LT |
399 | #define NV_RX_DESCRIPTORVALID (1<<16) |
400 | #define NV_RX_MISSEDFRAME (1<<17) | |
401 | #define NV_RX_SUBSTRACT1 (1<<18) | |
402 | #define NV_RX_ERROR1 (1<<23) | |
403 | #define NV_RX_ERROR2 (1<<24) | |
404 | #define NV_RX_ERROR3 (1<<25) | |
405 | #define NV_RX_ERROR4 (1<<26) | |
406 | #define NV_RX_CRCERR (1<<27) | |
407 | #define NV_RX_OVERFLOW (1<<28) | |
408 | #define NV_RX_FRAMINGERR (1<<29) | |
409 | #define NV_RX_ERROR (1<<30) | |
410 | #define NV_RX_AVAIL (1<<31) | |
411 | ||
412 | #define NV_RX2_CHECKSUMMASK (0x1C000000) | |
413 | #define NV_RX2_CHECKSUMOK1 (0x10000000) | |
414 | #define NV_RX2_CHECKSUMOK2 (0x14000000) | |
415 | #define NV_RX2_CHECKSUMOK3 (0x18000000) | |
416 | #define NV_RX2_DESCRIPTORVALID (1<<29) | |
417 | #define NV_RX2_SUBSTRACT1 (1<<25) | |
418 | #define NV_RX2_ERROR1 (1<<18) | |
419 | #define NV_RX2_ERROR2 (1<<19) | |
420 | #define NV_RX2_ERROR3 (1<<20) | |
421 | #define NV_RX2_ERROR4 (1<<21) | |
422 | #define NV_RX2_CRCERR (1<<22) | |
423 | #define NV_RX2_OVERFLOW (1<<23) | |
424 | #define NV_RX2_FRAMINGERR (1<<24) | |
425 | /* error and avail are the same for both */ | |
426 | #define NV_RX2_ERROR (1<<30) | |
427 | #define NV_RX2_AVAIL (1<<31) | |
428 | ||
ee407b02 AA |
429 | #define NV_RX3_VLAN_TAG_PRESENT (1<<16) |
430 | #define NV_RX3_VLAN_TAG_MASK (0x0000FFFF) | |
431 | ||
1da177e4 | 432 | /* Miscelaneous hardware related defines: */ |
86a0f043 AA |
433 | #define NV_PCI_REGSZ_VER1 0x270 |
434 | #define NV_PCI_REGSZ_VER2 0x604 | |
1da177e4 LT |
435 | |
436 | /* various timeout delays: all in usec */ | |
437 | #define NV_TXRX_RESET_DELAY 4 | |
438 | #define NV_TXSTOP_DELAY1 10 | |
439 | #define NV_TXSTOP_DELAY1MAX 500000 | |
440 | #define NV_TXSTOP_DELAY2 100 | |
441 | #define NV_RXSTOP_DELAY1 10 | |
442 | #define NV_RXSTOP_DELAY1MAX 500000 | |
443 | #define NV_RXSTOP_DELAY2 100 | |
444 | #define NV_SETUP5_DELAY 5 | |
445 | #define NV_SETUP5_DELAYMAX 50000 | |
446 | #define NV_POWERUP_DELAY 5 | |
447 | #define NV_POWERUP_DELAYMAX 5000 | |
448 | #define NV_MIIBUSY_DELAY 50 | |
449 | #define NV_MIIPHY_DELAY 10 | |
450 | #define NV_MIIPHY_DELAYMAX 10000 | |
86a0f043 | 451 | #define NV_MAC_RESET_DELAY 64 |
1da177e4 LT |
452 | |
453 | #define NV_WAKEUPPATTERNS 5 | |
454 | #define NV_WAKEUPMASKENTRIES 4 | |
455 | ||
456 | /* General driver defaults */ | |
457 | #define NV_WATCHDOG_TIMEO (5*HZ) | |
458 | ||
459 | #define RX_RING 128 | |
fa45459e | 460 | #define TX_RING 256 |
f3b197ac | 461 | /* |
1da177e4 LT |
462 | * If your nic mysteriously hangs then try to reduce the limits |
463 | * to 1/0: It might be required to set NV_TX_LASTPACKET in the | |
464 | * last valid ring entry. But this would be impossible to | |
465 | * implement - probably a disassembly error. | |
466 | */ | |
fa45459e AA |
467 | #define TX_LIMIT_STOP 255 |
468 | #define TX_LIMIT_START 254 | |
1da177e4 LT |
469 | |
470 | /* rx/tx mac addr + type + vlan + align + slack*/ | |
d81c0983 MS |
471 | #define NV_RX_HEADERS (64) |
472 | /* even more slack. */ | |
473 | #define NV_RX_ALLOC_PAD (64) | |
474 | ||
475 | /* maximum mtu size */ | |
476 | #define NV_PKTLIMIT_1 ETH_DATA_LEN /* hard limit not known */ | |
477 | #define NV_PKTLIMIT_2 9100 /* Actual limit according to NVidia: 9202 */ | |
1da177e4 LT |
478 | |
479 | #define OOM_REFILL (1+HZ/20) | |
480 | #define POLL_WAIT (1+HZ/100) | |
481 | #define LINK_TIMEOUT (3*HZ) | |
482 | ||
f3b197ac | 483 | /* |
1da177e4 | 484 | * desc_ver values: |
8a4ae7f2 MS |
485 | * The nic supports three different descriptor types: |
486 | * - DESC_VER_1: Original | |
487 | * - DESC_VER_2: support for jumbo frames. | |
488 | * - DESC_VER_3: 64-bit format. | |
1da177e4 | 489 | */ |
8a4ae7f2 MS |
490 | #define DESC_VER_1 1 |
491 | #define DESC_VER_2 2 | |
492 | #define DESC_VER_3 3 | |
1da177e4 LT |
493 | |
494 | /* PHY defines */ | |
495 | #define PHY_OUI_MARVELL 0x5043 | |
496 | #define PHY_OUI_CICADA 0x03f1 | |
497 | #define PHYID1_OUI_MASK 0x03ff | |
498 | #define PHYID1_OUI_SHFT 6 | |
499 | #define PHYID2_OUI_MASK 0xfc00 | |
500 | #define PHYID2_OUI_SHFT 10 | |
501 | #define PHY_INIT1 0x0f000 | |
502 | #define PHY_INIT2 0x0e00 | |
503 | #define PHY_INIT3 0x01000 | |
504 | #define PHY_INIT4 0x0200 | |
505 | #define PHY_INIT5 0x0004 | |
506 | #define PHY_INIT6 0x02000 | |
507 | #define PHY_GIGABIT 0x0100 | |
508 | ||
509 | #define PHY_TIMEOUT 0x1 | |
510 | #define PHY_ERROR 0x2 | |
511 | ||
512 | #define PHY_100 0x1 | |
513 | #define PHY_1000 0x2 | |
514 | #define PHY_HALF 0x100 | |
515 | ||
eb91f61b AA |
516 | #define NV_PAUSEFRAME_RX_CAPABLE 0x0001 |
517 | #define NV_PAUSEFRAME_TX_CAPABLE 0x0002 | |
518 | #define NV_PAUSEFRAME_RX_ENABLE 0x0004 | |
519 | #define NV_PAUSEFRAME_TX_ENABLE 0x0008 | |
1da177e4 | 520 | |
d33a73c8 AA |
521 | /* MSI/MSI-X defines */ |
522 | #define NV_MSI_X_MAX_VECTORS 8 | |
523 | #define NV_MSI_X_VECTORS_MASK 0x000f | |
524 | #define NV_MSI_CAPABLE 0x0010 | |
525 | #define NV_MSI_X_CAPABLE 0x0020 | |
526 | #define NV_MSI_ENABLED 0x0040 | |
527 | #define NV_MSI_X_ENABLED 0x0080 | |
528 | ||
529 | #define NV_MSI_X_VECTOR_ALL 0x0 | |
530 | #define NV_MSI_X_VECTOR_RX 0x0 | |
531 | #define NV_MSI_X_VECTOR_TX 0x1 | |
532 | #define NV_MSI_X_VECTOR_OTHER 0x2 | |
1da177e4 LT |
533 | |
534 | /* | |
535 | * SMP locking: | |
536 | * All hardware access under dev->priv->lock, except the performance | |
537 | * critical parts: | |
538 | * - rx is (pseudo-) lockless: it relies on the single-threading provided | |
539 | * by the arch code for interrupts. | |
540 | * - tx setup is lockless: it relies on dev->xmit_lock. Actual submission | |
541 | * needs dev->priv->lock :-( | |
542 | * - set_multicast_list: preparation lockless, relies on dev->xmit_lock. | |
543 | */ | |
544 | ||
545 | /* in dev: base, irq */ | |
546 | struct fe_priv { | |
547 | spinlock_t lock; | |
548 | ||
549 | /* General data: | |
550 | * Locking: spin_lock(&np->lock); */ | |
551 | struct net_device_stats stats; | |
552 | int in_shutdown; | |
553 | u32 linkspeed; | |
554 | int duplex; | |
555 | int autoneg; | |
556 | int fixed_mode; | |
557 | int phyaddr; | |
558 | int wolenabled; | |
559 | unsigned int phy_oui; | |
560 | u16 gigabit; | |
561 | ||
562 | /* General data: RO fields */ | |
563 | dma_addr_t ring_addr; | |
564 | struct pci_dev *pci_dev; | |
565 | u32 orig_mac[2]; | |
566 | u32 irqmask; | |
567 | u32 desc_ver; | |
8a4ae7f2 | 568 | u32 txrxctl_bits; |
ee407b02 | 569 | u32 vlanctl_bits; |
86a0f043 AA |
570 | u32 driver_data; |
571 | u32 register_size; | |
1da177e4 LT |
572 | |
573 | void __iomem *base; | |
574 | ||
575 | /* rx specific fields. | |
576 | * Locking: Within irq hander or disable_irq+spin_lock(&np->lock); | |
577 | */ | |
ee73362c | 578 | ring_type rx_ring; |
1da177e4 LT |
579 | unsigned int cur_rx, refill_rx; |
580 | struct sk_buff *rx_skbuff[RX_RING]; | |
581 | dma_addr_t rx_dma[RX_RING]; | |
582 | unsigned int rx_buf_sz; | |
d81c0983 | 583 | unsigned int pkt_limit; |
1da177e4 LT |
584 | struct timer_list oom_kick; |
585 | struct timer_list nic_poll; | |
d33a73c8 | 586 | u32 nic_poll_irq; |
1da177e4 LT |
587 | |
588 | /* media detection workaround. | |
589 | * Locking: Within irq hander or disable_irq+spin_lock(&np->lock); | |
590 | */ | |
591 | int need_linktimer; | |
592 | unsigned long link_timeout; | |
593 | /* | |
594 | * tx specific fields. | |
595 | */ | |
ee73362c | 596 | ring_type tx_ring; |
1da177e4 LT |
597 | unsigned int next_tx, nic_tx; |
598 | struct sk_buff *tx_skbuff[TX_RING]; | |
599 | dma_addr_t tx_dma[TX_RING]; | |
fa45459e | 600 | unsigned int tx_dma_len[TX_RING]; |
1da177e4 | 601 | u32 tx_flags; |
ee407b02 AA |
602 | |
603 | /* vlan fields */ | |
604 | struct vlan_group *vlangrp; | |
d33a73c8 AA |
605 | |
606 | /* msi/msi-x fields */ | |
607 | u32 msi_flags; | |
608 | struct msix_entry msi_x_entry[NV_MSI_X_MAX_VECTORS]; | |
eb91f61b AA |
609 | |
610 | /* flow control */ | |
611 | u32 pause_flags; | |
1da177e4 LT |
612 | }; |
613 | ||
614 | /* | |
615 | * Maximum number of loops until we assume that a bit in the irq mask | |
616 | * is stuck. Overridable with module param. | |
617 | */ | |
618 | static int max_interrupt_work = 5; | |
619 | ||
a971c324 AA |
620 | /* |
621 | * Optimization can be either throuput mode or cpu mode | |
f3b197ac | 622 | * |
a971c324 AA |
623 | * Throughput Mode: Every tx and rx packet will generate an interrupt. |
624 | * CPU Mode: Interrupts are controlled by a timer. | |
625 | */ | |
626 | #define NV_OPTIMIZATION_MODE_THROUGHPUT 0 | |
627 | #define NV_OPTIMIZATION_MODE_CPU 1 | |
628 | static int optimization_mode = NV_OPTIMIZATION_MODE_THROUGHPUT; | |
629 | ||
630 | /* | |
631 | * Poll interval for timer irq | |
632 | * | |
633 | * This interval determines how frequent an interrupt is generated. | |
634 | * The is value is determined by [(time_in_micro_secs * 100) / (2^10)] | |
635 | * Min = 0, and Max = 65535 | |
636 | */ | |
637 | static int poll_interval = -1; | |
638 | ||
d33a73c8 AA |
639 | /* |
640 | * Disable MSI interrupts | |
641 | */ | |
642 | static int disable_msi = 0; | |
643 | ||
644 | /* | |
645 | * Disable MSIX interrupts | |
646 | */ | |
647 | static int disable_msix = 0; | |
648 | ||
1da177e4 LT |
649 | static inline struct fe_priv *get_nvpriv(struct net_device *dev) |
650 | { | |
651 | return netdev_priv(dev); | |
652 | } | |
653 | ||
654 | static inline u8 __iomem *get_hwbase(struct net_device *dev) | |
655 | { | |
ac9c1897 | 656 | return ((struct fe_priv *)netdev_priv(dev))->base; |
1da177e4 LT |
657 | } |
658 | ||
659 | static inline void pci_push(u8 __iomem *base) | |
660 | { | |
661 | /* force out pending posted writes */ | |
662 | readl(base); | |
663 | } | |
664 | ||
665 | static inline u32 nv_descr_getlength(struct ring_desc *prd, u32 v) | |
666 | { | |
667 | return le32_to_cpu(prd->FlagLen) | |
668 | & ((v == DESC_VER_1) ? LEN_MASK_V1 : LEN_MASK_V2); | |
669 | } | |
670 | ||
ee73362c MS |
671 | static inline u32 nv_descr_getlength_ex(struct ring_desc_ex *prd, u32 v) |
672 | { | |
673 | return le32_to_cpu(prd->FlagLen) & LEN_MASK_V2; | |
674 | } | |
675 | ||
1da177e4 LT |
676 | static int reg_delay(struct net_device *dev, int offset, u32 mask, u32 target, |
677 | int delay, int delaymax, const char *msg) | |
678 | { | |
679 | u8 __iomem *base = get_hwbase(dev); | |
680 | ||
681 | pci_push(base); | |
682 | do { | |
683 | udelay(delay); | |
684 | delaymax -= delay; | |
685 | if (delaymax < 0) { | |
686 | if (msg) | |
687 | printk(msg); | |
688 | return 1; | |
689 | } | |
690 | } while ((readl(base + offset) & mask) != target); | |
691 | return 0; | |
692 | } | |
693 | ||
0832b25a AA |
694 | #define NV_SETUP_RX_RING 0x01 |
695 | #define NV_SETUP_TX_RING 0x02 | |
696 | ||
697 | static void setup_hw_rings(struct net_device *dev, int rxtx_flags) | |
698 | { | |
699 | struct fe_priv *np = get_nvpriv(dev); | |
700 | u8 __iomem *base = get_hwbase(dev); | |
701 | ||
702 | if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2) { | |
703 | if (rxtx_flags & NV_SETUP_RX_RING) { | |
704 | writel((u32) cpu_to_le64(np->ring_addr), base + NvRegRxRingPhysAddr); | |
705 | } | |
706 | if (rxtx_flags & NV_SETUP_TX_RING) { | |
707 | writel((u32) cpu_to_le64(np->ring_addr + RX_RING*sizeof(struct ring_desc)), base + NvRegTxRingPhysAddr); | |
708 | } | |
709 | } else { | |
710 | if (rxtx_flags & NV_SETUP_RX_RING) { | |
711 | writel((u32) cpu_to_le64(np->ring_addr), base + NvRegRxRingPhysAddr); | |
712 | writel((u32) (cpu_to_le64(np->ring_addr) >> 32), base + NvRegRxRingPhysAddrHigh); | |
713 | } | |
714 | if (rxtx_flags & NV_SETUP_TX_RING) { | |
715 | writel((u32) cpu_to_le64(np->ring_addr + RX_RING*sizeof(struct ring_desc_ex)), base + NvRegTxRingPhysAddr); | |
716 | writel((u32) (cpu_to_le64(np->ring_addr + RX_RING*sizeof(struct ring_desc_ex)) >> 32), base + NvRegTxRingPhysAddrHigh); | |
717 | } | |
718 | } | |
719 | } | |
720 | ||
84b3932b AA |
721 | static int using_multi_irqs(struct net_device *dev) |
722 | { | |
723 | struct fe_priv *np = get_nvpriv(dev); | |
724 | ||
725 | if (!(np->msi_flags & NV_MSI_X_ENABLED) || | |
726 | ((np->msi_flags & NV_MSI_X_ENABLED) && | |
727 | ((np->msi_flags & NV_MSI_X_VECTORS_MASK) == 0x1))) | |
728 | return 0; | |
729 | else | |
730 | return 1; | |
731 | } | |
732 | ||
733 | static void nv_enable_irq(struct net_device *dev) | |
734 | { | |
735 | struct fe_priv *np = get_nvpriv(dev); | |
736 | ||
737 | if (!using_multi_irqs(dev)) { | |
738 | if (np->msi_flags & NV_MSI_X_ENABLED) | |
739 | enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector); | |
740 | else | |
741 | enable_irq(dev->irq); | |
742 | } else { | |
743 | enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector); | |
744 | enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector); | |
745 | enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector); | |
746 | } | |
747 | } | |
748 | ||
749 | static void nv_disable_irq(struct net_device *dev) | |
750 | { | |
751 | struct fe_priv *np = get_nvpriv(dev); | |
752 | ||
753 | if (!using_multi_irqs(dev)) { | |
754 | if (np->msi_flags & NV_MSI_X_ENABLED) | |
755 | disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector); | |
756 | else | |
757 | disable_irq(dev->irq); | |
758 | } else { | |
759 | disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector); | |
760 | disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector); | |
761 | disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector); | |
762 | } | |
763 | } | |
764 | ||
765 | /* In MSIX mode, a write to irqmask behaves as XOR */ | |
766 | static void nv_enable_hw_interrupts(struct net_device *dev, u32 mask) | |
767 | { | |
768 | u8 __iomem *base = get_hwbase(dev); | |
769 | ||
770 | writel(mask, base + NvRegIrqMask); | |
771 | } | |
772 | ||
773 | static void nv_disable_hw_interrupts(struct net_device *dev, u32 mask) | |
774 | { | |
775 | struct fe_priv *np = get_nvpriv(dev); | |
776 | u8 __iomem *base = get_hwbase(dev); | |
777 | ||
778 | if (np->msi_flags & NV_MSI_X_ENABLED) { | |
779 | writel(mask, base + NvRegIrqMask); | |
780 | } else { | |
781 | if (np->msi_flags & NV_MSI_ENABLED) | |
782 | writel(0, base + NvRegMSIIrqMask); | |
783 | writel(0, base + NvRegIrqMask); | |
784 | } | |
785 | } | |
786 | ||
1da177e4 LT |
787 | #define MII_READ (-1) |
788 | /* mii_rw: read/write a register on the PHY. | |
789 | * | |
790 | * Caller must guarantee serialization | |
791 | */ | |
792 | static int mii_rw(struct net_device *dev, int addr, int miireg, int value) | |
793 | { | |
794 | u8 __iomem *base = get_hwbase(dev); | |
795 | u32 reg; | |
796 | int retval; | |
797 | ||
798 | writel(NVREG_MIISTAT_MASK, base + NvRegMIIStatus); | |
799 | ||
800 | reg = readl(base + NvRegMIIControl); | |
801 | if (reg & NVREG_MIICTL_INUSE) { | |
802 | writel(NVREG_MIICTL_INUSE, base + NvRegMIIControl); | |
803 | udelay(NV_MIIBUSY_DELAY); | |
804 | } | |
805 | ||
806 | reg = (addr << NVREG_MIICTL_ADDRSHIFT) | miireg; | |
807 | if (value != MII_READ) { | |
808 | writel(value, base + NvRegMIIData); | |
809 | reg |= NVREG_MIICTL_WRITE; | |
810 | } | |
811 | writel(reg, base + NvRegMIIControl); | |
812 | ||
813 | if (reg_delay(dev, NvRegMIIControl, NVREG_MIICTL_INUSE, 0, | |
814 | NV_MIIPHY_DELAY, NV_MIIPHY_DELAYMAX, NULL)) { | |
815 | dprintk(KERN_DEBUG "%s: mii_rw of reg %d at PHY %d timed out.\n", | |
816 | dev->name, miireg, addr); | |
817 | retval = -1; | |
818 | } else if (value != MII_READ) { | |
819 | /* it was a write operation - fewer failures are detectable */ | |
820 | dprintk(KERN_DEBUG "%s: mii_rw wrote 0x%x to reg %d at PHY %d\n", | |
821 | dev->name, value, miireg, addr); | |
822 | retval = 0; | |
823 | } else if (readl(base + NvRegMIIStatus) & NVREG_MIISTAT_ERROR) { | |
824 | dprintk(KERN_DEBUG "%s: mii_rw of reg %d at PHY %d failed.\n", | |
825 | dev->name, miireg, addr); | |
826 | retval = -1; | |
827 | } else { | |
828 | retval = readl(base + NvRegMIIData); | |
829 | dprintk(KERN_DEBUG "%s: mii_rw read from reg %d at PHY %d: 0x%x.\n", | |
830 | dev->name, miireg, addr, retval); | |
831 | } | |
832 | ||
833 | return retval; | |
834 | } | |
835 | ||
836 | static int phy_reset(struct net_device *dev) | |
837 | { | |
ac9c1897 | 838 | struct fe_priv *np = netdev_priv(dev); |
1da177e4 LT |
839 | u32 miicontrol; |
840 | unsigned int tries = 0; | |
841 | ||
842 | miicontrol = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ); | |
843 | miicontrol |= BMCR_RESET; | |
844 | if (mii_rw(dev, np->phyaddr, MII_BMCR, miicontrol)) { | |
845 | return -1; | |
846 | } | |
847 | ||
848 | /* wait for 500ms */ | |
849 | msleep(500); | |
850 | ||
851 | /* must wait till reset is deasserted */ | |
852 | while (miicontrol & BMCR_RESET) { | |
853 | msleep(10); | |
854 | miicontrol = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ); | |
855 | /* FIXME: 100 tries seem excessive */ | |
856 | if (tries++ > 100) | |
857 | return -1; | |
858 | } | |
859 | return 0; | |
860 | } | |
861 | ||
862 | static int phy_init(struct net_device *dev) | |
863 | { | |
864 | struct fe_priv *np = get_nvpriv(dev); | |
865 | u8 __iomem *base = get_hwbase(dev); | |
866 | u32 phyinterface, phy_reserved, mii_status, mii_control, mii_control_1000,reg; | |
867 | ||
868 | /* set advertise register */ | |
869 | reg = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ); | |
eb91f61b | 870 | reg |= (ADVERTISE_10HALF|ADVERTISE_10FULL|ADVERTISE_100HALF|ADVERTISE_100FULL|ADVERTISE_PAUSE_ASYM|ADVERTISE_PAUSE_CAP); |
1da177e4 LT |
871 | if (mii_rw(dev, np->phyaddr, MII_ADVERTISE, reg)) { |
872 | printk(KERN_INFO "%s: phy write to advertise failed.\n", pci_name(np->pci_dev)); | |
873 | return PHY_ERROR; | |
874 | } | |
875 | ||
876 | /* get phy interface type */ | |
877 | phyinterface = readl(base + NvRegPhyInterface); | |
878 | ||
879 | /* see if gigabit phy */ | |
880 | mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ); | |
881 | if (mii_status & PHY_GIGABIT) { | |
882 | np->gigabit = PHY_GIGABIT; | |
eb91f61b | 883 | mii_control_1000 = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ); |
1da177e4 LT |
884 | mii_control_1000 &= ~ADVERTISE_1000HALF; |
885 | if (phyinterface & PHY_RGMII) | |
886 | mii_control_1000 |= ADVERTISE_1000FULL; | |
887 | else | |
888 | mii_control_1000 &= ~ADVERTISE_1000FULL; | |
889 | ||
eb91f61b | 890 | if (mii_rw(dev, np->phyaddr, MII_CTRL1000, mii_control_1000)) { |
1da177e4 LT |
891 | printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev)); |
892 | return PHY_ERROR; | |
893 | } | |
894 | } | |
895 | else | |
896 | np->gigabit = 0; | |
897 | ||
898 | /* reset the phy */ | |
899 | if (phy_reset(dev)) { | |
900 | printk(KERN_INFO "%s: phy reset failed\n", pci_name(np->pci_dev)); | |
901 | return PHY_ERROR; | |
902 | } | |
903 | ||
904 | /* phy vendor specific configuration */ | |
905 | if ((np->phy_oui == PHY_OUI_CICADA) && (phyinterface & PHY_RGMII) ) { | |
906 | phy_reserved = mii_rw(dev, np->phyaddr, MII_RESV1, MII_READ); | |
907 | phy_reserved &= ~(PHY_INIT1 | PHY_INIT2); | |
908 | phy_reserved |= (PHY_INIT3 | PHY_INIT4); | |
909 | if (mii_rw(dev, np->phyaddr, MII_RESV1, phy_reserved)) { | |
910 | printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev)); | |
911 | return PHY_ERROR; | |
912 | } | |
913 | phy_reserved = mii_rw(dev, np->phyaddr, MII_NCONFIG, MII_READ); | |
914 | phy_reserved |= PHY_INIT5; | |
915 | if (mii_rw(dev, np->phyaddr, MII_NCONFIG, phy_reserved)) { | |
916 | printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev)); | |
917 | return PHY_ERROR; | |
918 | } | |
919 | } | |
920 | if (np->phy_oui == PHY_OUI_CICADA) { | |
921 | phy_reserved = mii_rw(dev, np->phyaddr, MII_SREVISION, MII_READ); | |
922 | phy_reserved |= PHY_INIT6; | |
923 | if (mii_rw(dev, np->phyaddr, MII_SREVISION, phy_reserved)) { | |
924 | printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev)); | |
925 | return PHY_ERROR; | |
926 | } | |
927 | } | |
eb91f61b AA |
928 | /* some phys clear out pause advertisment on reset, set it back */ |
929 | mii_rw(dev, np->phyaddr, MII_ADVERTISE, reg); | |
1da177e4 LT |
930 | |
931 | /* restart auto negotiation */ | |
932 | mii_control = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ); | |
933 | mii_control |= (BMCR_ANRESTART | BMCR_ANENABLE); | |
934 | if (mii_rw(dev, np->phyaddr, MII_BMCR, mii_control)) { | |
935 | return PHY_ERROR; | |
936 | } | |
937 | ||
938 | return 0; | |
939 | } | |
940 | ||
941 | static void nv_start_rx(struct net_device *dev) | |
942 | { | |
ac9c1897 | 943 | struct fe_priv *np = netdev_priv(dev); |
1da177e4 LT |
944 | u8 __iomem *base = get_hwbase(dev); |
945 | ||
946 | dprintk(KERN_DEBUG "%s: nv_start_rx\n", dev->name); | |
947 | /* Already running? Stop it. */ | |
948 | if (readl(base + NvRegReceiverControl) & NVREG_RCVCTL_START) { | |
949 | writel(0, base + NvRegReceiverControl); | |
950 | pci_push(base); | |
951 | } | |
952 | writel(np->linkspeed, base + NvRegLinkSpeed); | |
953 | pci_push(base); | |
954 | writel(NVREG_RCVCTL_START, base + NvRegReceiverControl); | |
955 | dprintk(KERN_DEBUG "%s: nv_start_rx to duplex %d, speed 0x%08x.\n", | |
956 | dev->name, np->duplex, np->linkspeed); | |
957 | pci_push(base); | |
958 | } | |
959 | ||
960 | static void nv_stop_rx(struct net_device *dev) | |
961 | { | |
962 | u8 __iomem *base = get_hwbase(dev); | |
963 | ||
964 | dprintk(KERN_DEBUG "%s: nv_stop_rx\n", dev->name); | |
965 | writel(0, base + NvRegReceiverControl); | |
966 | reg_delay(dev, NvRegReceiverStatus, NVREG_RCVSTAT_BUSY, 0, | |
967 | NV_RXSTOP_DELAY1, NV_RXSTOP_DELAY1MAX, | |
968 | KERN_INFO "nv_stop_rx: ReceiverStatus remained busy"); | |
969 | ||
970 | udelay(NV_RXSTOP_DELAY2); | |
971 | writel(0, base + NvRegLinkSpeed); | |
972 | } | |
973 | ||
974 | static void nv_start_tx(struct net_device *dev) | |
975 | { | |
976 | u8 __iomem *base = get_hwbase(dev); | |
977 | ||
978 | dprintk(KERN_DEBUG "%s: nv_start_tx\n", dev->name); | |
979 | writel(NVREG_XMITCTL_START, base + NvRegTransmitterControl); | |
980 | pci_push(base); | |
981 | } | |
982 | ||
983 | static void nv_stop_tx(struct net_device *dev) | |
984 | { | |
985 | u8 __iomem *base = get_hwbase(dev); | |
986 | ||
987 | dprintk(KERN_DEBUG "%s: nv_stop_tx\n", dev->name); | |
988 | writel(0, base + NvRegTransmitterControl); | |
989 | reg_delay(dev, NvRegTransmitterStatus, NVREG_XMITSTAT_BUSY, 0, | |
990 | NV_TXSTOP_DELAY1, NV_TXSTOP_DELAY1MAX, | |
991 | KERN_INFO "nv_stop_tx: TransmitterStatus remained busy"); | |
992 | ||
993 | udelay(NV_TXSTOP_DELAY2); | |
994 | writel(0, base + NvRegUnknownTransmitterReg); | |
995 | } | |
996 | ||
997 | static void nv_txrx_reset(struct net_device *dev) | |
998 | { | |
ac9c1897 | 999 | struct fe_priv *np = netdev_priv(dev); |
1da177e4 LT |
1000 | u8 __iomem *base = get_hwbase(dev); |
1001 | ||
1002 | dprintk(KERN_DEBUG "%s: nv_txrx_reset\n", dev->name); | |
8a4ae7f2 | 1003 | writel(NVREG_TXRXCTL_BIT2 | NVREG_TXRXCTL_RESET | np->txrxctl_bits, base + NvRegTxRxControl); |
1da177e4 LT |
1004 | pci_push(base); |
1005 | udelay(NV_TXRX_RESET_DELAY); | |
8a4ae7f2 | 1006 | writel(NVREG_TXRXCTL_BIT2 | np->txrxctl_bits, base + NvRegTxRxControl); |
1da177e4 LT |
1007 | pci_push(base); |
1008 | } | |
1009 | ||
86a0f043 AA |
1010 | static void nv_mac_reset(struct net_device *dev) |
1011 | { | |
1012 | struct fe_priv *np = netdev_priv(dev); | |
1013 | u8 __iomem *base = get_hwbase(dev); | |
1014 | ||
1015 | dprintk(KERN_DEBUG "%s: nv_mac_reset\n", dev->name); | |
1016 | writel(NVREG_TXRXCTL_BIT2 | NVREG_TXRXCTL_RESET | np->txrxctl_bits, base + NvRegTxRxControl); | |
1017 | pci_push(base); | |
1018 | writel(NVREG_MAC_RESET_ASSERT, base + NvRegMacReset); | |
1019 | pci_push(base); | |
1020 | udelay(NV_MAC_RESET_DELAY); | |
1021 | writel(0, base + NvRegMacReset); | |
1022 | pci_push(base); | |
1023 | udelay(NV_MAC_RESET_DELAY); | |
1024 | writel(NVREG_TXRXCTL_BIT2 | np->txrxctl_bits, base + NvRegTxRxControl); | |
1025 | pci_push(base); | |
1026 | } | |
1027 | ||
1da177e4 LT |
1028 | /* |
1029 | * nv_get_stats: dev->get_stats function | |
1030 | * Get latest stats value from the nic. | |
1031 | * Called with read_lock(&dev_base_lock) held for read - | |
1032 | * only synchronized against unregister_netdevice. | |
1033 | */ | |
1034 | static struct net_device_stats *nv_get_stats(struct net_device *dev) | |
1035 | { | |
ac9c1897 | 1036 | struct fe_priv *np = netdev_priv(dev); |
1da177e4 LT |
1037 | |
1038 | /* It seems that the nic always generates interrupts and doesn't | |
1039 | * accumulate errors internally. Thus the current values in np->stats | |
1040 | * are already up to date. | |
1041 | */ | |
1042 | return &np->stats; | |
1043 | } | |
1044 | ||
1045 | /* | |
1046 | * nv_alloc_rx: fill rx ring entries. | |
1047 | * Return 1 if the allocations for the skbs failed and the | |
1048 | * rx engine is without Available descriptors | |
1049 | */ | |
1050 | static int nv_alloc_rx(struct net_device *dev) | |
1051 | { | |
ac9c1897 | 1052 | struct fe_priv *np = netdev_priv(dev); |
1da177e4 LT |
1053 | unsigned int refill_rx = np->refill_rx; |
1054 | int nr; | |
1055 | ||
1056 | while (np->cur_rx != refill_rx) { | |
1057 | struct sk_buff *skb; | |
1058 | ||
1059 | nr = refill_rx % RX_RING; | |
1060 | if (np->rx_skbuff[nr] == NULL) { | |
1061 | ||
d81c0983 | 1062 | skb = dev_alloc_skb(np->rx_buf_sz + NV_RX_ALLOC_PAD); |
1da177e4 LT |
1063 | if (!skb) |
1064 | break; | |
1065 | ||
1066 | skb->dev = dev; | |
1067 | np->rx_skbuff[nr] = skb; | |
1068 | } else { | |
1069 | skb = np->rx_skbuff[nr]; | |
1070 | } | |
1836098f MS |
1071 | np->rx_dma[nr] = pci_map_single(np->pci_dev, skb->data, |
1072 | skb->end-skb->data, PCI_DMA_FROMDEVICE); | |
ee73362c MS |
1073 | if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2) { |
1074 | np->rx_ring.orig[nr].PacketBuffer = cpu_to_le32(np->rx_dma[nr]); | |
1075 | wmb(); | |
1076 | np->rx_ring.orig[nr].FlagLen = cpu_to_le32(np->rx_buf_sz | NV_RX_AVAIL); | |
1077 | } else { | |
1078 | np->rx_ring.ex[nr].PacketBufferHigh = cpu_to_le64(np->rx_dma[nr]) >> 32; | |
1079 | np->rx_ring.ex[nr].PacketBufferLow = cpu_to_le64(np->rx_dma[nr]) & 0x0FFFFFFFF; | |
1080 | wmb(); | |
1081 | np->rx_ring.ex[nr].FlagLen = cpu_to_le32(np->rx_buf_sz | NV_RX2_AVAIL); | |
1082 | } | |
1da177e4 LT |
1083 | dprintk(KERN_DEBUG "%s: nv_alloc_rx: Packet %d marked as Available\n", |
1084 | dev->name, refill_rx); | |
1085 | refill_rx++; | |
1086 | } | |
1087 | np->refill_rx = refill_rx; | |
1088 | if (np->cur_rx - refill_rx == RX_RING) | |
1089 | return 1; | |
1090 | return 0; | |
1091 | } | |
1092 | ||
1093 | static void nv_do_rx_refill(unsigned long data) | |
1094 | { | |
1095 | struct net_device *dev = (struct net_device *) data; | |
ac9c1897 | 1096 | struct fe_priv *np = netdev_priv(dev); |
1da177e4 | 1097 | |
84b3932b AA |
1098 | if (!using_multi_irqs(dev)) { |
1099 | if (np->msi_flags & NV_MSI_X_ENABLED) | |
1100 | disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector); | |
1101 | else | |
1102 | disable_irq(dev->irq); | |
d33a73c8 AA |
1103 | } else { |
1104 | disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector); | |
1105 | } | |
1da177e4 | 1106 | if (nv_alloc_rx(dev)) { |
84b3932b | 1107 | spin_lock_irq(&np->lock); |
1da177e4 LT |
1108 | if (!np->in_shutdown) |
1109 | mod_timer(&np->oom_kick, jiffies + OOM_REFILL); | |
84b3932b | 1110 | spin_unlock_irq(&np->lock); |
1da177e4 | 1111 | } |
84b3932b AA |
1112 | if (!using_multi_irqs(dev)) { |
1113 | if (np->msi_flags & NV_MSI_X_ENABLED) | |
1114 | enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector); | |
1115 | else | |
1116 | enable_irq(dev->irq); | |
d33a73c8 AA |
1117 | } else { |
1118 | enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector); | |
1119 | } | |
1da177e4 LT |
1120 | } |
1121 | ||
f3b197ac | 1122 | static void nv_init_rx(struct net_device *dev) |
1da177e4 | 1123 | { |
ac9c1897 | 1124 | struct fe_priv *np = netdev_priv(dev); |
1da177e4 LT |
1125 | int i; |
1126 | ||
1da177e4 LT |
1127 | np->cur_rx = RX_RING; |
1128 | np->refill_rx = 0; | |
1129 | for (i = 0; i < RX_RING; i++) | |
ee73362c MS |
1130 | if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2) |
1131 | np->rx_ring.orig[i].FlagLen = 0; | |
1132 | else | |
1133 | np->rx_ring.ex[i].FlagLen = 0; | |
d81c0983 MS |
1134 | } |
1135 | ||
1136 | static void nv_init_tx(struct net_device *dev) | |
1137 | { | |
ac9c1897 | 1138 | struct fe_priv *np = netdev_priv(dev); |
d81c0983 MS |
1139 | int i; |
1140 | ||
1141 | np->next_tx = np->nic_tx = 0; | |
ac9c1897 | 1142 | for (i = 0; i < TX_RING; i++) { |
ee73362c MS |
1143 | if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2) |
1144 | np->tx_ring.orig[i].FlagLen = 0; | |
1145 | else | |
1146 | np->tx_ring.ex[i].FlagLen = 0; | |
ac9c1897 | 1147 | np->tx_skbuff[i] = NULL; |
fa45459e | 1148 | np->tx_dma[i] = 0; |
ac9c1897 | 1149 | } |
d81c0983 MS |
1150 | } |
1151 | ||
1152 | static int nv_init_ring(struct net_device *dev) | |
1153 | { | |
1154 | nv_init_tx(dev); | |
1155 | nv_init_rx(dev); | |
1da177e4 LT |
1156 | return nv_alloc_rx(dev); |
1157 | } | |
1158 | ||
fa45459e | 1159 | static int nv_release_txskb(struct net_device *dev, unsigned int skbnr) |
ac9c1897 AA |
1160 | { |
1161 | struct fe_priv *np = netdev_priv(dev); | |
fa45459e AA |
1162 | |
1163 | dprintk(KERN_INFO "%s: nv_release_txskb for skbnr %d\n", | |
1164 | dev->name, skbnr); | |
1165 | ||
1166 | if (np->tx_dma[skbnr]) { | |
1167 | pci_unmap_page(np->pci_dev, np->tx_dma[skbnr], | |
1168 | np->tx_dma_len[skbnr], | |
1169 | PCI_DMA_TODEVICE); | |
1170 | np->tx_dma[skbnr] = 0; | |
1171 | } | |
1172 | ||
1173 | if (np->tx_skbuff[skbnr]) { | |
d33a73c8 | 1174 | dev_kfree_skb_any(np->tx_skbuff[skbnr]); |
fa45459e AA |
1175 | np->tx_skbuff[skbnr] = NULL; |
1176 | return 1; | |
1177 | } else { | |
1178 | return 0; | |
ac9c1897 | 1179 | } |
ac9c1897 AA |
1180 | } |
1181 | ||
1da177e4 LT |
1182 | static void nv_drain_tx(struct net_device *dev) |
1183 | { | |
ac9c1897 AA |
1184 | struct fe_priv *np = netdev_priv(dev); |
1185 | unsigned int i; | |
f3b197ac | 1186 | |
1da177e4 | 1187 | for (i = 0; i < TX_RING; i++) { |
ee73362c MS |
1188 | if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2) |
1189 | np->tx_ring.orig[i].FlagLen = 0; | |
1190 | else | |
1191 | np->tx_ring.ex[i].FlagLen = 0; | |
fa45459e | 1192 | if (nv_release_txskb(dev, i)) |
1da177e4 | 1193 | np->stats.tx_dropped++; |
1da177e4 LT |
1194 | } |
1195 | } | |
1196 | ||
1197 | static void nv_drain_rx(struct net_device *dev) | |
1198 | { | |
ac9c1897 | 1199 | struct fe_priv *np = netdev_priv(dev); |
1da177e4 LT |
1200 | int i; |
1201 | for (i = 0; i < RX_RING; i++) { | |
ee73362c MS |
1202 | if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2) |
1203 | np->rx_ring.orig[i].FlagLen = 0; | |
1204 | else | |
1205 | np->rx_ring.ex[i].FlagLen = 0; | |
1da177e4 LT |
1206 | wmb(); |
1207 | if (np->rx_skbuff[i]) { | |
1208 | pci_unmap_single(np->pci_dev, np->rx_dma[i], | |
1836098f | 1209 | np->rx_skbuff[i]->end-np->rx_skbuff[i]->data, |
1da177e4 LT |
1210 | PCI_DMA_FROMDEVICE); |
1211 | dev_kfree_skb(np->rx_skbuff[i]); | |
1212 | np->rx_skbuff[i] = NULL; | |
1213 | } | |
1214 | } | |
1215 | } | |
1216 | ||
1217 | static void drain_ring(struct net_device *dev) | |
1218 | { | |
1219 | nv_drain_tx(dev); | |
1220 | nv_drain_rx(dev); | |
1221 | } | |
1222 | ||
1223 | /* | |
1224 | * nv_start_xmit: dev->hard_start_xmit function | |
1225 | * Called with dev->xmit_lock held. | |
1226 | */ | |
1227 | static int nv_start_xmit(struct sk_buff *skb, struct net_device *dev) | |
1228 | { | |
ac9c1897 | 1229 | struct fe_priv *np = netdev_priv(dev); |
fa45459e | 1230 | u32 tx_flags = 0; |
ac9c1897 AA |
1231 | u32 tx_flags_extra = (np->desc_ver == DESC_VER_1 ? NV_TX_LASTPACKET : NV_TX2_LASTPACKET); |
1232 | unsigned int fragments = skb_shinfo(skb)->nr_frags; | |
fa45459e AA |
1233 | unsigned int nr = (np->next_tx - 1) % TX_RING; |
1234 | unsigned int start_nr = np->next_tx % TX_RING; | |
ac9c1897 | 1235 | unsigned int i; |
fa45459e AA |
1236 | u32 offset = 0; |
1237 | u32 bcnt; | |
1238 | u32 size = skb->len-skb->data_len; | |
1239 | u32 entries = (size >> NV_TX2_TSO_MAX_SHIFT) + ((size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0); | |
ee407b02 | 1240 | u32 tx_flags_vlan = 0; |
fa45459e AA |
1241 | |
1242 | /* add fragments to entries count */ | |
1243 | for (i = 0; i < fragments; i++) { | |
1244 | entries += (skb_shinfo(skb)->frags[i].size >> NV_TX2_TSO_MAX_SHIFT) + | |
1245 | ((skb_shinfo(skb)->frags[i].size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0); | |
1246 | } | |
ac9c1897 AA |
1247 | |
1248 | spin_lock_irq(&np->lock); | |
1249 | ||
fa45459e | 1250 | if ((np->next_tx - np->nic_tx + entries - 1) > TX_LIMIT_STOP) { |
ac9c1897 AA |
1251 | spin_unlock_irq(&np->lock); |
1252 | netif_stop_queue(dev); | |
1253 | return NETDEV_TX_BUSY; | |
1254 | } | |
1da177e4 | 1255 | |
fa45459e AA |
1256 | /* setup the header buffer */ |
1257 | do { | |
1258 | bcnt = (size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : size; | |
1259 | nr = (nr + 1) % TX_RING; | |
1260 | ||
1261 | np->tx_dma[nr] = pci_map_single(np->pci_dev, skb->data + offset, bcnt, | |
1262 | PCI_DMA_TODEVICE); | |
1263 | np->tx_dma_len[nr] = bcnt; | |
1264 | ||
1265 | if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2) { | |
1266 | np->tx_ring.orig[nr].PacketBuffer = cpu_to_le32(np->tx_dma[nr]); | |
1267 | np->tx_ring.orig[nr].FlagLen = cpu_to_le32((bcnt-1) | tx_flags); | |
1268 | } else { | |
1269 | np->tx_ring.ex[nr].PacketBufferHigh = cpu_to_le64(np->tx_dma[nr]) >> 32; | |
1270 | np->tx_ring.ex[nr].PacketBufferLow = cpu_to_le64(np->tx_dma[nr]) & 0x0FFFFFFFF; | |
1271 | np->tx_ring.ex[nr].FlagLen = cpu_to_le32((bcnt-1) | tx_flags); | |
1272 | } | |
1273 | tx_flags = np->tx_flags; | |
1274 | offset += bcnt; | |
1275 | size -= bcnt; | |
1276 | } while(size); | |
1277 | ||
1278 | /* setup the fragments */ | |
1279 | for (i = 0; i < fragments; i++) { | |
1280 | skb_frag_t *frag = &skb_shinfo(skb)->frags[i]; | |
1281 | u32 size = frag->size; | |
1282 | offset = 0; | |
1283 | ||
1284 | do { | |
1285 | bcnt = (size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : size; | |
1286 | nr = (nr + 1) % TX_RING; | |
1287 | ||
1288 | np->tx_dma[nr] = pci_map_page(np->pci_dev, frag->page, frag->page_offset+offset, bcnt, | |
1289 | PCI_DMA_TODEVICE); | |
1290 | np->tx_dma_len[nr] = bcnt; | |
1da177e4 | 1291 | |
ac9c1897 AA |
1292 | if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2) { |
1293 | np->tx_ring.orig[nr].PacketBuffer = cpu_to_le32(np->tx_dma[nr]); | |
fa45459e | 1294 | np->tx_ring.orig[nr].FlagLen = cpu_to_le32((bcnt-1) | tx_flags); |
ac9c1897 AA |
1295 | } else { |
1296 | np->tx_ring.ex[nr].PacketBufferHigh = cpu_to_le64(np->tx_dma[nr]) >> 32; | |
1297 | np->tx_ring.ex[nr].PacketBufferLow = cpu_to_le64(np->tx_dma[nr]) & 0x0FFFFFFFF; | |
fa45459e | 1298 | np->tx_ring.ex[nr].FlagLen = cpu_to_le32((bcnt-1) | tx_flags); |
ac9c1897 | 1299 | } |
fa45459e AA |
1300 | offset += bcnt; |
1301 | size -= bcnt; | |
1302 | } while (size); | |
1303 | } | |
ac9c1897 | 1304 | |
fa45459e AA |
1305 | /* set last fragment flag */ |
1306 | if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2) { | |
1307 | np->tx_ring.orig[nr].FlagLen |= cpu_to_le32(tx_flags_extra); | |
1308 | } else { | |
1309 | np->tx_ring.ex[nr].FlagLen |= cpu_to_le32(tx_flags_extra); | |
ac9c1897 AA |
1310 | } |
1311 | ||
fa45459e AA |
1312 | np->tx_skbuff[nr] = skb; |
1313 | ||
ac9c1897 AA |
1314 | #ifdef NETIF_F_TSO |
1315 | if (skb_shinfo(skb)->tso_size) | |
fa45459e | 1316 | tx_flags_extra = NV_TX2_TSO | (skb_shinfo(skb)->tso_size << NV_TX2_TSO_SHIFT); |
ac9c1897 AA |
1317 | else |
1318 | #endif | |
fa45459e | 1319 | tx_flags_extra = (skb->ip_summed == CHECKSUM_HW ? (NV_TX2_CHECKSUM_L3|NV_TX2_CHECKSUM_L4) : 0); |
ac9c1897 | 1320 | |
ee407b02 AA |
1321 | /* vlan tag */ |
1322 | if (np->vlangrp && vlan_tx_tag_present(skb)) { | |
1323 | tx_flags_vlan = NV_TX3_VLAN_TAG_PRESENT | vlan_tx_tag_get(skb); | |
1324 | } | |
1325 | ||
fa45459e | 1326 | /* set tx flags */ |
ac9c1897 | 1327 | if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2) { |
fa45459e | 1328 | np->tx_ring.orig[start_nr].FlagLen |= cpu_to_le32(tx_flags | tx_flags_extra); |
ac9c1897 | 1329 | } else { |
ee407b02 | 1330 | np->tx_ring.ex[start_nr].TxVlan = cpu_to_le32(tx_flags_vlan); |
fa45459e | 1331 | np->tx_ring.ex[start_nr].FlagLen |= cpu_to_le32(tx_flags | tx_flags_extra); |
f3b197ac | 1332 | } |
1da177e4 | 1333 | |
fa45459e AA |
1334 | dprintk(KERN_DEBUG "%s: nv_start_xmit: packet %d (entries %d) queued for transmission. tx_flags_extra: %x\n", |
1335 | dev->name, np->next_tx, entries, tx_flags_extra); | |
1da177e4 LT |
1336 | { |
1337 | int j; | |
1338 | for (j=0; j<64; j++) { | |
1339 | if ((j%16) == 0) | |
1340 | dprintk("\n%03x:", j); | |
1341 | dprintk(" %02x", ((unsigned char*)skb->data)[j]); | |
1342 | } | |
1343 | dprintk("\n"); | |
1344 | } | |
1345 | ||
fa45459e | 1346 | np->next_tx += entries; |
1da177e4 LT |
1347 | |
1348 | dev->trans_start = jiffies; | |
1da177e4 | 1349 | spin_unlock_irq(&np->lock); |
8a4ae7f2 | 1350 | writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl); |
1da177e4 | 1351 | pci_push(get_hwbase(dev)); |
ac9c1897 | 1352 | return NETDEV_TX_OK; |
1da177e4 LT |
1353 | } |
1354 | ||
1355 | /* | |
1356 | * nv_tx_done: check for completed packets, release the skbs. | |
1357 | * | |
1358 | * Caller must own np->lock. | |
1359 | */ | |
1360 | static void nv_tx_done(struct net_device *dev) | |
1361 | { | |
ac9c1897 | 1362 | struct fe_priv *np = netdev_priv(dev); |
1da177e4 | 1363 | u32 Flags; |
ac9c1897 AA |
1364 | unsigned int i; |
1365 | struct sk_buff *skb; | |
1da177e4 LT |
1366 | |
1367 | while (np->nic_tx != np->next_tx) { | |
1368 | i = np->nic_tx % TX_RING; | |
1369 | ||
ee73362c MS |
1370 | if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2) |
1371 | Flags = le32_to_cpu(np->tx_ring.orig[i].FlagLen); | |
1372 | else | |
1373 | Flags = le32_to_cpu(np->tx_ring.ex[i].FlagLen); | |
1da177e4 LT |
1374 | |
1375 | dprintk(KERN_DEBUG "%s: nv_tx_done: looking at packet %d, Flags 0x%x.\n", | |
1376 | dev->name, np->nic_tx, Flags); | |
1377 | if (Flags & NV_TX_VALID) | |
1378 | break; | |
1379 | if (np->desc_ver == DESC_VER_1) { | |
ac9c1897 AA |
1380 | if (Flags & NV_TX_LASTPACKET) { |
1381 | skb = np->tx_skbuff[i]; | |
1382 | if (Flags & (NV_TX_RETRYERROR|NV_TX_CARRIERLOST|NV_TX_LATECOLLISION| | |
1383 | NV_TX_UNDERFLOW|NV_TX_ERROR)) { | |
1384 | if (Flags & NV_TX_UNDERFLOW) | |
1385 | np->stats.tx_fifo_errors++; | |
1386 | if (Flags & NV_TX_CARRIERLOST) | |
1387 | np->stats.tx_carrier_errors++; | |
1388 | np->stats.tx_errors++; | |
1389 | } else { | |
1390 | np->stats.tx_packets++; | |
1391 | np->stats.tx_bytes += skb->len; | |
1392 | } | |
1da177e4 LT |
1393 | } |
1394 | } else { | |
ac9c1897 AA |
1395 | if (Flags & NV_TX2_LASTPACKET) { |
1396 | skb = np->tx_skbuff[i]; | |
1397 | if (Flags & (NV_TX2_RETRYERROR|NV_TX2_CARRIERLOST|NV_TX2_LATECOLLISION| | |
1398 | NV_TX2_UNDERFLOW|NV_TX2_ERROR)) { | |
1399 | if (Flags & NV_TX2_UNDERFLOW) | |
1400 | np->stats.tx_fifo_errors++; | |
1401 | if (Flags & NV_TX2_CARRIERLOST) | |
1402 | np->stats.tx_carrier_errors++; | |
1403 | np->stats.tx_errors++; | |
1404 | } else { | |
1405 | np->stats.tx_packets++; | |
1406 | np->stats.tx_bytes += skb->len; | |
f3b197ac | 1407 | } |
1da177e4 LT |
1408 | } |
1409 | } | |
fa45459e | 1410 | nv_release_txskb(dev, i); |
1da177e4 LT |
1411 | np->nic_tx++; |
1412 | } | |
1413 | if (np->next_tx - np->nic_tx < TX_LIMIT_START) | |
1414 | netif_wake_queue(dev); | |
1415 | } | |
1416 | ||
1417 | /* | |
1418 | * nv_tx_timeout: dev->tx_timeout function | |
1419 | * Called with dev->xmit_lock held. | |
1420 | */ | |
1421 | static void nv_tx_timeout(struct net_device *dev) | |
1422 | { | |
ac9c1897 | 1423 | struct fe_priv *np = netdev_priv(dev); |
1da177e4 | 1424 | u8 __iomem *base = get_hwbase(dev); |
d33a73c8 AA |
1425 | u32 status; |
1426 | ||
1427 | if (np->msi_flags & NV_MSI_X_ENABLED) | |
1428 | status = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQSTAT_MASK; | |
1429 | else | |
1430 | status = readl(base + NvRegIrqStatus) & NVREG_IRQSTAT_MASK; | |
1da177e4 | 1431 | |
d33a73c8 | 1432 | printk(KERN_INFO "%s: Got tx_timeout. irq: %08x\n", dev->name, status); |
1da177e4 | 1433 | |
c2dba06d MS |
1434 | { |
1435 | int i; | |
1436 | ||
1437 | printk(KERN_INFO "%s: Ring at %lx: next %d nic %d\n", | |
1438 | dev->name, (unsigned long)np->ring_addr, | |
1439 | np->next_tx, np->nic_tx); | |
1440 | printk(KERN_INFO "%s: Dumping tx registers\n", dev->name); | |
86a0f043 | 1441 | for (i=0;i<=np->register_size;i+= 32) { |
c2dba06d MS |
1442 | printk(KERN_INFO "%3x: %08x %08x %08x %08x %08x %08x %08x %08x\n", |
1443 | i, | |
1444 | readl(base + i + 0), readl(base + i + 4), | |
1445 | readl(base + i + 8), readl(base + i + 12), | |
1446 | readl(base + i + 16), readl(base + i + 20), | |
1447 | readl(base + i + 24), readl(base + i + 28)); | |
1448 | } | |
1449 | printk(KERN_INFO "%s: Dumping tx ring\n", dev->name); | |
1450 | for (i=0;i<TX_RING;i+= 4) { | |
ee73362c MS |
1451 | if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2) { |
1452 | printk(KERN_INFO "%03x: %08x %08x // %08x %08x // %08x %08x // %08x %08x\n", | |
f3b197ac | 1453 | i, |
ee73362c MS |
1454 | le32_to_cpu(np->tx_ring.orig[i].PacketBuffer), |
1455 | le32_to_cpu(np->tx_ring.orig[i].FlagLen), | |
1456 | le32_to_cpu(np->tx_ring.orig[i+1].PacketBuffer), | |
1457 | le32_to_cpu(np->tx_ring.orig[i+1].FlagLen), | |
1458 | le32_to_cpu(np->tx_ring.orig[i+2].PacketBuffer), | |
1459 | le32_to_cpu(np->tx_ring.orig[i+2].FlagLen), | |
1460 | le32_to_cpu(np->tx_ring.orig[i+3].PacketBuffer), | |
1461 | le32_to_cpu(np->tx_ring.orig[i+3].FlagLen)); | |
1462 | } else { | |
1463 | printk(KERN_INFO "%03x: %08x %08x %08x // %08x %08x %08x // %08x %08x %08x // %08x %08x %08x\n", | |
f3b197ac | 1464 | i, |
ee73362c MS |
1465 | le32_to_cpu(np->tx_ring.ex[i].PacketBufferHigh), |
1466 | le32_to_cpu(np->tx_ring.ex[i].PacketBufferLow), | |
1467 | le32_to_cpu(np->tx_ring.ex[i].FlagLen), | |
1468 | le32_to_cpu(np->tx_ring.ex[i+1].PacketBufferHigh), | |
1469 | le32_to_cpu(np->tx_ring.ex[i+1].PacketBufferLow), | |
1470 | le32_to_cpu(np->tx_ring.ex[i+1].FlagLen), | |
1471 | le32_to_cpu(np->tx_ring.ex[i+2].PacketBufferHigh), | |
1472 | le32_to_cpu(np->tx_ring.ex[i+2].PacketBufferLow), | |
1473 | le32_to_cpu(np->tx_ring.ex[i+2].FlagLen), | |
1474 | le32_to_cpu(np->tx_ring.ex[i+3].PacketBufferHigh), | |
1475 | le32_to_cpu(np->tx_ring.ex[i+3].PacketBufferLow), | |
1476 | le32_to_cpu(np->tx_ring.ex[i+3].FlagLen)); | |
1477 | } | |
c2dba06d MS |
1478 | } |
1479 | } | |
1480 | ||
1da177e4 LT |
1481 | spin_lock_irq(&np->lock); |
1482 | ||
1483 | /* 1) stop tx engine */ | |
1484 | nv_stop_tx(dev); | |
1485 | ||
1486 | /* 2) check that the packets were not sent already: */ | |
1487 | nv_tx_done(dev); | |
1488 | ||
1489 | /* 3) if there are dead entries: clear everything */ | |
1490 | if (np->next_tx != np->nic_tx) { | |
1491 | printk(KERN_DEBUG "%s: tx_timeout: dead entries!\n", dev->name); | |
1492 | nv_drain_tx(dev); | |
1493 | np->next_tx = np->nic_tx = 0; | |
0832b25a | 1494 | setup_hw_rings(dev, NV_SETUP_TX_RING); |
1da177e4 LT |
1495 | netif_wake_queue(dev); |
1496 | } | |
1497 | ||
1498 | /* 4) restart tx engine */ | |
1499 | nv_start_tx(dev); | |
1500 | spin_unlock_irq(&np->lock); | |
1501 | } | |
1502 | ||
22c6d143 MS |
1503 | /* |
1504 | * Called when the nic notices a mismatch between the actual data len on the | |
1505 | * wire and the len indicated in the 802 header | |
1506 | */ | |
1507 | static int nv_getlen(struct net_device *dev, void *packet, int datalen) | |
1508 | { | |
1509 | int hdrlen; /* length of the 802 header */ | |
1510 | int protolen; /* length as stored in the proto field */ | |
1511 | ||
1512 | /* 1) calculate len according to header */ | |
1513 | if ( ((struct vlan_ethhdr *)packet)->h_vlan_proto == __constant_htons(ETH_P_8021Q)) { | |
1514 | protolen = ntohs( ((struct vlan_ethhdr *)packet)->h_vlan_encapsulated_proto ); | |
1515 | hdrlen = VLAN_HLEN; | |
1516 | } else { | |
1517 | protolen = ntohs( ((struct ethhdr *)packet)->h_proto); | |
1518 | hdrlen = ETH_HLEN; | |
1519 | } | |
1520 | dprintk(KERN_DEBUG "%s: nv_getlen: datalen %d, protolen %d, hdrlen %d\n", | |
1521 | dev->name, datalen, protolen, hdrlen); | |
1522 | if (protolen > ETH_DATA_LEN) | |
1523 | return datalen; /* Value in proto field not a len, no checks possible */ | |
1524 | ||
1525 | protolen += hdrlen; | |
1526 | /* consistency checks: */ | |
1527 | if (datalen > ETH_ZLEN) { | |
1528 | if (datalen >= protolen) { | |
1529 | /* more data on wire than in 802 header, trim of | |
1530 | * additional data. | |
1531 | */ | |
1532 | dprintk(KERN_DEBUG "%s: nv_getlen: accepting %d bytes.\n", | |
1533 | dev->name, protolen); | |
1534 | return protolen; | |
1535 | } else { | |
1536 | /* less data on wire than mentioned in header. | |
1537 | * Discard the packet. | |
1538 | */ | |
1539 | dprintk(KERN_DEBUG "%s: nv_getlen: discarding long packet.\n", | |
1540 | dev->name); | |
1541 | return -1; | |
1542 | } | |
1543 | } else { | |
1544 | /* short packet. Accept only if 802 values are also short */ | |
1545 | if (protolen > ETH_ZLEN) { | |
1546 | dprintk(KERN_DEBUG "%s: nv_getlen: discarding short packet.\n", | |
1547 | dev->name); | |
1548 | return -1; | |
1549 | } | |
1550 | dprintk(KERN_DEBUG "%s: nv_getlen: accepting %d bytes.\n", | |
1551 | dev->name, datalen); | |
1552 | return datalen; | |
1553 | } | |
1554 | } | |
1555 | ||
1da177e4 LT |
1556 | static void nv_rx_process(struct net_device *dev) |
1557 | { | |
ac9c1897 | 1558 | struct fe_priv *np = netdev_priv(dev); |
1da177e4 | 1559 | u32 Flags; |
ee407b02 AA |
1560 | u32 vlanflags = 0; |
1561 | ||
1da177e4 LT |
1562 | for (;;) { |
1563 | struct sk_buff *skb; | |
1564 | int len; | |
1565 | int i; | |
1566 | if (np->cur_rx - np->refill_rx >= RX_RING) | |
1567 | break; /* we scanned the whole ring - do not continue */ | |
1568 | ||
1569 | i = np->cur_rx % RX_RING; | |
ee73362c MS |
1570 | if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2) { |
1571 | Flags = le32_to_cpu(np->rx_ring.orig[i].FlagLen); | |
1572 | len = nv_descr_getlength(&np->rx_ring.orig[i], np->desc_ver); | |
1573 | } else { | |
1574 | Flags = le32_to_cpu(np->rx_ring.ex[i].FlagLen); | |
1575 | len = nv_descr_getlength_ex(&np->rx_ring.ex[i], np->desc_ver); | |
ee407b02 | 1576 | vlanflags = le32_to_cpu(np->rx_ring.ex[i].PacketBufferLow); |
ee73362c | 1577 | } |
1da177e4 LT |
1578 | |
1579 | dprintk(KERN_DEBUG "%s: nv_rx_process: looking at packet %d, Flags 0x%x.\n", | |
1580 | dev->name, np->cur_rx, Flags); | |
1581 | ||
1582 | if (Flags & NV_RX_AVAIL) | |
1583 | break; /* still owned by hardware, */ | |
1584 | ||
1585 | /* | |
1586 | * the packet is for us - immediately tear down the pci mapping. | |
1587 | * TODO: check if a prefetch of the first cacheline improves | |
1588 | * the performance. | |
1589 | */ | |
1590 | pci_unmap_single(np->pci_dev, np->rx_dma[i], | |
1836098f | 1591 | np->rx_skbuff[i]->end-np->rx_skbuff[i]->data, |
1da177e4 LT |
1592 | PCI_DMA_FROMDEVICE); |
1593 | ||
1594 | { | |
1595 | int j; | |
1596 | dprintk(KERN_DEBUG "Dumping packet (flags 0x%x).",Flags); | |
1597 | for (j=0; j<64; j++) { | |
1598 | if ((j%16) == 0) | |
1599 | dprintk("\n%03x:", j); | |
1600 | dprintk(" %02x", ((unsigned char*)np->rx_skbuff[i]->data)[j]); | |
1601 | } | |
1602 | dprintk("\n"); | |
1603 | } | |
1604 | /* look at what we actually got: */ | |
1605 | if (np->desc_ver == DESC_VER_1) { | |
1606 | if (!(Flags & NV_RX_DESCRIPTORVALID)) | |
1607 | goto next_pkt; | |
1608 | ||
a971c324 AA |
1609 | if (Flags & NV_RX_ERROR) { |
1610 | if (Flags & NV_RX_MISSEDFRAME) { | |
1611 | np->stats.rx_missed_errors++; | |
1da177e4 LT |
1612 | np->stats.rx_errors++; |
1613 | goto next_pkt; | |
1614 | } | |
a971c324 AA |
1615 | if (Flags & (NV_RX_ERROR1|NV_RX_ERROR2|NV_RX_ERROR3)) { |
1616 | np->stats.rx_errors++; | |
1617 | goto next_pkt; | |
1618 | } | |
1619 | if (Flags & NV_RX_CRCERR) { | |
1620 | np->stats.rx_crc_errors++; | |
1621 | np->stats.rx_errors++; | |
1622 | goto next_pkt; | |
1623 | } | |
1624 | if (Flags & NV_RX_OVERFLOW) { | |
1625 | np->stats.rx_over_errors++; | |
1626 | np->stats.rx_errors++; | |
1627 | goto next_pkt; | |
1628 | } | |
1629 | if (Flags & NV_RX_ERROR4) { | |
1630 | len = nv_getlen(dev, np->rx_skbuff[i]->data, len); | |
1631 | if (len < 0) { | |
1632 | np->stats.rx_errors++; | |
1633 | goto next_pkt; | |
1634 | } | |
1635 | } | |
1636 | /* framing errors are soft errors. */ | |
1637 | if (Flags & NV_RX_FRAMINGERR) { | |
1638 | if (Flags & NV_RX_SUBSTRACT1) { | |
1639 | len--; | |
1640 | } | |
22c6d143 MS |
1641 | } |
1642 | } | |
1da177e4 LT |
1643 | } else { |
1644 | if (!(Flags & NV_RX2_DESCRIPTORVALID)) | |
1645 | goto next_pkt; | |
1646 | ||
a971c324 AA |
1647 | if (Flags & NV_RX2_ERROR) { |
1648 | if (Flags & (NV_RX2_ERROR1|NV_RX2_ERROR2|NV_RX2_ERROR3)) { | |
1da177e4 LT |
1649 | np->stats.rx_errors++; |
1650 | goto next_pkt; | |
1651 | } | |
a971c324 AA |
1652 | if (Flags & NV_RX2_CRCERR) { |
1653 | np->stats.rx_crc_errors++; | |
1654 | np->stats.rx_errors++; | |
1655 | goto next_pkt; | |
1656 | } | |
1657 | if (Flags & NV_RX2_OVERFLOW) { | |
1658 | np->stats.rx_over_errors++; | |
1659 | np->stats.rx_errors++; | |
1660 | goto next_pkt; | |
1661 | } | |
1662 | if (Flags & NV_RX2_ERROR4) { | |
1663 | len = nv_getlen(dev, np->rx_skbuff[i]->data, len); | |
1664 | if (len < 0) { | |
1665 | np->stats.rx_errors++; | |
1666 | goto next_pkt; | |
1667 | } | |
1668 | } | |
1669 | /* framing errors are soft errors */ | |
1670 | if (Flags & NV_RX2_FRAMINGERR) { | |
1671 | if (Flags & NV_RX2_SUBSTRACT1) { | |
1672 | len--; | |
1673 | } | |
22c6d143 MS |
1674 | } |
1675 | } | |
1da177e4 LT |
1676 | Flags &= NV_RX2_CHECKSUMMASK; |
1677 | if (Flags == NV_RX2_CHECKSUMOK1 || | |
1678 | Flags == NV_RX2_CHECKSUMOK2 || | |
1679 | Flags == NV_RX2_CHECKSUMOK3) { | |
1680 | dprintk(KERN_DEBUG "%s: hw checksum hit!.\n", dev->name); | |
1681 | np->rx_skbuff[i]->ip_summed = CHECKSUM_UNNECESSARY; | |
1682 | } else { | |
1683 | dprintk(KERN_DEBUG "%s: hwchecksum miss!.\n", dev->name); | |
1684 | } | |
1685 | } | |
1686 | /* got a valid packet - forward it to the network core */ | |
1687 | skb = np->rx_skbuff[i]; | |
1688 | np->rx_skbuff[i] = NULL; | |
1689 | ||
1690 | skb_put(skb, len); | |
1691 | skb->protocol = eth_type_trans(skb, dev); | |
1692 | dprintk(KERN_DEBUG "%s: nv_rx_process: packet %d with %d bytes, proto %d accepted.\n", | |
1693 | dev->name, np->cur_rx, len, skb->protocol); | |
ee407b02 AA |
1694 | if (np->vlangrp && (vlanflags & NV_RX3_VLAN_TAG_PRESENT)) { |
1695 | vlan_hwaccel_rx(skb, np->vlangrp, vlanflags & NV_RX3_VLAN_TAG_MASK); | |
1696 | } else { | |
1697 | netif_rx(skb); | |
1698 | } | |
1da177e4 LT |
1699 | dev->last_rx = jiffies; |
1700 | np->stats.rx_packets++; | |
1701 | np->stats.rx_bytes += len; | |
1702 | next_pkt: | |
1703 | np->cur_rx++; | |
1704 | } | |
1705 | } | |
1706 | ||
d81c0983 MS |
1707 | static void set_bufsize(struct net_device *dev) |
1708 | { | |
1709 | struct fe_priv *np = netdev_priv(dev); | |
1710 | ||
1711 | if (dev->mtu <= ETH_DATA_LEN) | |
1712 | np->rx_buf_sz = ETH_DATA_LEN + NV_RX_HEADERS; | |
1713 | else | |
1714 | np->rx_buf_sz = dev->mtu + NV_RX_HEADERS; | |
1715 | } | |
1716 | ||
1da177e4 LT |
1717 | /* |
1718 | * nv_change_mtu: dev->change_mtu function | |
1719 | * Called with dev_base_lock held for read. | |
1720 | */ | |
1721 | static int nv_change_mtu(struct net_device *dev, int new_mtu) | |
1722 | { | |
ac9c1897 | 1723 | struct fe_priv *np = netdev_priv(dev); |
d81c0983 MS |
1724 | int old_mtu; |
1725 | ||
1726 | if (new_mtu < 64 || new_mtu > np->pkt_limit) | |
1da177e4 | 1727 | return -EINVAL; |
d81c0983 MS |
1728 | |
1729 | old_mtu = dev->mtu; | |
1da177e4 | 1730 | dev->mtu = new_mtu; |
d81c0983 MS |
1731 | |
1732 | /* return early if the buffer sizes will not change */ | |
1733 | if (old_mtu <= ETH_DATA_LEN && new_mtu <= ETH_DATA_LEN) | |
1734 | return 0; | |
1735 | if (old_mtu == new_mtu) | |
1736 | return 0; | |
1737 | ||
1738 | /* synchronized against open : rtnl_lock() held by caller */ | |
1739 | if (netif_running(dev)) { | |
25097d4b | 1740 | u8 __iomem *base = get_hwbase(dev); |
d81c0983 MS |
1741 | /* |
1742 | * It seems that the nic preloads valid ring entries into an | |
1743 | * internal buffer. The procedure for flushing everything is | |
1744 | * guessed, there is probably a simpler approach. | |
1745 | * Changing the MTU is a rare event, it shouldn't matter. | |
1746 | */ | |
84b3932b | 1747 | nv_disable_irq(dev); |
d81c0983 MS |
1748 | spin_lock_bh(&dev->xmit_lock); |
1749 | spin_lock(&np->lock); | |
1750 | /* stop engines */ | |
1751 | nv_stop_rx(dev); | |
1752 | nv_stop_tx(dev); | |
1753 | nv_txrx_reset(dev); | |
1754 | /* drain rx queue */ | |
1755 | nv_drain_rx(dev); | |
1756 | nv_drain_tx(dev); | |
1757 | /* reinit driver view of the rx queue */ | |
1758 | nv_init_rx(dev); | |
1759 | nv_init_tx(dev); | |
1760 | /* alloc new rx buffers */ | |
1761 | set_bufsize(dev); | |
1762 | if (nv_alloc_rx(dev)) { | |
1763 | if (!np->in_shutdown) | |
1764 | mod_timer(&np->oom_kick, jiffies + OOM_REFILL); | |
1765 | } | |
1766 | /* reinit nic view of the rx queue */ | |
1767 | writel(np->rx_buf_sz, base + NvRegOffloadConfig); | |
0832b25a | 1768 | setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING); |
d81c0983 MS |
1769 | writel( ((RX_RING-1) << NVREG_RINGSZ_RXSHIFT) + ((TX_RING-1) << NVREG_RINGSZ_TXSHIFT), |
1770 | base + NvRegRingSizes); | |
1771 | pci_push(base); | |
8a4ae7f2 | 1772 | writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl); |
d81c0983 MS |
1773 | pci_push(base); |
1774 | ||
1775 | /* restart rx engine */ | |
1776 | nv_start_rx(dev); | |
1777 | nv_start_tx(dev); | |
1778 | spin_unlock(&np->lock); | |
1779 | spin_unlock_bh(&dev->xmit_lock); | |
84b3932b | 1780 | nv_enable_irq(dev); |
d81c0983 | 1781 | } |
1da177e4 LT |
1782 | return 0; |
1783 | } | |
1784 | ||
72b31782 MS |
1785 | static void nv_copy_mac_to_hw(struct net_device *dev) |
1786 | { | |
25097d4b | 1787 | u8 __iomem *base = get_hwbase(dev); |
72b31782 MS |
1788 | u32 mac[2]; |
1789 | ||
1790 | mac[0] = (dev->dev_addr[0] << 0) + (dev->dev_addr[1] << 8) + | |
1791 | (dev->dev_addr[2] << 16) + (dev->dev_addr[3] << 24); | |
1792 | mac[1] = (dev->dev_addr[4] << 0) + (dev->dev_addr[5] << 8); | |
1793 | ||
1794 | writel(mac[0], base + NvRegMacAddrA); | |
1795 | writel(mac[1], base + NvRegMacAddrB); | |
1796 | } | |
1797 | ||
1798 | /* | |
1799 | * nv_set_mac_address: dev->set_mac_address function | |
1800 | * Called with rtnl_lock() held. | |
1801 | */ | |
1802 | static int nv_set_mac_address(struct net_device *dev, void *addr) | |
1803 | { | |
ac9c1897 | 1804 | struct fe_priv *np = netdev_priv(dev); |
72b31782 MS |
1805 | struct sockaddr *macaddr = (struct sockaddr*)addr; |
1806 | ||
1807 | if(!is_valid_ether_addr(macaddr->sa_data)) | |
1808 | return -EADDRNOTAVAIL; | |
1809 | ||
1810 | /* synchronized against open : rtnl_lock() held by caller */ | |
1811 | memcpy(dev->dev_addr, macaddr->sa_data, ETH_ALEN); | |
1812 | ||
1813 | if (netif_running(dev)) { | |
1814 | spin_lock_bh(&dev->xmit_lock); | |
1815 | spin_lock_irq(&np->lock); | |
1816 | ||
1817 | /* stop rx engine */ | |
1818 | nv_stop_rx(dev); | |
1819 | ||
1820 | /* set mac address */ | |
1821 | nv_copy_mac_to_hw(dev); | |
1822 | ||
1823 | /* restart rx engine */ | |
1824 | nv_start_rx(dev); | |
1825 | spin_unlock_irq(&np->lock); | |
1826 | spin_unlock_bh(&dev->xmit_lock); | |
1827 | } else { | |
1828 | nv_copy_mac_to_hw(dev); | |
1829 | } | |
1830 | return 0; | |
1831 | } | |
1832 | ||
1da177e4 LT |
1833 | /* |
1834 | * nv_set_multicast: dev->set_multicast function | |
1835 | * Called with dev->xmit_lock held. | |
1836 | */ | |
1837 | static void nv_set_multicast(struct net_device *dev) | |
1838 | { | |
ac9c1897 | 1839 | struct fe_priv *np = netdev_priv(dev); |
1da177e4 LT |
1840 | u8 __iomem *base = get_hwbase(dev); |
1841 | u32 addr[2]; | |
1842 | u32 mask[2]; | |
1843 | u32 pff; | |
1844 | ||
1845 | memset(addr, 0, sizeof(addr)); | |
1846 | memset(mask, 0, sizeof(mask)); | |
1847 | ||
1848 | if (dev->flags & IFF_PROMISC) { | |
1849 | printk(KERN_NOTICE "%s: Promiscuous mode enabled.\n", dev->name); | |
1850 | pff = NVREG_PFF_PROMISC; | |
1851 | } else { | |
1852 | pff = NVREG_PFF_MYADDR; | |
1853 | ||
1854 | if (dev->flags & IFF_ALLMULTI || dev->mc_list) { | |
1855 | u32 alwaysOff[2]; | |
1856 | u32 alwaysOn[2]; | |
1857 | ||
1858 | alwaysOn[0] = alwaysOn[1] = alwaysOff[0] = alwaysOff[1] = 0xffffffff; | |
1859 | if (dev->flags & IFF_ALLMULTI) { | |
1860 | alwaysOn[0] = alwaysOn[1] = alwaysOff[0] = alwaysOff[1] = 0; | |
1861 | } else { | |
1862 | struct dev_mc_list *walk; | |
1863 | ||
1864 | walk = dev->mc_list; | |
1865 | while (walk != NULL) { | |
1866 | u32 a, b; | |
1867 | a = le32_to_cpu(*(u32 *) walk->dmi_addr); | |
1868 | b = le16_to_cpu(*(u16 *) (&walk->dmi_addr[4])); | |
1869 | alwaysOn[0] &= a; | |
1870 | alwaysOff[0] &= ~a; | |
1871 | alwaysOn[1] &= b; | |
1872 | alwaysOff[1] &= ~b; | |
1873 | walk = walk->next; | |
1874 | } | |
1875 | } | |
1876 | addr[0] = alwaysOn[0]; | |
1877 | addr[1] = alwaysOn[1]; | |
1878 | mask[0] = alwaysOn[0] | alwaysOff[0]; | |
1879 | mask[1] = alwaysOn[1] | alwaysOff[1]; | |
1880 | } | |
1881 | } | |
1882 | addr[0] |= NVREG_MCASTADDRA_FORCE; | |
1883 | pff |= NVREG_PFF_ALWAYS; | |
1884 | spin_lock_irq(&np->lock); | |
1885 | nv_stop_rx(dev); | |
1886 | writel(addr[0], base + NvRegMulticastAddrA); | |
1887 | writel(addr[1], base + NvRegMulticastAddrB); | |
1888 | writel(mask[0], base + NvRegMulticastMaskA); | |
1889 | writel(mask[1], base + NvRegMulticastMaskB); | |
1890 | writel(pff, base + NvRegPacketFilterFlags); | |
1891 | dprintk(KERN_INFO "%s: reconfiguration for multicast lists.\n", | |
1892 | dev->name); | |
1893 | nv_start_rx(dev); | |
1894 | spin_unlock_irq(&np->lock); | |
1895 | } | |
1896 | ||
4ea7f299 AA |
1897 | /** |
1898 | * nv_update_linkspeed: Setup the MAC according to the link partner | |
1899 | * @dev: Network device to be configured | |
1900 | * | |
1901 | * The function queries the PHY and checks if there is a link partner. | |
1902 | * If yes, then it sets up the MAC accordingly. Otherwise, the MAC is | |
1903 | * set to 10 MBit HD. | |
1904 | * | |
1905 | * The function returns 0 if there is no link partner and 1 if there is | |
1906 | * a good link partner. | |
1907 | */ | |
1da177e4 LT |
1908 | static int nv_update_linkspeed(struct net_device *dev) |
1909 | { | |
ac9c1897 | 1910 | struct fe_priv *np = netdev_priv(dev); |
1da177e4 | 1911 | u8 __iomem *base = get_hwbase(dev); |
eb91f61b AA |
1912 | int adv = 0; |
1913 | int lpa = 0; | |
1914 | int adv_lpa, adv_pause, lpa_pause; | |
1da177e4 LT |
1915 | int newls = np->linkspeed; |
1916 | int newdup = np->duplex; | |
1917 | int mii_status; | |
1918 | int retval = 0; | |
1919 | u32 control_1000, status_1000, phyreg; | |
1920 | ||
1921 | /* BMSR_LSTATUS is latched, read it twice: | |
1922 | * we want the current value. | |
1923 | */ | |
1924 | mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ); | |
1925 | mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ); | |
1926 | ||
1927 | if (!(mii_status & BMSR_LSTATUS)) { | |
1928 | dprintk(KERN_DEBUG "%s: no link detected by phy - falling back to 10HD.\n", | |
1929 | dev->name); | |
1930 | newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10; | |
1931 | newdup = 0; | |
1932 | retval = 0; | |
1933 | goto set_speed; | |
1934 | } | |
1935 | ||
1936 | if (np->autoneg == 0) { | |
1937 | dprintk(KERN_DEBUG "%s: nv_update_linkspeed: autoneg off, PHY set to 0x%04x.\n", | |
1938 | dev->name, np->fixed_mode); | |
1939 | if (np->fixed_mode & LPA_100FULL) { | |
1940 | newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100; | |
1941 | newdup = 1; | |
1942 | } else if (np->fixed_mode & LPA_100HALF) { | |
1943 | newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100; | |
1944 | newdup = 0; | |
1945 | } else if (np->fixed_mode & LPA_10FULL) { | |
1946 | newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10; | |
1947 | newdup = 1; | |
1948 | } else { | |
1949 | newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10; | |
1950 | newdup = 0; | |
1951 | } | |
1952 | retval = 1; | |
1953 | goto set_speed; | |
1954 | } | |
1955 | /* check auto negotiation is complete */ | |
1956 | if (!(mii_status & BMSR_ANEGCOMPLETE)) { | |
1957 | /* still in autonegotiation - configure nic for 10 MBit HD and wait. */ | |
1958 | newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10; | |
1959 | newdup = 0; | |
1960 | retval = 0; | |
1961 | dprintk(KERN_DEBUG "%s: autoneg not completed - falling back to 10HD.\n", dev->name); | |
1962 | goto set_speed; | |
1963 | } | |
1964 | ||
1965 | retval = 1; | |
1966 | if (np->gigabit == PHY_GIGABIT) { | |
eb91f61b AA |
1967 | control_1000 = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ); |
1968 | status_1000 = mii_rw(dev, np->phyaddr, MII_STAT1000, MII_READ); | |
1da177e4 LT |
1969 | |
1970 | if ((control_1000 & ADVERTISE_1000FULL) && | |
1971 | (status_1000 & LPA_1000FULL)) { | |
1972 | dprintk(KERN_DEBUG "%s: nv_update_linkspeed: GBit ethernet detected.\n", | |
1973 | dev->name); | |
1974 | newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_1000; | |
1975 | newdup = 1; | |
1976 | goto set_speed; | |
1977 | } | |
1978 | } | |
1979 | ||
1980 | adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ); | |
1981 | lpa = mii_rw(dev, np->phyaddr, MII_LPA, MII_READ); | |
1982 | dprintk(KERN_DEBUG "%s: nv_update_linkspeed: PHY advertises 0x%04x, lpa 0x%04x.\n", | |
1983 | dev->name, adv, lpa); | |
1984 | ||
1985 | /* FIXME: handle parallel detection properly */ | |
eb91f61b AA |
1986 | adv_lpa = lpa & adv; |
1987 | if (adv_lpa & LPA_100FULL) { | |
1da177e4 LT |
1988 | newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100; |
1989 | newdup = 1; | |
eb91f61b | 1990 | } else if (adv_lpa & LPA_100HALF) { |
1da177e4 LT |
1991 | newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100; |
1992 | newdup = 0; | |
eb91f61b | 1993 | } else if (adv_lpa & LPA_10FULL) { |
1da177e4 LT |
1994 | newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10; |
1995 | newdup = 1; | |
eb91f61b | 1996 | } else if (adv_lpa & LPA_10HALF) { |
1da177e4 LT |
1997 | newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10; |
1998 | newdup = 0; | |
1999 | } else { | |
eb91f61b | 2000 | dprintk(KERN_DEBUG "%s: bad ability %04x - falling back to 10HD.\n", dev->name, adv_lpa); |
1da177e4 LT |
2001 | newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10; |
2002 | newdup = 0; | |
2003 | } | |
2004 | ||
2005 | set_speed: | |
2006 | if (np->duplex == newdup && np->linkspeed == newls) | |
2007 | return retval; | |
2008 | ||
2009 | dprintk(KERN_INFO "%s: changing link setting from %d/%d to %d/%d.\n", | |
2010 | dev->name, np->linkspeed, np->duplex, newls, newdup); | |
2011 | ||
2012 | np->duplex = newdup; | |
2013 | np->linkspeed = newls; | |
2014 | ||
2015 | if (np->gigabit == PHY_GIGABIT) { | |
2016 | phyreg = readl(base + NvRegRandomSeed); | |
2017 | phyreg &= ~(0x3FF00); | |
2018 | if ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_10) | |
2019 | phyreg |= NVREG_RNDSEED_FORCE3; | |
2020 | else if ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_100) | |
2021 | phyreg |= NVREG_RNDSEED_FORCE2; | |
2022 | else if ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_1000) | |
2023 | phyreg |= NVREG_RNDSEED_FORCE; | |
2024 | writel(phyreg, base + NvRegRandomSeed); | |
2025 | } | |
2026 | ||
2027 | phyreg = readl(base + NvRegPhyInterface); | |
2028 | phyreg &= ~(PHY_HALF|PHY_100|PHY_1000); | |
2029 | if (np->duplex == 0) | |
2030 | phyreg |= PHY_HALF; | |
2031 | if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_100) | |
2032 | phyreg |= PHY_100; | |
2033 | else if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_1000) | |
2034 | phyreg |= PHY_1000; | |
2035 | writel(phyreg, base + NvRegPhyInterface); | |
2036 | ||
2037 | writel(NVREG_MISC1_FORCE | ( np->duplex ? 0 : NVREG_MISC1_HD), | |
2038 | base + NvRegMisc1); | |
2039 | pci_push(base); | |
2040 | writel(np->linkspeed, base + NvRegLinkSpeed); | |
2041 | pci_push(base); | |
2042 | ||
eb91f61b AA |
2043 | /* setup pause frame based on advertisement and link partner */ |
2044 | np->pause_flags &= ~(NV_PAUSEFRAME_TX_ENABLE | NV_PAUSEFRAME_RX_ENABLE); | |
2045 | ||
2046 | if (np->duplex != 0) { | |
2047 | adv_pause = adv & (ADVERTISE_PAUSE_CAP| ADVERTISE_PAUSE_ASYM); | |
2048 | lpa_pause = lpa & (LPA_PAUSE_CAP| LPA_PAUSE_ASYM); | |
2049 | ||
2050 | switch (adv_pause) { | |
2051 | case (ADVERTISE_PAUSE_CAP): | |
2052 | if (lpa_pause & LPA_PAUSE_CAP) { | |
2053 | np->pause_flags |= NV_PAUSEFRAME_TX_ENABLE | NV_PAUSEFRAME_RX_ENABLE; | |
2054 | } | |
2055 | break; | |
2056 | case (ADVERTISE_PAUSE_ASYM): | |
2057 | if (lpa_pause == (LPA_PAUSE_CAP| LPA_PAUSE_ASYM)) | |
2058 | { | |
2059 | np->pause_flags |= NV_PAUSEFRAME_TX_ENABLE; | |
2060 | } | |
2061 | break; | |
2062 | case (ADVERTISE_PAUSE_CAP| ADVERTISE_PAUSE_ASYM): | |
2063 | if (lpa_pause & LPA_PAUSE_CAP) | |
2064 | { | |
2065 | np->pause_flags |= NV_PAUSEFRAME_TX_ENABLE | NV_PAUSEFRAME_RX_ENABLE; | |
2066 | } | |
2067 | if (lpa_pause == LPA_PAUSE_ASYM) | |
2068 | { | |
2069 | np->pause_flags |= NV_PAUSEFRAME_RX_ENABLE; | |
f3b197ac | 2070 | } |
eb91f61b AA |
2071 | break; |
2072 | } | |
2073 | } | |
2074 | ||
2075 | if (np->pause_flags & NV_PAUSEFRAME_RX_CAPABLE) { | |
2076 | u32 pff = readl(base + NvRegPacketFilterFlags) & ~NVREG_PFF_PAUSE_RX; | |
2077 | if (np->pause_flags & NV_PAUSEFRAME_RX_ENABLE) | |
2078 | writel(pff|NVREG_PFF_PAUSE_RX, base + NvRegPacketFilterFlags); | |
2079 | else | |
2080 | writel(pff, base + NvRegPacketFilterFlags); | |
2081 | } | |
2082 | if (np->pause_flags & NV_PAUSEFRAME_TX_CAPABLE) { | |
2083 | u32 regmisc = readl(base + NvRegMisc1) & ~NVREG_MISC1_PAUSE_TX; | |
2084 | if (np->pause_flags & NV_PAUSEFRAME_TX_ENABLE) { | |
2085 | writel(NVREG_TX_PAUSEFRAME_ENABLE, base + NvRegTxPauseFrame); | |
2086 | writel(regmisc|NVREG_MISC1_PAUSE_TX, base + NvRegMisc1); | |
2087 | } else { | |
2088 | writel(NVREG_TX_PAUSEFRAME_DISABLE, base + NvRegTxPauseFrame); | |
f3b197ac | 2089 | writel(regmisc, base + NvRegMisc1); |
eb91f61b AA |
2090 | } |
2091 | } | |
2092 | ||
1da177e4 LT |
2093 | return retval; |
2094 | } | |
2095 | ||
2096 | static void nv_linkchange(struct net_device *dev) | |
2097 | { | |
2098 | if (nv_update_linkspeed(dev)) { | |
4ea7f299 | 2099 | if (!netif_carrier_ok(dev)) { |
1da177e4 LT |
2100 | netif_carrier_on(dev); |
2101 | printk(KERN_INFO "%s: link up.\n", dev->name); | |
4ea7f299 | 2102 | nv_start_rx(dev); |
1da177e4 | 2103 | } |
1da177e4 LT |
2104 | } else { |
2105 | if (netif_carrier_ok(dev)) { | |
2106 | netif_carrier_off(dev); | |
2107 | printk(KERN_INFO "%s: link down.\n", dev->name); | |
2108 | nv_stop_rx(dev); | |
2109 | } | |
2110 | } | |
2111 | } | |
2112 | ||
2113 | static void nv_link_irq(struct net_device *dev) | |
2114 | { | |
2115 | u8 __iomem *base = get_hwbase(dev); | |
2116 | u32 miistat; | |
2117 | ||
2118 | miistat = readl(base + NvRegMIIStatus); | |
2119 | writel(NVREG_MIISTAT_MASK, base + NvRegMIIStatus); | |
2120 | dprintk(KERN_INFO "%s: link change irq, status 0x%x.\n", dev->name, miistat); | |
2121 | ||
2122 | if (miistat & (NVREG_MIISTAT_LINKCHANGE)) | |
2123 | nv_linkchange(dev); | |
2124 | dprintk(KERN_DEBUG "%s: link change notification done.\n", dev->name); | |
2125 | } | |
2126 | ||
2127 | static irqreturn_t nv_nic_irq(int foo, void *data, struct pt_regs *regs) | |
2128 | { | |
2129 | struct net_device *dev = (struct net_device *) data; | |
ac9c1897 | 2130 | struct fe_priv *np = netdev_priv(dev); |
1da177e4 LT |
2131 | u8 __iomem *base = get_hwbase(dev); |
2132 | u32 events; | |
2133 | int i; | |
2134 | ||
2135 | dprintk(KERN_DEBUG "%s: nv_nic_irq\n", dev->name); | |
2136 | ||
2137 | for (i=0; ; i++) { | |
d33a73c8 AA |
2138 | if (!(np->msi_flags & NV_MSI_X_ENABLED)) { |
2139 | events = readl(base + NvRegIrqStatus) & NVREG_IRQSTAT_MASK; | |
2140 | writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus); | |
2141 | } else { | |
2142 | events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQSTAT_MASK; | |
2143 | writel(NVREG_IRQSTAT_MASK, base + NvRegMSIXIrqStatus); | |
2144 | } | |
1da177e4 LT |
2145 | pci_push(base); |
2146 | dprintk(KERN_DEBUG "%s: irq: %08x\n", dev->name, events); | |
2147 | if (!(events & np->irqmask)) | |
2148 | break; | |
2149 | ||
a971c324 AA |
2150 | spin_lock(&np->lock); |
2151 | nv_tx_done(dev); | |
2152 | spin_unlock(&np->lock); | |
f3b197ac | 2153 | |
a971c324 AA |
2154 | nv_rx_process(dev); |
2155 | if (nv_alloc_rx(dev)) { | |
1da177e4 | 2156 | spin_lock(&np->lock); |
a971c324 AA |
2157 | if (!np->in_shutdown) |
2158 | mod_timer(&np->oom_kick, jiffies + OOM_REFILL); | |
1da177e4 LT |
2159 | spin_unlock(&np->lock); |
2160 | } | |
f3b197ac | 2161 | |
1da177e4 LT |
2162 | if (events & NVREG_IRQ_LINK) { |
2163 | spin_lock(&np->lock); | |
2164 | nv_link_irq(dev); | |
2165 | spin_unlock(&np->lock); | |
2166 | } | |
2167 | if (np->need_linktimer && time_after(jiffies, np->link_timeout)) { | |
2168 | spin_lock(&np->lock); | |
2169 | nv_linkchange(dev); | |
2170 | spin_unlock(&np->lock); | |
2171 | np->link_timeout = jiffies + LINK_TIMEOUT; | |
2172 | } | |
2173 | if (events & (NVREG_IRQ_TX_ERR)) { | |
2174 | dprintk(KERN_DEBUG "%s: received irq with events 0x%x. Probably TX fail.\n", | |
2175 | dev->name, events); | |
2176 | } | |
2177 | if (events & (NVREG_IRQ_UNKNOWN)) { | |
2178 | printk(KERN_DEBUG "%s: received irq with unknown events 0x%x. Please report\n", | |
2179 | dev->name, events); | |
2180 | } | |
2181 | if (i > max_interrupt_work) { | |
2182 | spin_lock(&np->lock); | |
2183 | /* disable interrupts on the nic */ | |
d33a73c8 AA |
2184 | if (!(np->msi_flags & NV_MSI_X_ENABLED)) |
2185 | writel(0, base + NvRegIrqMask); | |
2186 | else | |
2187 | writel(np->irqmask, base + NvRegIrqMask); | |
1da177e4 LT |
2188 | pci_push(base); |
2189 | ||
d33a73c8 AA |
2190 | if (!np->in_shutdown) { |
2191 | np->nic_poll_irq = np->irqmask; | |
1da177e4 | 2192 | mod_timer(&np->nic_poll, jiffies + POLL_WAIT); |
d33a73c8 | 2193 | } |
1da177e4 LT |
2194 | printk(KERN_DEBUG "%s: too many iterations (%d) in nv_nic_irq.\n", dev->name, i); |
2195 | spin_unlock(&np->lock); | |
2196 | break; | |
2197 | } | |
2198 | ||
2199 | } | |
2200 | dprintk(KERN_DEBUG "%s: nv_nic_irq completed\n", dev->name); | |
2201 | ||
2202 | return IRQ_RETVAL(i); | |
2203 | } | |
2204 | ||
d33a73c8 AA |
2205 | static irqreturn_t nv_nic_irq_tx(int foo, void *data, struct pt_regs *regs) |
2206 | { | |
2207 | struct net_device *dev = (struct net_device *) data; | |
2208 | struct fe_priv *np = netdev_priv(dev); | |
2209 | u8 __iomem *base = get_hwbase(dev); | |
2210 | u32 events; | |
2211 | int i; | |
2212 | ||
2213 | dprintk(KERN_DEBUG "%s: nv_nic_irq_tx\n", dev->name); | |
2214 | ||
2215 | for (i=0; ; i++) { | |
2216 | events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQ_TX_ALL; | |
2217 | writel(NVREG_IRQ_TX_ALL, base + NvRegMSIXIrqStatus); | |
2218 | pci_push(base); | |
2219 | dprintk(KERN_DEBUG "%s: tx irq: %08x\n", dev->name, events); | |
2220 | if (!(events & np->irqmask)) | |
2221 | break; | |
2222 | ||
84b3932b | 2223 | spin_lock_irq(&np->lock); |
d33a73c8 | 2224 | nv_tx_done(dev); |
84b3932b | 2225 | spin_unlock_irq(&np->lock); |
f3b197ac | 2226 | |
d33a73c8 AA |
2227 | if (events & (NVREG_IRQ_TX_ERR)) { |
2228 | dprintk(KERN_DEBUG "%s: received irq with events 0x%x. Probably TX fail.\n", | |
2229 | dev->name, events); | |
2230 | } | |
2231 | if (i > max_interrupt_work) { | |
84b3932b | 2232 | spin_lock_irq(&np->lock); |
d33a73c8 AA |
2233 | /* disable interrupts on the nic */ |
2234 | writel(NVREG_IRQ_TX_ALL, base + NvRegIrqMask); | |
2235 | pci_push(base); | |
2236 | ||
2237 | if (!np->in_shutdown) { | |
2238 | np->nic_poll_irq |= NVREG_IRQ_TX_ALL; | |
2239 | mod_timer(&np->nic_poll, jiffies + POLL_WAIT); | |
2240 | } | |
2241 | printk(KERN_DEBUG "%s: too many iterations (%d) in nv_nic_irq_tx.\n", dev->name, i); | |
84b3932b | 2242 | spin_unlock_irq(&np->lock); |
d33a73c8 AA |
2243 | break; |
2244 | } | |
2245 | ||
2246 | } | |
2247 | dprintk(KERN_DEBUG "%s: nv_nic_irq_tx completed\n", dev->name); | |
2248 | ||
2249 | return IRQ_RETVAL(i); | |
2250 | } | |
2251 | ||
2252 | static irqreturn_t nv_nic_irq_rx(int foo, void *data, struct pt_regs *regs) | |
2253 | { | |
2254 | struct net_device *dev = (struct net_device *) data; | |
2255 | struct fe_priv *np = netdev_priv(dev); | |
2256 | u8 __iomem *base = get_hwbase(dev); | |
2257 | u32 events; | |
2258 | int i; | |
2259 | ||
2260 | dprintk(KERN_DEBUG "%s: nv_nic_irq_rx\n", dev->name); | |
2261 | ||
2262 | for (i=0; ; i++) { | |
2263 | events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQ_RX_ALL; | |
2264 | writel(NVREG_IRQ_RX_ALL, base + NvRegMSIXIrqStatus); | |
2265 | pci_push(base); | |
2266 | dprintk(KERN_DEBUG "%s: rx irq: %08x\n", dev->name, events); | |
2267 | if (!(events & np->irqmask)) | |
2268 | break; | |
f3b197ac | 2269 | |
d33a73c8 AA |
2270 | nv_rx_process(dev); |
2271 | if (nv_alloc_rx(dev)) { | |
84b3932b | 2272 | spin_lock_irq(&np->lock); |
d33a73c8 AA |
2273 | if (!np->in_shutdown) |
2274 | mod_timer(&np->oom_kick, jiffies + OOM_REFILL); | |
84b3932b | 2275 | spin_unlock_irq(&np->lock); |
d33a73c8 | 2276 | } |
f3b197ac | 2277 | |
d33a73c8 | 2278 | if (i > max_interrupt_work) { |
84b3932b | 2279 | spin_lock_irq(&np->lock); |
d33a73c8 AA |
2280 | /* disable interrupts on the nic */ |
2281 | writel(NVREG_IRQ_RX_ALL, base + NvRegIrqMask); | |
2282 | pci_push(base); | |
2283 | ||
2284 | if (!np->in_shutdown) { | |
2285 | np->nic_poll_irq |= NVREG_IRQ_RX_ALL; | |
2286 | mod_timer(&np->nic_poll, jiffies + POLL_WAIT); | |
2287 | } | |
2288 | printk(KERN_DEBUG "%s: too many iterations (%d) in nv_nic_irq_rx.\n", dev->name, i); | |
84b3932b | 2289 | spin_unlock_irq(&np->lock); |
d33a73c8 AA |
2290 | break; |
2291 | } | |
2292 | ||
2293 | } | |
2294 | dprintk(KERN_DEBUG "%s: nv_nic_irq_rx completed\n", dev->name); | |
2295 | ||
2296 | return IRQ_RETVAL(i); | |
2297 | } | |
2298 | ||
2299 | static irqreturn_t nv_nic_irq_other(int foo, void *data, struct pt_regs *regs) | |
2300 | { | |
2301 | struct net_device *dev = (struct net_device *) data; | |
2302 | struct fe_priv *np = netdev_priv(dev); | |
2303 | u8 __iomem *base = get_hwbase(dev); | |
2304 | u32 events; | |
2305 | int i; | |
2306 | ||
2307 | dprintk(KERN_DEBUG "%s: nv_nic_irq_other\n", dev->name); | |
2308 | ||
2309 | for (i=0; ; i++) { | |
2310 | events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQ_OTHER; | |
2311 | writel(NVREG_IRQ_OTHER, base + NvRegMSIXIrqStatus); | |
2312 | pci_push(base); | |
2313 | dprintk(KERN_DEBUG "%s: irq: %08x\n", dev->name, events); | |
2314 | if (!(events & np->irqmask)) | |
2315 | break; | |
f3b197ac | 2316 | |
d33a73c8 | 2317 | if (events & NVREG_IRQ_LINK) { |
84b3932b | 2318 | spin_lock_irq(&np->lock); |
d33a73c8 | 2319 | nv_link_irq(dev); |
84b3932b | 2320 | spin_unlock_irq(&np->lock); |
d33a73c8 AA |
2321 | } |
2322 | if (np->need_linktimer && time_after(jiffies, np->link_timeout)) { | |
84b3932b | 2323 | spin_lock_irq(&np->lock); |
d33a73c8 | 2324 | nv_linkchange(dev); |
84b3932b | 2325 | spin_unlock_irq(&np->lock); |
d33a73c8 AA |
2326 | np->link_timeout = jiffies + LINK_TIMEOUT; |
2327 | } | |
2328 | if (events & (NVREG_IRQ_UNKNOWN)) { | |
2329 | printk(KERN_DEBUG "%s: received irq with unknown events 0x%x. Please report\n", | |
2330 | dev->name, events); | |
2331 | } | |
2332 | if (i > max_interrupt_work) { | |
84b3932b | 2333 | spin_lock_irq(&np->lock); |
d33a73c8 AA |
2334 | /* disable interrupts on the nic */ |
2335 | writel(NVREG_IRQ_OTHER, base + NvRegIrqMask); | |
2336 | pci_push(base); | |
2337 | ||
2338 | if (!np->in_shutdown) { | |
2339 | np->nic_poll_irq |= NVREG_IRQ_OTHER; | |
2340 | mod_timer(&np->nic_poll, jiffies + POLL_WAIT); | |
2341 | } | |
2342 | printk(KERN_DEBUG "%s: too many iterations (%d) in nv_nic_irq_other.\n", dev->name, i); | |
84b3932b | 2343 | spin_unlock_irq(&np->lock); |
d33a73c8 AA |
2344 | break; |
2345 | } | |
2346 | ||
2347 | } | |
2348 | dprintk(KERN_DEBUG "%s: nv_nic_irq_other completed\n", dev->name); | |
2349 | ||
2350 | return IRQ_RETVAL(i); | |
2351 | } | |
2352 | ||
1da177e4 LT |
2353 | static void nv_do_nic_poll(unsigned long data) |
2354 | { | |
2355 | struct net_device *dev = (struct net_device *) data; | |
ac9c1897 | 2356 | struct fe_priv *np = netdev_priv(dev); |
1da177e4 | 2357 | u8 __iomem *base = get_hwbase(dev); |
d33a73c8 | 2358 | u32 mask = 0; |
1da177e4 | 2359 | |
1da177e4 | 2360 | /* |
d33a73c8 | 2361 | * First disable irq(s) and then |
1da177e4 LT |
2362 | * reenable interrupts on the nic, we have to do this before calling |
2363 | * nv_nic_irq because that may decide to do otherwise | |
2364 | */ | |
d33a73c8 | 2365 | |
84b3932b AA |
2366 | if (!using_multi_irqs(dev)) { |
2367 | if (np->msi_flags & NV_MSI_X_ENABLED) | |
2368 | disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector); | |
2369 | else | |
2370 | disable_irq(dev->irq); | |
d33a73c8 AA |
2371 | mask = np->irqmask; |
2372 | } else { | |
2373 | if (np->nic_poll_irq & NVREG_IRQ_RX_ALL) { | |
2374 | disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector); | |
2375 | mask |= NVREG_IRQ_RX_ALL; | |
2376 | } | |
2377 | if (np->nic_poll_irq & NVREG_IRQ_TX_ALL) { | |
2378 | disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector); | |
2379 | mask |= NVREG_IRQ_TX_ALL; | |
2380 | } | |
2381 | if (np->nic_poll_irq & NVREG_IRQ_OTHER) { | |
2382 | disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector); | |
2383 | mask |= NVREG_IRQ_OTHER; | |
2384 | } | |
2385 | } | |
2386 | np->nic_poll_irq = 0; | |
2387 | ||
2388 | /* FIXME: Do we need synchronize_irq(dev->irq) here? */ | |
f3b197ac | 2389 | |
d33a73c8 | 2390 | writel(mask, base + NvRegIrqMask); |
1da177e4 | 2391 | pci_push(base); |
d33a73c8 | 2392 | |
84b3932b | 2393 | if (!using_multi_irqs(dev)) { |
d33a73c8 | 2394 | nv_nic_irq((int) 0, (void *) data, (struct pt_regs *) NULL); |
84b3932b AA |
2395 | if (np->msi_flags & NV_MSI_X_ENABLED) |
2396 | enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector); | |
2397 | else | |
2398 | enable_irq(dev->irq); | |
d33a73c8 AA |
2399 | } else { |
2400 | if (np->nic_poll_irq & NVREG_IRQ_RX_ALL) { | |
2401 | nv_nic_irq_rx((int) 0, (void *) data, (struct pt_regs *) NULL); | |
2402 | enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector); | |
2403 | } | |
2404 | if (np->nic_poll_irq & NVREG_IRQ_TX_ALL) { | |
2405 | nv_nic_irq_tx((int) 0, (void *) data, (struct pt_regs *) NULL); | |
2406 | enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector); | |
2407 | } | |
2408 | if (np->nic_poll_irq & NVREG_IRQ_OTHER) { | |
2409 | nv_nic_irq_other((int) 0, (void *) data, (struct pt_regs *) NULL); | |
2410 | enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector); | |
2411 | } | |
2412 | } | |
1da177e4 LT |
2413 | } |
2414 | ||
2918c35d MS |
2415 | #ifdef CONFIG_NET_POLL_CONTROLLER |
2416 | static void nv_poll_controller(struct net_device *dev) | |
2417 | { | |
2418 | nv_do_nic_poll((unsigned long) dev); | |
2419 | } | |
2420 | #endif | |
2421 | ||
1da177e4 LT |
2422 | static void nv_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info) |
2423 | { | |
ac9c1897 | 2424 | struct fe_priv *np = netdev_priv(dev); |
1da177e4 LT |
2425 | strcpy(info->driver, "forcedeth"); |
2426 | strcpy(info->version, FORCEDETH_VERSION); | |
2427 | strcpy(info->bus_info, pci_name(np->pci_dev)); | |
2428 | } | |
2429 | ||
2430 | static void nv_get_wol(struct net_device *dev, struct ethtool_wolinfo *wolinfo) | |
2431 | { | |
ac9c1897 | 2432 | struct fe_priv *np = netdev_priv(dev); |
1da177e4 LT |
2433 | wolinfo->supported = WAKE_MAGIC; |
2434 | ||
2435 | spin_lock_irq(&np->lock); | |
2436 | if (np->wolenabled) | |
2437 | wolinfo->wolopts = WAKE_MAGIC; | |
2438 | spin_unlock_irq(&np->lock); | |
2439 | } | |
2440 | ||
2441 | static int nv_set_wol(struct net_device *dev, struct ethtool_wolinfo *wolinfo) | |
2442 | { | |
ac9c1897 | 2443 | struct fe_priv *np = netdev_priv(dev); |
1da177e4 LT |
2444 | u8 __iomem *base = get_hwbase(dev); |
2445 | ||
2446 | spin_lock_irq(&np->lock); | |
2447 | if (wolinfo->wolopts == 0) { | |
2448 | writel(0, base + NvRegWakeUpFlags); | |
2449 | np->wolenabled = 0; | |
2450 | } | |
2451 | if (wolinfo->wolopts & WAKE_MAGIC) { | |
2452 | writel(NVREG_WAKEUPFLAGS_ENABLE, base + NvRegWakeUpFlags); | |
2453 | np->wolenabled = 1; | |
2454 | } | |
2455 | spin_unlock_irq(&np->lock); | |
2456 | return 0; | |
2457 | } | |
2458 | ||
2459 | static int nv_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd) | |
2460 | { | |
2461 | struct fe_priv *np = netdev_priv(dev); | |
2462 | int adv; | |
2463 | ||
2464 | spin_lock_irq(&np->lock); | |
2465 | ecmd->port = PORT_MII; | |
2466 | if (!netif_running(dev)) { | |
2467 | /* We do not track link speed / duplex setting if the | |
2468 | * interface is disabled. Force a link check */ | |
2469 | nv_update_linkspeed(dev); | |
2470 | } | |
2471 | switch(np->linkspeed & (NVREG_LINKSPEED_MASK)) { | |
2472 | case NVREG_LINKSPEED_10: | |
2473 | ecmd->speed = SPEED_10; | |
2474 | break; | |
2475 | case NVREG_LINKSPEED_100: | |
2476 | ecmd->speed = SPEED_100; | |
2477 | break; | |
2478 | case NVREG_LINKSPEED_1000: | |
2479 | ecmd->speed = SPEED_1000; | |
2480 | break; | |
2481 | } | |
2482 | ecmd->duplex = DUPLEX_HALF; | |
2483 | if (np->duplex) | |
2484 | ecmd->duplex = DUPLEX_FULL; | |
2485 | ||
2486 | ecmd->autoneg = np->autoneg; | |
2487 | ||
2488 | ecmd->advertising = ADVERTISED_MII; | |
2489 | if (np->autoneg) { | |
2490 | ecmd->advertising |= ADVERTISED_Autoneg; | |
2491 | adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ); | |
2492 | } else { | |
2493 | adv = np->fixed_mode; | |
2494 | } | |
2495 | if (adv & ADVERTISE_10HALF) | |
2496 | ecmd->advertising |= ADVERTISED_10baseT_Half; | |
2497 | if (adv & ADVERTISE_10FULL) | |
2498 | ecmd->advertising |= ADVERTISED_10baseT_Full; | |
2499 | if (adv & ADVERTISE_100HALF) | |
2500 | ecmd->advertising |= ADVERTISED_100baseT_Half; | |
2501 | if (adv & ADVERTISE_100FULL) | |
2502 | ecmd->advertising |= ADVERTISED_100baseT_Full; | |
2503 | if (np->autoneg && np->gigabit == PHY_GIGABIT) { | |
eb91f61b | 2504 | adv = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ); |
1da177e4 LT |
2505 | if (adv & ADVERTISE_1000FULL) |
2506 | ecmd->advertising |= ADVERTISED_1000baseT_Full; | |
2507 | } | |
2508 | ||
2509 | ecmd->supported = (SUPPORTED_Autoneg | | |
2510 | SUPPORTED_10baseT_Half | SUPPORTED_10baseT_Full | | |
2511 | SUPPORTED_100baseT_Half | SUPPORTED_100baseT_Full | | |
2512 | SUPPORTED_MII); | |
2513 | if (np->gigabit == PHY_GIGABIT) | |
2514 | ecmd->supported |= SUPPORTED_1000baseT_Full; | |
2515 | ||
2516 | ecmd->phy_address = np->phyaddr; | |
2517 | ecmd->transceiver = XCVR_EXTERNAL; | |
2518 | ||
2519 | /* ignore maxtxpkt, maxrxpkt for now */ | |
2520 | spin_unlock_irq(&np->lock); | |
2521 | return 0; | |
2522 | } | |
2523 | ||
2524 | static int nv_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd) | |
2525 | { | |
2526 | struct fe_priv *np = netdev_priv(dev); | |
2527 | ||
2528 | if (ecmd->port != PORT_MII) | |
2529 | return -EINVAL; | |
2530 | if (ecmd->transceiver != XCVR_EXTERNAL) | |
2531 | return -EINVAL; | |
2532 | if (ecmd->phy_address != np->phyaddr) { | |
2533 | /* TODO: support switching between multiple phys. Should be | |
2534 | * trivial, but not enabled due to lack of test hardware. */ | |
2535 | return -EINVAL; | |
2536 | } | |
2537 | if (ecmd->autoneg == AUTONEG_ENABLE) { | |
2538 | u32 mask; | |
2539 | ||
2540 | mask = ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full | | |
2541 | ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full; | |
2542 | if (np->gigabit == PHY_GIGABIT) | |
2543 | mask |= ADVERTISED_1000baseT_Full; | |
2544 | ||
2545 | if ((ecmd->advertising & mask) == 0) | |
2546 | return -EINVAL; | |
2547 | ||
2548 | } else if (ecmd->autoneg == AUTONEG_DISABLE) { | |
2549 | /* Note: autonegotiation disable, speed 1000 intentionally | |
2550 | * forbidden - noone should need that. */ | |
2551 | ||
2552 | if (ecmd->speed != SPEED_10 && ecmd->speed != SPEED_100) | |
2553 | return -EINVAL; | |
2554 | if (ecmd->duplex != DUPLEX_HALF && ecmd->duplex != DUPLEX_FULL) | |
2555 | return -EINVAL; | |
2556 | } else { | |
2557 | return -EINVAL; | |
2558 | } | |
2559 | ||
2560 | spin_lock_irq(&np->lock); | |
2561 | if (ecmd->autoneg == AUTONEG_ENABLE) { | |
2562 | int adv, bmcr; | |
2563 | ||
2564 | np->autoneg = 1; | |
2565 | ||
2566 | /* advertise only what has been requested */ | |
2567 | adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ); | |
eb91f61b | 2568 | adv &= ~(ADVERTISE_ALL | ADVERTISE_100BASE4 | ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM); |
1da177e4 LT |
2569 | if (ecmd->advertising & ADVERTISED_10baseT_Half) |
2570 | adv |= ADVERTISE_10HALF; | |
2571 | if (ecmd->advertising & ADVERTISED_10baseT_Full) | |
eb91f61b | 2572 | adv |= ADVERTISE_10FULL | ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM; |
1da177e4 LT |
2573 | if (ecmd->advertising & ADVERTISED_100baseT_Half) |
2574 | adv |= ADVERTISE_100HALF; | |
2575 | if (ecmd->advertising & ADVERTISED_100baseT_Full) | |
eb91f61b | 2576 | adv |= ADVERTISE_100FULL | ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM; |
1da177e4 LT |
2577 | mii_rw(dev, np->phyaddr, MII_ADVERTISE, adv); |
2578 | ||
2579 | if (np->gigabit == PHY_GIGABIT) { | |
eb91f61b | 2580 | adv = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ); |
1da177e4 LT |
2581 | adv &= ~ADVERTISE_1000FULL; |
2582 | if (ecmd->advertising & ADVERTISED_1000baseT_Full) | |
2583 | adv |= ADVERTISE_1000FULL; | |
eb91f61b | 2584 | mii_rw(dev, np->phyaddr, MII_CTRL1000, adv); |
1da177e4 LT |
2585 | } |
2586 | ||
2587 | bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ); | |
2588 | bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART); | |
2589 | mii_rw(dev, np->phyaddr, MII_BMCR, bmcr); | |
2590 | ||
2591 | } else { | |
2592 | int adv, bmcr; | |
2593 | ||
2594 | np->autoneg = 0; | |
2595 | ||
2596 | adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ); | |
eb91f61b | 2597 | adv &= ~(ADVERTISE_ALL | ADVERTISE_100BASE4 | ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM); |
1da177e4 LT |
2598 | if (ecmd->speed == SPEED_10 && ecmd->duplex == DUPLEX_HALF) |
2599 | adv |= ADVERTISE_10HALF; | |
2600 | if (ecmd->speed == SPEED_10 && ecmd->duplex == DUPLEX_FULL) | |
eb91f61b | 2601 | adv |= ADVERTISE_10FULL | ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM; |
1da177e4 LT |
2602 | if (ecmd->speed == SPEED_100 && ecmd->duplex == DUPLEX_HALF) |
2603 | adv |= ADVERTISE_100HALF; | |
2604 | if (ecmd->speed == SPEED_100 && ecmd->duplex == DUPLEX_FULL) | |
eb91f61b | 2605 | adv |= ADVERTISE_100FULL | ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM; |
1da177e4 LT |
2606 | mii_rw(dev, np->phyaddr, MII_ADVERTISE, adv); |
2607 | np->fixed_mode = adv; | |
2608 | ||
2609 | if (np->gigabit == PHY_GIGABIT) { | |
eb91f61b | 2610 | adv = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ); |
1da177e4 | 2611 | adv &= ~ADVERTISE_1000FULL; |
eb91f61b | 2612 | mii_rw(dev, np->phyaddr, MII_CTRL1000, adv); |
1da177e4 LT |
2613 | } |
2614 | ||
2615 | bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ); | |
2616 | bmcr |= ~(BMCR_ANENABLE|BMCR_SPEED100|BMCR_FULLDPLX); | |
2617 | if (adv & (ADVERTISE_10FULL|ADVERTISE_100FULL)) | |
2618 | bmcr |= BMCR_FULLDPLX; | |
2619 | if (adv & (ADVERTISE_100HALF|ADVERTISE_100FULL)) | |
2620 | bmcr |= BMCR_SPEED100; | |
2621 | mii_rw(dev, np->phyaddr, MII_BMCR, bmcr); | |
2622 | ||
2623 | if (netif_running(dev)) { | |
2624 | /* Wait a bit and then reconfigure the nic. */ | |
2625 | udelay(10); | |
2626 | nv_linkchange(dev); | |
2627 | } | |
2628 | } | |
2629 | spin_unlock_irq(&np->lock); | |
2630 | ||
2631 | return 0; | |
2632 | } | |
2633 | ||
dc8216c1 | 2634 | #define FORCEDETH_REGS_VER 1 |
dc8216c1 MS |
2635 | |
2636 | static int nv_get_regs_len(struct net_device *dev) | |
2637 | { | |
86a0f043 AA |
2638 | struct fe_priv *np = netdev_priv(dev); |
2639 | return np->register_size; | |
dc8216c1 MS |
2640 | } |
2641 | ||
2642 | static void nv_get_regs(struct net_device *dev, struct ethtool_regs *regs, void *buf) | |
2643 | { | |
ac9c1897 | 2644 | struct fe_priv *np = netdev_priv(dev); |
dc8216c1 MS |
2645 | u8 __iomem *base = get_hwbase(dev); |
2646 | u32 *rbuf = buf; | |
2647 | int i; | |
2648 | ||
2649 | regs->version = FORCEDETH_REGS_VER; | |
2650 | spin_lock_irq(&np->lock); | |
86a0f043 | 2651 | for (i = 0;i <= np->register_size/sizeof(u32); i++) |
dc8216c1 MS |
2652 | rbuf[i] = readl(base + i*sizeof(u32)); |
2653 | spin_unlock_irq(&np->lock); | |
2654 | } | |
2655 | ||
2656 | static int nv_nway_reset(struct net_device *dev) | |
2657 | { | |
ac9c1897 | 2658 | struct fe_priv *np = netdev_priv(dev); |
dc8216c1 MS |
2659 | int ret; |
2660 | ||
2661 | spin_lock_irq(&np->lock); | |
2662 | if (np->autoneg) { | |
2663 | int bmcr; | |
2664 | ||
2665 | bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ); | |
2666 | bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART); | |
2667 | mii_rw(dev, np->phyaddr, MII_BMCR, bmcr); | |
2668 | ||
2669 | ret = 0; | |
2670 | } else { | |
2671 | ret = -EINVAL; | |
2672 | } | |
2673 | spin_unlock_irq(&np->lock); | |
2674 | ||
2675 | return ret; | |
2676 | } | |
2677 | ||
0674d594 ZA |
2678 | static int nv_set_tso(struct net_device *dev, u32 value) |
2679 | { | |
2680 | struct fe_priv *np = netdev_priv(dev); | |
2681 | ||
2682 | if ((np->driver_data & DEV_HAS_CHECKSUM)) | |
2683 | return ethtool_op_set_tso(dev, value); | |
2684 | else | |
6a78814f | 2685 | return -EOPNOTSUPP; |
0674d594 | 2686 | } |
0674d594 | 2687 | |
1da177e4 LT |
2688 | static struct ethtool_ops ops = { |
2689 | .get_drvinfo = nv_get_drvinfo, | |
2690 | .get_link = ethtool_op_get_link, | |
2691 | .get_wol = nv_get_wol, | |
2692 | .set_wol = nv_set_wol, | |
2693 | .get_settings = nv_get_settings, | |
2694 | .set_settings = nv_set_settings, | |
dc8216c1 MS |
2695 | .get_regs_len = nv_get_regs_len, |
2696 | .get_regs = nv_get_regs, | |
2697 | .nway_reset = nv_nway_reset, | |
c704b856 | 2698 | .get_perm_addr = ethtool_op_get_perm_addr, |
0674d594 | 2699 | .get_tso = ethtool_op_get_tso, |
6a78814f | 2700 | .set_tso = nv_set_tso, |
1da177e4 LT |
2701 | }; |
2702 | ||
ee407b02 AA |
2703 | static void nv_vlan_rx_register(struct net_device *dev, struct vlan_group *grp) |
2704 | { | |
2705 | struct fe_priv *np = get_nvpriv(dev); | |
2706 | ||
2707 | spin_lock_irq(&np->lock); | |
2708 | ||
2709 | /* save vlan group */ | |
2710 | np->vlangrp = grp; | |
2711 | ||
2712 | if (grp) { | |
2713 | /* enable vlan on MAC */ | |
2714 | np->txrxctl_bits |= NVREG_TXRXCTL_VLANSTRIP | NVREG_TXRXCTL_VLANINS; | |
2715 | } else { | |
2716 | /* disable vlan on MAC */ | |
2717 | np->txrxctl_bits &= ~NVREG_TXRXCTL_VLANSTRIP; | |
2718 | np->txrxctl_bits &= ~NVREG_TXRXCTL_VLANINS; | |
2719 | } | |
2720 | ||
2721 | writel(np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl); | |
2722 | ||
2723 | spin_unlock_irq(&np->lock); | |
2724 | }; | |
2725 | ||
2726 | static void nv_vlan_rx_kill_vid(struct net_device *dev, unsigned short vid) | |
2727 | { | |
2728 | /* nothing to do */ | |
2729 | }; | |
2730 | ||
d33a73c8 AA |
2731 | static void set_msix_vector_map(struct net_device *dev, u32 vector, u32 irqmask) |
2732 | { | |
2733 | u8 __iomem *base = get_hwbase(dev); | |
2734 | int i; | |
2735 | u32 msixmap = 0; | |
2736 | ||
2737 | /* Each interrupt bit can be mapped to a MSIX vector (4 bits). | |
2738 | * MSIXMap0 represents the first 8 interrupts and MSIXMap1 represents | |
2739 | * the remaining 8 interrupts. | |
2740 | */ | |
2741 | for (i = 0; i < 8; i++) { | |
2742 | if ((irqmask >> i) & 0x1) { | |
2743 | msixmap |= vector << (i << 2); | |
2744 | } | |
2745 | } | |
2746 | writel(readl(base + NvRegMSIXMap0) | msixmap, base + NvRegMSIXMap0); | |
2747 | ||
2748 | msixmap = 0; | |
2749 | for (i = 0; i < 8; i++) { | |
2750 | if ((irqmask >> (i + 8)) & 0x1) { | |
2751 | msixmap |= vector << (i << 2); | |
2752 | } | |
2753 | } | |
2754 | writel(readl(base + NvRegMSIXMap1) | msixmap, base + NvRegMSIXMap1); | |
2755 | } | |
2756 | ||
84b3932b AA |
2757 | static int nv_request_irq(struct net_device *dev) |
2758 | { | |
2759 | struct fe_priv *np = get_nvpriv(dev); | |
2760 | u8 __iomem *base = get_hwbase(dev); | |
2761 | int ret = 1; | |
2762 | int i; | |
2763 | ||
2764 | if (np->msi_flags & NV_MSI_X_CAPABLE) { | |
2765 | for (i = 0; i < (np->msi_flags & NV_MSI_X_VECTORS_MASK); i++) { | |
2766 | np->msi_x_entry[i].entry = i; | |
2767 | } | |
2768 | if ((ret = pci_enable_msix(np->pci_dev, np->msi_x_entry, (np->msi_flags & NV_MSI_X_VECTORS_MASK))) == 0) { | |
2769 | np->msi_flags |= NV_MSI_X_ENABLED; | |
2770 | if (optimization_mode == NV_OPTIMIZATION_MODE_THROUGHPUT) { | |
2771 | /* Request irq for rx handling */ | |
2772 | if (request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector, &nv_nic_irq_rx, SA_SHIRQ, dev->name, dev) != 0) { | |
2773 | printk(KERN_INFO "forcedeth: request_irq failed for rx %d\n", ret); | |
2774 | pci_disable_msix(np->pci_dev); | |
2775 | np->msi_flags &= ~NV_MSI_X_ENABLED; | |
2776 | goto out_err; | |
2777 | } | |
2778 | /* Request irq for tx handling */ | |
2779 | if (request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector, &nv_nic_irq_tx, SA_SHIRQ, dev->name, dev) != 0) { | |
2780 | printk(KERN_INFO "forcedeth: request_irq failed for tx %d\n", ret); | |
2781 | pci_disable_msix(np->pci_dev); | |
2782 | np->msi_flags &= ~NV_MSI_X_ENABLED; | |
2783 | goto out_free_rx; | |
2784 | } | |
2785 | /* Request irq for link and timer handling */ | |
2786 | if (request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector, &nv_nic_irq_other, SA_SHIRQ, dev->name, dev) != 0) { | |
2787 | printk(KERN_INFO "forcedeth: request_irq failed for link %d\n", ret); | |
2788 | pci_disable_msix(np->pci_dev); | |
2789 | np->msi_flags &= ~NV_MSI_X_ENABLED; | |
2790 | goto out_free_tx; | |
2791 | } | |
2792 | /* map interrupts to their respective vector */ | |
2793 | writel(0, base + NvRegMSIXMap0); | |
2794 | writel(0, base + NvRegMSIXMap1); | |
2795 | set_msix_vector_map(dev, NV_MSI_X_VECTOR_RX, NVREG_IRQ_RX_ALL); | |
2796 | set_msix_vector_map(dev, NV_MSI_X_VECTOR_TX, NVREG_IRQ_TX_ALL); | |
2797 | set_msix_vector_map(dev, NV_MSI_X_VECTOR_OTHER, NVREG_IRQ_OTHER); | |
2798 | } else { | |
2799 | /* Request irq for all interrupts */ | |
2800 | if (request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector, &nv_nic_irq, SA_SHIRQ, dev->name, dev) != 0) { | |
2801 | printk(KERN_INFO "forcedeth: request_irq failed %d\n", ret); | |
2802 | pci_disable_msix(np->pci_dev); | |
2803 | np->msi_flags &= ~NV_MSI_X_ENABLED; | |
2804 | goto out_err; | |
2805 | } | |
2806 | ||
2807 | /* map interrupts to vector 0 */ | |
2808 | writel(0, base + NvRegMSIXMap0); | |
2809 | writel(0, base + NvRegMSIXMap1); | |
2810 | } | |
2811 | } | |
2812 | } | |
2813 | if (ret != 0 && np->msi_flags & NV_MSI_CAPABLE) { | |
2814 | if ((ret = pci_enable_msi(np->pci_dev)) == 0) { | |
2815 | np->msi_flags |= NV_MSI_ENABLED; | |
2816 | if (request_irq(np->pci_dev->irq, &nv_nic_irq, SA_SHIRQ, dev->name, dev) != 0) { | |
2817 | printk(KERN_INFO "forcedeth: request_irq failed %d\n", ret); | |
2818 | pci_disable_msi(np->pci_dev); | |
2819 | np->msi_flags &= ~NV_MSI_ENABLED; | |
2820 | goto out_err; | |
2821 | } | |
2822 | ||
2823 | /* map interrupts to vector 0 */ | |
2824 | writel(0, base + NvRegMSIMap0); | |
2825 | writel(0, base + NvRegMSIMap1); | |
2826 | /* enable msi vector 0 */ | |
2827 | writel(NVREG_MSI_VECTOR_0_ENABLED, base + NvRegMSIIrqMask); | |
2828 | } | |
2829 | } | |
2830 | if (ret != 0) { | |
2831 | if (request_irq(np->pci_dev->irq, &nv_nic_irq, SA_SHIRQ, dev->name, dev) != 0) | |
2832 | goto out_err; | |
2833 | } | |
2834 | ||
2835 | return 0; | |
2836 | out_free_tx: | |
2837 | free_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector, dev); | |
2838 | out_free_rx: | |
2839 | free_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector, dev); | |
2840 | out_err: | |
2841 | return 1; | |
2842 | } | |
2843 | ||
2844 | static void nv_free_irq(struct net_device *dev) | |
2845 | { | |
2846 | struct fe_priv *np = get_nvpriv(dev); | |
2847 | int i; | |
2848 | ||
2849 | if (np->msi_flags & NV_MSI_X_ENABLED) { | |
2850 | for (i = 0; i < (np->msi_flags & NV_MSI_X_VECTORS_MASK); i++) { | |
2851 | free_irq(np->msi_x_entry[i].vector, dev); | |
2852 | } | |
2853 | pci_disable_msix(np->pci_dev); | |
2854 | np->msi_flags &= ~NV_MSI_X_ENABLED; | |
2855 | } else { | |
2856 | free_irq(np->pci_dev->irq, dev); | |
2857 | if (np->msi_flags & NV_MSI_ENABLED) { | |
2858 | pci_disable_msi(np->pci_dev); | |
2859 | np->msi_flags &= ~NV_MSI_ENABLED; | |
2860 | } | |
2861 | } | |
2862 | } | |
2863 | ||
1da177e4 LT |
2864 | static int nv_open(struct net_device *dev) |
2865 | { | |
ac9c1897 | 2866 | struct fe_priv *np = netdev_priv(dev); |
1da177e4 | 2867 | u8 __iomem *base = get_hwbase(dev); |
d33a73c8 AA |
2868 | int ret = 1; |
2869 | int oom, i; | |
1da177e4 LT |
2870 | |
2871 | dprintk(KERN_DEBUG "nv_open: begin\n"); | |
2872 | ||
2873 | /* 1) erase previous misconfiguration */ | |
86a0f043 AA |
2874 | if (np->driver_data & DEV_HAS_POWER_CNTRL) |
2875 | nv_mac_reset(dev); | |
1da177e4 LT |
2876 | /* 4.1-1: stop adapter: ignored, 4.3 seems to be overkill */ |
2877 | writel(NVREG_MCASTADDRA_FORCE, base + NvRegMulticastAddrA); | |
2878 | writel(0, base + NvRegMulticastAddrB); | |
2879 | writel(0, base + NvRegMulticastMaskA); | |
2880 | writel(0, base + NvRegMulticastMaskB); | |
2881 | writel(0, base + NvRegPacketFilterFlags); | |
2882 | ||
2883 | writel(0, base + NvRegTransmitterControl); | |
2884 | writel(0, base + NvRegReceiverControl); | |
2885 | ||
2886 | writel(0, base + NvRegAdapterControl); | |
2887 | ||
eb91f61b AA |
2888 | if (np->pause_flags & NV_PAUSEFRAME_TX_CAPABLE) |
2889 | writel(NVREG_TX_PAUSEFRAME_DISABLE, base + NvRegTxPauseFrame); | |
2890 | ||
1da177e4 | 2891 | /* 2) initialize descriptor rings */ |
d81c0983 | 2892 | set_bufsize(dev); |
1da177e4 LT |
2893 | oom = nv_init_ring(dev); |
2894 | ||
2895 | writel(0, base + NvRegLinkSpeed); | |
2896 | writel(0, base + NvRegUnknownTransmitterReg); | |
2897 | nv_txrx_reset(dev); | |
2898 | writel(0, base + NvRegUnknownSetupReg6); | |
2899 | ||
2900 | np->in_shutdown = 0; | |
2901 | ||
2902 | /* 3) set mac address */ | |
72b31782 | 2903 | nv_copy_mac_to_hw(dev); |
1da177e4 LT |
2904 | |
2905 | /* 4) give hw rings */ | |
0832b25a | 2906 | setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING); |
1da177e4 LT |
2907 | writel( ((RX_RING-1) << NVREG_RINGSZ_RXSHIFT) + ((TX_RING-1) << NVREG_RINGSZ_TXSHIFT), |
2908 | base + NvRegRingSizes); | |
2909 | ||
2910 | /* 5) continue setup */ | |
2911 | writel(np->linkspeed, base + NvRegLinkSpeed); | |
2912 | writel(NVREG_UNKSETUP3_VAL1, base + NvRegUnknownSetupReg3); | |
8a4ae7f2 | 2913 | writel(np->txrxctl_bits, base + NvRegTxRxControl); |
ee407b02 | 2914 | writel(np->vlanctl_bits, base + NvRegVlanControl); |
1da177e4 | 2915 | pci_push(base); |
8a4ae7f2 | 2916 | writel(NVREG_TXRXCTL_BIT1|np->txrxctl_bits, base + NvRegTxRxControl); |
1da177e4 LT |
2917 | reg_delay(dev, NvRegUnknownSetupReg5, NVREG_UNKSETUP5_BIT31, NVREG_UNKSETUP5_BIT31, |
2918 | NV_SETUP5_DELAY, NV_SETUP5_DELAYMAX, | |
2919 | KERN_INFO "open: SetupReg5, Bit 31 remained off\n"); | |
2920 | ||
2921 | writel(0, base + NvRegUnknownSetupReg4); | |
2922 | writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus); | |
2923 | writel(NVREG_MIISTAT_MASK2, base + NvRegMIIStatus); | |
2924 | ||
2925 | /* 6) continue setup */ | |
2926 | writel(NVREG_MISC1_FORCE | NVREG_MISC1_HD, base + NvRegMisc1); | |
2927 | writel(readl(base + NvRegTransmitterStatus), base + NvRegTransmitterStatus); | |
2928 | writel(NVREG_PFF_ALWAYS, base + NvRegPacketFilterFlags); | |
d81c0983 | 2929 | writel(np->rx_buf_sz, base + NvRegOffloadConfig); |
1da177e4 LT |
2930 | |
2931 | writel(readl(base + NvRegReceiverStatus), base + NvRegReceiverStatus); | |
2932 | get_random_bytes(&i, sizeof(i)); | |
2933 | writel(NVREG_RNDSEED_FORCE | (i&NVREG_RNDSEED_MASK), base + NvRegRandomSeed); | |
2934 | writel(NVREG_UNKSETUP1_VAL, base + NvRegUnknownSetupReg1); | |
2935 | writel(NVREG_UNKSETUP2_VAL, base + NvRegUnknownSetupReg2); | |
a971c324 AA |
2936 | if (poll_interval == -1) { |
2937 | if (optimization_mode == NV_OPTIMIZATION_MODE_THROUGHPUT) | |
2938 | writel(NVREG_POLL_DEFAULT_THROUGHPUT, base + NvRegPollingInterval); | |
2939 | else | |
2940 | writel(NVREG_POLL_DEFAULT_CPU, base + NvRegPollingInterval); | |
2941 | } | |
2942 | else | |
2943 | writel(poll_interval & 0xFFFF, base + NvRegPollingInterval); | |
1da177e4 LT |
2944 | writel(NVREG_UNKSETUP6_VAL, base + NvRegUnknownSetupReg6); |
2945 | writel((np->phyaddr << NVREG_ADAPTCTL_PHYSHIFT)|NVREG_ADAPTCTL_PHYVALID|NVREG_ADAPTCTL_RUNNING, | |
2946 | base + NvRegAdapterControl); | |
2947 | writel(NVREG_MIISPEED_BIT8|NVREG_MIIDELAY, base + NvRegMIISpeed); | |
2948 | writel(NVREG_UNKSETUP4_VAL, base + NvRegUnknownSetupReg4); | |
2949 | writel(NVREG_WAKEUPFLAGS_VAL, base + NvRegWakeUpFlags); | |
2950 | ||
2951 | i = readl(base + NvRegPowerState); | |
2952 | if ( (i & NVREG_POWERSTATE_POWEREDUP) == 0) | |
2953 | writel(NVREG_POWERSTATE_POWEREDUP|i, base + NvRegPowerState); | |
2954 | ||
2955 | pci_push(base); | |
2956 | udelay(10); | |
2957 | writel(readl(base + NvRegPowerState) | NVREG_POWERSTATE_VALID, base + NvRegPowerState); | |
2958 | ||
84b3932b | 2959 | nv_disable_hw_interrupts(dev, np->irqmask); |
1da177e4 LT |
2960 | pci_push(base); |
2961 | writel(NVREG_MIISTAT_MASK2, base + NvRegMIIStatus); | |
2962 | writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus); | |
2963 | pci_push(base); | |
2964 | ||
84b3932b AA |
2965 | if (nv_request_irq(dev)) { |
2966 | goto out_drain; | |
d33a73c8 | 2967 | } |
1da177e4 LT |
2968 | |
2969 | /* ask for interrupts */ | |
84b3932b | 2970 | nv_enable_hw_interrupts(dev, np->irqmask); |
1da177e4 LT |
2971 | |
2972 | spin_lock_irq(&np->lock); | |
2973 | writel(NVREG_MCASTADDRA_FORCE, base + NvRegMulticastAddrA); | |
2974 | writel(0, base + NvRegMulticastAddrB); | |
2975 | writel(0, base + NvRegMulticastMaskA); | |
2976 | writel(0, base + NvRegMulticastMaskB); | |
2977 | writel(NVREG_PFF_ALWAYS|NVREG_PFF_MYADDR, base + NvRegPacketFilterFlags); | |
2978 | /* One manual link speed update: Interrupts are enabled, future link | |
2979 | * speed changes cause interrupts and are handled by nv_link_irq(). | |
2980 | */ | |
2981 | { | |
2982 | u32 miistat; | |
2983 | miistat = readl(base + NvRegMIIStatus); | |
2984 | writel(NVREG_MIISTAT_MASK, base + NvRegMIIStatus); | |
2985 | dprintk(KERN_INFO "startup: got 0x%08x.\n", miistat); | |
2986 | } | |
1b1b3c9b MS |
2987 | /* set linkspeed to invalid value, thus force nv_update_linkspeed |
2988 | * to init hw */ | |
2989 | np->linkspeed = 0; | |
1da177e4 LT |
2990 | ret = nv_update_linkspeed(dev); |
2991 | nv_start_rx(dev); | |
2992 | nv_start_tx(dev); | |
2993 | netif_start_queue(dev); | |
2994 | if (ret) { | |
2995 | netif_carrier_on(dev); | |
2996 | } else { | |
2997 | printk("%s: no link during initialization.\n", dev->name); | |
2998 | netif_carrier_off(dev); | |
2999 | } | |
3000 | if (oom) | |
3001 | mod_timer(&np->oom_kick, jiffies + OOM_REFILL); | |
3002 | spin_unlock_irq(&np->lock); | |
3003 | ||
3004 | return 0; | |
3005 | out_drain: | |
3006 | drain_ring(dev); | |
3007 | return ret; | |
3008 | } | |
3009 | ||
3010 | static int nv_close(struct net_device *dev) | |
3011 | { | |
ac9c1897 | 3012 | struct fe_priv *np = netdev_priv(dev); |
1da177e4 LT |
3013 | u8 __iomem *base; |
3014 | ||
3015 | spin_lock_irq(&np->lock); | |
3016 | np->in_shutdown = 1; | |
3017 | spin_unlock_irq(&np->lock); | |
3018 | synchronize_irq(dev->irq); | |
3019 | ||
3020 | del_timer_sync(&np->oom_kick); | |
3021 | del_timer_sync(&np->nic_poll); | |
3022 | ||
3023 | netif_stop_queue(dev); | |
3024 | spin_lock_irq(&np->lock); | |
3025 | nv_stop_tx(dev); | |
3026 | nv_stop_rx(dev); | |
3027 | nv_txrx_reset(dev); | |
3028 | ||
3029 | /* disable interrupts on the nic or we will lock up */ | |
3030 | base = get_hwbase(dev); | |
84b3932b | 3031 | nv_disable_hw_interrupts(dev, np->irqmask); |
1da177e4 LT |
3032 | pci_push(base); |
3033 | dprintk(KERN_INFO "%s: Irqmask is zero again\n", dev->name); | |
3034 | ||
3035 | spin_unlock_irq(&np->lock); | |
3036 | ||
84b3932b | 3037 | nv_free_irq(dev); |
1da177e4 LT |
3038 | |
3039 | drain_ring(dev); | |
3040 | ||
3041 | if (np->wolenabled) | |
3042 | nv_start_rx(dev); | |
3043 | ||
b3df9f81 MS |
3044 | /* special op: write back the misordered MAC address - otherwise |
3045 | * the next nv_probe would see a wrong address. | |
3046 | */ | |
3047 | writel(np->orig_mac[0], base + NvRegMacAddrA); | |
3048 | writel(np->orig_mac[1], base + NvRegMacAddrB); | |
3049 | ||
1da177e4 LT |
3050 | /* FIXME: power down nic */ |
3051 | ||
3052 | return 0; | |
3053 | } | |
3054 | ||
3055 | static int __devinit nv_probe(struct pci_dev *pci_dev, const struct pci_device_id *id) | |
3056 | { | |
3057 | struct net_device *dev; | |
3058 | struct fe_priv *np; | |
3059 | unsigned long addr; | |
3060 | u8 __iomem *base; | |
3061 | int err, i; | |
86a0f043 | 3062 | u32 powerstate; |
1da177e4 LT |
3063 | |
3064 | dev = alloc_etherdev(sizeof(struct fe_priv)); | |
3065 | err = -ENOMEM; | |
3066 | if (!dev) | |
3067 | goto out; | |
3068 | ||
ac9c1897 | 3069 | np = netdev_priv(dev); |
1da177e4 LT |
3070 | np->pci_dev = pci_dev; |
3071 | spin_lock_init(&np->lock); | |
3072 | SET_MODULE_OWNER(dev); | |
3073 | SET_NETDEV_DEV(dev, &pci_dev->dev); | |
3074 | ||
3075 | init_timer(&np->oom_kick); | |
3076 | np->oom_kick.data = (unsigned long) dev; | |
3077 | np->oom_kick.function = &nv_do_rx_refill; /* timer handler */ | |
3078 | init_timer(&np->nic_poll); | |
3079 | np->nic_poll.data = (unsigned long) dev; | |
3080 | np->nic_poll.function = &nv_do_nic_poll; /* timer handler */ | |
3081 | ||
3082 | err = pci_enable_device(pci_dev); | |
3083 | if (err) { | |
3084 | printk(KERN_INFO "forcedeth: pci_enable_dev failed (%d) for device %s\n", | |
3085 | err, pci_name(pci_dev)); | |
3086 | goto out_free; | |
3087 | } | |
3088 | ||
3089 | pci_set_master(pci_dev); | |
3090 | ||
3091 | err = pci_request_regions(pci_dev, DRV_NAME); | |
3092 | if (err < 0) | |
3093 | goto out_disable; | |
3094 | ||
86a0f043 AA |
3095 | if (id->driver_data & (DEV_HAS_VLAN|DEV_HAS_MSI_X|DEV_HAS_POWER_CNTRL)) |
3096 | np->register_size = NV_PCI_REGSZ_VER2; | |
3097 | else | |
3098 | np->register_size = NV_PCI_REGSZ_VER1; | |
3099 | ||
1da177e4 LT |
3100 | err = -EINVAL; |
3101 | addr = 0; | |
3102 | for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) { | |
3103 | dprintk(KERN_DEBUG "%s: resource %d start %p len %ld flags 0x%08lx.\n", | |
3104 | pci_name(pci_dev), i, (void*)pci_resource_start(pci_dev, i), | |
3105 | pci_resource_len(pci_dev, i), | |
3106 | pci_resource_flags(pci_dev, i)); | |
3107 | if (pci_resource_flags(pci_dev, i) & IORESOURCE_MEM && | |
86a0f043 | 3108 | pci_resource_len(pci_dev, i) >= np->register_size) { |
1da177e4 LT |
3109 | addr = pci_resource_start(pci_dev, i); |
3110 | break; | |
3111 | } | |
3112 | } | |
3113 | if (i == DEVICE_COUNT_RESOURCE) { | |
3114 | printk(KERN_INFO "forcedeth: Couldn't find register window for device %s.\n", | |
3115 | pci_name(pci_dev)); | |
3116 | goto out_relreg; | |
3117 | } | |
3118 | ||
86a0f043 AA |
3119 | /* copy of driver data */ |
3120 | np->driver_data = id->driver_data; | |
3121 | ||
1da177e4 | 3122 | /* handle different descriptor versions */ |
ee73362c MS |
3123 | if (id->driver_data & DEV_HAS_HIGH_DMA) { |
3124 | /* packet format 3: supports 40-bit addressing */ | |
3125 | np->desc_ver = DESC_VER_3; | |
84b3932b | 3126 | np->txrxctl_bits = NVREG_TXRXCTL_DESC_3; |
910638ae | 3127 | if (pci_set_dma_mask(pci_dev, DMA_39BIT_MASK)) { |
ee73362c MS |
3128 | printk(KERN_INFO "forcedeth: 64-bit DMA failed, using 32-bit addressing for device %s.\n", |
3129 | pci_name(pci_dev)); | |
ac9c1897 | 3130 | } else { |
84b3932b AA |
3131 | dev->features |= NETIF_F_HIGHDMA; |
3132 | printk(KERN_INFO "forcedeth: using HIGHDMA\n"); | |
3133 | } | |
3134 | if (pci_set_consistent_dma_mask(pci_dev, 0x0000007fffffffffULL)) { | |
3135 | printk(KERN_INFO "forcedeth: 64-bit DMA (consistent) failed for device %s.\n", | |
3136 | pci_name(pci_dev)); | |
ee73362c MS |
3137 | } |
3138 | } else if (id->driver_data & DEV_HAS_LARGEDESC) { | |
3139 | /* packet format 2: supports jumbo frames */ | |
1da177e4 | 3140 | np->desc_ver = DESC_VER_2; |
8a4ae7f2 | 3141 | np->txrxctl_bits = NVREG_TXRXCTL_DESC_2; |
ee73362c MS |
3142 | } else { |
3143 | /* original packet format */ | |
3144 | np->desc_ver = DESC_VER_1; | |
8a4ae7f2 | 3145 | np->txrxctl_bits = NVREG_TXRXCTL_DESC_1; |
d81c0983 | 3146 | } |
ee73362c MS |
3147 | |
3148 | np->pkt_limit = NV_PKTLIMIT_1; | |
3149 | if (id->driver_data & DEV_HAS_LARGEDESC) | |
3150 | np->pkt_limit = NV_PKTLIMIT_2; | |
3151 | ||
8a4ae7f2 MS |
3152 | if (id->driver_data & DEV_HAS_CHECKSUM) { |
3153 | np->txrxctl_bits |= NVREG_TXRXCTL_RXCHECK; | |
ac9c1897 AA |
3154 | dev->features |= NETIF_F_HW_CSUM | NETIF_F_SG; |
3155 | #ifdef NETIF_F_TSO | |
fa45459e | 3156 | dev->features |= NETIF_F_TSO; |
ac9c1897 AA |
3157 | #endif |
3158 | } | |
8a4ae7f2 | 3159 | |
ee407b02 AA |
3160 | np->vlanctl_bits = 0; |
3161 | if (id->driver_data & DEV_HAS_VLAN) { | |
3162 | np->vlanctl_bits = NVREG_VLANCONTROL_ENABLE; | |
3163 | dev->features |= NETIF_F_HW_VLAN_RX | NETIF_F_HW_VLAN_TX; | |
3164 | dev->vlan_rx_register = nv_vlan_rx_register; | |
3165 | dev->vlan_rx_kill_vid = nv_vlan_rx_kill_vid; | |
3166 | } | |
3167 | ||
d33a73c8 AA |
3168 | np->msi_flags = 0; |
3169 | if ((id->driver_data & DEV_HAS_MSI) && !disable_msi) { | |
3170 | np->msi_flags |= NV_MSI_CAPABLE; | |
3171 | } | |
3172 | if ((id->driver_data & DEV_HAS_MSI_X) && !disable_msix) { | |
3173 | np->msi_flags |= NV_MSI_X_CAPABLE; | |
3174 | } | |
3175 | ||
eb91f61b AA |
3176 | np->pause_flags = NV_PAUSEFRAME_RX_CAPABLE; |
3177 | if (id->driver_data & DEV_HAS_PAUSEFRAME_TX) { | |
3178 | np->pause_flags |= NV_PAUSEFRAME_TX_CAPABLE; | |
3179 | } | |
f3b197ac | 3180 | |
eb91f61b | 3181 | |
1da177e4 | 3182 | err = -ENOMEM; |
86a0f043 | 3183 | np->base = ioremap(addr, np->register_size); |
1da177e4 LT |
3184 | if (!np->base) |
3185 | goto out_relreg; | |
3186 | dev->base_addr = (unsigned long)np->base; | |
ee73362c | 3187 | |
1da177e4 | 3188 | dev->irq = pci_dev->irq; |
ee73362c MS |
3189 | |
3190 | if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2) { | |
3191 | np->rx_ring.orig = pci_alloc_consistent(pci_dev, | |
3192 | sizeof(struct ring_desc) * (RX_RING + TX_RING), | |
3193 | &np->ring_addr); | |
3194 | if (!np->rx_ring.orig) | |
3195 | goto out_unmap; | |
3196 | np->tx_ring.orig = &np->rx_ring.orig[RX_RING]; | |
3197 | } else { | |
3198 | np->rx_ring.ex = pci_alloc_consistent(pci_dev, | |
3199 | sizeof(struct ring_desc_ex) * (RX_RING + TX_RING), | |
3200 | &np->ring_addr); | |
3201 | if (!np->rx_ring.ex) | |
3202 | goto out_unmap; | |
3203 | np->tx_ring.ex = &np->rx_ring.ex[RX_RING]; | |
3204 | } | |
1da177e4 LT |
3205 | |
3206 | dev->open = nv_open; | |
3207 | dev->stop = nv_close; | |
3208 | dev->hard_start_xmit = nv_start_xmit; | |
3209 | dev->get_stats = nv_get_stats; | |
3210 | dev->change_mtu = nv_change_mtu; | |
72b31782 | 3211 | dev->set_mac_address = nv_set_mac_address; |
1da177e4 | 3212 | dev->set_multicast_list = nv_set_multicast; |
2918c35d MS |
3213 | #ifdef CONFIG_NET_POLL_CONTROLLER |
3214 | dev->poll_controller = nv_poll_controller; | |
3215 | #endif | |
1da177e4 LT |
3216 | SET_ETHTOOL_OPS(dev, &ops); |
3217 | dev->tx_timeout = nv_tx_timeout; | |
3218 | dev->watchdog_timeo = NV_WATCHDOG_TIMEO; | |
3219 | ||
3220 | pci_set_drvdata(pci_dev, dev); | |
3221 | ||
3222 | /* read the mac address */ | |
3223 | base = get_hwbase(dev); | |
3224 | np->orig_mac[0] = readl(base + NvRegMacAddrA); | |
3225 | np->orig_mac[1] = readl(base + NvRegMacAddrB); | |
3226 | ||
3227 | dev->dev_addr[0] = (np->orig_mac[1] >> 8) & 0xff; | |
3228 | dev->dev_addr[1] = (np->orig_mac[1] >> 0) & 0xff; | |
3229 | dev->dev_addr[2] = (np->orig_mac[0] >> 24) & 0xff; | |
3230 | dev->dev_addr[3] = (np->orig_mac[0] >> 16) & 0xff; | |
3231 | dev->dev_addr[4] = (np->orig_mac[0] >> 8) & 0xff; | |
3232 | dev->dev_addr[5] = (np->orig_mac[0] >> 0) & 0xff; | |
c704b856 | 3233 | memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len); |
1da177e4 | 3234 | |
c704b856 | 3235 | if (!is_valid_ether_addr(dev->perm_addr)) { |
1da177e4 LT |
3236 | /* |
3237 | * Bad mac address. At least one bios sets the mac address | |
3238 | * to 01:23:45:67:89:ab | |
3239 | */ | |
3240 | printk(KERN_ERR "%s: Invalid Mac address detected: %02x:%02x:%02x:%02x:%02x:%02x\n", | |
3241 | pci_name(pci_dev), | |
3242 | dev->dev_addr[0], dev->dev_addr[1], dev->dev_addr[2], | |
3243 | dev->dev_addr[3], dev->dev_addr[4], dev->dev_addr[5]); | |
3244 | printk(KERN_ERR "Please complain to your hardware vendor. Switching to a random MAC.\n"); | |
3245 | dev->dev_addr[0] = 0x00; | |
3246 | dev->dev_addr[1] = 0x00; | |
3247 | dev->dev_addr[2] = 0x6c; | |
3248 | get_random_bytes(&dev->dev_addr[3], 3); | |
3249 | } | |
3250 | ||
3251 | dprintk(KERN_DEBUG "%s: MAC Address %02x:%02x:%02x:%02x:%02x:%02x\n", pci_name(pci_dev), | |
3252 | dev->dev_addr[0], dev->dev_addr[1], dev->dev_addr[2], | |
3253 | dev->dev_addr[3], dev->dev_addr[4], dev->dev_addr[5]); | |
3254 | ||
3255 | /* disable WOL */ | |
3256 | writel(0, base + NvRegWakeUpFlags); | |
3257 | np->wolenabled = 0; | |
3258 | ||
86a0f043 AA |
3259 | if (id->driver_data & DEV_HAS_POWER_CNTRL) { |
3260 | u8 revision_id; | |
3261 | pci_read_config_byte(pci_dev, PCI_REVISION_ID, &revision_id); | |
3262 | ||
3263 | /* take phy and nic out of low power mode */ | |
3264 | powerstate = readl(base + NvRegPowerState2); | |
3265 | powerstate &= ~NVREG_POWERSTATE2_POWERUP_MASK; | |
3266 | if ((id->device == PCI_DEVICE_ID_NVIDIA_NVENET_12 || | |
3267 | id->device == PCI_DEVICE_ID_NVIDIA_NVENET_13) && | |
3268 | revision_id >= 0xA3) | |
3269 | powerstate |= NVREG_POWERSTATE2_POWERUP_REV_A3; | |
3270 | writel(powerstate, base + NvRegPowerState2); | |
3271 | } | |
3272 | ||
1da177e4 | 3273 | if (np->desc_ver == DESC_VER_1) { |
ac9c1897 | 3274 | np->tx_flags = NV_TX_VALID; |
1da177e4 | 3275 | } else { |
ac9c1897 | 3276 | np->tx_flags = NV_TX2_VALID; |
1da177e4 | 3277 | } |
d33a73c8 | 3278 | if (optimization_mode == NV_OPTIMIZATION_MODE_THROUGHPUT) { |
a971c324 | 3279 | np->irqmask = NVREG_IRQMASK_THROUGHPUT; |
d33a73c8 AA |
3280 | if (np->msi_flags & NV_MSI_X_CAPABLE) /* set number of vectors */ |
3281 | np->msi_flags |= 0x0003; | |
3282 | } else { | |
a971c324 | 3283 | np->irqmask = NVREG_IRQMASK_CPU; |
d33a73c8 AA |
3284 | if (np->msi_flags & NV_MSI_X_CAPABLE) /* set number of vectors */ |
3285 | np->msi_flags |= 0x0001; | |
3286 | } | |
a971c324 | 3287 | |
1da177e4 LT |
3288 | if (id->driver_data & DEV_NEED_TIMERIRQ) |
3289 | np->irqmask |= NVREG_IRQ_TIMER; | |
3290 | if (id->driver_data & DEV_NEED_LINKTIMER) { | |
3291 | dprintk(KERN_INFO "%s: link timer on.\n", pci_name(pci_dev)); | |
3292 | np->need_linktimer = 1; | |
3293 | np->link_timeout = jiffies + LINK_TIMEOUT; | |
3294 | } else { | |
3295 | dprintk(KERN_INFO "%s: link timer off.\n", pci_name(pci_dev)); | |
3296 | np->need_linktimer = 0; | |
3297 | } | |
3298 | ||
3299 | /* find a suitable phy */ | |
7a33e45a | 3300 | for (i = 1; i <= 32; i++) { |
1da177e4 | 3301 | int id1, id2; |
7a33e45a | 3302 | int phyaddr = i & 0x1F; |
1da177e4 LT |
3303 | |
3304 | spin_lock_irq(&np->lock); | |
7a33e45a | 3305 | id1 = mii_rw(dev, phyaddr, MII_PHYSID1, MII_READ); |
1da177e4 LT |
3306 | spin_unlock_irq(&np->lock); |
3307 | if (id1 < 0 || id1 == 0xffff) | |
3308 | continue; | |
3309 | spin_lock_irq(&np->lock); | |
7a33e45a | 3310 | id2 = mii_rw(dev, phyaddr, MII_PHYSID2, MII_READ); |
1da177e4 LT |
3311 | spin_unlock_irq(&np->lock); |
3312 | if (id2 < 0 || id2 == 0xffff) | |
3313 | continue; | |
3314 | ||
3315 | id1 = (id1 & PHYID1_OUI_MASK) << PHYID1_OUI_SHFT; | |
3316 | id2 = (id2 & PHYID2_OUI_MASK) >> PHYID2_OUI_SHFT; | |
3317 | dprintk(KERN_DEBUG "%s: open: Found PHY %04x:%04x at address %d.\n", | |
7a33e45a AA |
3318 | pci_name(pci_dev), id1, id2, phyaddr); |
3319 | np->phyaddr = phyaddr; | |
1da177e4 LT |
3320 | np->phy_oui = id1 | id2; |
3321 | break; | |
3322 | } | |
7a33e45a | 3323 | if (i == 33) { |
1da177e4 | 3324 | printk(KERN_INFO "%s: open: Could not find a valid PHY.\n", |
7a33e45a AA |
3325 | pci_name(pci_dev)); |
3326 | goto out_freering; | |
1da177e4 | 3327 | } |
f3b197ac | 3328 | |
7a33e45a AA |
3329 | /* reset it */ |
3330 | phy_init(dev); | |
1da177e4 LT |
3331 | |
3332 | /* set default link speed settings */ | |
3333 | np->linkspeed = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10; | |
3334 | np->duplex = 0; | |
3335 | np->autoneg = 1; | |
3336 | ||
3337 | err = register_netdev(dev); | |
3338 | if (err) { | |
3339 | printk(KERN_INFO "forcedeth: unable to register netdev: %d\n", err); | |
3340 | goto out_freering; | |
3341 | } | |
3342 | printk(KERN_INFO "%s: forcedeth.c: subsystem: %05x:%04x bound to %s\n", | |
3343 | dev->name, pci_dev->subsystem_vendor, pci_dev->subsystem_device, | |
3344 | pci_name(pci_dev)); | |
3345 | ||
3346 | return 0; | |
3347 | ||
3348 | out_freering: | |
ee73362c MS |
3349 | if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2) |
3350 | pci_free_consistent(np->pci_dev, sizeof(struct ring_desc) * (RX_RING + TX_RING), | |
3351 | np->rx_ring.orig, np->ring_addr); | |
3352 | else | |
3353 | pci_free_consistent(np->pci_dev, sizeof(struct ring_desc_ex) * (RX_RING + TX_RING), | |
3354 | np->rx_ring.ex, np->ring_addr); | |
1da177e4 LT |
3355 | pci_set_drvdata(pci_dev, NULL); |
3356 | out_unmap: | |
3357 | iounmap(get_hwbase(dev)); | |
3358 | out_relreg: | |
3359 | pci_release_regions(pci_dev); | |
3360 | out_disable: | |
3361 | pci_disable_device(pci_dev); | |
3362 | out_free: | |
3363 | free_netdev(dev); | |
3364 | out: | |
3365 | return err; | |
3366 | } | |
3367 | ||
3368 | static void __devexit nv_remove(struct pci_dev *pci_dev) | |
3369 | { | |
3370 | struct net_device *dev = pci_get_drvdata(pci_dev); | |
ac9c1897 | 3371 | struct fe_priv *np = netdev_priv(dev); |
1da177e4 LT |
3372 | |
3373 | unregister_netdev(dev); | |
3374 | ||
1da177e4 | 3375 | /* free all structures */ |
ee73362c MS |
3376 | if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2) |
3377 | pci_free_consistent(np->pci_dev, sizeof(struct ring_desc) * (RX_RING + TX_RING), np->rx_ring.orig, np->ring_addr); | |
3378 | else | |
3379 | pci_free_consistent(np->pci_dev, sizeof(struct ring_desc_ex) * (RX_RING + TX_RING), np->rx_ring.ex, np->ring_addr); | |
1da177e4 LT |
3380 | iounmap(get_hwbase(dev)); |
3381 | pci_release_regions(pci_dev); | |
3382 | pci_disable_device(pci_dev); | |
3383 | free_netdev(dev); | |
3384 | pci_set_drvdata(pci_dev, NULL); | |
3385 | } | |
3386 | ||
3387 | static struct pci_device_id pci_tbl[] = { | |
3388 | { /* nForce Ethernet Controller */ | |
dc8216c1 | 3389 | PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_1), |
c2dba06d | 3390 | .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER, |
1da177e4 LT |
3391 | }, |
3392 | { /* nForce2 Ethernet Controller */ | |
dc8216c1 | 3393 | PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_2), |
c2dba06d | 3394 | .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER, |
1da177e4 LT |
3395 | }, |
3396 | { /* nForce3 Ethernet Controller */ | |
dc8216c1 | 3397 | PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_3), |
c2dba06d | 3398 | .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER, |
1da177e4 LT |
3399 | }, |
3400 | { /* nForce3 Ethernet Controller */ | |
dc8216c1 | 3401 | PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_4), |
8a4ae7f2 | 3402 | .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM, |
1da177e4 LT |
3403 | }, |
3404 | { /* nForce3 Ethernet Controller */ | |
dc8216c1 | 3405 | PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_5), |
8a4ae7f2 | 3406 | .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM, |
1da177e4 LT |
3407 | }, |
3408 | { /* nForce3 Ethernet Controller */ | |
dc8216c1 | 3409 | PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_6), |
8a4ae7f2 | 3410 | .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM, |
1da177e4 LT |
3411 | }, |
3412 | { /* nForce3 Ethernet Controller */ | |
dc8216c1 | 3413 | PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_7), |
8a4ae7f2 | 3414 | .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM, |
1da177e4 LT |
3415 | }, |
3416 | { /* CK804 Ethernet Controller */ | |
dc8216c1 | 3417 | PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_8), |
8a4ae7f2 | 3418 | .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA, |
1da177e4 LT |
3419 | }, |
3420 | { /* CK804 Ethernet Controller */ | |
dc8216c1 | 3421 | PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_9), |
8a4ae7f2 | 3422 | .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA, |
1da177e4 LT |
3423 | }, |
3424 | { /* MCP04 Ethernet Controller */ | |
dc8216c1 | 3425 | PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_10), |
8a4ae7f2 | 3426 | .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA, |
1da177e4 LT |
3427 | }, |
3428 | { /* MCP04 Ethernet Controller */ | |
dc8216c1 | 3429 | PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_11), |
8a4ae7f2 | 3430 | .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA, |
1da177e4 | 3431 | }, |
9992d4aa | 3432 | { /* MCP51 Ethernet Controller */ |
dc8216c1 | 3433 | PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_12), |
86a0f043 | 3434 | .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL, |
9992d4aa MS |
3435 | }, |
3436 | { /* MCP51 Ethernet Controller */ | |
dc8216c1 | 3437 | PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_13), |
86a0f043 | 3438 | .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL, |
9992d4aa | 3439 | }, |
f49d16ef | 3440 | { /* MCP55 Ethernet Controller */ |
dc8216c1 | 3441 | PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_14), |
eb91f61b | 3442 | .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_VLAN|DEV_HAS_MSI|DEV_HAS_MSI_X|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX, |
f49d16ef MS |
3443 | }, |
3444 | { /* MCP55 Ethernet Controller */ | |
dc8216c1 | 3445 | PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_15), |
eb91f61b | 3446 | .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_VLAN|DEV_HAS_MSI|DEV_HAS_MSI_X|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX, |
f49d16ef | 3447 | }, |
1da177e4 LT |
3448 | {0,}, |
3449 | }; | |
3450 | ||
3451 | static struct pci_driver driver = { | |
3452 | .name = "forcedeth", | |
3453 | .id_table = pci_tbl, | |
3454 | .probe = nv_probe, | |
3455 | .remove = __devexit_p(nv_remove), | |
3456 | }; | |
3457 | ||
3458 | ||
3459 | static int __init init_nic(void) | |
3460 | { | |
3461 | printk(KERN_INFO "forcedeth.c: Reverse Engineered nForce ethernet driver. Version %s.\n", FORCEDETH_VERSION); | |
3462 | return pci_module_init(&driver); | |
3463 | } | |
3464 | ||
3465 | static void __exit exit_nic(void) | |
3466 | { | |
3467 | pci_unregister_driver(&driver); | |
3468 | } | |
3469 | ||
3470 | module_param(max_interrupt_work, int, 0); | |
3471 | MODULE_PARM_DESC(max_interrupt_work, "forcedeth maximum events handled per interrupt"); | |
a971c324 AA |
3472 | module_param(optimization_mode, int, 0); |
3473 | MODULE_PARM_DESC(optimization_mode, "In throughput mode (0), every tx & rx packet will generate an interrupt. In CPU mode (1), interrupts are controlled by a timer."); | |
3474 | module_param(poll_interval, int, 0); | |
3475 | MODULE_PARM_DESC(poll_interval, "Interval determines how frequent timer interrupt is generated by [(time_in_micro_secs * 100) / (2^10)]. Min is 0 and Max is 65535."); | |
d33a73c8 AA |
3476 | module_param(disable_msi, int, 0); |
3477 | MODULE_PARM_DESC(disable_msi, "Disable MSI interrupts by setting to 1."); | |
3478 | module_param(disable_msix, int, 0); | |
3479 | MODULE_PARM_DESC(disable_msix, "Disable MSIX interrupts by setting to 1."); | |
1da177e4 LT |
3480 | |
3481 | MODULE_AUTHOR("Manfred Spraul <manfred@colorfullife.com>"); | |
3482 | MODULE_DESCRIPTION("Reverse Engineered nForce ethernet driver"); | |
3483 | MODULE_LICENSE("GPL"); | |
3484 | ||
3485 | MODULE_DEVICE_TABLE(pci, pci_tbl); | |
3486 | ||
3487 | module_init(init_nic); | |
3488 | module_exit(exit_nic); |