]> bbs.cooldavid.org Git - net-next-2.6.git/blame - drivers/net/forcedeth.c
forcedeth: tx locking
[net-next-2.6.git] / drivers / net / forcedeth.c
CommitLineData
1da177e4
LT
1/*
2 * forcedeth: Ethernet driver for NVIDIA nForce media access controllers.
3 *
4 * Note: This driver is a cleanroom reimplementation based on reverse
5 * engineered documentation written by Carl-Daniel Hailfinger
87046e50 6 * and Andrew de Quincey.
1da177e4
LT
7 *
8 * NVIDIA, nForce and other NVIDIA marks are trademarks or registered
9 * trademarks of NVIDIA Corporation in the United States and other
10 * countries.
11 *
1836098f 12 * Copyright (C) 2003,4,5 Manfred Spraul
1da177e4
LT
13 * Copyright (C) 2004 Andrew de Quincey (wol support)
14 * Copyright (C) 2004 Carl-Daniel Hailfinger (invalid MAC handling, insane
15 * IRQ rate fixes, bigendian fixes, cleanups, verification)
87046e50 16 * Copyright (c) 2004,5,6 NVIDIA Corporation
1da177e4
LT
17 *
18 * This program is free software; you can redistribute it and/or modify
19 * it under the terms of the GNU General Public License as published by
20 * the Free Software Foundation; either version 2 of the License, or
21 * (at your option) any later version.
22 *
23 * This program is distributed in the hope that it will be useful,
24 * but WITHOUT ANY WARRANTY; without even the implied warranty of
25 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
26 * GNU General Public License for more details.
27 *
28 * You should have received a copy of the GNU General Public License
29 * along with this program; if not, write to the Free Software
30 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
31 *
32 * Changelog:
33 * 0.01: 05 Oct 2003: First release that compiles without warnings.
34 * 0.02: 05 Oct 2003: Fix bug for nv_drain_tx: do not try to free NULL skbs.
35 * Check all PCI BARs for the register window.
36 * udelay added to mii_rw.
37 * 0.03: 06 Oct 2003: Initialize dev->irq.
38 * 0.04: 07 Oct 2003: Initialize np->lock, reduce handled irqs, add printks.
39 * 0.05: 09 Oct 2003: printk removed again, irq status print tx_timeout.
40 * 0.06: 10 Oct 2003: MAC Address read updated, pff flag generation updated,
41 * irq mask updated
42 * 0.07: 14 Oct 2003: Further irq mask updates.
43 * 0.08: 20 Oct 2003: rx_desc.Length initialization added, nv_alloc_rx refill
44 * added into irq handler, NULL check for drain_ring.
45 * 0.09: 20 Oct 2003: Basic link speed irq implementation. Only handle the
46 * requested interrupt sources.
47 * 0.10: 20 Oct 2003: First cleanup for release.
48 * 0.11: 21 Oct 2003: hexdump for tx added, rx buffer sizes increased.
49 * MAC Address init fix, set_multicast cleanup.
50 * 0.12: 23 Oct 2003: Cleanups for release.
51 * 0.13: 25 Oct 2003: Limit for concurrent tx packets increased to 10.
52 * Set link speed correctly. start rx before starting
53 * tx (nv_start_rx sets the link speed).
54 * 0.14: 25 Oct 2003: Nic dependant irq mask.
55 * 0.15: 08 Nov 2003: fix smp deadlock with set_multicast_list during
56 * open.
57 * 0.16: 15 Nov 2003: include file cleanup for ppc64, rx buffer size
58 * increased to 1628 bytes.
59 * 0.17: 16 Nov 2003: undo rx buffer size increase. Substract 1 from
60 * the tx length.
61 * 0.18: 17 Nov 2003: fix oops due to late initialization of dev_stats
62 * 0.19: 29 Nov 2003: Handle RxNoBuf, detect & handle invalid mac
63 * addresses, really stop rx if already running
64 * in nv_start_rx, clean up a bit.
65 * 0.20: 07 Dec 2003: alloc fixes
66 * 0.21: 12 Jan 2004: additional alloc fix, nic polling fix.
67 * 0.22: 19 Jan 2004: reprogram timer to a sane rate, avoid lockup
68 * on close.
69 * 0.23: 26 Jan 2004: various small cleanups
70 * 0.24: 27 Feb 2004: make driver even less anonymous in backtraces
71 * 0.25: 09 Mar 2004: wol support
72 * 0.26: 03 Jun 2004: netdriver specific annotation, sparse-related fixes
73 * 0.27: 19 Jun 2004: Gigabit support, new descriptor rings,
74 * added CK804/MCP04 device IDs, code fixes
75 * for registers, link status and other minor fixes.
76 * 0.28: 21 Jun 2004: Big cleanup, making driver mostly endian safe
77 * 0.29: 31 Aug 2004: Add backup timer for link change notification.
78 * 0.30: 25 Sep 2004: rx checksum support for nf 250 Gb. Add rx reset
79 * into nv_close, otherwise reenabling for wol can
80 * cause DMA to kfree'd memory.
81 * 0.31: 14 Nov 2004: ethtool support for getting/setting link
4ea7f299 82 * capabilities.
22c6d143 83 * 0.32: 16 Apr 2005: RX_ERROR4 handling added.
8f767fc8
MS
84 * 0.33: 16 May 2005: Support for MCP51 added.
85 * 0.34: 18 Jun 2005: Add DEV_NEED_LINKTIMER to all nForce nics.
f49d16ef 86 * 0.35: 26 Jun 2005: Support for MCP55 added.
dc8216c1
MS
87 * 0.36: 28 Jun 2005: Add jumbo frame support.
88 * 0.37: 10 Jul 2005: Additional ethtool support, cleanup of pci id list
c2dba06d
MS
89 * 0.38: 16 Jul 2005: tx irq rewrite: Use global flags instead of
90 * per-packet flags.
4ea7f299
AA
91 * 0.39: 18 Jul 2005: Add 64bit descriptor support.
92 * 0.40: 19 Jul 2005: Add support for mac address change.
93 * 0.41: 30 Jul 2005: Write back original MAC in nv_close instead
b3df9f81 94 * of nv_remove
4ea7f299 95 * 0.42: 06 Aug 2005: Fix lack of link speed initialization
1b1b3c9b 96 * in the second (and later) nv_open call
4ea7f299
AA
97 * 0.43: 10 Aug 2005: Add support for tx checksum.
98 * 0.44: 20 Aug 2005: Add support for scatter gather and segmentation.
99 * 0.45: 18 Sep 2005: Remove nv_stop/start_rx from every link check
a971c324 100 * 0.46: 20 Oct 2005: Add irq optimization modes.
7a33e45a 101 * 0.47: 26 Oct 2005: Add phyaddr 0 in phy scan.
1836098f 102 * 0.48: 24 Dec 2005: Disable TSO, bugfix for pci_map_single
fa45459e 103 * 0.49: 10 Dec 2005: Fix tso for large buffers.
ee407b02 104 * 0.50: 20 Jan 2006: Add 8021pq tagging support.
0832b25a 105 * 0.51: 20 Jan 2006: Add 64bit consistent memory allocation for rings.
d33a73c8 106 * 0.52: 20 Jan 2006: Add MSI/MSIX support.
86a0f043 107 * 0.53: 19 Mar 2006: Fix init from low power mode and add hw reset.
84b3932b 108 * 0.54: 21 Mar 2006: Fix spin locks for multi irqs and cleanup.
eb91f61b 109 * 0.55: 22 Mar 2006: Add flow control (pause frame).
ebe611a4 110 * 0.56: 22 Mar 2006: Additional ethtool config and moduleparam support.
5070d340 111 * 0.57: 14 May 2006: Mac address set in probe/remove and order corrections.
7e680c22 112 * 0.58: 30 Oct 2006: Added support for sideband management unit.
c5cf9101 113 * 0.59: 30 Oct 2006: Added support for recoverable error.
1da177e4
LT
114 *
115 * Known bugs:
116 * We suspect that on some hardware no TX done interrupts are generated.
117 * This means recovery from netif_stop_queue only happens if the hw timer
118 * interrupt fires (100 times/second, configurable with NVREG_POLL_DEFAULT)
119 * and the timer is active in the IRQMask, or if a rx packet arrives by chance.
120 * If your hardware reliably generates tx done interrupts, then you can remove
121 * DEV_NEED_TIMERIRQ from the driver_data flags.
122 * DEV_NEED_TIMERIRQ will not harm you on sane hardware, only generating a few
123 * superfluous timer interrupts from the nic.
124 */
e27cdba5
SH
125#ifdef CONFIG_FORCEDETH_NAPI
126#define DRIVERNAPI "-NAPI"
127#else
128#define DRIVERNAPI
129#endif
c5cf9101 130#define FORCEDETH_VERSION "0.59"
1da177e4
LT
131#define DRV_NAME "forcedeth"
132
133#include <linux/module.h>
134#include <linux/types.h>
135#include <linux/pci.h>
136#include <linux/interrupt.h>
137#include <linux/netdevice.h>
138#include <linux/etherdevice.h>
139#include <linux/delay.h>
140#include <linux/spinlock.h>
141#include <linux/ethtool.h>
142#include <linux/timer.h>
143#include <linux/skbuff.h>
144#include <linux/mii.h>
145#include <linux/random.h>
146#include <linux/init.h>
22c6d143 147#include <linux/if_vlan.h>
910638ae 148#include <linux/dma-mapping.h>
1da177e4
LT
149
150#include <asm/irq.h>
151#include <asm/io.h>
152#include <asm/uaccess.h>
153#include <asm/system.h>
154
155#if 0
156#define dprintk printk
157#else
158#define dprintk(x...) do { } while (0)
159#endif
160
161
162/*
163 * Hardware access:
164 */
165
c2dba06d
MS
166#define DEV_NEED_TIMERIRQ 0x0001 /* set the timer irq flag in the irq mask */
167#define DEV_NEED_LINKTIMER 0x0002 /* poll link settings. Relies on the timer irq */
168#define DEV_HAS_LARGEDESC 0x0004 /* device supports jumbo frames and needs packet format 2 */
ee73362c 169#define DEV_HAS_HIGH_DMA 0x0008 /* device supports 64bit dma */
8a4ae7f2 170#define DEV_HAS_CHECKSUM 0x0010 /* device supports tx and rx checksum offloads */
ee407b02 171#define DEV_HAS_VLAN 0x0020 /* device supports vlan tagging and striping */
d33a73c8
AA
172#define DEV_HAS_MSI 0x0040 /* device supports MSI */
173#define DEV_HAS_MSI_X 0x0080 /* device supports MSI-X */
86a0f043 174#define DEV_HAS_POWER_CNTRL 0x0100 /* device supports power savings */
eb91f61b 175#define DEV_HAS_PAUSEFRAME_TX 0x0200 /* device supports tx pause frames */
52da3578 176#define DEV_HAS_STATISTICS 0x0400 /* device supports hw statistics */
9589c77a 177#define DEV_HAS_TEST_EXTENDED 0x0800 /* device supports extended diagnostic test */
7e680c22 178#define DEV_HAS_MGMT_UNIT 0x1000 /* device supports management unit */
1da177e4
LT
179
180enum {
181 NvRegIrqStatus = 0x000,
182#define NVREG_IRQSTAT_MIIEVENT 0x040
c5cf9101 183#define NVREG_IRQSTAT_MASK 0x81ff
1da177e4
LT
184 NvRegIrqMask = 0x004,
185#define NVREG_IRQ_RX_ERROR 0x0001
186#define NVREG_IRQ_RX 0x0002
187#define NVREG_IRQ_RX_NOBUF 0x0004
188#define NVREG_IRQ_TX_ERR 0x0008
c2dba06d 189#define NVREG_IRQ_TX_OK 0x0010
1da177e4
LT
190#define NVREG_IRQ_TIMER 0x0020
191#define NVREG_IRQ_LINK 0x0040
d33a73c8
AA
192#define NVREG_IRQ_RX_FORCED 0x0080
193#define NVREG_IRQ_TX_FORCED 0x0100
c5cf9101 194#define NVREG_IRQ_RECOVER_ERROR 0x8000
a971c324
AA
195#define NVREG_IRQMASK_THROUGHPUT 0x00df
196#define NVREG_IRQMASK_CPU 0x0040
d33a73c8
AA
197#define NVREG_IRQ_TX_ALL (NVREG_IRQ_TX_ERR|NVREG_IRQ_TX_OK|NVREG_IRQ_TX_FORCED)
198#define NVREG_IRQ_RX_ALL (NVREG_IRQ_RX_ERROR|NVREG_IRQ_RX|NVREG_IRQ_RX_NOBUF|NVREG_IRQ_RX_FORCED)
c5cf9101 199#define NVREG_IRQ_OTHER (NVREG_IRQ_TIMER|NVREG_IRQ_LINK|NVREG_IRQ_RECOVER_ERROR)
c2dba06d
MS
200
201#define NVREG_IRQ_UNKNOWN (~(NVREG_IRQ_RX_ERROR|NVREG_IRQ_RX|NVREG_IRQ_RX_NOBUF|NVREG_IRQ_TX_ERR| \
d33a73c8 202 NVREG_IRQ_TX_OK|NVREG_IRQ_TIMER|NVREG_IRQ_LINK|NVREG_IRQ_RX_FORCED| \
c5cf9101 203 NVREG_IRQ_TX_FORCED|NVREG_IRQ_RECOVER_ERROR))
1da177e4
LT
204
205 NvRegUnknownSetupReg6 = 0x008,
206#define NVREG_UNKSETUP6_VAL 3
207
208/*
209 * NVREG_POLL_DEFAULT is the interval length of the timer source on the nic
210 * NVREG_POLL_DEFAULT=97 would result in an interval length of 1 ms
211 */
212 NvRegPollingInterval = 0x00c,
a971c324
AA
213#define NVREG_POLL_DEFAULT_THROUGHPUT 970
214#define NVREG_POLL_DEFAULT_CPU 13
d33a73c8
AA
215 NvRegMSIMap0 = 0x020,
216 NvRegMSIMap1 = 0x024,
217 NvRegMSIIrqMask = 0x030,
218#define NVREG_MSI_VECTOR_0_ENABLED 0x01
1da177e4 219 NvRegMisc1 = 0x080,
eb91f61b 220#define NVREG_MISC1_PAUSE_TX 0x01
1da177e4
LT
221#define NVREG_MISC1_HD 0x02
222#define NVREG_MISC1_FORCE 0x3b0f3c
223
86a0f043
AA
224 NvRegMacReset = 0x3c,
225#define NVREG_MAC_RESET_ASSERT 0x0F3
1da177e4
LT
226 NvRegTransmitterControl = 0x084,
227#define NVREG_XMITCTL_START 0x01
7e680c22
AA
228#define NVREG_XMITCTL_MGMT_ST 0x40000000
229#define NVREG_XMITCTL_SYNC_MASK 0x000f0000
230#define NVREG_XMITCTL_SYNC_NOT_READY 0x0
231#define NVREG_XMITCTL_SYNC_PHY_INIT 0x00040000
232#define NVREG_XMITCTL_MGMT_SEMA_MASK 0x00000f00
233#define NVREG_XMITCTL_MGMT_SEMA_FREE 0x0
234#define NVREG_XMITCTL_HOST_SEMA_MASK 0x0000f000
235#define NVREG_XMITCTL_HOST_SEMA_ACQ 0x0000f000
236#define NVREG_XMITCTL_HOST_LOADED 0x00004000
f35723ec 237#define NVREG_XMITCTL_TX_PATH_EN 0x01000000
1da177e4
LT
238 NvRegTransmitterStatus = 0x088,
239#define NVREG_XMITSTAT_BUSY 0x01
240
241 NvRegPacketFilterFlags = 0x8c,
eb91f61b
AA
242#define NVREG_PFF_PAUSE_RX 0x08
243#define NVREG_PFF_ALWAYS 0x7F0000
1da177e4
LT
244#define NVREG_PFF_PROMISC 0x80
245#define NVREG_PFF_MYADDR 0x20
9589c77a 246#define NVREG_PFF_LOOPBACK 0x10
1da177e4
LT
247
248 NvRegOffloadConfig = 0x90,
249#define NVREG_OFFLOAD_HOMEPHY 0x601
250#define NVREG_OFFLOAD_NORMAL RX_NIC_BUFSIZE
251 NvRegReceiverControl = 0x094,
252#define NVREG_RCVCTL_START 0x01
f35723ec 253#define NVREG_RCVCTL_RX_PATH_EN 0x01000000
1da177e4
LT
254 NvRegReceiverStatus = 0x98,
255#define NVREG_RCVSTAT_BUSY 0x01
256
257 NvRegRandomSeed = 0x9c,
258#define NVREG_RNDSEED_MASK 0x00ff
259#define NVREG_RNDSEED_FORCE 0x7f00
260#define NVREG_RNDSEED_FORCE2 0x2d00
261#define NVREG_RNDSEED_FORCE3 0x7400
262
9744e218
AA
263 NvRegTxDeferral = 0xA0,
264#define NVREG_TX_DEFERRAL_DEFAULT 0x15050f
265#define NVREG_TX_DEFERRAL_RGMII_10_100 0x16070f
266#define NVREG_TX_DEFERRAL_RGMII_1000 0x14050f
267 NvRegRxDeferral = 0xA4,
268#define NVREG_RX_DEFERRAL_DEFAULT 0x16
1da177e4
LT
269 NvRegMacAddrA = 0xA8,
270 NvRegMacAddrB = 0xAC,
271 NvRegMulticastAddrA = 0xB0,
272#define NVREG_MCASTADDRA_FORCE 0x01
273 NvRegMulticastAddrB = 0xB4,
274 NvRegMulticastMaskA = 0xB8,
275 NvRegMulticastMaskB = 0xBC,
276
277 NvRegPhyInterface = 0xC0,
278#define PHY_RGMII 0x10000000
279
280 NvRegTxRingPhysAddr = 0x100,
281 NvRegRxRingPhysAddr = 0x104,
282 NvRegRingSizes = 0x108,
283#define NVREG_RINGSZ_TXSHIFT 0
284#define NVREG_RINGSZ_RXSHIFT 16
5070d340
AA
285 NvRegTransmitPoll = 0x10c,
286#define NVREG_TRANSMITPOLL_MAC_ADDR_REV 0x00008000
1da177e4
LT
287 NvRegLinkSpeed = 0x110,
288#define NVREG_LINKSPEED_FORCE 0x10000
289#define NVREG_LINKSPEED_10 1000
290#define NVREG_LINKSPEED_100 100
291#define NVREG_LINKSPEED_1000 50
292#define NVREG_LINKSPEED_MASK (0xFFF)
293 NvRegUnknownSetupReg5 = 0x130,
294#define NVREG_UNKSETUP5_BIT31 (1<<31)
95d161cb
AA
295 NvRegTxWatermark = 0x13c,
296#define NVREG_TX_WM_DESC1_DEFAULT 0x0200010
297#define NVREG_TX_WM_DESC2_3_DEFAULT 0x1e08000
298#define NVREG_TX_WM_DESC2_3_1000 0xfe08000
1da177e4
LT
299 NvRegTxRxControl = 0x144,
300#define NVREG_TXRXCTL_KICK 0x0001
301#define NVREG_TXRXCTL_BIT1 0x0002
302#define NVREG_TXRXCTL_BIT2 0x0004
303#define NVREG_TXRXCTL_IDLE 0x0008
304#define NVREG_TXRXCTL_RESET 0x0010
305#define NVREG_TXRXCTL_RXCHECK 0x0400
8a4ae7f2 306#define NVREG_TXRXCTL_DESC_1 0
d2f78412
AA
307#define NVREG_TXRXCTL_DESC_2 0x002100
308#define NVREG_TXRXCTL_DESC_3 0xc02200
ee407b02
AA
309#define NVREG_TXRXCTL_VLANSTRIP 0x00040
310#define NVREG_TXRXCTL_VLANINS 0x00080
0832b25a
AA
311 NvRegTxRingPhysAddrHigh = 0x148,
312 NvRegRxRingPhysAddrHigh = 0x14C,
eb91f61b
AA
313 NvRegTxPauseFrame = 0x170,
314#define NVREG_TX_PAUSEFRAME_DISABLE 0x1ff0080
315#define NVREG_TX_PAUSEFRAME_ENABLE 0x0c00030
1da177e4
LT
316 NvRegMIIStatus = 0x180,
317#define NVREG_MIISTAT_ERROR 0x0001
318#define NVREG_MIISTAT_LINKCHANGE 0x0008
319#define NVREG_MIISTAT_MASK 0x000f
320#define NVREG_MIISTAT_MASK2 0x000f
7e680c22
AA
321 NvRegMIIMask = 0x184,
322#define NVREG_MII_LINKCHANGE 0x0008
1da177e4
LT
323
324 NvRegAdapterControl = 0x188,
325#define NVREG_ADAPTCTL_START 0x02
326#define NVREG_ADAPTCTL_LINKUP 0x04
327#define NVREG_ADAPTCTL_PHYVALID 0x40000
328#define NVREG_ADAPTCTL_RUNNING 0x100000
329#define NVREG_ADAPTCTL_PHYSHIFT 24
330 NvRegMIISpeed = 0x18c,
331#define NVREG_MIISPEED_BIT8 (1<<8)
332#define NVREG_MIIDELAY 5
333 NvRegMIIControl = 0x190,
334#define NVREG_MIICTL_INUSE 0x08000
335#define NVREG_MIICTL_WRITE 0x00400
336#define NVREG_MIICTL_ADDRSHIFT 5
337 NvRegMIIData = 0x194,
338 NvRegWakeUpFlags = 0x200,
339#define NVREG_WAKEUPFLAGS_VAL 0x7770
340#define NVREG_WAKEUPFLAGS_BUSYSHIFT 24
341#define NVREG_WAKEUPFLAGS_ENABLESHIFT 16
342#define NVREG_WAKEUPFLAGS_D3SHIFT 12
343#define NVREG_WAKEUPFLAGS_D2SHIFT 8
344#define NVREG_WAKEUPFLAGS_D1SHIFT 4
345#define NVREG_WAKEUPFLAGS_D0SHIFT 0
346#define NVREG_WAKEUPFLAGS_ACCEPT_MAGPAT 0x01
347#define NVREG_WAKEUPFLAGS_ACCEPT_WAKEUPPAT 0x02
348#define NVREG_WAKEUPFLAGS_ACCEPT_LINKCHANGE 0x04
349#define NVREG_WAKEUPFLAGS_ENABLE 0x1111
350
351 NvRegPatternCRC = 0x204,
352 NvRegPatternMask = 0x208,
353 NvRegPowerCap = 0x268,
354#define NVREG_POWERCAP_D3SUPP (1<<30)
355#define NVREG_POWERCAP_D2SUPP (1<<26)
356#define NVREG_POWERCAP_D1SUPP (1<<25)
357 NvRegPowerState = 0x26c,
358#define NVREG_POWERSTATE_POWEREDUP 0x8000
359#define NVREG_POWERSTATE_VALID 0x0100
360#define NVREG_POWERSTATE_MASK 0x0003
361#define NVREG_POWERSTATE_D0 0x0000
362#define NVREG_POWERSTATE_D1 0x0001
363#define NVREG_POWERSTATE_D2 0x0002
364#define NVREG_POWERSTATE_D3 0x0003
52da3578
AA
365 NvRegTxCnt = 0x280,
366 NvRegTxZeroReXmt = 0x284,
367 NvRegTxOneReXmt = 0x288,
368 NvRegTxManyReXmt = 0x28c,
369 NvRegTxLateCol = 0x290,
370 NvRegTxUnderflow = 0x294,
371 NvRegTxLossCarrier = 0x298,
372 NvRegTxExcessDef = 0x29c,
373 NvRegTxRetryErr = 0x2a0,
374 NvRegRxFrameErr = 0x2a4,
375 NvRegRxExtraByte = 0x2a8,
376 NvRegRxLateCol = 0x2ac,
377 NvRegRxRunt = 0x2b0,
378 NvRegRxFrameTooLong = 0x2b4,
379 NvRegRxOverflow = 0x2b8,
380 NvRegRxFCSErr = 0x2bc,
381 NvRegRxFrameAlignErr = 0x2c0,
382 NvRegRxLenErr = 0x2c4,
383 NvRegRxUnicast = 0x2c8,
384 NvRegRxMulticast = 0x2cc,
385 NvRegRxBroadcast = 0x2d0,
386 NvRegTxDef = 0x2d4,
387 NvRegTxFrame = 0x2d8,
388 NvRegRxCnt = 0x2dc,
389 NvRegTxPause = 0x2e0,
390 NvRegRxPause = 0x2e4,
391 NvRegRxDropFrame = 0x2e8,
ee407b02
AA
392 NvRegVlanControl = 0x300,
393#define NVREG_VLANCONTROL_ENABLE 0x2000
d33a73c8
AA
394 NvRegMSIXMap0 = 0x3e0,
395 NvRegMSIXMap1 = 0x3e4,
396 NvRegMSIXIrqStatus = 0x3f0,
86a0f043
AA
397
398 NvRegPowerState2 = 0x600,
399#define NVREG_POWERSTATE2_POWERUP_MASK 0x0F11
400#define NVREG_POWERSTATE2_POWERUP_REV_A3 0x0001
1da177e4
LT
401};
402
403/* Big endian: should work, but is untested */
404struct ring_desc {
a8bed49e
SH
405 __le32 buf;
406 __le32 flaglen;
1da177e4
LT
407};
408
ee73362c 409struct ring_desc_ex {
a8bed49e
SH
410 __le32 bufhigh;
411 __le32 buflow;
412 __le32 txvlan;
413 __le32 flaglen;
ee73362c
MS
414};
415
f82a9352 416union ring_type {
ee73362c
MS
417 struct ring_desc* orig;
418 struct ring_desc_ex* ex;
f82a9352 419};
ee73362c 420
1da177e4
LT
421#define FLAG_MASK_V1 0xffff0000
422#define FLAG_MASK_V2 0xffffc000
423#define LEN_MASK_V1 (0xffffffff ^ FLAG_MASK_V1)
424#define LEN_MASK_V2 (0xffffffff ^ FLAG_MASK_V2)
425
426#define NV_TX_LASTPACKET (1<<16)
427#define NV_TX_RETRYERROR (1<<19)
c2dba06d 428#define NV_TX_FORCED_INTERRUPT (1<<24)
1da177e4
LT
429#define NV_TX_DEFERRED (1<<26)
430#define NV_TX_CARRIERLOST (1<<27)
431#define NV_TX_LATECOLLISION (1<<28)
432#define NV_TX_UNDERFLOW (1<<29)
433#define NV_TX_ERROR (1<<30)
434#define NV_TX_VALID (1<<31)
435
436#define NV_TX2_LASTPACKET (1<<29)
437#define NV_TX2_RETRYERROR (1<<18)
c2dba06d 438#define NV_TX2_FORCED_INTERRUPT (1<<30)
1da177e4
LT
439#define NV_TX2_DEFERRED (1<<25)
440#define NV_TX2_CARRIERLOST (1<<26)
441#define NV_TX2_LATECOLLISION (1<<27)
442#define NV_TX2_UNDERFLOW (1<<28)
443/* error and valid are the same for both */
444#define NV_TX2_ERROR (1<<30)
445#define NV_TX2_VALID (1<<31)
ac9c1897
AA
446#define NV_TX2_TSO (1<<28)
447#define NV_TX2_TSO_SHIFT 14
fa45459e
AA
448#define NV_TX2_TSO_MAX_SHIFT 14
449#define NV_TX2_TSO_MAX_SIZE (1<<NV_TX2_TSO_MAX_SHIFT)
8a4ae7f2
MS
450#define NV_TX2_CHECKSUM_L3 (1<<27)
451#define NV_TX2_CHECKSUM_L4 (1<<26)
1da177e4 452
ee407b02
AA
453#define NV_TX3_VLAN_TAG_PRESENT (1<<18)
454
1da177e4
LT
455#define NV_RX_DESCRIPTORVALID (1<<16)
456#define NV_RX_MISSEDFRAME (1<<17)
457#define NV_RX_SUBSTRACT1 (1<<18)
458#define NV_RX_ERROR1 (1<<23)
459#define NV_RX_ERROR2 (1<<24)
460#define NV_RX_ERROR3 (1<<25)
461#define NV_RX_ERROR4 (1<<26)
462#define NV_RX_CRCERR (1<<27)
463#define NV_RX_OVERFLOW (1<<28)
464#define NV_RX_FRAMINGERR (1<<29)
465#define NV_RX_ERROR (1<<30)
466#define NV_RX_AVAIL (1<<31)
467
468#define NV_RX2_CHECKSUMMASK (0x1C000000)
469#define NV_RX2_CHECKSUMOK1 (0x10000000)
470#define NV_RX2_CHECKSUMOK2 (0x14000000)
471#define NV_RX2_CHECKSUMOK3 (0x18000000)
472#define NV_RX2_DESCRIPTORVALID (1<<29)
473#define NV_RX2_SUBSTRACT1 (1<<25)
474#define NV_RX2_ERROR1 (1<<18)
475#define NV_RX2_ERROR2 (1<<19)
476#define NV_RX2_ERROR3 (1<<20)
477#define NV_RX2_ERROR4 (1<<21)
478#define NV_RX2_CRCERR (1<<22)
479#define NV_RX2_OVERFLOW (1<<23)
480#define NV_RX2_FRAMINGERR (1<<24)
481/* error and avail are the same for both */
482#define NV_RX2_ERROR (1<<30)
483#define NV_RX2_AVAIL (1<<31)
484
ee407b02
AA
485#define NV_RX3_VLAN_TAG_PRESENT (1<<16)
486#define NV_RX3_VLAN_TAG_MASK (0x0000FFFF)
487
1da177e4 488/* Miscelaneous hardware related defines: */
86a0f043
AA
489#define NV_PCI_REGSZ_VER1 0x270
490#define NV_PCI_REGSZ_VER2 0x604
1da177e4
LT
491
492/* various timeout delays: all in usec */
493#define NV_TXRX_RESET_DELAY 4
494#define NV_TXSTOP_DELAY1 10
495#define NV_TXSTOP_DELAY1MAX 500000
496#define NV_TXSTOP_DELAY2 100
497#define NV_RXSTOP_DELAY1 10
498#define NV_RXSTOP_DELAY1MAX 500000
499#define NV_RXSTOP_DELAY2 100
500#define NV_SETUP5_DELAY 5
501#define NV_SETUP5_DELAYMAX 50000
502#define NV_POWERUP_DELAY 5
503#define NV_POWERUP_DELAYMAX 5000
504#define NV_MIIBUSY_DELAY 50
505#define NV_MIIPHY_DELAY 10
506#define NV_MIIPHY_DELAYMAX 10000
86a0f043 507#define NV_MAC_RESET_DELAY 64
1da177e4
LT
508
509#define NV_WAKEUPPATTERNS 5
510#define NV_WAKEUPMASKENTRIES 4
511
512/* General driver defaults */
513#define NV_WATCHDOG_TIMEO (5*HZ)
514
eafa59f6
AA
515#define RX_RING_DEFAULT 128
516#define TX_RING_DEFAULT 256
517#define RX_RING_MIN 128
518#define TX_RING_MIN 64
519#define RING_MAX_DESC_VER_1 1024
520#define RING_MAX_DESC_VER_2_3 16384
f3b197ac 521/*
eafa59f6
AA
522 * Difference between the get and put pointers for the tx ring.
523 * This is used to throttle the amount of data outstanding in the
524 * tx ring.
1da177e4 525 */
eafa59f6 526#define TX_LIMIT_DIFFERENCE 1
1da177e4
LT
527
528/* rx/tx mac addr + type + vlan + align + slack*/
d81c0983
MS
529#define NV_RX_HEADERS (64)
530/* even more slack. */
531#define NV_RX_ALLOC_PAD (64)
532
533/* maximum mtu size */
534#define NV_PKTLIMIT_1 ETH_DATA_LEN /* hard limit not known */
535#define NV_PKTLIMIT_2 9100 /* Actual limit according to NVidia: 9202 */
1da177e4
LT
536
537#define OOM_REFILL (1+HZ/20)
538#define POLL_WAIT (1+HZ/100)
539#define LINK_TIMEOUT (3*HZ)
52da3578 540#define STATS_INTERVAL (10*HZ)
1da177e4 541
f3b197ac 542/*
1da177e4 543 * desc_ver values:
8a4ae7f2
MS
544 * The nic supports three different descriptor types:
545 * - DESC_VER_1: Original
546 * - DESC_VER_2: support for jumbo frames.
547 * - DESC_VER_3: 64-bit format.
1da177e4 548 */
8a4ae7f2
MS
549#define DESC_VER_1 1
550#define DESC_VER_2 2
551#define DESC_VER_3 3
1da177e4
LT
552
553/* PHY defines */
554#define PHY_OUI_MARVELL 0x5043
555#define PHY_OUI_CICADA 0x03f1
556#define PHYID1_OUI_MASK 0x03ff
557#define PHYID1_OUI_SHFT 6
558#define PHYID2_OUI_MASK 0xfc00
559#define PHYID2_OUI_SHFT 10
edf7e5ec
AA
560#define PHYID2_MODEL_MASK 0x03f0
561#define PHY_MODEL_MARVELL_E3016 0x220
562#define PHY_MARVELL_E3016_INITMASK 0x0300
1da177e4
LT
563#define PHY_INIT1 0x0f000
564#define PHY_INIT2 0x0e00
565#define PHY_INIT3 0x01000
566#define PHY_INIT4 0x0200
567#define PHY_INIT5 0x0004
568#define PHY_INIT6 0x02000
569#define PHY_GIGABIT 0x0100
570
571#define PHY_TIMEOUT 0x1
572#define PHY_ERROR 0x2
573
574#define PHY_100 0x1
575#define PHY_1000 0x2
576#define PHY_HALF 0x100
577
eb91f61b
AA
578#define NV_PAUSEFRAME_RX_CAPABLE 0x0001
579#define NV_PAUSEFRAME_TX_CAPABLE 0x0002
580#define NV_PAUSEFRAME_RX_ENABLE 0x0004
581#define NV_PAUSEFRAME_TX_ENABLE 0x0008
b6d0773f
AA
582#define NV_PAUSEFRAME_RX_REQ 0x0010
583#define NV_PAUSEFRAME_TX_REQ 0x0020
584#define NV_PAUSEFRAME_AUTONEG 0x0040
1da177e4 585
d33a73c8
AA
586/* MSI/MSI-X defines */
587#define NV_MSI_X_MAX_VECTORS 8
588#define NV_MSI_X_VECTORS_MASK 0x000f
589#define NV_MSI_CAPABLE 0x0010
590#define NV_MSI_X_CAPABLE 0x0020
591#define NV_MSI_ENABLED 0x0040
592#define NV_MSI_X_ENABLED 0x0080
593
594#define NV_MSI_X_VECTOR_ALL 0x0
595#define NV_MSI_X_VECTOR_RX 0x0
596#define NV_MSI_X_VECTOR_TX 0x1
597#define NV_MSI_X_VECTOR_OTHER 0x2
1da177e4 598
52da3578
AA
599/* statistics */
600struct nv_ethtool_str {
601 char name[ETH_GSTRING_LEN];
602};
603
604static const struct nv_ethtool_str nv_estats_str[] = {
605 { "tx_bytes" },
606 { "tx_zero_rexmt" },
607 { "tx_one_rexmt" },
608 { "tx_many_rexmt" },
609 { "tx_late_collision" },
610 { "tx_fifo_errors" },
611 { "tx_carrier_errors" },
612 { "tx_excess_deferral" },
613 { "tx_retry_error" },
614 { "tx_deferral" },
615 { "tx_packets" },
616 { "tx_pause" },
617 { "rx_frame_error" },
618 { "rx_extra_byte" },
619 { "rx_late_collision" },
620 { "rx_runt" },
621 { "rx_frame_too_long" },
622 { "rx_over_errors" },
623 { "rx_crc_errors" },
624 { "rx_frame_align_error" },
625 { "rx_length_error" },
626 { "rx_unicast" },
627 { "rx_multicast" },
628 { "rx_broadcast" },
629 { "rx_bytes" },
630 { "rx_pause" },
631 { "rx_drop_frame" },
632 { "rx_packets" },
633 { "rx_errors_total" }
634};
635
636struct nv_ethtool_stats {
637 u64 tx_bytes;
638 u64 tx_zero_rexmt;
639 u64 tx_one_rexmt;
640 u64 tx_many_rexmt;
641 u64 tx_late_collision;
642 u64 tx_fifo_errors;
643 u64 tx_carrier_errors;
644 u64 tx_excess_deferral;
645 u64 tx_retry_error;
646 u64 tx_deferral;
647 u64 tx_packets;
648 u64 tx_pause;
649 u64 rx_frame_error;
650 u64 rx_extra_byte;
651 u64 rx_late_collision;
652 u64 rx_runt;
653 u64 rx_frame_too_long;
654 u64 rx_over_errors;
655 u64 rx_crc_errors;
656 u64 rx_frame_align_error;
657 u64 rx_length_error;
658 u64 rx_unicast;
659 u64 rx_multicast;
660 u64 rx_broadcast;
661 u64 rx_bytes;
662 u64 rx_pause;
663 u64 rx_drop_frame;
664 u64 rx_packets;
665 u64 rx_errors_total;
666};
667
9589c77a
AA
668/* diagnostics */
669#define NV_TEST_COUNT_BASE 3
670#define NV_TEST_COUNT_EXTENDED 4
671
672static const struct nv_ethtool_str nv_etests_str[] = {
673 { "link (online/offline)" },
674 { "register (offline) " },
675 { "interrupt (offline) " },
676 { "loopback (offline) " }
677};
678
679struct register_test {
a8bed49e
SH
680 __le32 reg;
681 __le32 mask;
9589c77a
AA
682};
683
684static const struct register_test nv_registers_test[] = {
685 { NvRegUnknownSetupReg6, 0x01 },
686 { NvRegMisc1, 0x03c },
687 { NvRegOffloadConfig, 0x03ff },
688 { NvRegMulticastAddrA, 0xffffffff },
95d161cb 689 { NvRegTxWatermark, 0x0ff },
9589c77a
AA
690 { NvRegWakeUpFlags, 0x07777 },
691 { 0,0 }
692};
693
761fcd9e
AA
694struct nv_skb_map {
695 struct sk_buff *skb;
696 dma_addr_t dma;
697 unsigned int dma_len;
698};
699
1da177e4
LT
700/*
701 * SMP locking:
702 * All hardware access under dev->priv->lock, except the performance
703 * critical parts:
704 * - rx is (pseudo-) lockless: it relies on the single-threading provided
705 * by the arch code for interrupts.
932ff279 706 * - tx setup is lockless: it relies on netif_tx_lock. Actual submission
1da177e4 707 * needs dev->priv->lock :-(
932ff279 708 * - set_multicast_list: preparation lockless, relies on netif_tx_lock.
1da177e4
LT
709 */
710
711/* in dev: base, irq */
712struct fe_priv {
713 spinlock_t lock;
714
715 /* General data:
716 * Locking: spin_lock(&np->lock); */
717 struct net_device_stats stats;
52da3578 718 struct nv_ethtool_stats estats;
1da177e4
LT
719 int in_shutdown;
720 u32 linkspeed;
721 int duplex;
722 int autoneg;
723 int fixed_mode;
724 int phyaddr;
725 int wolenabled;
726 unsigned int phy_oui;
edf7e5ec 727 unsigned int phy_model;
1da177e4 728 u16 gigabit;
9589c77a 729 int intr_test;
c5cf9101 730 int recover_error;
1da177e4
LT
731
732 /* General data: RO fields */
733 dma_addr_t ring_addr;
734 struct pci_dev *pci_dev;
735 u32 orig_mac[2];
736 u32 irqmask;
737 u32 desc_ver;
8a4ae7f2 738 u32 txrxctl_bits;
ee407b02 739 u32 vlanctl_bits;
86a0f043
AA
740 u32 driver_data;
741 u32 register_size;
f2ad2d9b 742 int rx_csum;
7e680c22 743 u32 mac_in_use;
1da177e4
LT
744
745 void __iomem *base;
746
747 /* rx specific fields.
748 * Locking: Within irq hander or disable_irq+spin_lock(&np->lock);
749 */
761fcd9e
AA
750 union ring_type get_rx, put_rx, first_rx, last_rx;
751 struct nv_skb_map *get_rx_ctx, *put_rx_ctx;
752 struct nv_skb_map *first_rx_ctx, *last_rx_ctx;
753 struct nv_skb_map *rx_skb;
754
f82a9352 755 union ring_type rx_ring;
1da177e4 756 unsigned int rx_buf_sz;
d81c0983 757 unsigned int pkt_limit;
1da177e4
LT
758 struct timer_list oom_kick;
759 struct timer_list nic_poll;
52da3578 760 struct timer_list stats_poll;
d33a73c8 761 u32 nic_poll_irq;
eafa59f6 762 int rx_ring_size;
1da177e4
LT
763
764 /* media detection workaround.
765 * Locking: Within irq hander or disable_irq+spin_lock(&np->lock);
766 */
767 int need_linktimer;
768 unsigned long link_timeout;
769 /*
770 * tx specific fields.
771 */
761fcd9e
AA
772 union ring_type get_tx, put_tx, first_tx, last_tx;
773 struct nv_skb_map *get_tx_ctx, *put_tx_ctx;
774 struct nv_skb_map *first_tx_ctx, *last_tx_ctx;
775 struct nv_skb_map *tx_skb;
776
f82a9352 777 union ring_type tx_ring;
1da177e4 778 u32 tx_flags;
eafa59f6
AA
779 int tx_ring_size;
780 int tx_limit_start;
781 int tx_limit_stop;
ee407b02
AA
782
783 /* vlan fields */
784 struct vlan_group *vlangrp;
d33a73c8
AA
785
786 /* msi/msi-x fields */
787 u32 msi_flags;
788 struct msix_entry msi_x_entry[NV_MSI_X_MAX_VECTORS];
eb91f61b
AA
789
790 /* flow control */
791 u32 pause_flags;
1da177e4
LT
792};
793
794/*
795 * Maximum number of loops until we assume that a bit in the irq mask
796 * is stuck. Overridable with module param.
797 */
798static int max_interrupt_work = 5;
799
a971c324
AA
800/*
801 * Optimization can be either throuput mode or cpu mode
f3b197ac 802 *
a971c324
AA
803 * Throughput Mode: Every tx and rx packet will generate an interrupt.
804 * CPU Mode: Interrupts are controlled by a timer.
805 */
69fe3fd7
AA
806enum {
807 NV_OPTIMIZATION_MODE_THROUGHPUT,
808 NV_OPTIMIZATION_MODE_CPU
809};
a971c324
AA
810static int optimization_mode = NV_OPTIMIZATION_MODE_THROUGHPUT;
811
812/*
813 * Poll interval for timer irq
814 *
815 * This interval determines how frequent an interrupt is generated.
816 * The is value is determined by [(time_in_micro_secs * 100) / (2^10)]
817 * Min = 0, and Max = 65535
818 */
819static int poll_interval = -1;
820
d33a73c8 821/*
69fe3fd7 822 * MSI interrupts
d33a73c8 823 */
69fe3fd7
AA
824enum {
825 NV_MSI_INT_DISABLED,
826 NV_MSI_INT_ENABLED
827};
828static int msi = NV_MSI_INT_ENABLED;
d33a73c8
AA
829
830/*
69fe3fd7 831 * MSIX interrupts
d33a73c8 832 */
69fe3fd7
AA
833enum {
834 NV_MSIX_INT_DISABLED,
835 NV_MSIX_INT_ENABLED
836};
837static int msix = NV_MSIX_INT_ENABLED;
838
839/*
840 * DMA 64bit
841 */
842enum {
843 NV_DMA_64BIT_DISABLED,
844 NV_DMA_64BIT_ENABLED
845};
846static int dma_64bit = NV_DMA_64BIT_ENABLED;
d33a73c8 847
1da177e4
LT
848static inline struct fe_priv *get_nvpriv(struct net_device *dev)
849{
850 return netdev_priv(dev);
851}
852
853static inline u8 __iomem *get_hwbase(struct net_device *dev)
854{
ac9c1897 855 return ((struct fe_priv *)netdev_priv(dev))->base;
1da177e4
LT
856}
857
858static inline void pci_push(u8 __iomem *base)
859{
860 /* force out pending posted writes */
861 readl(base);
862}
863
864static inline u32 nv_descr_getlength(struct ring_desc *prd, u32 v)
865{
f82a9352 866 return le32_to_cpu(prd->flaglen)
1da177e4
LT
867 & ((v == DESC_VER_1) ? LEN_MASK_V1 : LEN_MASK_V2);
868}
869
ee73362c
MS
870static inline u32 nv_descr_getlength_ex(struct ring_desc_ex *prd, u32 v)
871{
f82a9352 872 return le32_to_cpu(prd->flaglen) & LEN_MASK_V2;
ee73362c
MS
873}
874
1da177e4
LT
875static int reg_delay(struct net_device *dev, int offset, u32 mask, u32 target,
876 int delay, int delaymax, const char *msg)
877{
878 u8 __iomem *base = get_hwbase(dev);
879
880 pci_push(base);
881 do {
882 udelay(delay);
883 delaymax -= delay;
884 if (delaymax < 0) {
885 if (msg)
886 printk(msg);
887 return 1;
888 }
889 } while ((readl(base + offset) & mask) != target);
890 return 0;
891}
892
0832b25a
AA
893#define NV_SETUP_RX_RING 0x01
894#define NV_SETUP_TX_RING 0x02
895
896static void setup_hw_rings(struct net_device *dev, int rxtx_flags)
897{
898 struct fe_priv *np = get_nvpriv(dev);
899 u8 __iomem *base = get_hwbase(dev);
900
901 if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2) {
902 if (rxtx_flags & NV_SETUP_RX_RING) {
903 writel((u32) cpu_to_le64(np->ring_addr), base + NvRegRxRingPhysAddr);
904 }
905 if (rxtx_flags & NV_SETUP_TX_RING) {
eafa59f6 906 writel((u32) cpu_to_le64(np->ring_addr + np->rx_ring_size*sizeof(struct ring_desc)), base + NvRegTxRingPhysAddr);
0832b25a
AA
907 }
908 } else {
909 if (rxtx_flags & NV_SETUP_RX_RING) {
910 writel((u32) cpu_to_le64(np->ring_addr), base + NvRegRxRingPhysAddr);
911 writel((u32) (cpu_to_le64(np->ring_addr) >> 32), base + NvRegRxRingPhysAddrHigh);
912 }
913 if (rxtx_flags & NV_SETUP_TX_RING) {
eafa59f6
AA
914 writel((u32) cpu_to_le64(np->ring_addr + np->rx_ring_size*sizeof(struct ring_desc_ex)), base + NvRegTxRingPhysAddr);
915 writel((u32) (cpu_to_le64(np->ring_addr + np->rx_ring_size*sizeof(struct ring_desc_ex)) >> 32), base + NvRegTxRingPhysAddrHigh);
0832b25a
AA
916 }
917 }
918}
919
eafa59f6
AA
920static void free_rings(struct net_device *dev)
921{
922 struct fe_priv *np = get_nvpriv(dev);
923
924 if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2) {
f82a9352 925 if (np->rx_ring.orig)
eafa59f6
AA
926 pci_free_consistent(np->pci_dev, sizeof(struct ring_desc) * (np->rx_ring_size + np->tx_ring_size),
927 np->rx_ring.orig, np->ring_addr);
928 } else {
929 if (np->rx_ring.ex)
930 pci_free_consistent(np->pci_dev, sizeof(struct ring_desc_ex) * (np->rx_ring_size + np->tx_ring_size),
931 np->rx_ring.ex, np->ring_addr);
932 }
761fcd9e
AA
933 if (np->rx_skb)
934 kfree(np->rx_skb);
935 if (np->tx_skb)
936 kfree(np->tx_skb);
eafa59f6
AA
937}
938
84b3932b
AA
939static int using_multi_irqs(struct net_device *dev)
940{
941 struct fe_priv *np = get_nvpriv(dev);
942
943 if (!(np->msi_flags & NV_MSI_X_ENABLED) ||
944 ((np->msi_flags & NV_MSI_X_ENABLED) &&
945 ((np->msi_flags & NV_MSI_X_VECTORS_MASK) == 0x1)))
946 return 0;
947 else
948 return 1;
949}
950
951static void nv_enable_irq(struct net_device *dev)
952{
953 struct fe_priv *np = get_nvpriv(dev);
954
955 if (!using_multi_irqs(dev)) {
956 if (np->msi_flags & NV_MSI_X_ENABLED)
957 enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
958 else
959 enable_irq(dev->irq);
960 } else {
961 enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
962 enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
963 enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
964 }
965}
966
967static void nv_disable_irq(struct net_device *dev)
968{
969 struct fe_priv *np = get_nvpriv(dev);
970
971 if (!using_multi_irqs(dev)) {
972 if (np->msi_flags & NV_MSI_X_ENABLED)
973 disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
974 else
975 disable_irq(dev->irq);
976 } else {
977 disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
978 disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
979 disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
980 }
981}
982
983/* In MSIX mode, a write to irqmask behaves as XOR */
984static void nv_enable_hw_interrupts(struct net_device *dev, u32 mask)
985{
986 u8 __iomem *base = get_hwbase(dev);
987
988 writel(mask, base + NvRegIrqMask);
989}
990
991static void nv_disable_hw_interrupts(struct net_device *dev, u32 mask)
992{
993 struct fe_priv *np = get_nvpriv(dev);
994 u8 __iomem *base = get_hwbase(dev);
995
996 if (np->msi_flags & NV_MSI_X_ENABLED) {
997 writel(mask, base + NvRegIrqMask);
998 } else {
999 if (np->msi_flags & NV_MSI_ENABLED)
1000 writel(0, base + NvRegMSIIrqMask);
1001 writel(0, base + NvRegIrqMask);
1002 }
1003}
1004
1da177e4
LT
1005#define MII_READ (-1)
1006/* mii_rw: read/write a register on the PHY.
1007 *
1008 * Caller must guarantee serialization
1009 */
1010static int mii_rw(struct net_device *dev, int addr, int miireg, int value)
1011{
1012 u8 __iomem *base = get_hwbase(dev);
1013 u32 reg;
1014 int retval;
1015
1016 writel(NVREG_MIISTAT_MASK, base + NvRegMIIStatus);
1017
1018 reg = readl(base + NvRegMIIControl);
1019 if (reg & NVREG_MIICTL_INUSE) {
1020 writel(NVREG_MIICTL_INUSE, base + NvRegMIIControl);
1021 udelay(NV_MIIBUSY_DELAY);
1022 }
1023
1024 reg = (addr << NVREG_MIICTL_ADDRSHIFT) | miireg;
1025 if (value != MII_READ) {
1026 writel(value, base + NvRegMIIData);
1027 reg |= NVREG_MIICTL_WRITE;
1028 }
1029 writel(reg, base + NvRegMIIControl);
1030
1031 if (reg_delay(dev, NvRegMIIControl, NVREG_MIICTL_INUSE, 0,
1032 NV_MIIPHY_DELAY, NV_MIIPHY_DELAYMAX, NULL)) {
1033 dprintk(KERN_DEBUG "%s: mii_rw of reg %d at PHY %d timed out.\n",
1034 dev->name, miireg, addr);
1035 retval = -1;
1036 } else if (value != MII_READ) {
1037 /* it was a write operation - fewer failures are detectable */
1038 dprintk(KERN_DEBUG "%s: mii_rw wrote 0x%x to reg %d at PHY %d\n",
1039 dev->name, value, miireg, addr);
1040 retval = 0;
1041 } else if (readl(base + NvRegMIIStatus) & NVREG_MIISTAT_ERROR) {
1042 dprintk(KERN_DEBUG "%s: mii_rw of reg %d at PHY %d failed.\n",
1043 dev->name, miireg, addr);
1044 retval = -1;
1045 } else {
1046 retval = readl(base + NvRegMIIData);
1047 dprintk(KERN_DEBUG "%s: mii_rw read from reg %d at PHY %d: 0x%x.\n",
1048 dev->name, miireg, addr, retval);
1049 }
1050
1051 return retval;
1052}
1053
edf7e5ec 1054static int phy_reset(struct net_device *dev, u32 bmcr_setup)
1da177e4 1055{
ac9c1897 1056 struct fe_priv *np = netdev_priv(dev);
1da177e4
LT
1057 u32 miicontrol;
1058 unsigned int tries = 0;
1059
edf7e5ec 1060 miicontrol = BMCR_RESET | bmcr_setup;
1da177e4
LT
1061 if (mii_rw(dev, np->phyaddr, MII_BMCR, miicontrol)) {
1062 return -1;
1063 }
1064
1065 /* wait for 500ms */
1066 msleep(500);
1067
1068 /* must wait till reset is deasserted */
1069 while (miicontrol & BMCR_RESET) {
1070 msleep(10);
1071 miicontrol = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
1072 /* FIXME: 100 tries seem excessive */
1073 if (tries++ > 100)
1074 return -1;
1075 }
1076 return 0;
1077}
1078
1079static int phy_init(struct net_device *dev)
1080{
1081 struct fe_priv *np = get_nvpriv(dev);
1082 u8 __iomem *base = get_hwbase(dev);
1083 u32 phyinterface, phy_reserved, mii_status, mii_control, mii_control_1000,reg;
1084
edf7e5ec
AA
1085 /* phy errata for E3016 phy */
1086 if (np->phy_model == PHY_MODEL_MARVELL_E3016) {
1087 reg = mii_rw(dev, np->phyaddr, MII_NCONFIG, MII_READ);
1088 reg &= ~PHY_MARVELL_E3016_INITMASK;
1089 if (mii_rw(dev, np->phyaddr, MII_NCONFIG, reg)) {
1090 printk(KERN_INFO "%s: phy write to errata reg failed.\n", pci_name(np->pci_dev));
1091 return PHY_ERROR;
1092 }
1093 }
1094
1da177e4
LT
1095 /* set advertise register */
1096 reg = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
eb91f61b 1097 reg |= (ADVERTISE_10HALF|ADVERTISE_10FULL|ADVERTISE_100HALF|ADVERTISE_100FULL|ADVERTISE_PAUSE_ASYM|ADVERTISE_PAUSE_CAP);
1da177e4
LT
1098 if (mii_rw(dev, np->phyaddr, MII_ADVERTISE, reg)) {
1099 printk(KERN_INFO "%s: phy write to advertise failed.\n", pci_name(np->pci_dev));
1100 return PHY_ERROR;
1101 }
1102
1103 /* get phy interface type */
1104 phyinterface = readl(base + NvRegPhyInterface);
1105
1106 /* see if gigabit phy */
1107 mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
1108 if (mii_status & PHY_GIGABIT) {
1109 np->gigabit = PHY_GIGABIT;
eb91f61b 1110 mii_control_1000 = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
1da177e4
LT
1111 mii_control_1000 &= ~ADVERTISE_1000HALF;
1112 if (phyinterface & PHY_RGMII)
1113 mii_control_1000 |= ADVERTISE_1000FULL;
1114 else
1115 mii_control_1000 &= ~ADVERTISE_1000FULL;
1116
eb91f61b 1117 if (mii_rw(dev, np->phyaddr, MII_CTRL1000, mii_control_1000)) {
1da177e4
LT
1118 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1119 return PHY_ERROR;
1120 }
1121 }
1122 else
1123 np->gigabit = 0;
1124
edf7e5ec
AA
1125 mii_control = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
1126 mii_control |= BMCR_ANENABLE;
1127
1128 /* reset the phy
1129 * (certain phys need bmcr to be setup with reset)
1130 */
1131 if (phy_reset(dev, mii_control)) {
1da177e4
LT
1132 printk(KERN_INFO "%s: phy reset failed\n", pci_name(np->pci_dev));
1133 return PHY_ERROR;
1134 }
1135
1136 /* phy vendor specific configuration */
1137 if ((np->phy_oui == PHY_OUI_CICADA) && (phyinterface & PHY_RGMII) ) {
1138 phy_reserved = mii_rw(dev, np->phyaddr, MII_RESV1, MII_READ);
1139 phy_reserved &= ~(PHY_INIT1 | PHY_INIT2);
1140 phy_reserved |= (PHY_INIT3 | PHY_INIT4);
1141 if (mii_rw(dev, np->phyaddr, MII_RESV1, phy_reserved)) {
1142 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1143 return PHY_ERROR;
1144 }
1145 phy_reserved = mii_rw(dev, np->phyaddr, MII_NCONFIG, MII_READ);
1146 phy_reserved |= PHY_INIT5;
1147 if (mii_rw(dev, np->phyaddr, MII_NCONFIG, phy_reserved)) {
1148 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1149 return PHY_ERROR;
1150 }
1151 }
1152 if (np->phy_oui == PHY_OUI_CICADA) {
1153 phy_reserved = mii_rw(dev, np->phyaddr, MII_SREVISION, MII_READ);
1154 phy_reserved |= PHY_INIT6;
1155 if (mii_rw(dev, np->phyaddr, MII_SREVISION, phy_reserved)) {
1156 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1157 return PHY_ERROR;
1158 }
1159 }
eb91f61b
AA
1160 /* some phys clear out pause advertisment on reset, set it back */
1161 mii_rw(dev, np->phyaddr, MII_ADVERTISE, reg);
1da177e4
LT
1162
1163 /* restart auto negotiation */
1164 mii_control = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
1165 mii_control |= (BMCR_ANRESTART | BMCR_ANENABLE);
1166 if (mii_rw(dev, np->phyaddr, MII_BMCR, mii_control)) {
1167 return PHY_ERROR;
1168 }
1169
1170 return 0;
1171}
1172
1173static void nv_start_rx(struct net_device *dev)
1174{
ac9c1897 1175 struct fe_priv *np = netdev_priv(dev);
1da177e4 1176 u8 __iomem *base = get_hwbase(dev);
f35723ec 1177 u32 rx_ctrl = readl(base + NvRegReceiverControl);
1da177e4
LT
1178
1179 dprintk(KERN_DEBUG "%s: nv_start_rx\n", dev->name);
1180 /* Already running? Stop it. */
f35723ec
AA
1181 if ((readl(base + NvRegReceiverControl) & NVREG_RCVCTL_START) && !np->mac_in_use) {
1182 rx_ctrl &= ~NVREG_RCVCTL_START;
1183 writel(rx_ctrl, base + NvRegReceiverControl);
1da177e4
LT
1184 pci_push(base);
1185 }
1186 writel(np->linkspeed, base + NvRegLinkSpeed);
1187 pci_push(base);
f35723ec
AA
1188 rx_ctrl |= NVREG_RCVCTL_START;
1189 if (np->mac_in_use)
1190 rx_ctrl &= ~NVREG_RCVCTL_RX_PATH_EN;
1191 writel(rx_ctrl, base + NvRegReceiverControl);
1da177e4
LT
1192 dprintk(KERN_DEBUG "%s: nv_start_rx to duplex %d, speed 0x%08x.\n",
1193 dev->name, np->duplex, np->linkspeed);
1194 pci_push(base);
1195}
1196
1197static void nv_stop_rx(struct net_device *dev)
1198{
f35723ec 1199 struct fe_priv *np = netdev_priv(dev);
1da177e4 1200 u8 __iomem *base = get_hwbase(dev);
f35723ec 1201 u32 rx_ctrl = readl(base + NvRegReceiverControl);
1da177e4
LT
1202
1203 dprintk(KERN_DEBUG "%s: nv_stop_rx\n", dev->name);
f35723ec
AA
1204 if (!np->mac_in_use)
1205 rx_ctrl &= ~NVREG_RCVCTL_START;
1206 else
1207 rx_ctrl |= NVREG_RCVCTL_RX_PATH_EN;
1208 writel(rx_ctrl, base + NvRegReceiverControl);
1da177e4
LT
1209 reg_delay(dev, NvRegReceiverStatus, NVREG_RCVSTAT_BUSY, 0,
1210 NV_RXSTOP_DELAY1, NV_RXSTOP_DELAY1MAX,
1211 KERN_INFO "nv_stop_rx: ReceiverStatus remained busy");
1212
1213 udelay(NV_RXSTOP_DELAY2);
f35723ec
AA
1214 if (!np->mac_in_use)
1215 writel(0, base + NvRegLinkSpeed);
1da177e4
LT
1216}
1217
1218static void nv_start_tx(struct net_device *dev)
1219{
f35723ec 1220 struct fe_priv *np = netdev_priv(dev);
1da177e4 1221 u8 __iomem *base = get_hwbase(dev);
f35723ec 1222 u32 tx_ctrl = readl(base + NvRegTransmitterControl);
1da177e4
LT
1223
1224 dprintk(KERN_DEBUG "%s: nv_start_tx\n", dev->name);
f35723ec
AA
1225 tx_ctrl |= NVREG_XMITCTL_START;
1226 if (np->mac_in_use)
1227 tx_ctrl &= ~NVREG_XMITCTL_TX_PATH_EN;
1228 writel(tx_ctrl, base + NvRegTransmitterControl);
1da177e4
LT
1229 pci_push(base);
1230}
1231
1232static void nv_stop_tx(struct net_device *dev)
1233{
f35723ec 1234 struct fe_priv *np = netdev_priv(dev);
1da177e4 1235 u8 __iomem *base = get_hwbase(dev);
f35723ec 1236 u32 tx_ctrl = readl(base + NvRegTransmitterControl);
1da177e4
LT
1237
1238 dprintk(KERN_DEBUG "%s: nv_stop_tx\n", dev->name);
f35723ec
AA
1239 if (!np->mac_in_use)
1240 tx_ctrl &= ~NVREG_XMITCTL_START;
1241 else
1242 tx_ctrl |= NVREG_XMITCTL_TX_PATH_EN;
1243 writel(tx_ctrl, base + NvRegTransmitterControl);
1da177e4
LT
1244 reg_delay(dev, NvRegTransmitterStatus, NVREG_XMITSTAT_BUSY, 0,
1245 NV_TXSTOP_DELAY1, NV_TXSTOP_DELAY1MAX,
1246 KERN_INFO "nv_stop_tx: TransmitterStatus remained busy");
1247
1248 udelay(NV_TXSTOP_DELAY2);
f35723ec
AA
1249 if (!np->mac_in_use)
1250 writel(readl(base + NvRegTransmitPoll) & NVREG_TRANSMITPOLL_MAC_ADDR_REV,
1251 base + NvRegTransmitPoll);
1da177e4
LT
1252}
1253
1254static void nv_txrx_reset(struct net_device *dev)
1255{
ac9c1897 1256 struct fe_priv *np = netdev_priv(dev);
1da177e4
LT
1257 u8 __iomem *base = get_hwbase(dev);
1258
1259 dprintk(KERN_DEBUG "%s: nv_txrx_reset\n", dev->name);
8a4ae7f2 1260 writel(NVREG_TXRXCTL_BIT2 | NVREG_TXRXCTL_RESET | np->txrxctl_bits, base + NvRegTxRxControl);
1da177e4
LT
1261 pci_push(base);
1262 udelay(NV_TXRX_RESET_DELAY);
8a4ae7f2 1263 writel(NVREG_TXRXCTL_BIT2 | np->txrxctl_bits, base + NvRegTxRxControl);
1da177e4
LT
1264 pci_push(base);
1265}
1266
86a0f043
AA
1267static void nv_mac_reset(struct net_device *dev)
1268{
1269 struct fe_priv *np = netdev_priv(dev);
1270 u8 __iomem *base = get_hwbase(dev);
1271
1272 dprintk(KERN_DEBUG "%s: nv_mac_reset\n", dev->name);
1273 writel(NVREG_TXRXCTL_BIT2 | NVREG_TXRXCTL_RESET | np->txrxctl_bits, base + NvRegTxRxControl);
1274 pci_push(base);
1275 writel(NVREG_MAC_RESET_ASSERT, base + NvRegMacReset);
1276 pci_push(base);
1277 udelay(NV_MAC_RESET_DELAY);
1278 writel(0, base + NvRegMacReset);
1279 pci_push(base);
1280 udelay(NV_MAC_RESET_DELAY);
1281 writel(NVREG_TXRXCTL_BIT2 | np->txrxctl_bits, base + NvRegTxRxControl);
1282 pci_push(base);
1283}
1284
1da177e4
LT
1285/*
1286 * nv_get_stats: dev->get_stats function
1287 * Get latest stats value from the nic.
1288 * Called with read_lock(&dev_base_lock) held for read -
1289 * only synchronized against unregister_netdevice.
1290 */
1291static struct net_device_stats *nv_get_stats(struct net_device *dev)
1292{
ac9c1897 1293 struct fe_priv *np = netdev_priv(dev);
1da177e4
LT
1294
1295 /* It seems that the nic always generates interrupts and doesn't
1296 * accumulate errors internally. Thus the current values in np->stats
1297 * are already up to date.
1298 */
1299 return &np->stats;
1300}
1301
1302/*
1303 * nv_alloc_rx: fill rx ring entries.
1304 * Return 1 if the allocations for the skbs failed and the
1305 * rx engine is without Available descriptors
1306 */
1307static int nv_alloc_rx(struct net_device *dev)
1308{
ac9c1897 1309 struct fe_priv *np = netdev_priv(dev);
761fcd9e 1310 union ring_type less_rx;
1da177e4 1311
761fcd9e
AA
1312 if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2) {
1313 less_rx.orig = np->get_rx.orig;
1314 if (less_rx.orig-- == np->first_rx.orig)
1315 less_rx.orig = np->last_rx.orig;
1316 } else {
1317 less_rx.ex = np->get_rx.ex;
1318 if (less_rx.ex-- == np->first_rx.ex)
1319 less_rx.ex = np->last_rx.ex;
1320 }
1321
1322 while (1) {
1da177e4
LT
1323 struct sk_buff *skb;
1324
761fcd9e
AA
1325 if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2) {
1326 if (np->put_rx.orig == less_rx.orig)
1327 break;
1328 } else {
1329 if (np->put_rx.ex == less_rx.ex)
1330 break;
1331 }
1332
1333 if (np->put_rx_ctx->skb == NULL) {
1da177e4 1334
d81c0983 1335 skb = dev_alloc_skb(np->rx_buf_sz + NV_RX_ALLOC_PAD);
1da177e4 1336 if (!skb)
761fcd9e 1337 return 1;
1da177e4
LT
1338
1339 skb->dev = dev;
761fcd9e 1340 np->put_rx_ctx->skb = skb;
1da177e4 1341 } else {
761fcd9e 1342 skb = np->put_rx_ctx->skb;
1da177e4 1343 }
761fcd9e 1344 np->put_rx_ctx->dma = pci_map_single(np->pci_dev, skb->data,
1836098f 1345 skb->end-skb->data, PCI_DMA_FROMDEVICE);
761fcd9e 1346 np->put_rx_ctx->dma_len = skb->end-skb->data;
ee73362c 1347 if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2) {
761fcd9e 1348 np->put_rx.orig->buf = cpu_to_le32(np->put_rx_ctx->dma);
ee73362c 1349 wmb();
761fcd9e
AA
1350 np->put_rx.orig->flaglen = cpu_to_le32(np->rx_buf_sz | NV_RX_AVAIL);
1351 if (np->put_rx.orig++ == np->last_rx.orig)
1352 np->put_rx.orig = np->first_rx.orig;
ee73362c 1353 } else {
761fcd9e
AA
1354 np->put_rx.ex->bufhigh = cpu_to_le64(np->put_rx_ctx->dma) >> 32;
1355 np->put_rx.ex->buflow = cpu_to_le64(np->put_rx_ctx->dma) & 0x0FFFFFFFF;
ee73362c 1356 wmb();
761fcd9e
AA
1357 np->put_rx.ex->flaglen = cpu_to_le32(np->rx_buf_sz | NV_RX2_AVAIL);
1358 if (np->put_rx.ex++ == np->last_rx.ex)
1359 np->put_rx.ex = np->first_rx.ex;
ee73362c 1360 }
761fcd9e
AA
1361 if (np->put_rx_ctx++ == np->last_rx_ctx)
1362 np->put_rx_ctx = np->first_rx_ctx;
1da177e4 1363 }
1da177e4
LT
1364 return 0;
1365}
1366
e27cdba5
SH
1367/* If rx bufs are exhausted called after 50ms to attempt to refresh */
1368#ifdef CONFIG_FORCEDETH_NAPI
1369static void nv_do_rx_refill(unsigned long data)
1370{
1371 struct net_device *dev = (struct net_device *) data;
1372
1373 /* Just reschedule NAPI rx processing */
1374 netif_rx_schedule(dev);
1375}
1376#else
1da177e4
LT
1377static void nv_do_rx_refill(unsigned long data)
1378{
1379 struct net_device *dev = (struct net_device *) data;
ac9c1897 1380 struct fe_priv *np = netdev_priv(dev);
1da177e4 1381
84b3932b
AA
1382 if (!using_multi_irqs(dev)) {
1383 if (np->msi_flags & NV_MSI_X_ENABLED)
1384 disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
1385 else
1386 disable_irq(dev->irq);
d33a73c8
AA
1387 } else {
1388 disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
1389 }
1da177e4 1390 if (nv_alloc_rx(dev)) {
84b3932b 1391 spin_lock_irq(&np->lock);
1da177e4
LT
1392 if (!np->in_shutdown)
1393 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
84b3932b 1394 spin_unlock_irq(&np->lock);
1da177e4 1395 }
84b3932b
AA
1396 if (!using_multi_irqs(dev)) {
1397 if (np->msi_flags & NV_MSI_X_ENABLED)
1398 enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
1399 else
1400 enable_irq(dev->irq);
d33a73c8
AA
1401 } else {
1402 enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
1403 }
1da177e4 1404}
e27cdba5 1405#endif
1da177e4 1406
f3b197ac 1407static void nv_init_rx(struct net_device *dev)
1da177e4 1408{
ac9c1897 1409 struct fe_priv *np = netdev_priv(dev);
1da177e4 1410 int i;
761fcd9e
AA
1411 np->get_rx = np->put_rx = np->first_rx = np->rx_ring;
1412 if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2)
1413 np->last_rx.orig = &np->rx_ring.orig[np->rx_ring_size-1];
1414 else
1415 np->last_rx.ex = &np->rx_ring.ex[np->rx_ring_size-1];
1416 np->get_rx_ctx = np->put_rx_ctx = np->first_rx_ctx = np->rx_skb;
1417 np->last_rx_ctx = &np->rx_skb[np->rx_ring_size-1];
1da177e4 1418
761fcd9e
AA
1419 for (i = 0; i < np->rx_ring_size; i++) {
1420 if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2) {
f82a9352 1421 np->rx_ring.orig[i].flaglen = 0;
761fcd9e
AA
1422 np->rx_ring.orig[i].buf = 0;
1423 } else {
f82a9352 1424 np->rx_ring.ex[i].flaglen = 0;
761fcd9e
AA
1425 np->rx_ring.ex[i].txvlan = 0;
1426 np->rx_ring.ex[i].bufhigh = 0;
1427 np->rx_ring.ex[i].buflow = 0;
1428 }
1429 np->rx_skb[i].skb = NULL;
1430 np->rx_skb[i].dma = 0;
1431 }
d81c0983
MS
1432}
1433
1434static void nv_init_tx(struct net_device *dev)
1435{
ac9c1897 1436 struct fe_priv *np = netdev_priv(dev);
d81c0983 1437 int i;
761fcd9e
AA
1438 np->get_tx = np->put_tx = np->first_tx = np->tx_ring;
1439 if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2)
1440 np->last_tx.orig = &np->tx_ring.orig[np->tx_ring_size-1];
1441 else
1442 np->last_tx.ex = &np->tx_ring.ex[np->tx_ring_size-1];
1443 np->get_tx_ctx = np->put_tx_ctx = np->first_tx_ctx = np->tx_skb;
1444 np->last_tx_ctx = &np->tx_skb[np->tx_ring_size-1];
d81c0983 1445
eafa59f6 1446 for (i = 0; i < np->tx_ring_size; i++) {
761fcd9e 1447 if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2) {
f82a9352 1448 np->tx_ring.orig[i].flaglen = 0;
761fcd9e
AA
1449 np->tx_ring.orig[i].buf = 0;
1450 } else {
f82a9352 1451 np->tx_ring.ex[i].flaglen = 0;
761fcd9e
AA
1452 np->tx_ring.ex[i].txvlan = 0;
1453 np->tx_ring.ex[i].bufhigh = 0;
1454 np->tx_ring.ex[i].buflow = 0;
1455 }
1456 np->tx_skb[i].skb = NULL;
1457 np->tx_skb[i].dma = 0;
ac9c1897 1458 }
d81c0983
MS
1459}
1460
1461static int nv_init_ring(struct net_device *dev)
1462{
1463 nv_init_tx(dev);
1464 nv_init_rx(dev);
1da177e4
LT
1465 return nv_alloc_rx(dev);
1466}
1467
761fcd9e 1468static int nv_release_txskb(struct net_device *dev, struct nv_skb_map* tx_skb)
ac9c1897
AA
1469{
1470 struct fe_priv *np = netdev_priv(dev);
fa45459e 1471
761fcd9e
AA
1472 if (tx_skb->dma) {
1473 pci_unmap_page(np->pci_dev, tx_skb->dma,
1474 tx_skb->dma_len,
fa45459e 1475 PCI_DMA_TODEVICE);
761fcd9e 1476 tx_skb->dma = 0;
fa45459e 1477 }
761fcd9e
AA
1478 if (tx_skb->skb) {
1479 dev_kfree_skb_any(tx_skb->skb);
1480 tx_skb->skb = NULL;
fa45459e
AA
1481 return 1;
1482 } else {
1483 return 0;
ac9c1897 1484 }
ac9c1897
AA
1485}
1486
1da177e4
LT
1487static void nv_drain_tx(struct net_device *dev)
1488{
ac9c1897
AA
1489 struct fe_priv *np = netdev_priv(dev);
1490 unsigned int i;
f3b197ac 1491
eafa59f6 1492 for (i = 0; i < np->tx_ring_size; i++) {
761fcd9e 1493 if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2) {
f82a9352 1494 np->tx_ring.orig[i].flaglen = 0;
761fcd9e
AA
1495 np->tx_ring.orig[i].buf = 0;
1496 } else {
f82a9352 1497 np->tx_ring.ex[i].flaglen = 0;
761fcd9e
AA
1498 np->tx_ring.ex[i].txvlan = 0;
1499 np->tx_ring.ex[i].bufhigh = 0;
1500 np->tx_ring.ex[i].buflow = 0;
1501 }
1502 if (nv_release_txskb(dev, &np->tx_skb[i]))
1da177e4 1503 np->stats.tx_dropped++;
1da177e4
LT
1504 }
1505}
1506
1507static void nv_drain_rx(struct net_device *dev)
1508{
ac9c1897 1509 struct fe_priv *np = netdev_priv(dev);
1da177e4 1510 int i;
761fcd9e 1511
eafa59f6 1512 for (i = 0; i < np->rx_ring_size; i++) {
761fcd9e 1513 if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2) {
f82a9352 1514 np->rx_ring.orig[i].flaglen = 0;
761fcd9e
AA
1515 np->rx_ring.orig[i].buf = 0;
1516 } else {
f82a9352 1517 np->rx_ring.ex[i].flaglen = 0;
761fcd9e
AA
1518 np->rx_ring.ex[i].txvlan = 0;
1519 np->rx_ring.ex[i].bufhigh = 0;
1520 np->rx_ring.ex[i].buflow = 0;
1521 }
1da177e4 1522 wmb();
761fcd9e
AA
1523 if (np->rx_skb[i].skb) {
1524 pci_unmap_single(np->pci_dev, np->rx_skb[i].dma,
1525 np->rx_skb[i].skb->end-np->rx_skb[i].skb->data,
1da177e4 1526 PCI_DMA_FROMDEVICE);
761fcd9e
AA
1527 dev_kfree_skb(np->rx_skb[i].skb);
1528 np->rx_skb[i].skb = NULL;
1da177e4
LT
1529 }
1530 }
1531}
1532
1533static void drain_ring(struct net_device *dev)
1534{
1535 nv_drain_tx(dev);
1536 nv_drain_rx(dev);
1537}
1538
761fcd9e
AA
1539static inline u32 nv_get_empty_tx_slots(struct fe_priv *np)
1540{
1541 return (u32)(np->tx_ring_size - ((np->tx_ring_size + (np->put_tx_ctx - np->get_tx_ctx)) % np->tx_ring_size));
1542}
1543
1da177e4
LT
1544/*
1545 * nv_start_xmit: dev->hard_start_xmit function
932ff279 1546 * Called with netif_tx_lock held.
1da177e4
LT
1547 */
1548static int nv_start_xmit(struct sk_buff *skb, struct net_device *dev)
1549{
ac9c1897 1550 struct fe_priv *np = netdev_priv(dev);
fa45459e 1551 u32 tx_flags = 0;
ac9c1897
AA
1552 u32 tx_flags_extra = (np->desc_ver == DESC_VER_1 ? NV_TX_LASTPACKET : NV_TX2_LASTPACKET);
1553 unsigned int fragments = skb_shinfo(skb)->nr_frags;
ac9c1897 1554 unsigned int i;
fa45459e
AA
1555 u32 offset = 0;
1556 u32 bcnt;
1557 u32 size = skb->len-skb->data_len;
1558 u32 entries = (size >> NV_TX2_TSO_MAX_SHIFT) + ((size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
761fcd9e 1559 u32 empty_slots;
ee407b02 1560 u32 tx_flags_vlan = 0;
761fcd9e
AA
1561 union ring_type put_tx;
1562 union ring_type start_tx;
1563 union ring_type prev_tx;
1564 struct nv_skb_map* prev_tx_ctx;
fa45459e
AA
1565
1566 /* add fragments to entries count */
1567 for (i = 0; i < fragments; i++) {
1568 entries += (skb_shinfo(skb)->frags[i].size >> NV_TX2_TSO_MAX_SHIFT) +
1569 ((skb_shinfo(skb)->frags[i].size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
1570 }
ac9c1897 1571
761fcd9e
AA
1572 empty_slots = nv_get_empty_tx_slots(np);
1573 if ((empty_slots - np->tx_limit_stop) <= entries) {
164a86e4 1574 spin_lock_irq(&np->lock);
ac9c1897 1575 netif_stop_queue(dev);
164a86e4 1576 spin_unlock_irq(&np->lock);
ac9c1897
AA
1577 return NETDEV_TX_BUSY;
1578 }
1da177e4 1579
761fcd9e
AA
1580 if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2)
1581 start_tx.orig = put_tx.orig = np->put_tx.orig;
1582 else
1583 start_tx.ex = put_tx.ex = np->put_tx.ex;
1584
fa45459e
AA
1585 /* setup the header buffer */
1586 do {
761fcd9e
AA
1587 prev_tx = put_tx;
1588 prev_tx_ctx = np->put_tx_ctx;
fa45459e 1589 bcnt = (size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : size;
761fcd9e 1590 np->put_tx_ctx->dma = pci_map_single(np->pci_dev, skb->data + offset, bcnt,
fa45459e 1591 PCI_DMA_TODEVICE);
761fcd9e 1592 np->put_tx_ctx->dma_len = bcnt;
fa45459e 1593 if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2) {
761fcd9e
AA
1594 put_tx.orig->buf = cpu_to_le32(np->put_tx_ctx->dma);
1595 put_tx.orig->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
fa45459e 1596 } else {
761fcd9e
AA
1597 put_tx.ex->bufhigh = cpu_to_le64(np->put_tx_ctx->dma) >> 32;
1598 put_tx.ex->buflow = cpu_to_le64(np->put_tx_ctx->dma) & 0x0FFFFFFFF;
1599 put_tx.ex->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
fa45459e
AA
1600 }
1601 tx_flags = np->tx_flags;
1602 offset += bcnt;
1603 size -= bcnt;
761fcd9e
AA
1604 if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2) {
1605 if (put_tx.orig++ == np->last_tx.orig)
1606 put_tx.orig = np->first_tx.orig;
1607 } else {
1608 if (put_tx.ex++ == np->last_tx.ex)
1609 put_tx.ex = np->first_tx.ex;
1610 }
1611 if (np->put_tx_ctx++ == np->last_tx_ctx)
1612 np->put_tx_ctx = np->first_tx_ctx;
f82a9352 1613 } while (size);
fa45459e
AA
1614
1615 /* setup the fragments */
1616 for (i = 0; i < fragments; i++) {
1617 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
1618 u32 size = frag->size;
1619 offset = 0;
1620
1621 do {
761fcd9e
AA
1622 prev_tx = put_tx;
1623 prev_tx_ctx = np->put_tx_ctx;
fa45459e 1624 bcnt = (size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : size;
761fcd9e
AA
1625 np->put_tx_ctx->dma = pci_map_page(np->pci_dev, frag->page, frag->page_offset+offset, bcnt,
1626 PCI_DMA_TODEVICE);
1627 np->put_tx_ctx->dma_len = bcnt;
1da177e4 1628
ac9c1897 1629 if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2) {
761fcd9e
AA
1630 put_tx.orig->buf = cpu_to_le32(np->put_tx_ctx->dma);
1631 put_tx.orig->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
ac9c1897 1632 } else {
761fcd9e
AA
1633 put_tx.ex->bufhigh = cpu_to_le64(np->put_tx_ctx->dma) >> 32;
1634 put_tx.ex->buflow = cpu_to_le64(np->put_tx_ctx->dma) & 0x0FFFFFFFF;
1635 put_tx.ex->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
ac9c1897 1636 }
fa45459e
AA
1637 offset += bcnt;
1638 size -= bcnt;
761fcd9e
AA
1639 if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2) {
1640 if (put_tx.orig++ == np->last_tx.orig)
1641 put_tx.orig = np->first_tx.orig;
1642 } else {
1643 if (put_tx.ex++ == np->last_tx.ex)
1644 put_tx.ex = np->first_tx.ex;
1645 }
1646 if (np->put_tx_ctx++ == np->last_tx_ctx)
1647 np->put_tx_ctx = np->first_tx_ctx;
fa45459e
AA
1648 } while (size);
1649 }
ac9c1897 1650
fa45459e 1651 /* set last fragment flag */
761fcd9e
AA
1652 if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2)
1653 prev_tx.orig->flaglen |= cpu_to_le32(tx_flags_extra);
1654 else
1655 prev_tx.ex->flaglen |= cpu_to_le32(tx_flags_extra);
ac9c1897 1656
761fcd9e
AA
1657 /* save skb in this slot's context area */
1658 prev_tx_ctx->skb = skb;
fa45459e 1659
89114afd 1660 if (skb_is_gso(skb))
7967168c 1661 tx_flags_extra = NV_TX2_TSO | (skb_shinfo(skb)->gso_size << NV_TX2_TSO_SHIFT);
ac9c1897 1662 else
1d39ed56 1663 tx_flags_extra = skb->ip_summed == CHECKSUM_PARTIAL ?
84fa7933 1664 NV_TX2_CHECKSUM_L3 | NV_TX2_CHECKSUM_L4 : 0;
ac9c1897 1665
ee407b02
AA
1666 /* vlan tag */
1667 if (np->vlangrp && vlan_tx_tag_present(skb)) {
1668 tx_flags_vlan = NV_TX3_VLAN_TAG_PRESENT | vlan_tx_tag_get(skb);
1669 }
1670
164a86e4
AA
1671 spin_lock_irq(&np->lock);
1672
fa45459e 1673 /* set tx flags */
ac9c1897 1674 if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2) {
761fcd9e
AA
1675 start_tx.orig->flaglen |= cpu_to_le32(tx_flags | tx_flags_extra);
1676 np->put_tx.orig = put_tx.orig;
ac9c1897 1677 } else {
761fcd9e
AA
1678 start_tx.ex->txvlan = cpu_to_le32(tx_flags_vlan);
1679 start_tx.ex->flaglen |= cpu_to_le32(tx_flags | tx_flags_extra);
1680 np->put_tx.ex = put_tx.ex;
f3b197ac 1681 }
1da177e4 1682
164a86e4 1683 spin_unlock_irq(&np->lock);
761fcd9e
AA
1684
1685 dprintk(KERN_DEBUG "%s: nv_start_xmit: entries %d queued for transmission. tx_flags_extra: %x\n",
1686 dev->name, entries, tx_flags_extra);
1da177e4
LT
1687 {
1688 int j;
1689 for (j=0; j<64; j++) {
1690 if ((j%16) == 0)
1691 dprintk("\n%03x:", j);
1692 dprintk(" %02x", ((unsigned char*)skb->data)[j]);
1693 }
1694 dprintk("\n");
1695 }
1696
1da177e4 1697 dev->trans_start = jiffies;
8a4ae7f2 1698 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
1da177e4 1699 pci_push(get_hwbase(dev));
ac9c1897 1700 return NETDEV_TX_OK;
1da177e4
LT
1701}
1702
1703/*
1704 * nv_tx_done: check for completed packets, release the skbs.
1705 *
1706 * Caller must own np->lock.
1707 */
1708static void nv_tx_done(struct net_device *dev)
1709{
ac9c1897 1710 struct fe_priv *np = netdev_priv(dev);
f82a9352 1711 u32 flags;
ac9c1897 1712 struct sk_buff *skb;
1da177e4 1713
761fcd9e
AA
1714 while (1) {
1715 if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2) {
1716 if (np->get_tx.orig == np->put_tx.orig)
1717 break;
1718 flags = le32_to_cpu(np->get_tx.orig->flaglen);
1719 } else {
1720 if (np->get_tx.ex == np->put_tx.ex)
1721 break;
1722 flags = le32_to_cpu(np->get_tx.ex->flaglen);
1723 }
1da177e4 1724
761fcd9e
AA
1725 dprintk(KERN_DEBUG "%s: nv_tx_done: flags 0x%x.\n",
1726 dev->name, flags);
f82a9352 1727 if (flags & NV_TX_VALID)
1da177e4
LT
1728 break;
1729 if (np->desc_ver == DESC_VER_1) {
f82a9352 1730 if (flags & NV_TX_LASTPACKET) {
761fcd9e 1731 skb = np->get_tx_ctx->skb;
f82a9352 1732 if (flags & (NV_TX_RETRYERROR|NV_TX_CARRIERLOST|NV_TX_LATECOLLISION|
ac9c1897 1733 NV_TX_UNDERFLOW|NV_TX_ERROR)) {
f82a9352 1734 if (flags & NV_TX_UNDERFLOW)
ac9c1897 1735 np->stats.tx_fifo_errors++;
f82a9352 1736 if (flags & NV_TX_CARRIERLOST)
ac9c1897
AA
1737 np->stats.tx_carrier_errors++;
1738 np->stats.tx_errors++;
1739 } else {
1740 np->stats.tx_packets++;
1741 np->stats.tx_bytes += skb->len;
1742 }
1da177e4
LT
1743 }
1744 } else {
f82a9352 1745 if (flags & NV_TX2_LASTPACKET) {
761fcd9e 1746 skb = np->get_tx_ctx->skb;
f82a9352 1747 if (flags & (NV_TX2_RETRYERROR|NV_TX2_CARRIERLOST|NV_TX2_LATECOLLISION|
ac9c1897 1748 NV_TX2_UNDERFLOW|NV_TX2_ERROR)) {
f82a9352 1749 if (flags & NV_TX2_UNDERFLOW)
ac9c1897 1750 np->stats.tx_fifo_errors++;
f82a9352 1751 if (flags & NV_TX2_CARRIERLOST)
ac9c1897
AA
1752 np->stats.tx_carrier_errors++;
1753 np->stats.tx_errors++;
1754 } else {
1755 np->stats.tx_packets++;
1756 np->stats.tx_bytes += skb->len;
f3b197ac 1757 }
1da177e4
LT
1758 }
1759 }
761fcd9e
AA
1760 nv_release_txskb(dev, np->get_tx_ctx);
1761 if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2) {
1762 if (np->get_tx.orig++ == np->last_tx.orig)
1763 np->get_tx.orig = np->first_tx.orig;
1764 } else {
1765 if (np->get_tx.ex++ == np->last_tx.ex)
1766 np->get_tx.ex = np->first_tx.ex;
1767 }
1768 if (np->get_tx_ctx++ == np->last_tx_ctx)
1769 np->get_tx_ctx = np->first_tx_ctx;
1da177e4 1770 }
761fcd9e 1771 if (nv_get_empty_tx_slots(np) > np->tx_limit_start)
1da177e4
LT
1772 netif_wake_queue(dev);
1773}
1774
1775/*
1776 * nv_tx_timeout: dev->tx_timeout function
932ff279 1777 * Called with netif_tx_lock held.
1da177e4
LT
1778 */
1779static void nv_tx_timeout(struct net_device *dev)
1780{
ac9c1897 1781 struct fe_priv *np = netdev_priv(dev);
1da177e4 1782 u8 __iomem *base = get_hwbase(dev);
d33a73c8
AA
1783 u32 status;
1784
1785 if (np->msi_flags & NV_MSI_X_ENABLED)
1786 status = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQSTAT_MASK;
1787 else
1788 status = readl(base + NvRegIrqStatus) & NVREG_IRQSTAT_MASK;
1da177e4 1789
d33a73c8 1790 printk(KERN_INFO "%s: Got tx_timeout. irq: %08x\n", dev->name, status);
1da177e4 1791
c2dba06d
MS
1792 {
1793 int i;
1794
761fcd9e
AA
1795 printk(KERN_INFO "%s: Ring at %lx\n",
1796 dev->name, (unsigned long)np->ring_addr);
c2dba06d 1797 printk(KERN_INFO "%s: Dumping tx registers\n", dev->name);
86a0f043 1798 for (i=0;i<=np->register_size;i+= 32) {
c2dba06d
MS
1799 printk(KERN_INFO "%3x: %08x %08x %08x %08x %08x %08x %08x %08x\n",
1800 i,
1801 readl(base + i + 0), readl(base + i + 4),
1802 readl(base + i + 8), readl(base + i + 12),
1803 readl(base + i + 16), readl(base + i + 20),
1804 readl(base + i + 24), readl(base + i + 28));
1805 }
1806 printk(KERN_INFO "%s: Dumping tx ring\n", dev->name);
eafa59f6 1807 for (i=0;i<np->tx_ring_size;i+= 4) {
ee73362c
MS
1808 if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2) {
1809 printk(KERN_INFO "%03x: %08x %08x // %08x %08x // %08x %08x // %08x %08x\n",
f3b197ac 1810 i,
f82a9352
SH
1811 le32_to_cpu(np->tx_ring.orig[i].buf),
1812 le32_to_cpu(np->tx_ring.orig[i].flaglen),
1813 le32_to_cpu(np->tx_ring.orig[i+1].buf),
1814 le32_to_cpu(np->tx_ring.orig[i+1].flaglen),
1815 le32_to_cpu(np->tx_ring.orig[i+2].buf),
1816 le32_to_cpu(np->tx_ring.orig[i+2].flaglen),
1817 le32_to_cpu(np->tx_ring.orig[i+3].buf),
1818 le32_to_cpu(np->tx_ring.orig[i+3].flaglen));
ee73362c
MS
1819 } else {
1820 printk(KERN_INFO "%03x: %08x %08x %08x // %08x %08x %08x // %08x %08x %08x // %08x %08x %08x\n",
f3b197ac 1821 i,
f82a9352
SH
1822 le32_to_cpu(np->tx_ring.ex[i].bufhigh),
1823 le32_to_cpu(np->tx_ring.ex[i].buflow),
1824 le32_to_cpu(np->tx_ring.ex[i].flaglen),
1825 le32_to_cpu(np->tx_ring.ex[i+1].bufhigh),
1826 le32_to_cpu(np->tx_ring.ex[i+1].buflow),
1827 le32_to_cpu(np->tx_ring.ex[i+1].flaglen),
1828 le32_to_cpu(np->tx_ring.ex[i+2].bufhigh),
1829 le32_to_cpu(np->tx_ring.ex[i+2].buflow),
1830 le32_to_cpu(np->tx_ring.ex[i+2].flaglen),
1831 le32_to_cpu(np->tx_ring.ex[i+3].bufhigh),
1832 le32_to_cpu(np->tx_ring.ex[i+3].buflow),
1833 le32_to_cpu(np->tx_ring.ex[i+3].flaglen));
ee73362c 1834 }
c2dba06d
MS
1835 }
1836 }
1837
1da177e4
LT
1838 spin_lock_irq(&np->lock);
1839
1840 /* 1) stop tx engine */
1841 nv_stop_tx(dev);
1842
1843 /* 2) check that the packets were not sent already: */
1844 nv_tx_done(dev);
1845
1846 /* 3) if there are dead entries: clear everything */
761fcd9e 1847 if (np->get_tx_ctx != np->put_tx_ctx) {
1da177e4
LT
1848 printk(KERN_DEBUG "%s: tx_timeout: dead entries!\n", dev->name);
1849 nv_drain_tx(dev);
761fcd9e 1850 nv_init_tx(dev);
0832b25a 1851 setup_hw_rings(dev, NV_SETUP_TX_RING);
1da177e4
LT
1852 netif_wake_queue(dev);
1853 }
1854
1855 /* 4) restart tx engine */
1856 nv_start_tx(dev);
1857 spin_unlock_irq(&np->lock);
1858}
1859
22c6d143
MS
1860/*
1861 * Called when the nic notices a mismatch between the actual data len on the
1862 * wire and the len indicated in the 802 header
1863 */
1864static int nv_getlen(struct net_device *dev, void *packet, int datalen)
1865{
1866 int hdrlen; /* length of the 802 header */
1867 int protolen; /* length as stored in the proto field */
1868
1869 /* 1) calculate len according to header */
f82a9352 1870 if ( ((struct vlan_ethhdr *)packet)->h_vlan_proto == htons(ETH_P_8021Q)) {
22c6d143
MS
1871 protolen = ntohs( ((struct vlan_ethhdr *)packet)->h_vlan_encapsulated_proto );
1872 hdrlen = VLAN_HLEN;
1873 } else {
1874 protolen = ntohs( ((struct ethhdr *)packet)->h_proto);
1875 hdrlen = ETH_HLEN;
1876 }
1877 dprintk(KERN_DEBUG "%s: nv_getlen: datalen %d, protolen %d, hdrlen %d\n",
1878 dev->name, datalen, protolen, hdrlen);
1879 if (protolen > ETH_DATA_LEN)
1880 return datalen; /* Value in proto field not a len, no checks possible */
1881
1882 protolen += hdrlen;
1883 /* consistency checks: */
1884 if (datalen > ETH_ZLEN) {
1885 if (datalen >= protolen) {
1886 /* more data on wire than in 802 header, trim of
1887 * additional data.
1888 */
1889 dprintk(KERN_DEBUG "%s: nv_getlen: accepting %d bytes.\n",
1890 dev->name, protolen);
1891 return protolen;
1892 } else {
1893 /* less data on wire than mentioned in header.
1894 * Discard the packet.
1895 */
1896 dprintk(KERN_DEBUG "%s: nv_getlen: discarding long packet.\n",
1897 dev->name);
1898 return -1;
1899 }
1900 } else {
1901 /* short packet. Accept only if 802 values are also short */
1902 if (protolen > ETH_ZLEN) {
1903 dprintk(KERN_DEBUG "%s: nv_getlen: discarding short packet.\n",
1904 dev->name);
1905 return -1;
1906 }
1907 dprintk(KERN_DEBUG "%s: nv_getlen: accepting %d bytes.\n",
1908 dev->name, datalen);
1909 return datalen;
1910 }
1911}
1912
e27cdba5 1913static int nv_rx_process(struct net_device *dev, int limit)
1da177e4 1914{
ac9c1897 1915 struct fe_priv *np = netdev_priv(dev);
f82a9352 1916 u32 flags;
ee407b02 1917 u32 vlanflags = 0;
e27cdba5 1918 int count;
ee407b02 1919
e27cdba5 1920 for (count = 0; count < limit; ++count) {
1da177e4
LT
1921 struct sk_buff *skb;
1922 int len;
1da177e4 1923
ee73362c 1924 if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2) {
761fcd9e
AA
1925 if (np->get_rx.orig == np->put_rx.orig)
1926 break; /* we scanned the whole ring - do not continue */
1927 flags = le32_to_cpu(np->get_rx.orig->flaglen);
1928 len = nv_descr_getlength(np->get_rx.orig, np->desc_ver);
ee73362c 1929 } else {
761fcd9e
AA
1930 if (np->get_rx.ex == np->put_rx.ex)
1931 break; /* we scanned the whole ring - do not continue */
1932 flags = le32_to_cpu(np->get_rx.ex->flaglen);
1933 len = nv_descr_getlength_ex(np->get_rx.ex, np->desc_ver);
1934 vlanflags = le32_to_cpu(np->get_rx.ex->buflow);
ee73362c 1935 }
1da177e4 1936
761fcd9e
AA
1937 dprintk(KERN_DEBUG "%s: nv_rx_process: flags 0x%x.\n",
1938 dev->name, flags);
1da177e4 1939
f82a9352 1940 if (flags & NV_RX_AVAIL)
1da177e4
LT
1941 break; /* still owned by hardware, */
1942
1943 /*
1944 * the packet is for us - immediately tear down the pci mapping.
1945 * TODO: check if a prefetch of the first cacheline improves
1946 * the performance.
1947 */
761fcd9e
AA
1948 pci_unmap_single(np->pci_dev, np->get_rx_ctx->dma,
1949 np->get_rx_ctx->dma_len,
1da177e4
LT
1950 PCI_DMA_FROMDEVICE);
1951
1952 {
1953 int j;
f82a9352 1954 dprintk(KERN_DEBUG "Dumping packet (flags 0x%x).",flags);
1da177e4
LT
1955 for (j=0; j<64; j++) {
1956 if ((j%16) == 0)
1957 dprintk("\n%03x:", j);
761fcd9e 1958 dprintk(" %02x", ((unsigned char*)np->get_rx_ctx->skb->data)[j]);
1da177e4
LT
1959 }
1960 dprintk("\n");
1961 }
1962 /* look at what we actually got: */
1963 if (np->desc_ver == DESC_VER_1) {
f82a9352 1964 if (!(flags & NV_RX_DESCRIPTORVALID))
1da177e4
LT
1965 goto next_pkt;
1966
f82a9352
SH
1967 if (flags & NV_RX_ERROR) {
1968 if (flags & NV_RX_MISSEDFRAME) {
a971c324 1969 np->stats.rx_missed_errors++;
1da177e4
LT
1970 np->stats.rx_errors++;
1971 goto next_pkt;
1972 }
f82a9352 1973 if (flags & (NV_RX_ERROR1|NV_RX_ERROR2|NV_RX_ERROR3)) {
a971c324
AA
1974 np->stats.rx_errors++;
1975 goto next_pkt;
1976 }
f82a9352 1977 if (flags & NV_RX_CRCERR) {
a971c324
AA
1978 np->stats.rx_crc_errors++;
1979 np->stats.rx_errors++;
1980 goto next_pkt;
1981 }
f82a9352 1982 if (flags & NV_RX_OVERFLOW) {
a971c324
AA
1983 np->stats.rx_over_errors++;
1984 np->stats.rx_errors++;
1985 goto next_pkt;
1986 }
f82a9352 1987 if (flags & NV_RX_ERROR4) {
761fcd9e 1988 len = nv_getlen(dev, np->get_rx_ctx->skb->data, len);
a971c324
AA
1989 if (len < 0) {
1990 np->stats.rx_errors++;
1991 goto next_pkt;
1992 }
1993 }
1994 /* framing errors are soft errors. */
f82a9352
SH
1995 if (flags & NV_RX_FRAMINGERR) {
1996 if (flags & NV_RX_SUBSTRACT1) {
a971c324
AA
1997 len--;
1998 }
22c6d143
MS
1999 }
2000 }
1da177e4 2001 } else {
f82a9352 2002 if (!(flags & NV_RX2_DESCRIPTORVALID))
1da177e4
LT
2003 goto next_pkt;
2004
f82a9352
SH
2005 if (flags & NV_RX2_ERROR) {
2006 if (flags & (NV_RX2_ERROR1|NV_RX2_ERROR2|NV_RX2_ERROR3)) {
1da177e4
LT
2007 np->stats.rx_errors++;
2008 goto next_pkt;
2009 }
f82a9352 2010 if (flags & NV_RX2_CRCERR) {
a971c324
AA
2011 np->stats.rx_crc_errors++;
2012 np->stats.rx_errors++;
2013 goto next_pkt;
2014 }
f82a9352 2015 if (flags & NV_RX2_OVERFLOW) {
a971c324
AA
2016 np->stats.rx_over_errors++;
2017 np->stats.rx_errors++;
2018 goto next_pkt;
2019 }
f82a9352 2020 if (flags & NV_RX2_ERROR4) {
761fcd9e 2021 len = nv_getlen(dev, np->get_rx_ctx->skb->data, len);
a971c324
AA
2022 if (len < 0) {
2023 np->stats.rx_errors++;
2024 goto next_pkt;
2025 }
2026 }
2027 /* framing errors are soft errors */
f82a9352
SH
2028 if (flags & NV_RX2_FRAMINGERR) {
2029 if (flags & NV_RX2_SUBSTRACT1) {
a971c324
AA
2030 len--;
2031 }
22c6d143
MS
2032 }
2033 }
f2ad2d9b 2034 if (np->rx_csum) {
f82a9352
SH
2035 flags &= NV_RX2_CHECKSUMMASK;
2036 if (flags == NV_RX2_CHECKSUMOK1 ||
2037 flags == NV_RX2_CHECKSUMOK2 ||
2038 flags == NV_RX2_CHECKSUMOK3) {
5ed2616f 2039 dprintk(KERN_DEBUG "%s: hw checksum hit!.\n", dev->name);
761fcd9e 2040 np->get_rx_ctx->skb->ip_summed = CHECKSUM_UNNECESSARY;
5ed2616f
AA
2041 } else {
2042 dprintk(KERN_DEBUG "%s: hwchecksum miss!.\n", dev->name);
2043 }
1da177e4
LT
2044 }
2045 }
2046 /* got a valid packet - forward it to the network core */
761fcd9e
AA
2047 skb = np->get_rx_ctx->skb;
2048 np->get_rx_ctx->skb = NULL;
1da177e4
LT
2049
2050 skb_put(skb, len);
2051 skb->protocol = eth_type_trans(skb, dev);
761fcd9e
AA
2052 dprintk(KERN_DEBUG "%s: nv_rx_process: %d bytes, proto %d accepted.\n",
2053 dev->name, len, skb->protocol);
e27cdba5
SH
2054#ifdef CONFIG_FORCEDETH_NAPI
2055 if (np->vlangrp && (vlanflags & NV_RX3_VLAN_TAG_PRESENT))
2056 vlan_hwaccel_receive_skb(skb, np->vlangrp,
2057 vlanflags & NV_RX3_VLAN_TAG_MASK);
2058 else
2059 netif_receive_skb(skb);
2060#else
2061 if (np->vlangrp && (vlanflags & NV_RX3_VLAN_TAG_PRESENT))
2062 vlan_hwaccel_rx(skb, np->vlangrp,
2063 vlanflags & NV_RX3_VLAN_TAG_MASK);
2064 else
ee407b02 2065 netif_rx(skb);
e27cdba5 2066#endif
1da177e4
LT
2067 dev->last_rx = jiffies;
2068 np->stats.rx_packets++;
2069 np->stats.rx_bytes += len;
2070next_pkt:
761fcd9e
AA
2071 if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2) {
2072 if (np->get_rx.orig++ == np->last_rx.orig)
2073 np->get_rx.orig = np->first_rx.orig;
2074 } else {
2075 if (np->get_rx.ex++ == np->last_rx.ex)
2076 np->get_rx.ex = np->first_rx.ex;
2077 }
2078 if (np->get_rx_ctx++ == np->last_rx_ctx)
2079 np->get_rx_ctx = np->first_rx_ctx;
1da177e4 2080 }
e27cdba5
SH
2081
2082 return count;
1da177e4
LT
2083}
2084
d81c0983
MS
2085static void set_bufsize(struct net_device *dev)
2086{
2087 struct fe_priv *np = netdev_priv(dev);
2088
2089 if (dev->mtu <= ETH_DATA_LEN)
2090 np->rx_buf_sz = ETH_DATA_LEN + NV_RX_HEADERS;
2091 else
2092 np->rx_buf_sz = dev->mtu + NV_RX_HEADERS;
2093}
2094
1da177e4
LT
2095/*
2096 * nv_change_mtu: dev->change_mtu function
2097 * Called with dev_base_lock held for read.
2098 */
2099static int nv_change_mtu(struct net_device *dev, int new_mtu)
2100{
ac9c1897 2101 struct fe_priv *np = netdev_priv(dev);
d81c0983
MS
2102 int old_mtu;
2103
2104 if (new_mtu < 64 || new_mtu > np->pkt_limit)
1da177e4 2105 return -EINVAL;
d81c0983
MS
2106
2107 old_mtu = dev->mtu;
1da177e4 2108 dev->mtu = new_mtu;
d81c0983
MS
2109
2110 /* return early if the buffer sizes will not change */
2111 if (old_mtu <= ETH_DATA_LEN && new_mtu <= ETH_DATA_LEN)
2112 return 0;
2113 if (old_mtu == new_mtu)
2114 return 0;
2115
2116 /* synchronized against open : rtnl_lock() held by caller */
2117 if (netif_running(dev)) {
25097d4b 2118 u8 __iomem *base = get_hwbase(dev);
d81c0983
MS
2119 /*
2120 * It seems that the nic preloads valid ring entries into an
2121 * internal buffer. The procedure for flushing everything is
2122 * guessed, there is probably a simpler approach.
2123 * Changing the MTU is a rare event, it shouldn't matter.
2124 */
84b3932b 2125 nv_disable_irq(dev);
932ff279 2126 netif_tx_lock_bh(dev);
d81c0983
MS
2127 spin_lock(&np->lock);
2128 /* stop engines */
2129 nv_stop_rx(dev);
2130 nv_stop_tx(dev);
2131 nv_txrx_reset(dev);
2132 /* drain rx queue */
2133 nv_drain_rx(dev);
2134 nv_drain_tx(dev);
2135 /* reinit driver view of the rx queue */
d81c0983 2136 set_bufsize(dev);
eafa59f6 2137 if (nv_init_ring(dev)) {
d81c0983
MS
2138 if (!np->in_shutdown)
2139 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
2140 }
2141 /* reinit nic view of the rx queue */
2142 writel(np->rx_buf_sz, base + NvRegOffloadConfig);
0832b25a 2143 setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
eafa59f6 2144 writel( ((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
d81c0983
MS
2145 base + NvRegRingSizes);
2146 pci_push(base);
8a4ae7f2 2147 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
d81c0983
MS
2148 pci_push(base);
2149
2150 /* restart rx engine */
2151 nv_start_rx(dev);
2152 nv_start_tx(dev);
2153 spin_unlock(&np->lock);
932ff279 2154 netif_tx_unlock_bh(dev);
84b3932b 2155 nv_enable_irq(dev);
d81c0983 2156 }
1da177e4
LT
2157 return 0;
2158}
2159
72b31782
MS
2160static void nv_copy_mac_to_hw(struct net_device *dev)
2161{
25097d4b 2162 u8 __iomem *base = get_hwbase(dev);
72b31782
MS
2163 u32 mac[2];
2164
2165 mac[0] = (dev->dev_addr[0] << 0) + (dev->dev_addr[1] << 8) +
2166 (dev->dev_addr[2] << 16) + (dev->dev_addr[3] << 24);
2167 mac[1] = (dev->dev_addr[4] << 0) + (dev->dev_addr[5] << 8);
2168
2169 writel(mac[0], base + NvRegMacAddrA);
2170 writel(mac[1], base + NvRegMacAddrB);
2171}
2172
2173/*
2174 * nv_set_mac_address: dev->set_mac_address function
2175 * Called with rtnl_lock() held.
2176 */
2177static int nv_set_mac_address(struct net_device *dev, void *addr)
2178{
ac9c1897 2179 struct fe_priv *np = netdev_priv(dev);
72b31782
MS
2180 struct sockaddr *macaddr = (struct sockaddr*)addr;
2181
f82a9352 2182 if (!is_valid_ether_addr(macaddr->sa_data))
72b31782
MS
2183 return -EADDRNOTAVAIL;
2184
2185 /* synchronized against open : rtnl_lock() held by caller */
2186 memcpy(dev->dev_addr, macaddr->sa_data, ETH_ALEN);
2187
2188 if (netif_running(dev)) {
932ff279 2189 netif_tx_lock_bh(dev);
72b31782
MS
2190 spin_lock_irq(&np->lock);
2191
2192 /* stop rx engine */
2193 nv_stop_rx(dev);
2194
2195 /* set mac address */
2196 nv_copy_mac_to_hw(dev);
2197
2198 /* restart rx engine */
2199 nv_start_rx(dev);
2200 spin_unlock_irq(&np->lock);
932ff279 2201 netif_tx_unlock_bh(dev);
72b31782
MS
2202 } else {
2203 nv_copy_mac_to_hw(dev);
2204 }
2205 return 0;
2206}
2207
1da177e4
LT
2208/*
2209 * nv_set_multicast: dev->set_multicast function
932ff279 2210 * Called with netif_tx_lock held.
1da177e4
LT
2211 */
2212static void nv_set_multicast(struct net_device *dev)
2213{
ac9c1897 2214 struct fe_priv *np = netdev_priv(dev);
1da177e4
LT
2215 u8 __iomem *base = get_hwbase(dev);
2216 u32 addr[2];
2217 u32 mask[2];
b6d0773f 2218 u32 pff = readl(base + NvRegPacketFilterFlags) & NVREG_PFF_PAUSE_RX;
1da177e4
LT
2219
2220 memset(addr, 0, sizeof(addr));
2221 memset(mask, 0, sizeof(mask));
2222
2223 if (dev->flags & IFF_PROMISC) {
b6d0773f 2224 pff |= NVREG_PFF_PROMISC;
1da177e4 2225 } else {
b6d0773f 2226 pff |= NVREG_PFF_MYADDR;
1da177e4
LT
2227
2228 if (dev->flags & IFF_ALLMULTI || dev->mc_list) {
2229 u32 alwaysOff[2];
2230 u32 alwaysOn[2];
2231
2232 alwaysOn[0] = alwaysOn[1] = alwaysOff[0] = alwaysOff[1] = 0xffffffff;
2233 if (dev->flags & IFF_ALLMULTI) {
2234 alwaysOn[0] = alwaysOn[1] = alwaysOff[0] = alwaysOff[1] = 0;
2235 } else {
2236 struct dev_mc_list *walk;
2237
2238 walk = dev->mc_list;
2239 while (walk != NULL) {
2240 u32 a, b;
2241 a = le32_to_cpu(*(u32 *) walk->dmi_addr);
2242 b = le16_to_cpu(*(u16 *) (&walk->dmi_addr[4]));
2243 alwaysOn[0] &= a;
2244 alwaysOff[0] &= ~a;
2245 alwaysOn[1] &= b;
2246 alwaysOff[1] &= ~b;
2247 walk = walk->next;
2248 }
2249 }
2250 addr[0] = alwaysOn[0];
2251 addr[1] = alwaysOn[1];
2252 mask[0] = alwaysOn[0] | alwaysOff[0];
2253 mask[1] = alwaysOn[1] | alwaysOff[1];
2254 }
2255 }
2256 addr[0] |= NVREG_MCASTADDRA_FORCE;
2257 pff |= NVREG_PFF_ALWAYS;
2258 spin_lock_irq(&np->lock);
2259 nv_stop_rx(dev);
2260 writel(addr[0], base + NvRegMulticastAddrA);
2261 writel(addr[1], base + NvRegMulticastAddrB);
2262 writel(mask[0], base + NvRegMulticastMaskA);
2263 writel(mask[1], base + NvRegMulticastMaskB);
2264 writel(pff, base + NvRegPacketFilterFlags);
2265 dprintk(KERN_INFO "%s: reconfiguration for multicast lists.\n",
2266 dev->name);
2267 nv_start_rx(dev);
2268 spin_unlock_irq(&np->lock);
2269}
2270
c7985051 2271static void nv_update_pause(struct net_device *dev, u32 pause_flags)
b6d0773f
AA
2272{
2273 struct fe_priv *np = netdev_priv(dev);
2274 u8 __iomem *base = get_hwbase(dev);
2275
2276 np->pause_flags &= ~(NV_PAUSEFRAME_TX_ENABLE | NV_PAUSEFRAME_RX_ENABLE);
2277
2278 if (np->pause_flags & NV_PAUSEFRAME_RX_CAPABLE) {
2279 u32 pff = readl(base + NvRegPacketFilterFlags) & ~NVREG_PFF_PAUSE_RX;
2280 if (pause_flags & NV_PAUSEFRAME_RX_ENABLE) {
2281 writel(pff|NVREG_PFF_PAUSE_RX, base + NvRegPacketFilterFlags);
2282 np->pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
2283 } else {
2284 writel(pff, base + NvRegPacketFilterFlags);
2285 }
2286 }
2287 if (np->pause_flags & NV_PAUSEFRAME_TX_CAPABLE) {
2288 u32 regmisc = readl(base + NvRegMisc1) & ~NVREG_MISC1_PAUSE_TX;
2289 if (pause_flags & NV_PAUSEFRAME_TX_ENABLE) {
2290 writel(NVREG_TX_PAUSEFRAME_ENABLE, base + NvRegTxPauseFrame);
2291 writel(regmisc|NVREG_MISC1_PAUSE_TX, base + NvRegMisc1);
2292 np->pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
2293 } else {
2294 writel(NVREG_TX_PAUSEFRAME_DISABLE, base + NvRegTxPauseFrame);
2295 writel(regmisc, base + NvRegMisc1);
2296 }
2297 }
2298}
2299
4ea7f299
AA
2300/**
2301 * nv_update_linkspeed: Setup the MAC according to the link partner
2302 * @dev: Network device to be configured
2303 *
2304 * The function queries the PHY and checks if there is a link partner.
2305 * If yes, then it sets up the MAC accordingly. Otherwise, the MAC is
2306 * set to 10 MBit HD.
2307 *
2308 * The function returns 0 if there is no link partner and 1 if there is
2309 * a good link partner.
2310 */
1da177e4
LT
2311static int nv_update_linkspeed(struct net_device *dev)
2312{
ac9c1897 2313 struct fe_priv *np = netdev_priv(dev);
1da177e4 2314 u8 __iomem *base = get_hwbase(dev);
eb91f61b
AA
2315 int adv = 0;
2316 int lpa = 0;
2317 int adv_lpa, adv_pause, lpa_pause;
1da177e4
LT
2318 int newls = np->linkspeed;
2319 int newdup = np->duplex;
2320 int mii_status;
2321 int retval = 0;
9744e218 2322 u32 control_1000, status_1000, phyreg, pause_flags, txreg;
1da177e4
LT
2323
2324 /* BMSR_LSTATUS is latched, read it twice:
2325 * we want the current value.
2326 */
2327 mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
2328 mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
2329
2330 if (!(mii_status & BMSR_LSTATUS)) {
2331 dprintk(KERN_DEBUG "%s: no link detected by phy - falling back to 10HD.\n",
2332 dev->name);
2333 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
2334 newdup = 0;
2335 retval = 0;
2336 goto set_speed;
2337 }
2338
2339 if (np->autoneg == 0) {
2340 dprintk(KERN_DEBUG "%s: nv_update_linkspeed: autoneg off, PHY set to 0x%04x.\n",
2341 dev->name, np->fixed_mode);
2342 if (np->fixed_mode & LPA_100FULL) {
2343 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
2344 newdup = 1;
2345 } else if (np->fixed_mode & LPA_100HALF) {
2346 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
2347 newdup = 0;
2348 } else if (np->fixed_mode & LPA_10FULL) {
2349 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
2350 newdup = 1;
2351 } else {
2352 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
2353 newdup = 0;
2354 }
2355 retval = 1;
2356 goto set_speed;
2357 }
2358 /* check auto negotiation is complete */
2359 if (!(mii_status & BMSR_ANEGCOMPLETE)) {
2360 /* still in autonegotiation - configure nic for 10 MBit HD and wait. */
2361 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
2362 newdup = 0;
2363 retval = 0;
2364 dprintk(KERN_DEBUG "%s: autoneg not completed - falling back to 10HD.\n", dev->name);
2365 goto set_speed;
2366 }
2367
b6d0773f
AA
2368 adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
2369 lpa = mii_rw(dev, np->phyaddr, MII_LPA, MII_READ);
2370 dprintk(KERN_DEBUG "%s: nv_update_linkspeed: PHY advertises 0x%04x, lpa 0x%04x.\n",
2371 dev->name, adv, lpa);
2372
1da177e4
LT
2373 retval = 1;
2374 if (np->gigabit == PHY_GIGABIT) {
eb91f61b
AA
2375 control_1000 = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
2376 status_1000 = mii_rw(dev, np->phyaddr, MII_STAT1000, MII_READ);
1da177e4
LT
2377
2378 if ((control_1000 & ADVERTISE_1000FULL) &&
2379 (status_1000 & LPA_1000FULL)) {
2380 dprintk(KERN_DEBUG "%s: nv_update_linkspeed: GBit ethernet detected.\n",
2381 dev->name);
2382 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_1000;
2383 newdup = 1;
2384 goto set_speed;
2385 }
2386 }
2387
1da177e4 2388 /* FIXME: handle parallel detection properly */
eb91f61b
AA
2389 adv_lpa = lpa & adv;
2390 if (adv_lpa & LPA_100FULL) {
1da177e4
LT
2391 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
2392 newdup = 1;
eb91f61b 2393 } else if (adv_lpa & LPA_100HALF) {
1da177e4
LT
2394 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
2395 newdup = 0;
eb91f61b 2396 } else if (adv_lpa & LPA_10FULL) {
1da177e4
LT
2397 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
2398 newdup = 1;
eb91f61b 2399 } else if (adv_lpa & LPA_10HALF) {
1da177e4
LT
2400 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
2401 newdup = 0;
2402 } else {
eb91f61b 2403 dprintk(KERN_DEBUG "%s: bad ability %04x - falling back to 10HD.\n", dev->name, adv_lpa);
1da177e4
LT
2404 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
2405 newdup = 0;
2406 }
2407
2408set_speed:
2409 if (np->duplex == newdup && np->linkspeed == newls)
2410 return retval;
2411
2412 dprintk(KERN_INFO "%s: changing link setting from %d/%d to %d/%d.\n",
2413 dev->name, np->linkspeed, np->duplex, newls, newdup);
2414
2415 np->duplex = newdup;
2416 np->linkspeed = newls;
2417
2418 if (np->gigabit == PHY_GIGABIT) {
2419 phyreg = readl(base + NvRegRandomSeed);
2420 phyreg &= ~(0x3FF00);
2421 if ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_10)
2422 phyreg |= NVREG_RNDSEED_FORCE3;
2423 else if ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_100)
2424 phyreg |= NVREG_RNDSEED_FORCE2;
2425 else if ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_1000)
2426 phyreg |= NVREG_RNDSEED_FORCE;
2427 writel(phyreg, base + NvRegRandomSeed);
2428 }
2429
2430 phyreg = readl(base + NvRegPhyInterface);
2431 phyreg &= ~(PHY_HALF|PHY_100|PHY_1000);
2432 if (np->duplex == 0)
2433 phyreg |= PHY_HALF;
2434 if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_100)
2435 phyreg |= PHY_100;
2436 else if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_1000)
2437 phyreg |= PHY_1000;
2438 writel(phyreg, base + NvRegPhyInterface);
2439
9744e218
AA
2440 if (phyreg & PHY_RGMII) {
2441 if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_1000)
2442 txreg = NVREG_TX_DEFERRAL_RGMII_1000;
2443 else
2444 txreg = NVREG_TX_DEFERRAL_RGMII_10_100;
2445 } else {
2446 txreg = NVREG_TX_DEFERRAL_DEFAULT;
2447 }
2448 writel(txreg, base + NvRegTxDeferral);
2449
95d161cb
AA
2450 if (np->desc_ver == DESC_VER_1) {
2451 txreg = NVREG_TX_WM_DESC1_DEFAULT;
2452 } else {
2453 if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_1000)
2454 txreg = NVREG_TX_WM_DESC2_3_1000;
2455 else
2456 txreg = NVREG_TX_WM_DESC2_3_DEFAULT;
2457 }
2458 writel(txreg, base + NvRegTxWatermark);
2459
1da177e4
LT
2460 writel(NVREG_MISC1_FORCE | ( np->duplex ? 0 : NVREG_MISC1_HD),
2461 base + NvRegMisc1);
2462 pci_push(base);
2463 writel(np->linkspeed, base + NvRegLinkSpeed);
2464 pci_push(base);
2465
b6d0773f
AA
2466 pause_flags = 0;
2467 /* setup pause frame */
eb91f61b 2468 if (np->duplex != 0) {
b6d0773f
AA
2469 if (np->autoneg && np->pause_flags & NV_PAUSEFRAME_AUTONEG) {
2470 adv_pause = adv & (ADVERTISE_PAUSE_CAP| ADVERTISE_PAUSE_ASYM);
2471 lpa_pause = lpa & (LPA_PAUSE_CAP| LPA_PAUSE_ASYM);
2472
2473 switch (adv_pause) {
f82a9352 2474 case ADVERTISE_PAUSE_CAP:
b6d0773f
AA
2475 if (lpa_pause & LPA_PAUSE_CAP) {
2476 pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
2477 if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
2478 pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
2479 }
2480 break;
f82a9352 2481 case ADVERTISE_PAUSE_ASYM:
b6d0773f
AA
2482 if (lpa_pause == (LPA_PAUSE_CAP| LPA_PAUSE_ASYM))
2483 {
2484 pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
2485 }
2486 break;
f82a9352 2487 case ADVERTISE_PAUSE_CAP| ADVERTISE_PAUSE_ASYM:
b6d0773f
AA
2488 if (lpa_pause & LPA_PAUSE_CAP)
2489 {
2490 pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
2491 if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
2492 pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
2493 }
2494 if (lpa_pause == LPA_PAUSE_ASYM)
2495 {
2496 pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
2497 }
2498 break;
f3b197ac 2499 }
eb91f61b 2500 } else {
b6d0773f 2501 pause_flags = np->pause_flags;
eb91f61b
AA
2502 }
2503 }
b6d0773f 2504 nv_update_pause(dev, pause_flags);
eb91f61b 2505
1da177e4
LT
2506 return retval;
2507}
2508
2509static void nv_linkchange(struct net_device *dev)
2510{
2511 if (nv_update_linkspeed(dev)) {
4ea7f299 2512 if (!netif_carrier_ok(dev)) {
1da177e4
LT
2513 netif_carrier_on(dev);
2514 printk(KERN_INFO "%s: link up.\n", dev->name);
4ea7f299 2515 nv_start_rx(dev);
1da177e4 2516 }
1da177e4
LT
2517 } else {
2518 if (netif_carrier_ok(dev)) {
2519 netif_carrier_off(dev);
2520 printk(KERN_INFO "%s: link down.\n", dev->name);
2521 nv_stop_rx(dev);
2522 }
2523 }
2524}
2525
2526static void nv_link_irq(struct net_device *dev)
2527{
2528 u8 __iomem *base = get_hwbase(dev);
2529 u32 miistat;
2530
2531 miistat = readl(base + NvRegMIIStatus);
2532 writel(NVREG_MIISTAT_MASK, base + NvRegMIIStatus);
2533 dprintk(KERN_INFO "%s: link change irq, status 0x%x.\n", dev->name, miistat);
2534
2535 if (miistat & (NVREG_MIISTAT_LINKCHANGE))
2536 nv_linkchange(dev);
2537 dprintk(KERN_DEBUG "%s: link change notification done.\n", dev->name);
2538}
2539
7d12e780 2540static irqreturn_t nv_nic_irq(int foo, void *data)
1da177e4
LT
2541{
2542 struct net_device *dev = (struct net_device *) data;
ac9c1897 2543 struct fe_priv *np = netdev_priv(dev);
1da177e4
LT
2544 u8 __iomem *base = get_hwbase(dev);
2545 u32 events;
2546 int i;
2547
2548 dprintk(KERN_DEBUG "%s: nv_nic_irq\n", dev->name);
2549
2550 for (i=0; ; i++) {
d33a73c8
AA
2551 if (!(np->msi_flags & NV_MSI_X_ENABLED)) {
2552 events = readl(base + NvRegIrqStatus) & NVREG_IRQSTAT_MASK;
2553 writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
2554 } else {
2555 events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQSTAT_MASK;
2556 writel(NVREG_IRQSTAT_MASK, base + NvRegMSIXIrqStatus);
2557 }
1da177e4
LT
2558 pci_push(base);
2559 dprintk(KERN_DEBUG "%s: irq: %08x\n", dev->name, events);
2560 if (!(events & np->irqmask))
2561 break;
2562
a971c324
AA
2563 spin_lock(&np->lock);
2564 nv_tx_done(dev);
2565 spin_unlock(&np->lock);
f3b197ac 2566
1da177e4
LT
2567 if (events & NVREG_IRQ_LINK) {
2568 spin_lock(&np->lock);
2569 nv_link_irq(dev);
2570 spin_unlock(&np->lock);
2571 }
2572 if (np->need_linktimer && time_after(jiffies, np->link_timeout)) {
2573 spin_lock(&np->lock);
2574 nv_linkchange(dev);
2575 spin_unlock(&np->lock);
2576 np->link_timeout = jiffies + LINK_TIMEOUT;
2577 }
2578 if (events & (NVREG_IRQ_TX_ERR)) {
2579 dprintk(KERN_DEBUG "%s: received irq with events 0x%x. Probably TX fail.\n",
2580 dev->name, events);
2581 }
2582 if (events & (NVREG_IRQ_UNKNOWN)) {
2583 printk(KERN_DEBUG "%s: received irq with unknown events 0x%x. Please report\n",
2584 dev->name, events);
2585 }
c5cf9101
AA
2586 if (unlikely(events & NVREG_IRQ_RECOVER_ERROR)) {
2587 spin_lock(&np->lock);
2588 /* disable interrupts on the nic */
2589 if (!(np->msi_flags & NV_MSI_X_ENABLED))
2590 writel(0, base + NvRegIrqMask);
2591 else
2592 writel(np->irqmask, base + NvRegIrqMask);
2593 pci_push(base);
2594
2595 if (!np->in_shutdown) {
2596 np->nic_poll_irq = np->irqmask;
2597 np->recover_error = 1;
2598 mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
2599 }
2600 spin_unlock(&np->lock);
2601 break;
2602 }
e27cdba5
SH
2603#ifdef CONFIG_FORCEDETH_NAPI
2604 if (events & NVREG_IRQ_RX_ALL) {
2605 netif_rx_schedule(dev);
2606
2607 /* Disable furthur receive irq's */
2608 spin_lock(&np->lock);
2609 np->irqmask &= ~NVREG_IRQ_RX_ALL;
2610
2611 if (np->msi_flags & NV_MSI_X_ENABLED)
2612 writel(NVREG_IRQ_RX_ALL, base + NvRegIrqMask);
2613 else
2614 writel(np->irqmask, base + NvRegIrqMask);
2615 spin_unlock(&np->lock);
2616 }
2617#else
2618 nv_rx_process(dev, dev->weight);
2619 if (nv_alloc_rx(dev)) {
2620 spin_lock(&np->lock);
2621 if (!np->in_shutdown)
2622 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
2623 spin_unlock(&np->lock);
2624 }
2625#endif
1da177e4
LT
2626 if (i > max_interrupt_work) {
2627 spin_lock(&np->lock);
2628 /* disable interrupts on the nic */
d33a73c8
AA
2629 if (!(np->msi_flags & NV_MSI_X_ENABLED))
2630 writel(0, base + NvRegIrqMask);
2631 else
2632 writel(np->irqmask, base + NvRegIrqMask);
1da177e4
LT
2633 pci_push(base);
2634
d33a73c8
AA
2635 if (!np->in_shutdown) {
2636 np->nic_poll_irq = np->irqmask;
1da177e4 2637 mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
d33a73c8 2638 }
1da177e4
LT
2639 printk(KERN_DEBUG "%s: too many iterations (%d) in nv_nic_irq.\n", dev->name, i);
2640 spin_unlock(&np->lock);
2641 break;
2642 }
2643
2644 }
2645 dprintk(KERN_DEBUG "%s: nv_nic_irq completed\n", dev->name);
2646
2647 return IRQ_RETVAL(i);
2648}
2649
7d12e780 2650static irqreturn_t nv_nic_irq_tx(int foo, void *data)
d33a73c8
AA
2651{
2652 struct net_device *dev = (struct net_device *) data;
2653 struct fe_priv *np = netdev_priv(dev);
2654 u8 __iomem *base = get_hwbase(dev);
2655 u32 events;
2656 int i;
0a07bc64 2657 unsigned long flags;
d33a73c8
AA
2658
2659 dprintk(KERN_DEBUG "%s: nv_nic_irq_tx\n", dev->name);
2660
2661 for (i=0; ; i++) {
2662 events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQ_TX_ALL;
2663 writel(NVREG_IRQ_TX_ALL, base + NvRegMSIXIrqStatus);
2664 pci_push(base);
2665 dprintk(KERN_DEBUG "%s: tx irq: %08x\n", dev->name, events);
2666 if (!(events & np->irqmask))
2667 break;
2668
0a07bc64 2669 spin_lock_irqsave(&np->lock, flags);
d33a73c8 2670 nv_tx_done(dev);
0a07bc64 2671 spin_unlock_irqrestore(&np->lock, flags);
f3b197ac 2672
d33a73c8
AA
2673 if (events & (NVREG_IRQ_TX_ERR)) {
2674 dprintk(KERN_DEBUG "%s: received irq with events 0x%x. Probably TX fail.\n",
2675 dev->name, events);
2676 }
2677 if (i > max_interrupt_work) {
0a07bc64 2678 spin_lock_irqsave(&np->lock, flags);
d33a73c8
AA
2679 /* disable interrupts on the nic */
2680 writel(NVREG_IRQ_TX_ALL, base + NvRegIrqMask);
2681 pci_push(base);
2682
2683 if (!np->in_shutdown) {
2684 np->nic_poll_irq |= NVREG_IRQ_TX_ALL;
2685 mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
2686 }
2687 printk(KERN_DEBUG "%s: too many iterations (%d) in nv_nic_irq_tx.\n", dev->name, i);
0a07bc64 2688 spin_unlock_irqrestore(&np->lock, flags);
d33a73c8
AA
2689 break;
2690 }
2691
2692 }
2693 dprintk(KERN_DEBUG "%s: nv_nic_irq_tx completed\n", dev->name);
2694
2695 return IRQ_RETVAL(i);
2696}
2697
e27cdba5
SH
2698#ifdef CONFIG_FORCEDETH_NAPI
2699static int nv_napi_poll(struct net_device *dev, int *budget)
2700{
2701 int pkts, limit = min(*budget, dev->quota);
2702 struct fe_priv *np = netdev_priv(dev);
2703 u8 __iomem *base = get_hwbase(dev);
d15e9c4d 2704 unsigned long flags;
e27cdba5
SH
2705
2706 pkts = nv_rx_process(dev, limit);
2707
2708 if (nv_alloc_rx(dev)) {
d15e9c4d 2709 spin_lock_irqsave(&np->lock, flags);
e27cdba5
SH
2710 if (!np->in_shutdown)
2711 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
d15e9c4d 2712 spin_unlock_irqrestore(&np->lock, flags);
e27cdba5
SH
2713 }
2714
2715 if (pkts < limit) {
2716 /* all done, no more packets present */
2717 netif_rx_complete(dev);
2718
2719 /* re-enable receive interrupts */
d15e9c4d
FR
2720 spin_lock_irqsave(&np->lock, flags);
2721
e27cdba5
SH
2722 np->irqmask |= NVREG_IRQ_RX_ALL;
2723 if (np->msi_flags & NV_MSI_X_ENABLED)
2724 writel(NVREG_IRQ_RX_ALL, base + NvRegIrqMask);
2725 else
2726 writel(np->irqmask, base + NvRegIrqMask);
d15e9c4d
FR
2727
2728 spin_unlock_irqrestore(&np->lock, flags);
e27cdba5
SH
2729 return 0;
2730 } else {
2731 /* used up our quantum, so reschedule */
2732 dev->quota -= pkts;
2733 *budget -= pkts;
2734 return 1;
2735 }
2736}
2737#endif
2738
2739#ifdef CONFIG_FORCEDETH_NAPI
7d12e780 2740static irqreturn_t nv_nic_irq_rx(int foo, void *data)
e27cdba5
SH
2741{
2742 struct net_device *dev = (struct net_device *) data;
2743 u8 __iomem *base = get_hwbase(dev);
2744 u32 events;
2745
2746 events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQ_RX_ALL;
2747 writel(NVREG_IRQ_RX_ALL, base + NvRegMSIXIrqStatus);
2748
2749 if (events) {
2750 netif_rx_schedule(dev);
2751 /* disable receive interrupts on the nic */
2752 writel(NVREG_IRQ_RX_ALL, base + NvRegIrqMask);
2753 pci_push(base);
2754 }
2755 return IRQ_HANDLED;
2756}
2757#else
7d12e780 2758static irqreturn_t nv_nic_irq_rx(int foo, void *data)
d33a73c8
AA
2759{
2760 struct net_device *dev = (struct net_device *) data;
2761 struct fe_priv *np = netdev_priv(dev);
2762 u8 __iomem *base = get_hwbase(dev);
2763 u32 events;
2764 int i;
0a07bc64 2765 unsigned long flags;
d33a73c8
AA
2766
2767 dprintk(KERN_DEBUG "%s: nv_nic_irq_rx\n", dev->name);
2768
2769 for (i=0; ; i++) {
2770 events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQ_RX_ALL;
2771 writel(NVREG_IRQ_RX_ALL, base + NvRegMSIXIrqStatus);
2772 pci_push(base);
2773 dprintk(KERN_DEBUG "%s: rx irq: %08x\n", dev->name, events);
2774 if (!(events & np->irqmask))
2775 break;
f3b197ac 2776
e27cdba5 2777 nv_rx_process(dev, dev->weight);
d33a73c8 2778 if (nv_alloc_rx(dev)) {
0a07bc64 2779 spin_lock_irqsave(&np->lock, flags);
d33a73c8
AA
2780 if (!np->in_shutdown)
2781 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
0a07bc64 2782 spin_unlock_irqrestore(&np->lock, flags);
d33a73c8 2783 }
f3b197ac 2784
d33a73c8 2785 if (i > max_interrupt_work) {
0a07bc64 2786 spin_lock_irqsave(&np->lock, flags);
d33a73c8
AA
2787 /* disable interrupts on the nic */
2788 writel(NVREG_IRQ_RX_ALL, base + NvRegIrqMask);
2789 pci_push(base);
2790
2791 if (!np->in_shutdown) {
2792 np->nic_poll_irq |= NVREG_IRQ_RX_ALL;
2793 mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
2794 }
2795 printk(KERN_DEBUG "%s: too many iterations (%d) in nv_nic_irq_rx.\n", dev->name, i);
0a07bc64 2796 spin_unlock_irqrestore(&np->lock, flags);
d33a73c8
AA
2797 break;
2798 }
d33a73c8
AA
2799 }
2800 dprintk(KERN_DEBUG "%s: nv_nic_irq_rx completed\n", dev->name);
2801
2802 return IRQ_RETVAL(i);
2803}
e27cdba5 2804#endif
d33a73c8 2805
7d12e780 2806static irqreturn_t nv_nic_irq_other(int foo, void *data)
d33a73c8
AA
2807{
2808 struct net_device *dev = (struct net_device *) data;
2809 struct fe_priv *np = netdev_priv(dev);
2810 u8 __iomem *base = get_hwbase(dev);
2811 u32 events;
2812 int i;
0a07bc64 2813 unsigned long flags;
d33a73c8
AA
2814
2815 dprintk(KERN_DEBUG "%s: nv_nic_irq_other\n", dev->name);
2816
2817 for (i=0; ; i++) {
2818 events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQ_OTHER;
2819 writel(NVREG_IRQ_OTHER, base + NvRegMSIXIrqStatus);
2820 pci_push(base);
2821 dprintk(KERN_DEBUG "%s: irq: %08x\n", dev->name, events);
2822 if (!(events & np->irqmask))
2823 break;
f3b197ac 2824
d33a73c8 2825 if (events & NVREG_IRQ_LINK) {
0a07bc64 2826 spin_lock_irqsave(&np->lock, flags);
d33a73c8 2827 nv_link_irq(dev);
0a07bc64 2828 spin_unlock_irqrestore(&np->lock, flags);
d33a73c8
AA
2829 }
2830 if (np->need_linktimer && time_after(jiffies, np->link_timeout)) {
0a07bc64 2831 spin_lock_irqsave(&np->lock, flags);
d33a73c8 2832 nv_linkchange(dev);
0a07bc64 2833 spin_unlock_irqrestore(&np->lock, flags);
d33a73c8
AA
2834 np->link_timeout = jiffies + LINK_TIMEOUT;
2835 }
c5cf9101
AA
2836 if (events & NVREG_IRQ_RECOVER_ERROR) {
2837 spin_lock_irq(&np->lock);
2838 /* disable interrupts on the nic */
2839 writel(NVREG_IRQ_OTHER, base + NvRegIrqMask);
2840 pci_push(base);
2841
2842 if (!np->in_shutdown) {
2843 np->nic_poll_irq |= NVREG_IRQ_OTHER;
2844 np->recover_error = 1;
2845 mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
2846 }
2847 spin_unlock_irq(&np->lock);
2848 break;
2849 }
d33a73c8
AA
2850 if (events & (NVREG_IRQ_UNKNOWN)) {
2851 printk(KERN_DEBUG "%s: received irq with unknown events 0x%x. Please report\n",
2852 dev->name, events);
2853 }
2854 if (i > max_interrupt_work) {
0a07bc64 2855 spin_lock_irqsave(&np->lock, flags);
d33a73c8
AA
2856 /* disable interrupts on the nic */
2857 writel(NVREG_IRQ_OTHER, base + NvRegIrqMask);
2858 pci_push(base);
2859
2860 if (!np->in_shutdown) {
2861 np->nic_poll_irq |= NVREG_IRQ_OTHER;
2862 mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
2863 }
2864 printk(KERN_DEBUG "%s: too many iterations (%d) in nv_nic_irq_other.\n", dev->name, i);
0a07bc64 2865 spin_unlock_irqrestore(&np->lock, flags);
d33a73c8
AA
2866 break;
2867 }
2868
2869 }
2870 dprintk(KERN_DEBUG "%s: nv_nic_irq_other completed\n", dev->name);
2871
2872 return IRQ_RETVAL(i);
2873}
2874
7d12e780 2875static irqreturn_t nv_nic_irq_test(int foo, void *data)
9589c77a
AA
2876{
2877 struct net_device *dev = (struct net_device *) data;
2878 struct fe_priv *np = netdev_priv(dev);
2879 u8 __iomem *base = get_hwbase(dev);
2880 u32 events;
2881
2882 dprintk(KERN_DEBUG "%s: nv_nic_irq_test\n", dev->name);
2883
2884 if (!(np->msi_flags & NV_MSI_X_ENABLED)) {
2885 events = readl(base + NvRegIrqStatus) & NVREG_IRQSTAT_MASK;
2886 writel(NVREG_IRQ_TIMER, base + NvRegIrqStatus);
2887 } else {
2888 events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQSTAT_MASK;
2889 writel(NVREG_IRQ_TIMER, base + NvRegMSIXIrqStatus);
2890 }
2891 pci_push(base);
2892 dprintk(KERN_DEBUG "%s: irq: %08x\n", dev->name, events);
2893 if (!(events & NVREG_IRQ_TIMER))
2894 return IRQ_RETVAL(0);
2895
2896 spin_lock(&np->lock);
2897 np->intr_test = 1;
2898 spin_unlock(&np->lock);
2899
2900 dprintk(KERN_DEBUG "%s: nv_nic_irq_test completed\n", dev->name);
2901
2902 return IRQ_RETVAL(1);
2903}
2904
7a1854b7
AA
2905static void set_msix_vector_map(struct net_device *dev, u32 vector, u32 irqmask)
2906{
2907 u8 __iomem *base = get_hwbase(dev);
2908 int i;
2909 u32 msixmap = 0;
2910
2911 /* Each interrupt bit can be mapped to a MSIX vector (4 bits).
2912 * MSIXMap0 represents the first 8 interrupts and MSIXMap1 represents
2913 * the remaining 8 interrupts.
2914 */
2915 for (i = 0; i < 8; i++) {
2916 if ((irqmask >> i) & 0x1) {
2917 msixmap |= vector << (i << 2);
2918 }
2919 }
2920 writel(readl(base + NvRegMSIXMap0) | msixmap, base + NvRegMSIXMap0);
2921
2922 msixmap = 0;
2923 for (i = 0; i < 8; i++) {
2924 if ((irqmask >> (i + 8)) & 0x1) {
2925 msixmap |= vector << (i << 2);
2926 }
2927 }
2928 writel(readl(base + NvRegMSIXMap1) | msixmap, base + NvRegMSIXMap1);
2929}
2930
9589c77a 2931static int nv_request_irq(struct net_device *dev, int intr_test)
7a1854b7
AA
2932{
2933 struct fe_priv *np = get_nvpriv(dev);
2934 u8 __iomem *base = get_hwbase(dev);
2935 int ret = 1;
2936 int i;
2937
2938 if (np->msi_flags & NV_MSI_X_CAPABLE) {
2939 for (i = 0; i < (np->msi_flags & NV_MSI_X_VECTORS_MASK); i++) {
2940 np->msi_x_entry[i].entry = i;
2941 }
2942 if ((ret = pci_enable_msix(np->pci_dev, np->msi_x_entry, (np->msi_flags & NV_MSI_X_VECTORS_MASK))) == 0) {
2943 np->msi_flags |= NV_MSI_X_ENABLED;
9589c77a 2944 if (optimization_mode == NV_OPTIMIZATION_MODE_THROUGHPUT && !intr_test) {
7a1854b7 2945 /* Request irq for rx handling */
1fb9df5d 2946 if (request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector, &nv_nic_irq_rx, IRQF_SHARED, dev->name, dev) != 0) {
7a1854b7
AA
2947 printk(KERN_INFO "forcedeth: request_irq failed for rx %d\n", ret);
2948 pci_disable_msix(np->pci_dev);
2949 np->msi_flags &= ~NV_MSI_X_ENABLED;
2950 goto out_err;
2951 }
2952 /* Request irq for tx handling */
1fb9df5d 2953 if (request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector, &nv_nic_irq_tx, IRQF_SHARED, dev->name, dev) != 0) {
7a1854b7
AA
2954 printk(KERN_INFO "forcedeth: request_irq failed for tx %d\n", ret);
2955 pci_disable_msix(np->pci_dev);
2956 np->msi_flags &= ~NV_MSI_X_ENABLED;
2957 goto out_free_rx;
2958 }
2959 /* Request irq for link and timer handling */
1fb9df5d 2960 if (request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector, &nv_nic_irq_other, IRQF_SHARED, dev->name, dev) != 0) {
7a1854b7
AA
2961 printk(KERN_INFO "forcedeth: request_irq failed for link %d\n", ret);
2962 pci_disable_msix(np->pci_dev);
2963 np->msi_flags &= ~NV_MSI_X_ENABLED;
2964 goto out_free_tx;
2965 }
2966 /* map interrupts to their respective vector */
2967 writel(0, base + NvRegMSIXMap0);
2968 writel(0, base + NvRegMSIXMap1);
2969 set_msix_vector_map(dev, NV_MSI_X_VECTOR_RX, NVREG_IRQ_RX_ALL);
2970 set_msix_vector_map(dev, NV_MSI_X_VECTOR_TX, NVREG_IRQ_TX_ALL);
2971 set_msix_vector_map(dev, NV_MSI_X_VECTOR_OTHER, NVREG_IRQ_OTHER);
2972 } else {
2973 /* Request irq for all interrupts */
9589c77a 2974 if ((!intr_test &&
1fb9df5d 2975 request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector, &nv_nic_irq, IRQF_SHARED, dev->name, dev) != 0) ||
9589c77a 2976 (intr_test &&
1fb9df5d 2977 request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector, &nv_nic_irq_test, IRQF_SHARED, dev->name, dev) != 0)) {
7a1854b7
AA
2978 printk(KERN_INFO "forcedeth: request_irq failed %d\n", ret);
2979 pci_disable_msix(np->pci_dev);
2980 np->msi_flags &= ~NV_MSI_X_ENABLED;
2981 goto out_err;
2982 }
2983
2984 /* map interrupts to vector 0 */
2985 writel(0, base + NvRegMSIXMap0);
2986 writel(0, base + NvRegMSIXMap1);
2987 }
2988 }
2989 }
2990 if (ret != 0 && np->msi_flags & NV_MSI_CAPABLE) {
2991 if ((ret = pci_enable_msi(np->pci_dev)) == 0) {
2992 np->msi_flags |= NV_MSI_ENABLED;
1fb9df5d
TG
2993 if ((!intr_test && request_irq(np->pci_dev->irq, &nv_nic_irq, IRQF_SHARED, dev->name, dev) != 0) ||
2994 (intr_test && request_irq(np->pci_dev->irq, &nv_nic_irq_test, IRQF_SHARED, dev->name, dev) != 0)) {
7a1854b7
AA
2995 printk(KERN_INFO "forcedeth: request_irq failed %d\n", ret);
2996 pci_disable_msi(np->pci_dev);
2997 np->msi_flags &= ~NV_MSI_ENABLED;
2998 goto out_err;
2999 }
3000
3001 /* map interrupts to vector 0 */
3002 writel(0, base + NvRegMSIMap0);
3003 writel(0, base + NvRegMSIMap1);
3004 /* enable msi vector 0 */
3005 writel(NVREG_MSI_VECTOR_0_ENABLED, base + NvRegMSIIrqMask);
3006 }
3007 }
3008 if (ret != 0) {
1fb9df5d
TG
3009 if ((!intr_test && request_irq(np->pci_dev->irq, &nv_nic_irq, IRQF_SHARED, dev->name, dev) != 0) ||
3010 (intr_test && request_irq(np->pci_dev->irq, &nv_nic_irq_test, IRQF_SHARED, dev->name, dev) != 0))
7a1854b7 3011 goto out_err;
9589c77a 3012
7a1854b7
AA
3013 }
3014
3015 return 0;
3016out_free_tx:
3017 free_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector, dev);
3018out_free_rx:
3019 free_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector, dev);
3020out_err:
3021 return 1;
3022}
3023
3024static void nv_free_irq(struct net_device *dev)
3025{
3026 struct fe_priv *np = get_nvpriv(dev);
3027 int i;
3028
3029 if (np->msi_flags & NV_MSI_X_ENABLED) {
3030 for (i = 0; i < (np->msi_flags & NV_MSI_X_VECTORS_MASK); i++) {
3031 free_irq(np->msi_x_entry[i].vector, dev);
3032 }
3033 pci_disable_msix(np->pci_dev);
3034 np->msi_flags &= ~NV_MSI_X_ENABLED;
3035 } else {
3036 free_irq(np->pci_dev->irq, dev);
3037 if (np->msi_flags & NV_MSI_ENABLED) {
3038 pci_disable_msi(np->pci_dev);
3039 np->msi_flags &= ~NV_MSI_ENABLED;
3040 }
3041 }
3042}
3043
1da177e4
LT
3044static void nv_do_nic_poll(unsigned long data)
3045{
3046 struct net_device *dev = (struct net_device *) data;
ac9c1897 3047 struct fe_priv *np = netdev_priv(dev);
1da177e4 3048 u8 __iomem *base = get_hwbase(dev);
d33a73c8 3049 u32 mask = 0;
1da177e4 3050
1da177e4 3051 /*
d33a73c8 3052 * First disable irq(s) and then
1da177e4
LT
3053 * reenable interrupts on the nic, we have to do this before calling
3054 * nv_nic_irq because that may decide to do otherwise
3055 */
d33a73c8 3056
84b3932b
AA
3057 if (!using_multi_irqs(dev)) {
3058 if (np->msi_flags & NV_MSI_X_ENABLED)
8688cfce 3059 disable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
84b3932b 3060 else
8688cfce 3061 disable_irq_lockdep(dev->irq);
d33a73c8
AA
3062 mask = np->irqmask;
3063 } else {
3064 if (np->nic_poll_irq & NVREG_IRQ_RX_ALL) {
8688cfce 3065 disable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
d33a73c8
AA
3066 mask |= NVREG_IRQ_RX_ALL;
3067 }
3068 if (np->nic_poll_irq & NVREG_IRQ_TX_ALL) {
8688cfce 3069 disable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
d33a73c8
AA
3070 mask |= NVREG_IRQ_TX_ALL;
3071 }
3072 if (np->nic_poll_irq & NVREG_IRQ_OTHER) {
8688cfce 3073 disable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
d33a73c8
AA
3074 mask |= NVREG_IRQ_OTHER;
3075 }
3076 }
3077 np->nic_poll_irq = 0;
3078
c5cf9101
AA
3079 if (np->recover_error) {
3080 np->recover_error = 0;
3081 printk(KERN_INFO "forcedeth: MAC in recoverable error state\n");
3082 if (netif_running(dev)) {
3083 netif_tx_lock_bh(dev);
3084 spin_lock(&np->lock);
3085 /* stop engines */
3086 nv_stop_rx(dev);
3087 nv_stop_tx(dev);
3088 nv_txrx_reset(dev);
3089 /* drain rx queue */
3090 nv_drain_rx(dev);
3091 nv_drain_tx(dev);
3092 /* reinit driver view of the rx queue */
3093 set_bufsize(dev);
3094 if (nv_init_ring(dev)) {
3095 if (!np->in_shutdown)
3096 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
3097 }
3098 /* reinit nic view of the rx queue */
3099 writel(np->rx_buf_sz, base + NvRegOffloadConfig);
3100 setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
3101 writel( ((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
3102 base + NvRegRingSizes);
3103 pci_push(base);
3104 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
3105 pci_push(base);
3106
3107 /* restart rx engine */
3108 nv_start_rx(dev);
3109 nv_start_tx(dev);
3110 spin_unlock(&np->lock);
3111 netif_tx_unlock_bh(dev);
3112 }
3113 }
3114
d33a73c8 3115 /* FIXME: Do we need synchronize_irq(dev->irq) here? */
f3b197ac 3116
d33a73c8 3117 writel(mask, base + NvRegIrqMask);
1da177e4 3118 pci_push(base);
d33a73c8 3119
84b3932b 3120 if (!using_multi_irqs(dev)) {
7d12e780 3121 nv_nic_irq(0, dev);
84b3932b 3122 if (np->msi_flags & NV_MSI_X_ENABLED)
8688cfce 3123 enable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
84b3932b 3124 else
8688cfce 3125 enable_irq_lockdep(dev->irq);
d33a73c8
AA
3126 } else {
3127 if (np->nic_poll_irq & NVREG_IRQ_RX_ALL) {
7d12e780 3128 nv_nic_irq_rx(0, dev);
8688cfce 3129 enable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
d33a73c8
AA
3130 }
3131 if (np->nic_poll_irq & NVREG_IRQ_TX_ALL) {
7d12e780 3132 nv_nic_irq_tx(0, dev);
8688cfce 3133 enable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
d33a73c8
AA
3134 }
3135 if (np->nic_poll_irq & NVREG_IRQ_OTHER) {
7d12e780 3136 nv_nic_irq_other(0, dev);
8688cfce 3137 enable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
d33a73c8
AA
3138 }
3139 }
1da177e4
LT
3140}
3141
2918c35d
MS
3142#ifdef CONFIG_NET_POLL_CONTROLLER
3143static void nv_poll_controller(struct net_device *dev)
3144{
3145 nv_do_nic_poll((unsigned long) dev);
3146}
3147#endif
3148
52da3578
AA
3149static void nv_do_stats_poll(unsigned long data)
3150{
3151 struct net_device *dev = (struct net_device *) data;
3152 struct fe_priv *np = netdev_priv(dev);
3153 u8 __iomem *base = get_hwbase(dev);
3154
3155 np->estats.tx_bytes += readl(base + NvRegTxCnt);
3156 np->estats.tx_zero_rexmt += readl(base + NvRegTxZeroReXmt);
3157 np->estats.tx_one_rexmt += readl(base + NvRegTxOneReXmt);
3158 np->estats.tx_many_rexmt += readl(base + NvRegTxManyReXmt);
3159 np->estats.tx_late_collision += readl(base + NvRegTxLateCol);
3160 np->estats.tx_fifo_errors += readl(base + NvRegTxUnderflow);
3161 np->estats.tx_carrier_errors += readl(base + NvRegTxLossCarrier);
3162 np->estats.tx_excess_deferral += readl(base + NvRegTxExcessDef);
3163 np->estats.tx_retry_error += readl(base + NvRegTxRetryErr);
3164 np->estats.tx_deferral += readl(base + NvRegTxDef);
3165 np->estats.tx_packets += readl(base + NvRegTxFrame);
3166 np->estats.tx_pause += readl(base + NvRegTxPause);
3167 np->estats.rx_frame_error += readl(base + NvRegRxFrameErr);
3168 np->estats.rx_extra_byte += readl(base + NvRegRxExtraByte);
3169 np->estats.rx_late_collision += readl(base + NvRegRxLateCol);
3170 np->estats.rx_runt += readl(base + NvRegRxRunt);
3171 np->estats.rx_frame_too_long += readl(base + NvRegRxFrameTooLong);
3172 np->estats.rx_over_errors += readl(base + NvRegRxOverflow);
3173 np->estats.rx_crc_errors += readl(base + NvRegRxFCSErr);
3174 np->estats.rx_frame_align_error += readl(base + NvRegRxFrameAlignErr);
3175 np->estats.rx_length_error += readl(base + NvRegRxLenErr);
3176 np->estats.rx_unicast += readl(base + NvRegRxUnicast);
3177 np->estats.rx_multicast += readl(base + NvRegRxMulticast);
3178 np->estats.rx_broadcast += readl(base + NvRegRxBroadcast);
3179 np->estats.rx_bytes += readl(base + NvRegRxCnt);
3180 np->estats.rx_pause += readl(base + NvRegRxPause);
3181 np->estats.rx_drop_frame += readl(base + NvRegRxDropFrame);
3182 np->estats.rx_packets =
3183 np->estats.rx_unicast +
3184 np->estats.rx_multicast +
3185 np->estats.rx_broadcast;
3186 np->estats.rx_errors_total =
3187 np->estats.rx_crc_errors +
3188 np->estats.rx_over_errors +
3189 np->estats.rx_frame_error +
3190 (np->estats.rx_frame_align_error - np->estats.rx_extra_byte) +
3191 np->estats.rx_late_collision +
3192 np->estats.rx_runt +
3193 np->estats.rx_frame_too_long;
3194
3195 if (!np->in_shutdown)
3196 mod_timer(&np->stats_poll, jiffies + STATS_INTERVAL);
3197}
3198
1da177e4
LT
3199static void nv_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
3200{
ac9c1897 3201 struct fe_priv *np = netdev_priv(dev);
1da177e4
LT
3202 strcpy(info->driver, "forcedeth");
3203 strcpy(info->version, FORCEDETH_VERSION);
3204 strcpy(info->bus_info, pci_name(np->pci_dev));
3205}
3206
3207static void nv_get_wol(struct net_device *dev, struct ethtool_wolinfo *wolinfo)
3208{
ac9c1897 3209 struct fe_priv *np = netdev_priv(dev);
1da177e4
LT
3210 wolinfo->supported = WAKE_MAGIC;
3211
3212 spin_lock_irq(&np->lock);
3213 if (np->wolenabled)
3214 wolinfo->wolopts = WAKE_MAGIC;
3215 spin_unlock_irq(&np->lock);
3216}
3217
3218static int nv_set_wol(struct net_device *dev, struct ethtool_wolinfo *wolinfo)
3219{
ac9c1897 3220 struct fe_priv *np = netdev_priv(dev);
1da177e4 3221 u8 __iomem *base = get_hwbase(dev);
c42d9df9 3222 u32 flags = 0;
1da177e4 3223
1da177e4 3224 if (wolinfo->wolopts == 0) {
1da177e4 3225 np->wolenabled = 0;
c42d9df9 3226 } else if (wolinfo->wolopts & WAKE_MAGIC) {
1da177e4 3227 np->wolenabled = 1;
c42d9df9
AA
3228 flags = NVREG_WAKEUPFLAGS_ENABLE;
3229 }
3230 if (netif_running(dev)) {
3231 spin_lock_irq(&np->lock);
3232 writel(flags, base + NvRegWakeUpFlags);
3233 spin_unlock_irq(&np->lock);
1da177e4 3234 }
1da177e4
LT
3235 return 0;
3236}
3237
3238static int nv_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
3239{
3240 struct fe_priv *np = netdev_priv(dev);
3241 int adv;
3242
3243 spin_lock_irq(&np->lock);
3244 ecmd->port = PORT_MII;
3245 if (!netif_running(dev)) {
3246 /* We do not track link speed / duplex setting if the
3247 * interface is disabled. Force a link check */
f9430a01
AA
3248 if (nv_update_linkspeed(dev)) {
3249 if (!netif_carrier_ok(dev))
3250 netif_carrier_on(dev);
3251 } else {
3252 if (netif_carrier_ok(dev))
3253 netif_carrier_off(dev);
3254 }
1da177e4 3255 }
f9430a01
AA
3256
3257 if (netif_carrier_ok(dev)) {
3258 switch(np->linkspeed & (NVREG_LINKSPEED_MASK)) {
1da177e4
LT
3259 case NVREG_LINKSPEED_10:
3260 ecmd->speed = SPEED_10;
3261 break;
3262 case NVREG_LINKSPEED_100:
3263 ecmd->speed = SPEED_100;
3264 break;
3265 case NVREG_LINKSPEED_1000:
3266 ecmd->speed = SPEED_1000;
3267 break;
f9430a01
AA
3268 }
3269 ecmd->duplex = DUPLEX_HALF;
3270 if (np->duplex)
3271 ecmd->duplex = DUPLEX_FULL;
3272 } else {
3273 ecmd->speed = -1;
3274 ecmd->duplex = -1;
1da177e4 3275 }
1da177e4
LT
3276
3277 ecmd->autoneg = np->autoneg;
3278
3279 ecmd->advertising = ADVERTISED_MII;
3280 if (np->autoneg) {
3281 ecmd->advertising |= ADVERTISED_Autoneg;
3282 adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
f9430a01
AA
3283 if (adv & ADVERTISE_10HALF)
3284 ecmd->advertising |= ADVERTISED_10baseT_Half;
3285 if (adv & ADVERTISE_10FULL)
3286 ecmd->advertising |= ADVERTISED_10baseT_Full;
3287 if (adv & ADVERTISE_100HALF)
3288 ecmd->advertising |= ADVERTISED_100baseT_Half;
3289 if (adv & ADVERTISE_100FULL)
3290 ecmd->advertising |= ADVERTISED_100baseT_Full;
3291 if (np->gigabit == PHY_GIGABIT) {
3292 adv = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
3293 if (adv & ADVERTISE_1000FULL)
3294 ecmd->advertising |= ADVERTISED_1000baseT_Full;
3295 }
1da177e4 3296 }
1da177e4
LT
3297 ecmd->supported = (SUPPORTED_Autoneg |
3298 SUPPORTED_10baseT_Half | SUPPORTED_10baseT_Full |
3299 SUPPORTED_100baseT_Half | SUPPORTED_100baseT_Full |
3300 SUPPORTED_MII);
3301 if (np->gigabit == PHY_GIGABIT)
3302 ecmd->supported |= SUPPORTED_1000baseT_Full;
3303
3304 ecmd->phy_address = np->phyaddr;
3305 ecmd->transceiver = XCVR_EXTERNAL;
3306
3307 /* ignore maxtxpkt, maxrxpkt for now */
3308 spin_unlock_irq(&np->lock);
3309 return 0;
3310}
3311
3312static int nv_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
3313{
3314 struct fe_priv *np = netdev_priv(dev);
3315
3316 if (ecmd->port != PORT_MII)
3317 return -EINVAL;
3318 if (ecmd->transceiver != XCVR_EXTERNAL)
3319 return -EINVAL;
3320 if (ecmd->phy_address != np->phyaddr) {
3321 /* TODO: support switching between multiple phys. Should be
3322 * trivial, but not enabled due to lack of test hardware. */
3323 return -EINVAL;
3324 }
3325 if (ecmd->autoneg == AUTONEG_ENABLE) {
3326 u32 mask;
3327
3328 mask = ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
3329 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full;
3330 if (np->gigabit == PHY_GIGABIT)
3331 mask |= ADVERTISED_1000baseT_Full;
3332
3333 if ((ecmd->advertising & mask) == 0)
3334 return -EINVAL;
3335
3336 } else if (ecmd->autoneg == AUTONEG_DISABLE) {
3337 /* Note: autonegotiation disable, speed 1000 intentionally
3338 * forbidden - noone should need that. */
3339
3340 if (ecmd->speed != SPEED_10 && ecmd->speed != SPEED_100)
3341 return -EINVAL;
3342 if (ecmd->duplex != DUPLEX_HALF && ecmd->duplex != DUPLEX_FULL)
3343 return -EINVAL;
3344 } else {
3345 return -EINVAL;
3346 }
3347
f9430a01
AA
3348 netif_carrier_off(dev);
3349 if (netif_running(dev)) {
3350 nv_disable_irq(dev);
58dfd9c1 3351 netif_tx_lock_bh(dev);
f9430a01
AA
3352 spin_lock(&np->lock);
3353 /* stop engines */
3354 nv_stop_rx(dev);
3355 nv_stop_tx(dev);
3356 spin_unlock(&np->lock);
58dfd9c1 3357 netif_tx_unlock_bh(dev);
f9430a01
AA
3358 }
3359
1da177e4
LT
3360 if (ecmd->autoneg == AUTONEG_ENABLE) {
3361 int adv, bmcr;
3362
3363 np->autoneg = 1;
3364
3365 /* advertise only what has been requested */
3366 adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
eb91f61b 3367 adv &= ~(ADVERTISE_ALL | ADVERTISE_100BASE4 | ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
1da177e4
LT
3368 if (ecmd->advertising & ADVERTISED_10baseT_Half)
3369 adv |= ADVERTISE_10HALF;
3370 if (ecmd->advertising & ADVERTISED_10baseT_Full)
b6d0773f 3371 adv |= ADVERTISE_10FULL;
1da177e4
LT
3372 if (ecmd->advertising & ADVERTISED_100baseT_Half)
3373 adv |= ADVERTISE_100HALF;
3374 if (ecmd->advertising & ADVERTISED_100baseT_Full)
b6d0773f
AA
3375 adv |= ADVERTISE_100FULL;
3376 if (np->pause_flags & NV_PAUSEFRAME_RX_REQ) /* for rx we set both advertisments but disable tx pause */
3377 adv |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
3378 if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
3379 adv |= ADVERTISE_PAUSE_ASYM;
1da177e4
LT
3380 mii_rw(dev, np->phyaddr, MII_ADVERTISE, adv);
3381
3382 if (np->gigabit == PHY_GIGABIT) {
eb91f61b 3383 adv = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
1da177e4
LT
3384 adv &= ~ADVERTISE_1000FULL;
3385 if (ecmd->advertising & ADVERTISED_1000baseT_Full)
3386 adv |= ADVERTISE_1000FULL;
eb91f61b 3387 mii_rw(dev, np->phyaddr, MII_CTRL1000, adv);
1da177e4
LT
3388 }
3389
f9430a01
AA
3390 if (netif_running(dev))
3391 printk(KERN_INFO "%s: link down.\n", dev->name);
1da177e4 3392 bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
edf7e5ec
AA
3393 if (np->phy_model == PHY_MODEL_MARVELL_E3016) {
3394 bmcr |= BMCR_ANENABLE;
3395 /* reset the phy in order for settings to stick,
3396 * and cause autoneg to start */
3397 if (phy_reset(dev, bmcr)) {
3398 printk(KERN_INFO "%s: phy reset failed\n", dev->name);
3399 return -EINVAL;
3400 }
3401 } else {
3402 bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
3403 mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
3404 }
1da177e4
LT
3405 } else {
3406 int adv, bmcr;
3407
3408 np->autoneg = 0;
3409
3410 adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
eb91f61b 3411 adv &= ~(ADVERTISE_ALL | ADVERTISE_100BASE4 | ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
1da177e4
LT
3412 if (ecmd->speed == SPEED_10 && ecmd->duplex == DUPLEX_HALF)
3413 adv |= ADVERTISE_10HALF;
3414 if (ecmd->speed == SPEED_10 && ecmd->duplex == DUPLEX_FULL)
b6d0773f 3415 adv |= ADVERTISE_10FULL;
1da177e4
LT
3416 if (ecmd->speed == SPEED_100 && ecmd->duplex == DUPLEX_HALF)
3417 adv |= ADVERTISE_100HALF;
3418 if (ecmd->speed == SPEED_100 && ecmd->duplex == DUPLEX_FULL)
b6d0773f
AA
3419 adv |= ADVERTISE_100FULL;
3420 np->pause_flags &= ~(NV_PAUSEFRAME_AUTONEG|NV_PAUSEFRAME_RX_ENABLE|NV_PAUSEFRAME_TX_ENABLE);
3421 if (np->pause_flags & NV_PAUSEFRAME_RX_REQ) {/* for rx we set both advertisments but disable tx pause */
3422 adv |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
3423 np->pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
3424 }
3425 if (np->pause_flags & NV_PAUSEFRAME_TX_REQ) {
3426 adv |= ADVERTISE_PAUSE_ASYM;
3427 np->pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
3428 }
1da177e4
LT
3429 mii_rw(dev, np->phyaddr, MII_ADVERTISE, adv);
3430 np->fixed_mode = adv;
3431
3432 if (np->gigabit == PHY_GIGABIT) {
eb91f61b 3433 adv = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
1da177e4 3434 adv &= ~ADVERTISE_1000FULL;
eb91f61b 3435 mii_rw(dev, np->phyaddr, MII_CTRL1000, adv);
1da177e4
LT
3436 }
3437
3438 bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
f9430a01
AA
3439 bmcr &= ~(BMCR_ANENABLE|BMCR_SPEED100|BMCR_SPEED1000|BMCR_FULLDPLX);
3440 if (np->fixed_mode & (ADVERTISE_10FULL|ADVERTISE_100FULL))
1da177e4 3441 bmcr |= BMCR_FULLDPLX;
f9430a01 3442 if (np->fixed_mode & (ADVERTISE_100HALF|ADVERTISE_100FULL))
1da177e4 3443 bmcr |= BMCR_SPEED100;
f9430a01 3444 if (np->phy_oui == PHY_OUI_MARVELL) {
edf7e5ec
AA
3445 /* reset the phy in order for forced mode settings to stick */
3446 if (phy_reset(dev, bmcr)) {
f9430a01
AA
3447 printk(KERN_INFO "%s: phy reset failed\n", dev->name);
3448 return -EINVAL;
3449 }
edf7e5ec
AA
3450 } else {
3451 mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
3452 if (netif_running(dev)) {
3453 /* Wait a bit and then reconfigure the nic. */
3454 udelay(10);
3455 nv_linkchange(dev);
3456 }
1da177e4
LT
3457 }
3458 }
f9430a01
AA
3459
3460 if (netif_running(dev)) {
3461 nv_start_rx(dev);
3462 nv_start_tx(dev);
3463 nv_enable_irq(dev);
3464 }
1da177e4
LT
3465
3466 return 0;
3467}
3468
dc8216c1 3469#define FORCEDETH_REGS_VER 1
dc8216c1
MS
3470
3471static int nv_get_regs_len(struct net_device *dev)
3472{
86a0f043
AA
3473 struct fe_priv *np = netdev_priv(dev);
3474 return np->register_size;
dc8216c1
MS
3475}
3476
3477static void nv_get_regs(struct net_device *dev, struct ethtool_regs *regs, void *buf)
3478{
ac9c1897 3479 struct fe_priv *np = netdev_priv(dev);
dc8216c1
MS
3480 u8 __iomem *base = get_hwbase(dev);
3481 u32 *rbuf = buf;
3482 int i;
3483
3484 regs->version = FORCEDETH_REGS_VER;
3485 spin_lock_irq(&np->lock);
86a0f043 3486 for (i = 0;i <= np->register_size/sizeof(u32); i++)
dc8216c1
MS
3487 rbuf[i] = readl(base + i*sizeof(u32));
3488 spin_unlock_irq(&np->lock);
3489}
3490
3491static int nv_nway_reset(struct net_device *dev)
3492{
ac9c1897 3493 struct fe_priv *np = netdev_priv(dev);
dc8216c1
MS
3494 int ret;
3495
dc8216c1
MS
3496 if (np->autoneg) {
3497 int bmcr;
3498
f9430a01
AA
3499 netif_carrier_off(dev);
3500 if (netif_running(dev)) {
3501 nv_disable_irq(dev);
58dfd9c1 3502 netif_tx_lock_bh(dev);
f9430a01
AA
3503 spin_lock(&np->lock);
3504 /* stop engines */
3505 nv_stop_rx(dev);
3506 nv_stop_tx(dev);
3507 spin_unlock(&np->lock);
58dfd9c1 3508 netif_tx_unlock_bh(dev);
f9430a01
AA
3509 printk(KERN_INFO "%s: link down.\n", dev->name);
3510 }
3511
dc8216c1 3512 bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
edf7e5ec
AA
3513 if (np->phy_model == PHY_MODEL_MARVELL_E3016) {
3514 bmcr |= BMCR_ANENABLE;
3515 /* reset the phy in order for settings to stick*/
3516 if (phy_reset(dev, bmcr)) {
3517 printk(KERN_INFO "%s: phy reset failed\n", dev->name);
3518 return -EINVAL;
3519 }
3520 } else {
3521 bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
3522 mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
3523 }
dc8216c1 3524
f9430a01
AA
3525 if (netif_running(dev)) {
3526 nv_start_rx(dev);
3527 nv_start_tx(dev);
3528 nv_enable_irq(dev);
3529 }
dc8216c1
MS
3530 ret = 0;
3531 } else {
3532 ret = -EINVAL;
3533 }
dc8216c1
MS
3534
3535 return ret;
3536}
3537
0674d594
ZA
3538static int nv_set_tso(struct net_device *dev, u32 value)
3539{
3540 struct fe_priv *np = netdev_priv(dev);
3541
3542 if ((np->driver_data & DEV_HAS_CHECKSUM))
3543 return ethtool_op_set_tso(dev, value);
3544 else
6a78814f 3545 return -EOPNOTSUPP;
0674d594 3546}
0674d594 3547
eafa59f6
AA
3548static void nv_get_ringparam(struct net_device *dev, struct ethtool_ringparam* ring)
3549{
3550 struct fe_priv *np = netdev_priv(dev);
3551
3552 ring->rx_max_pending = (np->desc_ver == DESC_VER_1) ? RING_MAX_DESC_VER_1 : RING_MAX_DESC_VER_2_3;
3553 ring->rx_mini_max_pending = 0;
3554 ring->rx_jumbo_max_pending = 0;
3555 ring->tx_max_pending = (np->desc_ver == DESC_VER_1) ? RING_MAX_DESC_VER_1 : RING_MAX_DESC_VER_2_3;
3556
3557 ring->rx_pending = np->rx_ring_size;
3558 ring->rx_mini_pending = 0;
3559 ring->rx_jumbo_pending = 0;
3560 ring->tx_pending = np->tx_ring_size;
3561}
3562
3563static int nv_set_ringparam(struct net_device *dev, struct ethtool_ringparam* ring)
3564{
3565 struct fe_priv *np = netdev_priv(dev);
3566 u8 __iomem *base = get_hwbase(dev);
761fcd9e 3567 u8 *rxtx_ring, *rx_skbuff, *tx_skbuff;
eafa59f6
AA
3568 dma_addr_t ring_addr;
3569
3570 if (ring->rx_pending < RX_RING_MIN ||
3571 ring->tx_pending < TX_RING_MIN ||
3572 ring->rx_mini_pending != 0 ||
3573 ring->rx_jumbo_pending != 0 ||
3574 (np->desc_ver == DESC_VER_1 &&
3575 (ring->rx_pending > RING_MAX_DESC_VER_1 ||
3576 ring->tx_pending > RING_MAX_DESC_VER_1)) ||
3577 (np->desc_ver != DESC_VER_1 &&
3578 (ring->rx_pending > RING_MAX_DESC_VER_2_3 ||
3579 ring->tx_pending > RING_MAX_DESC_VER_2_3))) {
3580 return -EINVAL;
3581 }
3582
3583 /* allocate new rings */
3584 if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2) {
3585 rxtx_ring = pci_alloc_consistent(np->pci_dev,
3586 sizeof(struct ring_desc) * (ring->rx_pending + ring->tx_pending),
3587 &ring_addr);
3588 } else {
3589 rxtx_ring = pci_alloc_consistent(np->pci_dev,
3590 sizeof(struct ring_desc_ex) * (ring->rx_pending + ring->tx_pending),
3591 &ring_addr);
3592 }
761fcd9e
AA
3593 rx_skbuff = kmalloc(sizeof(struct nv_skb_map) * ring->rx_pending, GFP_KERNEL);
3594 tx_skbuff = kmalloc(sizeof(struct nv_skb_map) * ring->tx_pending, GFP_KERNEL);
3595 if (!rxtx_ring || !rx_skbuff || !tx_skbuff) {
eafa59f6
AA
3596 /* fall back to old rings */
3597 if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2) {
f82a9352 3598 if (rxtx_ring)
eafa59f6
AA
3599 pci_free_consistent(np->pci_dev, sizeof(struct ring_desc) * (ring->rx_pending + ring->tx_pending),
3600 rxtx_ring, ring_addr);
3601 } else {
3602 if (rxtx_ring)
3603 pci_free_consistent(np->pci_dev, sizeof(struct ring_desc_ex) * (ring->rx_pending + ring->tx_pending),
3604 rxtx_ring, ring_addr);
3605 }
3606 if (rx_skbuff)
3607 kfree(rx_skbuff);
eafa59f6
AA
3608 if (tx_skbuff)
3609 kfree(tx_skbuff);
eafa59f6
AA
3610 goto exit;
3611 }
3612
3613 if (netif_running(dev)) {
3614 nv_disable_irq(dev);
58dfd9c1 3615 netif_tx_lock_bh(dev);
eafa59f6
AA
3616 spin_lock(&np->lock);
3617 /* stop engines */
3618 nv_stop_rx(dev);
3619 nv_stop_tx(dev);
3620 nv_txrx_reset(dev);
3621 /* drain queues */
3622 nv_drain_rx(dev);
3623 nv_drain_tx(dev);
3624 /* delete queues */
3625 free_rings(dev);
3626 }
3627
3628 /* set new values */
3629 np->rx_ring_size = ring->rx_pending;
3630 np->tx_ring_size = ring->tx_pending;
761fcd9e
AA
3631 np->tx_limit_stop = TX_LIMIT_DIFFERENCE;
3632 np->tx_limit_start = TX_LIMIT_DIFFERENCE;
eafa59f6
AA
3633 if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2) {
3634 np->rx_ring.orig = (struct ring_desc*)rxtx_ring;
3635 np->tx_ring.orig = &np->rx_ring.orig[np->rx_ring_size];
3636 } else {
3637 np->rx_ring.ex = (struct ring_desc_ex*)rxtx_ring;
3638 np->tx_ring.ex = &np->rx_ring.ex[np->rx_ring_size];
3639 }
761fcd9e
AA
3640 np->rx_skb = (struct nv_skb_map*)rx_skbuff;
3641 np->tx_skb = (struct nv_skb_map*)tx_skbuff;
eafa59f6
AA
3642 np->ring_addr = ring_addr;
3643
761fcd9e
AA
3644 memset(np->rx_skb, 0, sizeof(struct nv_skb_map) * np->rx_ring_size);
3645 memset(np->tx_skb, 0, sizeof(struct nv_skb_map) * np->tx_ring_size);
eafa59f6
AA
3646
3647 if (netif_running(dev)) {
3648 /* reinit driver view of the queues */
3649 set_bufsize(dev);
3650 if (nv_init_ring(dev)) {
3651 if (!np->in_shutdown)
3652 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
3653 }
3654
3655 /* reinit nic view of the queues */
3656 writel(np->rx_buf_sz, base + NvRegOffloadConfig);
3657 setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
3658 writel( ((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
3659 base + NvRegRingSizes);
3660 pci_push(base);
3661 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
3662 pci_push(base);
3663
3664 /* restart engines */
3665 nv_start_rx(dev);
3666 nv_start_tx(dev);
3667 spin_unlock(&np->lock);
58dfd9c1 3668 netif_tx_unlock_bh(dev);
eafa59f6
AA
3669 nv_enable_irq(dev);
3670 }
3671 return 0;
3672exit:
3673 return -ENOMEM;
3674}
3675
b6d0773f
AA
3676static void nv_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam* pause)
3677{
3678 struct fe_priv *np = netdev_priv(dev);
3679
3680 pause->autoneg = (np->pause_flags & NV_PAUSEFRAME_AUTONEG) != 0;
3681 pause->rx_pause = (np->pause_flags & NV_PAUSEFRAME_RX_ENABLE) != 0;
3682 pause->tx_pause = (np->pause_flags & NV_PAUSEFRAME_TX_ENABLE) != 0;
3683}
3684
3685static int nv_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam* pause)
3686{
3687 struct fe_priv *np = netdev_priv(dev);
3688 int adv, bmcr;
3689
3690 if ((!np->autoneg && np->duplex == 0) ||
3691 (np->autoneg && !pause->autoneg && np->duplex == 0)) {
3692 printk(KERN_INFO "%s: can not set pause settings when forced link is in half duplex.\n",
3693 dev->name);
3694 return -EINVAL;
3695 }
3696 if (pause->tx_pause && !(np->pause_flags & NV_PAUSEFRAME_TX_CAPABLE)) {
3697 printk(KERN_INFO "%s: hardware does not support tx pause frames.\n", dev->name);
3698 return -EINVAL;
3699 }
3700
3701 netif_carrier_off(dev);
3702 if (netif_running(dev)) {
3703 nv_disable_irq(dev);
58dfd9c1 3704 netif_tx_lock_bh(dev);
b6d0773f
AA
3705 spin_lock(&np->lock);
3706 /* stop engines */
3707 nv_stop_rx(dev);
3708 nv_stop_tx(dev);
3709 spin_unlock(&np->lock);
58dfd9c1 3710 netif_tx_unlock_bh(dev);
b6d0773f
AA
3711 }
3712
3713 np->pause_flags &= ~(NV_PAUSEFRAME_RX_REQ|NV_PAUSEFRAME_TX_REQ);
3714 if (pause->rx_pause)
3715 np->pause_flags |= NV_PAUSEFRAME_RX_REQ;
3716 if (pause->tx_pause)
3717 np->pause_flags |= NV_PAUSEFRAME_TX_REQ;
3718
3719 if (np->autoneg && pause->autoneg) {
3720 np->pause_flags |= NV_PAUSEFRAME_AUTONEG;
3721
3722 adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
3723 adv &= ~(ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
3724 if (np->pause_flags & NV_PAUSEFRAME_RX_REQ) /* for rx we set both advertisments but disable tx pause */
3725 adv |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
3726 if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
3727 adv |= ADVERTISE_PAUSE_ASYM;
3728 mii_rw(dev, np->phyaddr, MII_ADVERTISE, adv);
3729
3730 if (netif_running(dev))
3731 printk(KERN_INFO "%s: link down.\n", dev->name);
3732 bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
3733 bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
3734 mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
3735 } else {
3736 np->pause_flags &= ~(NV_PAUSEFRAME_AUTONEG|NV_PAUSEFRAME_RX_ENABLE|NV_PAUSEFRAME_TX_ENABLE);
3737 if (pause->rx_pause)
3738 np->pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
3739 if (pause->tx_pause)
3740 np->pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
3741
3742 if (!netif_running(dev))
3743 nv_update_linkspeed(dev);
3744 else
3745 nv_update_pause(dev, np->pause_flags);
3746 }
3747
3748 if (netif_running(dev)) {
3749 nv_start_rx(dev);
3750 nv_start_tx(dev);
3751 nv_enable_irq(dev);
3752 }
3753 return 0;
3754}
3755
5ed2616f
AA
3756static u32 nv_get_rx_csum(struct net_device *dev)
3757{
3758 struct fe_priv *np = netdev_priv(dev);
f2ad2d9b 3759 return (np->rx_csum) != 0;
5ed2616f
AA
3760}
3761
3762static int nv_set_rx_csum(struct net_device *dev, u32 data)
3763{
3764 struct fe_priv *np = netdev_priv(dev);
3765 u8 __iomem *base = get_hwbase(dev);
3766 int retcode = 0;
3767
3768 if (np->driver_data & DEV_HAS_CHECKSUM) {
5ed2616f 3769 if (data) {
f2ad2d9b 3770 np->rx_csum = 1;
5ed2616f 3771 np->txrxctl_bits |= NVREG_TXRXCTL_RXCHECK;
5ed2616f 3772 } else {
f2ad2d9b
AA
3773 np->rx_csum = 0;
3774 /* vlan is dependent on rx checksum offload */
3775 if (!(np->vlanctl_bits & NVREG_VLANCONTROL_ENABLE))
3776 np->txrxctl_bits &= ~NVREG_TXRXCTL_RXCHECK;
5ed2616f 3777 }
5ed2616f
AA
3778 if (netif_running(dev)) {
3779 spin_lock_irq(&np->lock);
3780 writel(np->txrxctl_bits, base + NvRegTxRxControl);
3781 spin_unlock_irq(&np->lock);
3782 }
3783 } else {
3784 return -EINVAL;
3785 }
3786
3787 return retcode;
3788}
3789
3790static int nv_set_tx_csum(struct net_device *dev, u32 data)
3791{
3792 struct fe_priv *np = netdev_priv(dev);
3793
3794 if (np->driver_data & DEV_HAS_CHECKSUM)
3795 return ethtool_op_set_tx_hw_csum(dev, data);
3796 else
3797 return -EOPNOTSUPP;
3798}
3799
3800static int nv_set_sg(struct net_device *dev, u32 data)
3801{
3802 struct fe_priv *np = netdev_priv(dev);
3803
3804 if (np->driver_data & DEV_HAS_CHECKSUM)
3805 return ethtool_op_set_sg(dev, data);
3806 else
3807 return -EOPNOTSUPP;
3808}
3809
52da3578
AA
3810static int nv_get_stats_count(struct net_device *dev)
3811{
3812 struct fe_priv *np = netdev_priv(dev);
3813
3814 if (np->driver_data & DEV_HAS_STATISTICS)
f82a9352 3815 return sizeof(struct nv_ethtool_stats)/sizeof(u64);
52da3578
AA
3816 else
3817 return 0;
3818}
3819
3820static void nv_get_ethtool_stats(struct net_device *dev, struct ethtool_stats *estats, u64 *buffer)
3821{
3822 struct fe_priv *np = netdev_priv(dev);
3823
3824 /* update stats */
3825 nv_do_stats_poll((unsigned long)dev);
3826
3827 memcpy(buffer, &np->estats, nv_get_stats_count(dev)*sizeof(u64));
3828}
3829
9589c77a
AA
3830static int nv_self_test_count(struct net_device *dev)
3831{
3832 struct fe_priv *np = netdev_priv(dev);
3833
3834 if (np->driver_data & DEV_HAS_TEST_EXTENDED)
3835 return NV_TEST_COUNT_EXTENDED;
3836 else
3837 return NV_TEST_COUNT_BASE;
3838}
3839
3840static int nv_link_test(struct net_device *dev)
3841{
3842 struct fe_priv *np = netdev_priv(dev);
3843 int mii_status;
3844
3845 mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
3846 mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
3847
3848 /* check phy link status */
3849 if (!(mii_status & BMSR_LSTATUS))
3850 return 0;
3851 else
3852 return 1;
3853}
3854
3855static int nv_register_test(struct net_device *dev)
3856{
3857 u8 __iomem *base = get_hwbase(dev);
3858 int i = 0;
3859 u32 orig_read, new_read;
3860
3861 do {
3862 orig_read = readl(base + nv_registers_test[i].reg);
3863
3864 /* xor with mask to toggle bits */
3865 orig_read ^= nv_registers_test[i].mask;
3866
3867 writel(orig_read, base + nv_registers_test[i].reg);
3868
3869 new_read = readl(base + nv_registers_test[i].reg);
3870
3871 if ((new_read & nv_registers_test[i].mask) != (orig_read & nv_registers_test[i].mask))
3872 return 0;
3873
3874 /* restore original value */
3875 orig_read ^= nv_registers_test[i].mask;
3876 writel(orig_read, base + nv_registers_test[i].reg);
3877
3878 } while (nv_registers_test[++i].reg != 0);
3879
3880 return 1;
3881}
3882
3883static int nv_interrupt_test(struct net_device *dev)
3884{
3885 struct fe_priv *np = netdev_priv(dev);
3886 u8 __iomem *base = get_hwbase(dev);
3887 int ret = 1;
3888 int testcnt;
3889 u32 save_msi_flags, save_poll_interval = 0;
3890
3891 if (netif_running(dev)) {
3892 /* free current irq */
3893 nv_free_irq(dev);
3894 save_poll_interval = readl(base+NvRegPollingInterval);
3895 }
3896
3897 /* flag to test interrupt handler */
3898 np->intr_test = 0;
3899
3900 /* setup test irq */
3901 save_msi_flags = np->msi_flags;
3902 np->msi_flags &= ~NV_MSI_X_VECTORS_MASK;
3903 np->msi_flags |= 0x001; /* setup 1 vector */
3904 if (nv_request_irq(dev, 1))
3905 return 0;
3906
3907 /* setup timer interrupt */
3908 writel(NVREG_POLL_DEFAULT_CPU, base + NvRegPollingInterval);
3909 writel(NVREG_UNKSETUP6_VAL, base + NvRegUnknownSetupReg6);
3910
3911 nv_enable_hw_interrupts(dev, NVREG_IRQ_TIMER);
3912
3913 /* wait for at least one interrupt */
3914 msleep(100);
3915
3916 spin_lock_irq(&np->lock);
3917
3918 /* flag should be set within ISR */
3919 testcnt = np->intr_test;
3920 if (!testcnt)
3921 ret = 2;
3922
3923 nv_disable_hw_interrupts(dev, NVREG_IRQ_TIMER);
3924 if (!(np->msi_flags & NV_MSI_X_ENABLED))
3925 writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
3926 else
3927 writel(NVREG_IRQSTAT_MASK, base + NvRegMSIXIrqStatus);
3928
3929 spin_unlock_irq(&np->lock);
3930
3931 nv_free_irq(dev);
3932
3933 np->msi_flags = save_msi_flags;
3934
3935 if (netif_running(dev)) {
3936 writel(save_poll_interval, base + NvRegPollingInterval);
3937 writel(NVREG_UNKSETUP6_VAL, base + NvRegUnknownSetupReg6);
3938 /* restore original irq */
3939 if (nv_request_irq(dev, 0))
3940 return 0;
3941 }
3942
3943 return ret;
3944}
3945
3946static int nv_loopback_test(struct net_device *dev)
3947{
3948 struct fe_priv *np = netdev_priv(dev);
3949 u8 __iomem *base = get_hwbase(dev);
3950 struct sk_buff *tx_skb, *rx_skb;
3951 dma_addr_t test_dma_addr;
3952 u32 tx_flags_extra = (np->desc_ver == DESC_VER_1 ? NV_TX_LASTPACKET : NV_TX2_LASTPACKET);
f82a9352 3953 u32 flags;
9589c77a
AA
3954 int len, i, pkt_len;
3955 u8 *pkt_data;
3956 u32 filter_flags = 0;
3957 u32 misc1_flags = 0;
3958 int ret = 1;
3959
3960 if (netif_running(dev)) {
3961 nv_disable_irq(dev);
3962 filter_flags = readl(base + NvRegPacketFilterFlags);
3963 misc1_flags = readl(base + NvRegMisc1);
3964 } else {
3965 nv_txrx_reset(dev);
3966 }
3967
3968 /* reinit driver view of the rx queue */
3969 set_bufsize(dev);
3970 nv_init_ring(dev);
3971
3972 /* setup hardware for loopback */
3973 writel(NVREG_MISC1_FORCE, base + NvRegMisc1);
3974 writel(NVREG_PFF_ALWAYS | NVREG_PFF_LOOPBACK, base + NvRegPacketFilterFlags);
3975
3976 /* reinit nic view of the rx queue */
3977 writel(np->rx_buf_sz, base + NvRegOffloadConfig);
3978 setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
3979 writel( ((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
3980 base + NvRegRingSizes);
3981 pci_push(base);
3982
3983 /* restart rx engine */
3984 nv_start_rx(dev);
3985 nv_start_tx(dev);
3986
3987 /* setup packet for tx */
3988 pkt_len = ETH_DATA_LEN;
3989 tx_skb = dev_alloc_skb(pkt_len);
46798c89
JJ
3990 if (!tx_skb) {
3991 printk(KERN_ERR "dev_alloc_skb() failed during loopback test"
3992 " of %s\n", dev->name);
3993 ret = 0;
3994 goto out;
3995 }
9589c77a
AA
3996 pkt_data = skb_put(tx_skb, pkt_len);
3997 for (i = 0; i < pkt_len; i++)
3998 pkt_data[i] = (u8)(i & 0xff);
3999 test_dma_addr = pci_map_single(np->pci_dev, tx_skb->data,
4000 tx_skb->end-tx_skb->data, PCI_DMA_FROMDEVICE);
4001
4002 if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2) {
f82a9352
SH
4003 np->tx_ring.orig[0].buf = cpu_to_le32(test_dma_addr);
4004 np->tx_ring.orig[0].flaglen = cpu_to_le32((pkt_len-1) | np->tx_flags | tx_flags_extra);
9589c77a 4005 } else {
f82a9352
SH
4006 np->tx_ring.ex[0].bufhigh = cpu_to_le64(test_dma_addr) >> 32;
4007 np->tx_ring.ex[0].buflow = cpu_to_le64(test_dma_addr) & 0x0FFFFFFFF;
4008 np->tx_ring.ex[0].flaglen = cpu_to_le32((pkt_len-1) | np->tx_flags | tx_flags_extra);
9589c77a
AA
4009 }
4010 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
4011 pci_push(get_hwbase(dev));
4012
4013 msleep(500);
4014
4015 /* check for rx of the packet */
4016 if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2) {
f82a9352 4017 flags = le32_to_cpu(np->rx_ring.orig[0].flaglen);
9589c77a
AA
4018 len = nv_descr_getlength(&np->rx_ring.orig[0], np->desc_ver);
4019
4020 } else {
f82a9352 4021 flags = le32_to_cpu(np->rx_ring.ex[0].flaglen);
9589c77a
AA
4022 len = nv_descr_getlength_ex(&np->rx_ring.ex[0], np->desc_ver);
4023 }
4024
f82a9352 4025 if (flags & NV_RX_AVAIL) {
9589c77a
AA
4026 ret = 0;
4027 } else if (np->desc_ver == DESC_VER_1) {
f82a9352 4028 if (flags & NV_RX_ERROR)
9589c77a
AA
4029 ret = 0;
4030 } else {
f82a9352 4031 if (flags & NV_RX2_ERROR) {
9589c77a
AA
4032 ret = 0;
4033 }
4034 }
4035
4036 if (ret) {
4037 if (len != pkt_len) {
4038 ret = 0;
4039 dprintk(KERN_DEBUG "%s: loopback len mismatch %d vs %d\n",
4040 dev->name, len, pkt_len);
4041 } else {
761fcd9e 4042 rx_skb = np->rx_skb[0].skb;
9589c77a
AA
4043 for (i = 0; i < pkt_len; i++) {
4044 if (rx_skb->data[i] != (u8)(i & 0xff)) {
4045 ret = 0;
4046 dprintk(KERN_DEBUG "%s: loopback pattern check failed on byte %d\n",
4047 dev->name, i);
4048 break;
4049 }
4050 }
4051 }
4052 } else {
4053 dprintk(KERN_DEBUG "%s: loopback - did not receive test packet\n", dev->name);
4054 }
4055
4056 pci_unmap_page(np->pci_dev, test_dma_addr,
4057 tx_skb->end-tx_skb->data,
4058 PCI_DMA_TODEVICE);
4059 dev_kfree_skb_any(tx_skb);
46798c89 4060 out:
9589c77a
AA
4061 /* stop engines */
4062 nv_stop_rx(dev);
4063 nv_stop_tx(dev);
4064 nv_txrx_reset(dev);
4065 /* drain rx queue */
4066 nv_drain_rx(dev);
4067 nv_drain_tx(dev);
4068
4069 if (netif_running(dev)) {
4070 writel(misc1_flags, base + NvRegMisc1);
4071 writel(filter_flags, base + NvRegPacketFilterFlags);
4072 nv_enable_irq(dev);
4073 }
4074
4075 return ret;
4076}
4077
4078static void nv_self_test(struct net_device *dev, struct ethtool_test *test, u64 *buffer)
4079{
4080 struct fe_priv *np = netdev_priv(dev);
4081 u8 __iomem *base = get_hwbase(dev);
4082 int result;
4083 memset(buffer, 0, nv_self_test_count(dev)*sizeof(u64));
4084
4085 if (!nv_link_test(dev)) {
4086 test->flags |= ETH_TEST_FL_FAILED;
4087 buffer[0] = 1;
4088 }
4089
4090 if (test->flags & ETH_TEST_FL_OFFLINE) {
4091 if (netif_running(dev)) {
4092 netif_stop_queue(dev);
e27cdba5 4093 netif_poll_disable(dev);
58dfd9c1 4094 netif_tx_lock_bh(dev);
9589c77a
AA
4095 spin_lock_irq(&np->lock);
4096 nv_disable_hw_interrupts(dev, np->irqmask);
4097 if (!(np->msi_flags & NV_MSI_X_ENABLED)) {
4098 writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
4099 } else {
4100 writel(NVREG_IRQSTAT_MASK, base + NvRegMSIXIrqStatus);
4101 }
4102 /* stop engines */
4103 nv_stop_rx(dev);
4104 nv_stop_tx(dev);
4105 nv_txrx_reset(dev);
4106 /* drain rx queue */
4107 nv_drain_rx(dev);
4108 nv_drain_tx(dev);
4109 spin_unlock_irq(&np->lock);
58dfd9c1 4110 netif_tx_unlock_bh(dev);
9589c77a
AA
4111 }
4112
4113 if (!nv_register_test(dev)) {
4114 test->flags |= ETH_TEST_FL_FAILED;
4115 buffer[1] = 1;
4116 }
4117
4118 result = nv_interrupt_test(dev);
4119 if (result != 1) {
4120 test->flags |= ETH_TEST_FL_FAILED;
4121 buffer[2] = 1;
4122 }
4123 if (result == 0) {
4124 /* bail out */
4125 return;
4126 }
4127
4128 if (!nv_loopback_test(dev)) {
4129 test->flags |= ETH_TEST_FL_FAILED;
4130 buffer[3] = 1;
4131 }
4132
4133 if (netif_running(dev)) {
4134 /* reinit driver view of the rx queue */
4135 set_bufsize(dev);
4136 if (nv_init_ring(dev)) {
4137 if (!np->in_shutdown)
4138 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
4139 }
4140 /* reinit nic view of the rx queue */
4141 writel(np->rx_buf_sz, base + NvRegOffloadConfig);
4142 setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
4143 writel( ((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
4144 base + NvRegRingSizes);
4145 pci_push(base);
4146 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
4147 pci_push(base);
4148 /* restart rx engine */
4149 nv_start_rx(dev);
4150 nv_start_tx(dev);
4151 netif_start_queue(dev);
e27cdba5 4152 netif_poll_enable(dev);
9589c77a
AA
4153 nv_enable_hw_interrupts(dev, np->irqmask);
4154 }
4155 }
4156}
4157
52da3578
AA
4158static void nv_get_strings(struct net_device *dev, u32 stringset, u8 *buffer)
4159{
4160 switch (stringset) {
4161 case ETH_SS_STATS:
4162 memcpy(buffer, &nv_estats_str, nv_get_stats_count(dev)*sizeof(struct nv_ethtool_str));
4163 break;
9589c77a
AA
4164 case ETH_SS_TEST:
4165 memcpy(buffer, &nv_etests_str, nv_self_test_count(dev)*sizeof(struct nv_ethtool_str));
4166 break;
52da3578
AA
4167 }
4168}
4169
7282d491 4170static const struct ethtool_ops ops = {
1da177e4
LT
4171 .get_drvinfo = nv_get_drvinfo,
4172 .get_link = ethtool_op_get_link,
4173 .get_wol = nv_get_wol,
4174 .set_wol = nv_set_wol,
4175 .get_settings = nv_get_settings,
4176 .set_settings = nv_set_settings,
dc8216c1
MS
4177 .get_regs_len = nv_get_regs_len,
4178 .get_regs = nv_get_regs,
4179 .nway_reset = nv_nway_reset,
c704b856 4180 .get_perm_addr = ethtool_op_get_perm_addr,
0674d594 4181 .get_tso = ethtool_op_get_tso,
6a78814f 4182 .set_tso = nv_set_tso,
eafa59f6
AA
4183 .get_ringparam = nv_get_ringparam,
4184 .set_ringparam = nv_set_ringparam,
b6d0773f
AA
4185 .get_pauseparam = nv_get_pauseparam,
4186 .set_pauseparam = nv_set_pauseparam,
5ed2616f
AA
4187 .get_rx_csum = nv_get_rx_csum,
4188 .set_rx_csum = nv_set_rx_csum,
4189 .get_tx_csum = ethtool_op_get_tx_csum,
4190 .set_tx_csum = nv_set_tx_csum,
4191 .get_sg = ethtool_op_get_sg,
4192 .set_sg = nv_set_sg,
52da3578
AA
4193 .get_strings = nv_get_strings,
4194 .get_stats_count = nv_get_stats_count,
4195 .get_ethtool_stats = nv_get_ethtool_stats,
9589c77a
AA
4196 .self_test_count = nv_self_test_count,
4197 .self_test = nv_self_test,
1da177e4
LT
4198};
4199
ee407b02
AA
4200static void nv_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
4201{
4202 struct fe_priv *np = get_nvpriv(dev);
4203
4204 spin_lock_irq(&np->lock);
4205
4206 /* save vlan group */
4207 np->vlangrp = grp;
4208
4209 if (grp) {
4210 /* enable vlan on MAC */
4211 np->txrxctl_bits |= NVREG_TXRXCTL_VLANSTRIP | NVREG_TXRXCTL_VLANINS;
4212 } else {
4213 /* disable vlan on MAC */
4214 np->txrxctl_bits &= ~NVREG_TXRXCTL_VLANSTRIP;
4215 np->txrxctl_bits &= ~NVREG_TXRXCTL_VLANINS;
4216 }
4217
4218 writel(np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
4219
4220 spin_unlock_irq(&np->lock);
4221};
4222
4223static void nv_vlan_rx_kill_vid(struct net_device *dev, unsigned short vid)
4224{
4225 /* nothing to do */
4226};
4227
7e680c22
AA
4228/* The mgmt unit and driver use a semaphore to access the phy during init */
4229static int nv_mgmt_acquire_sema(struct net_device *dev)
4230{
4231 u8 __iomem *base = get_hwbase(dev);
4232 int i;
4233 u32 tx_ctrl, mgmt_sema;
4234
4235 for (i = 0; i < 10; i++) {
4236 mgmt_sema = readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_MGMT_SEMA_MASK;
4237 if (mgmt_sema == NVREG_XMITCTL_MGMT_SEMA_FREE)
4238 break;
4239 msleep(500);
4240 }
4241
4242 if (mgmt_sema != NVREG_XMITCTL_MGMT_SEMA_FREE)
4243 return 0;
4244
4245 for (i = 0; i < 2; i++) {
4246 tx_ctrl = readl(base + NvRegTransmitterControl);
4247 tx_ctrl |= NVREG_XMITCTL_HOST_SEMA_ACQ;
4248 writel(tx_ctrl, base + NvRegTransmitterControl);
4249
4250 /* verify that semaphore was acquired */
4251 tx_ctrl = readl(base + NvRegTransmitterControl);
4252 if (((tx_ctrl & NVREG_XMITCTL_HOST_SEMA_MASK) == NVREG_XMITCTL_HOST_SEMA_ACQ) &&
4253 ((tx_ctrl & NVREG_XMITCTL_MGMT_SEMA_MASK) == NVREG_XMITCTL_MGMT_SEMA_FREE))
4254 return 1;
4255 else
4256 udelay(50);
4257 }
4258
4259 return 0;
4260}
4261
1da177e4
LT
4262static int nv_open(struct net_device *dev)
4263{
ac9c1897 4264 struct fe_priv *np = netdev_priv(dev);
1da177e4 4265 u8 __iomem *base = get_hwbase(dev);
d33a73c8
AA
4266 int ret = 1;
4267 int oom, i;
1da177e4
LT
4268
4269 dprintk(KERN_DEBUG "nv_open: begin\n");
4270
f1489653 4271 /* erase previous misconfiguration */
86a0f043
AA
4272 if (np->driver_data & DEV_HAS_POWER_CNTRL)
4273 nv_mac_reset(dev);
1da177e4
LT
4274 writel(NVREG_MCASTADDRA_FORCE, base + NvRegMulticastAddrA);
4275 writel(0, base + NvRegMulticastAddrB);
4276 writel(0, base + NvRegMulticastMaskA);
4277 writel(0, base + NvRegMulticastMaskB);
4278 writel(0, base + NvRegPacketFilterFlags);
4279
4280 writel(0, base + NvRegTransmitterControl);
4281 writel(0, base + NvRegReceiverControl);
4282
4283 writel(0, base + NvRegAdapterControl);
4284
eb91f61b
AA
4285 if (np->pause_flags & NV_PAUSEFRAME_TX_CAPABLE)
4286 writel(NVREG_TX_PAUSEFRAME_DISABLE, base + NvRegTxPauseFrame);
4287
f1489653 4288 /* initialize descriptor rings */
d81c0983 4289 set_bufsize(dev);
1da177e4
LT
4290 oom = nv_init_ring(dev);
4291
4292 writel(0, base + NvRegLinkSpeed);
5070d340 4293 writel(readl(base + NvRegTransmitPoll) & NVREG_TRANSMITPOLL_MAC_ADDR_REV, base + NvRegTransmitPoll);
1da177e4
LT
4294 nv_txrx_reset(dev);
4295 writel(0, base + NvRegUnknownSetupReg6);
4296
4297 np->in_shutdown = 0;
4298
f1489653 4299 /* give hw rings */
0832b25a 4300 setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
eafa59f6 4301 writel( ((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
1da177e4
LT
4302 base + NvRegRingSizes);
4303
1da177e4 4304 writel(np->linkspeed, base + NvRegLinkSpeed);
95d161cb
AA
4305 if (np->desc_ver == DESC_VER_1)
4306 writel(NVREG_TX_WM_DESC1_DEFAULT, base + NvRegTxWatermark);
4307 else
4308 writel(NVREG_TX_WM_DESC2_3_DEFAULT, base + NvRegTxWatermark);
8a4ae7f2 4309 writel(np->txrxctl_bits, base + NvRegTxRxControl);
ee407b02 4310 writel(np->vlanctl_bits, base + NvRegVlanControl);
1da177e4 4311 pci_push(base);
8a4ae7f2 4312 writel(NVREG_TXRXCTL_BIT1|np->txrxctl_bits, base + NvRegTxRxControl);
1da177e4
LT
4313 reg_delay(dev, NvRegUnknownSetupReg5, NVREG_UNKSETUP5_BIT31, NVREG_UNKSETUP5_BIT31,
4314 NV_SETUP5_DELAY, NV_SETUP5_DELAYMAX,
4315 KERN_INFO "open: SetupReg5, Bit 31 remained off\n");
4316
7e680c22 4317 writel(0, base + NvRegMIIMask);
1da177e4
LT
4318 writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
4319 writel(NVREG_MIISTAT_MASK2, base + NvRegMIIStatus);
4320
1da177e4
LT
4321 writel(NVREG_MISC1_FORCE | NVREG_MISC1_HD, base + NvRegMisc1);
4322 writel(readl(base + NvRegTransmitterStatus), base + NvRegTransmitterStatus);
4323 writel(NVREG_PFF_ALWAYS, base + NvRegPacketFilterFlags);
d81c0983 4324 writel(np->rx_buf_sz, base + NvRegOffloadConfig);
1da177e4
LT
4325
4326 writel(readl(base + NvRegReceiverStatus), base + NvRegReceiverStatus);
4327 get_random_bytes(&i, sizeof(i));
4328 writel(NVREG_RNDSEED_FORCE | (i&NVREG_RNDSEED_MASK), base + NvRegRandomSeed);
9744e218
AA
4329 writel(NVREG_TX_DEFERRAL_DEFAULT, base + NvRegTxDeferral);
4330 writel(NVREG_RX_DEFERRAL_DEFAULT, base + NvRegRxDeferral);
a971c324
AA
4331 if (poll_interval == -1) {
4332 if (optimization_mode == NV_OPTIMIZATION_MODE_THROUGHPUT)
4333 writel(NVREG_POLL_DEFAULT_THROUGHPUT, base + NvRegPollingInterval);
4334 else
4335 writel(NVREG_POLL_DEFAULT_CPU, base + NvRegPollingInterval);
4336 }
4337 else
4338 writel(poll_interval & 0xFFFF, base + NvRegPollingInterval);
1da177e4
LT
4339 writel(NVREG_UNKSETUP6_VAL, base + NvRegUnknownSetupReg6);
4340 writel((np->phyaddr << NVREG_ADAPTCTL_PHYSHIFT)|NVREG_ADAPTCTL_PHYVALID|NVREG_ADAPTCTL_RUNNING,
4341 base + NvRegAdapterControl);
4342 writel(NVREG_MIISPEED_BIT8|NVREG_MIIDELAY, base + NvRegMIISpeed);
7e680c22 4343 writel(NVREG_MII_LINKCHANGE, base + NvRegMIIMask);
c42d9df9
AA
4344 if (np->wolenabled)
4345 writel(NVREG_WAKEUPFLAGS_ENABLE , base + NvRegWakeUpFlags);
1da177e4
LT
4346
4347 i = readl(base + NvRegPowerState);
4348 if ( (i & NVREG_POWERSTATE_POWEREDUP) == 0)
4349 writel(NVREG_POWERSTATE_POWEREDUP|i, base + NvRegPowerState);
4350
4351 pci_push(base);
4352 udelay(10);
4353 writel(readl(base + NvRegPowerState) | NVREG_POWERSTATE_VALID, base + NvRegPowerState);
4354
84b3932b 4355 nv_disable_hw_interrupts(dev, np->irqmask);
1da177e4
LT
4356 pci_push(base);
4357 writel(NVREG_MIISTAT_MASK2, base + NvRegMIIStatus);
4358 writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
4359 pci_push(base);
4360
9589c77a 4361 if (nv_request_irq(dev, 0)) {
84b3932b 4362 goto out_drain;
d33a73c8 4363 }
1da177e4
LT
4364
4365 /* ask for interrupts */
84b3932b 4366 nv_enable_hw_interrupts(dev, np->irqmask);
1da177e4
LT
4367
4368 spin_lock_irq(&np->lock);
4369 writel(NVREG_MCASTADDRA_FORCE, base + NvRegMulticastAddrA);
4370 writel(0, base + NvRegMulticastAddrB);
4371 writel(0, base + NvRegMulticastMaskA);
4372 writel(0, base + NvRegMulticastMaskB);
4373 writel(NVREG_PFF_ALWAYS|NVREG_PFF_MYADDR, base + NvRegPacketFilterFlags);
4374 /* One manual link speed update: Interrupts are enabled, future link
4375 * speed changes cause interrupts and are handled by nv_link_irq().
4376 */
4377 {
4378 u32 miistat;
4379 miistat = readl(base + NvRegMIIStatus);
4380 writel(NVREG_MIISTAT_MASK, base + NvRegMIIStatus);
4381 dprintk(KERN_INFO "startup: got 0x%08x.\n", miistat);
4382 }
1b1b3c9b
MS
4383 /* set linkspeed to invalid value, thus force nv_update_linkspeed
4384 * to init hw */
4385 np->linkspeed = 0;
1da177e4
LT
4386 ret = nv_update_linkspeed(dev);
4387 nv_start_rx(dev);
4388 nv_start_tx(dev);
4389 netif_start_queue(dev);
e27cdba5
SH
4390 netif_poll_enable(dev);
4391
1da177e4
LT
4392 if (ret) {
4393 netif_carrier_on(dev);
4394 } else {
4395 printk("%s: no link during initialization.\n", dev->name);
4396 netif_carrier_off(dev);
4397 }
4398 if (oom)
4399 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
52da3578
AA
4400
4401 /* start statistics timer */
4402 if (np->driver_data & DEV_HAS_STATISTICS)
4403 mod_timer(&np->stats_poll, jiffies + STATS_INTERVAL);
4404
1da177e4
LT
4405 spin_unlock_irq(&np->lock);
4406
4407 return 0;
4408out_drain:
4409 drain_ring(dev);
4410 return ret;
4411}
4412
4413static int nv_close(struct net_device *dev)
4414{
ac9c1897 4415 struct fe_priv *np = netdev_priv(dev);
1da177e4
LT
4416 u8 __iomem *base;
4417
4418 spin_lock_irq(&np->lock);
4419 np->in_shutdown = 1;
4420 spin_unlock_irq(&np->lock);
e27cdba5 4421 netif_poll_disable(dev);
1da177e4
LT
4422 synchronize_irq(dev->irq);
4423
4424 del_timer_sync(&np->oom_kick);
4425 del_timer_sync(&np->nic_poll);
52da3578 4426 del_timer_sync(&np->stats_poll);
1da177e4
LT
4427
4428 netif_stop_queue(dev);
4429 spin_lock_irq(&np->lock);
4430 nv_stop_tx(dev);
4431 nv_stop_rx(dev);
4432 nv_txrx_reset(dev);
4433
4434 /* disable interrupts on the nic or we will lock up */
4435 base = get_hwbase(dev);
84b3932b 4436 nv_disable_hw_interrupts(dev, np->irqmask);
1da177e4
LT
4437 pci_push(base);
4438 dprintk(KERN_INFO "%s: Irqmask is zero again\n", dev->name);
4439
4440 spin_unlock_irq(&np->lock);
4441
84b3932b 4442 nv_free_irq(dev);
1da177e4
LT
4443
4444 drain_ring(dev);
4445
4446 if (np->wolenabled)
4447 nv_start_rx(dev);
4448
4449 /* FIXME: power down nic */
4450
4451 return 0;
4452}
4453
4454static int __devinit nv_probe(struct pci_dev *pci_dev, const struct pci_device_id *id)
4455{
4456 struct net_device *dev;
4457 struct fe_priv *np;
4458 unsigned long addr;
4459 u8 __iomem *base;
4460 int err, i;
5070d340 4461 u32 powerstate, txreg;
7e680c22
AA
4462 u32 phystate_orig = 0, phystate;
4463 int phyinitialized = 0;
1da177e4
LT
4464
4465 dev = alloc_etherdev(sizeof(struct fe_priv));
4466 err = -ENOMEM;
4467 if (!dev)
4468 goto out;
4469
ac9c1897 4470 np = netdev_priv(dev);
1da177e4
LT
4471 np->pci_dev = pci_dev;
4472 spin_lock_init(&np->lock);
4473 SET_MODULE_OWNER(dev);
4474 SET_NETDEV_DEV(dev, &pci_dev->dev);
4475
4476 init_timer(&np->oom_kick);
4477 np->oom_kick.data = (unsigned long) dev;
4478 np->oom_kick.function = &nv_do_rx_refill; /* timer handler */
4479 init_timer(&np->nic_poll);
4480 np->nic_poll.data = (unsigned long) dev;
4481 np->nic_poll.function = &nv_do_nic_poll; /* timer handler */
52da3578
AA
4482 init_timer(&np->stats_poll);
4483 np->stats_poll.data = (unsigned long) dev;
4484 np->stats_poll.function = &nv_do_stats_poll; /* timer handler */
1da177e4
LT
4485
4486 err = pci_enable_device(pci_dev);
4487 if (err) {
4488 printk(KERN_INFO "forcedeth: pci_enable_dev failed (%d) for device %s\n",
4489 err, pci_name(pci_dev));
4490 goto out_free;
4491 }
4492
4493 pci_set_master(pci_dev);
4494
4495 err = pci_request_regions(pci_dev, DRV_NAME);
4496 if (err < 0)
4497 goto out_disable;
4498
52da3578 4499 if (id->driver_data & (DEV_HAS_VLAN|DEV_HAS_MSI_X|DEV_HAS_POWER_CNTRL|DEV_HAS_STATISTICS))
86a0f043
AA
4500 np->register_size = NV_PCI_REGSZ_VER2;
4501 else
4502 np->register_size = NV_PCI_REGSZ_VER1;
4503
1da177e4
LT
4504 err = -EINVAL;
4505 addr = 0;
4506 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
4507 dprintk(KERN_DEBUG "%s: resource %d start %p len %ld flags 0x%08lx.\n",
4508 pci_name(pci_dev), i, (void*)pci_resource_start(pci_dev, i),
4509 pci_resource_len(pci_dev, i),
4510 pci_resource_flags(pci_dev, i));
4511 if (pci_resource_flags(pci_dev, i) & IORESOURCE_MEM &&
86a0f043 4512 pci_resource_len(pci_dev, i) >= np->register_size) {
1da177e4
LT
4513 addr = pci_resource_start(pci_dev, i);
4514 break;
4515 }
4516 }
4517 if (i == DEVICE_COUNT_RESOURCE) {
4518 printk(KERN_INFO "forcedeth: Couldn't find register window for device %s.\n",
4519 pci_name(pci_dev));
4520 goto out_relreg;
4521 }
4522
86a0f043
AA
4523 /* copy of driver data */
4524 np->driver_data = id->driver_data;
4525
1da177e4 4526 /* handle different descriptor versions */
ee73362c
MS
4527 if (id->driver_data & DEV_HAS_HIGH_DMA) {
4528 /* packet format 3: supports 40-bit addressing */
4529 np->desc_ver = DESC_VER_3;
84b3932b 4530 np->txrxctl_bits = NVREG_TXRXCTL_DESC_3;
69fe3fd7
AA
4531 if (dma_64bit) {
4532 if (pci_set_dma_mask(pci_dev, DMA_39BIT_MASK)) {
4533 printk(KERN_INFO "forcedeth: 64-bit DMA failed, using 32-bit addressing for device %s.\n",
4534 pci_name(pci_dev));
4535 } else {
4536 dev->features |= NETIF_F_HIGHDMA;
4537 printk(KERN_INFO "forcedeth: using HIGHDMA\n");
4538 }
4539 if (pci_set_consistent_dma_mask(pci_dev, DMA_39BIT_MASK)) {
4540 printk(KERN_INFO "forcedeth: 64-bit DMA (consistent) failed, using 32-bit ring buffers for device %s.\n",
4541 pci_name(pci_dev));
4542 }
ee73362c
MS
4543 }
4544 } else if (id->driver_data & DEV_HAS_LARGEDESC) {
4545 /* packet format 2: supports jumbo frames */
1da177e4 4546 np->desc_ver = DESC_VER_2;
8a4ae7f2 4547 np->txrxctl_bits = NVREG_TXRXCTL_DESC_2;
ee73362c
MS
4548 } else {
4549 /* original packet format */
4550 np->desc_ver = DESC_VER_1;
8a4ae7f2 4551 np->txrxctl_bits = NVREG_TXRXCTL_DESC_1;
d81c0983 4552 }
ee73362c
MS
4553
4554 np->pkt_limit = NV_PKTLIMIT_1;
4555 if (id->driver_data & DEV_HAS_LARGEDESC)
4556 np->pkt_limit = NV_PKTLIMIT_2;
4557
8a4ae7f2 4558 if (id->driver_data & DEV_HAS_CHECKSUM) {
f2ad2d9b 4559 np->rx_csum = 1;
8a4ae7f2 4560 np->txrxctl_bits |= NVREG_TXRXCTL_RXCHECK;
ac9c1897 4561 dev->features |= NETIF_F_HW_CSUM | NETIF_F_SG;
fa45459e 4562 dev->features |= NETIF_F_TSO;
ac9c1897 4563 }
8a4ae7f2 4564
ee407b02
AA
4565 np->vlanctl_bits = 0;
4566 if (id->driver_data & DEV_HAS_VLAN) {
4567 np->vlanctl_bits = NVREG_VLANCONTROL_ENABLE;
4568 dev->features |= NETIF_F_HW_VLAN_RX | NETIF_F_HW_VLAN_TX;
4569 dev->vlan_rx_register = nv_vlan_rx_register;
4570 dev->vlan_rx_kill_vid = nv_vlan_rx_kill_vid;
4571 }
4572
d33a73c8 4573 np->msi_flags = 0;
69fe3fd7 4574 if ((id->driver_data & DEV_HAS_MSI) && msi) {
d33a73c8
AA
4575 np->msi_flags |= NV_MSI_CAPABLE;
4576 }
69fe3fd7 4577 if ((id->driver_data & DEV_HAS_MSI_X) && msix) {
d33a73c8
AA
4578 np->msi_flags |= NV_MSI_X_CAPABLE;
4579 }
4580
b6d0773f 4581 np->pause_flags = NV_PAUSEFRAME_RX_CAPABLE | NV_PAUSEFRAME_RX_REQ | NV_PAUSEFRAME_AUTONEG;
eb91f61b 4582 if (id->driver_data & DEV_HAS_PAUSEFRAME_TX) {
b6d0773f 4583 np->pause_flags |= NV_PAUSEFRAME_TX_CAPABLE | NV_PAUSEFRAME_TX_REQ;
eb91f61b 4584 }
f3b197ac 4585
eb91f61b 4586
1da177e4 4587 err = -ENOMEM;
86a0f043 4588 np->base = ioremap(addr, np->register_size);
1da177e4
LT
4589 if (!np->base)
4590 goto out_relreg;
4591 dev->base_addr = (unsigned long)np->base;
ee73362c 4592
1da177e4 4593 dev->irq = pci_dev->irq;
ee73362c 4594
eafa59f6
AA
4595 np->rx_ring_size = RX_RING_DEFAULT;
4596 np->tx_ring_size = TX_RING_DEFAULT;
761fcd9e
AA
4597 np->tx_limit_stop = TX_LIMIT_DIFFERENCE;
4598 np->tx_limit_start = TX_LIMIT_DIFFERENCE;
eafa59f6 4599
ee73362c
MS
4600 if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2) {
4601 np->rx_ring.orig = pci_alloc_consistent(pci_dev,
eafa59f6 4602 sizeof(struct ring_desc) * (np->rx_ring_size + np->tx_ring_size),
ee73362c
MS
4603 &np->ring_addr);
4604 if (!np->rx_ring.orig)
4605 goto out_unmap;
eafa59f6 4606 np->tx_ring.orig = &np->rx_ring.orig[np->rx_ring_size];
ee73362c
MS
4607 } else {
4608 np->rx_ring.ex = pci_alloc_consistent(pci_dev,
eafa59f6 4609 sizeof(struct ring_desc_ex) * (np->rx_ring_size + np->tx_ring_size),
ee73362c
MS
4610 &np->ring_addr);
4611 if (!np->rx_ring.ex)
4612 goto out_unmap;
eafa59f6
AA
4613 np->tx_ring.ex = &np->rx_ring.ex[np->rx_ring_size];
4614 }
761fcd9e
AA
4615 np->rx_skb = kmalloc(sizeof(struct nv_skb_map) * np->rx_ring_size, GFP_KERNEL);
4616 np->tx_skb = kmalloc(sizeof(struct nv_skb_map) * np->tx_ring_size, GFP_KERNEL);
4617 if (!np->rx_skb || !np->tx_skb)
eafa59f6 4618 goto out_freering;
761fcd9e
AA
4619 memset(np->rx_skb, 0, sizeof(struct nv_skb_map) * np->rx_ring_size);
4620 memset(np->tx_skb, 0, sizeof(struct nv_skb_map) * np->tx_ring_size);
1da177e4
LT
4621
4622 dev->open = nv_open;
4623 dev->stop = nv_close;
4624 dev->hard_start_xmit = nv_start_xmit;
4625 dev->get_stats = nv_get_stats;
4626 dev->change_mtu = nv_change_mtu;
72b31782 4627 dev->set_mac_address = nv_set_mac_address;
1da177e4 4628 dev->set_multicast_list = nv_set_multicast;
2918c35d
MS
4629#ifdef CONFIG_NET_POLL_CONTROLLER
4630 dev->poll_controller = nv_poll_controller;
e27cdba5
SH
4631#endif
4632 dev->weight = 64;
4633#ifdef CONFIG_FORCEDETH_NAPI
4634 dev->poll = nv_napi_poll;
2918c35d 4635#endif
1da177e4
LT
4636 SET_ETHTOOL_OPS(dev, &ops);
4637 dev->tx_timeout = nv_tx_timeout;
4638 dev->watchdog_timeo = NV_WATCHDOG_TIMEO;
4639
4640 pci_set_drvdata(pci_dev, dev);
4641
4642 /* read the mac address */
4643 base = get_hwbase(dev);
4644 np->orig_mac[0] = readl(base + NvRegMacAddrA);
4645 np->orig_mac[1] = readl(base + NvRegMacAddrB);
4646
5070d340
AA
4647 /* check the workaround bit for correct mac address order */
4648 txreg = readl(base + NvRegTransmitPoll);
4649 if (txreg & NVREG_TRANSMITPOLL_MAC_ADDR_REV) {
4650 /* mac address is already in correct order */
4651 dev->dev_addr[0] = (np->orig_mac[0] >> 0) & 0xff;
4652 dev->dev_addr[1] = (np->orig_mac[0] >> 8) & 0xff;
4653 dev->dev_addr[2] = (np->orig_mac[0] >> 16) & 0xff;
4654 dev->dev_addr[3] = (np->orig_mac[0] >> 24) & 0xff;
4655 dev->dev_addr[4] = (np->orig_mac[1] >> 0) & 0xff;
4656 dev->dev_addr[5] = (np->orig_mac[1] >> 8) & 0xff;
4657 } else {
4658 /* need to reverse mac address to correct order */
4659 dev->dev_addr[0] = (np->orig_mac[1] >> 8) & 0xff;
4660 dev->dev_addr[1] = (np->orig_mac[1] >> 0) & 0xff;
4661 dev->dev_addr[2] = (np->orig_mac[0] >> 24) & 0xff;
4662 dev->dev_addr[3] = (np->orig_mac[0] >> 16) & 0xff;
4663 dev->dev_addr[4] = (np->orig_mac[0] >> 8) & 0xff;
4664 dev->dev_addr[5] = (np->orig_mac[0] >> 0) & 0xff;
4665 /* set permanent address to be correct aswell */
4666 np->orig_mac[0] = (dev->dev_addr[0] << 0) + (dev->dev_addr[1] << 8) +
4667 (dev->dev_addr[2] << 16) + (dev->dev_addr[3] << 24);
4668 np->orig_mac[1] = (dev->dev_addr[4] << 0) + (dev->dev_addr[5] << 8);
4669 writel(txreg|NVREG_TRANSMITPOLL_MAC_ADDR_REV, base + NvRegTransmitPoll);
4670 }
c704b856 4671 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
1da177e4 4672
c704b856 4673 if (!is_valid_ether_addr(dev->perm_addr)) {
1da177e4
LT
4674 /*
4675 * Bad mac address. At least one bios sets the mac address
4676 * to 01:23:45:67:89:ab
4677 */
4678 printk(KERN_ERR "%s: Invalid Mac address detected: %02x:%02x:%02x:%02x:%02x:%02x\n",
4679 pci_name(pci_dev),
4680 dev->dev_addr[0], dev->dev_addr[1], dev->dev_addr[2],
4681 dev->dev_addr[3], dev->dev_addr[4], dev->dev_addr[5]);
4682 printk(KERN_ERR "Please complain to your hardware vendor. Switching to a random MAC.\n");
4683 dev->dev_addr[0] = 0x00;
4684 dev->dev_addr[1] = 0x00;
4685 dev->dev_addr[2] = 0x6c;
4686 get_random_bytes(&dev->dev_addr[3], 3);
4687 }
4688
4689 dprintk(KERN_DEBUG "%s: MAC Address %02x:%02x:%02x:%02x:%02x:%02x\n", pci_name(pci_dev),
4690 dev->dev_addr[0], dev->dev_addr[1], dev->dev_addr[2],
4691 dev->dev_addr[3], dev->dev_addr[4], dev->dev_addr[5]);
4692
f1489653
AA
4693 /* set mac address */
4694 nv_copy_mac_to_hw(dev);
4695
1da177e4
LT
4696 /* disable WOL */
4697 writel(0, base + NvRegWakeUpFlags);
4698 np->wolenabled = 0;
4699
86a0f043
AA
4700 if (id->driver_data & DEV_HAS_POWER_CNTRL) {
4701 u8 revision_id;
4702 pci_read_config_byte(pci_dev, PCI_REVISION_ID, &revision_id);
4703
4704 /* take phy and nic out of low power mode */
4705 powerstate = readl(base + NvRegPowerState2);
4706 powerstate &= ~NVREG_POWERSTATE2_POWERUP_MASK;
4707 if ((id->device == PCI_DEVICE_ID_NVIDIA_NVENET_12 ||
4708 id->device == PCI_DEVICE_ID_NVIDIA_NVENET_13) &&
4709 revision_id >= 0xA3)
4710 powerstate |= NVREG_POWERSTATE2_POWERUP_REV_A3;
4711 writel(powerstate, base + NvRegPowerState2);
4712 }
4713
1da177e4 4714 if (np->desc_ver == DESC_VER_1) {
ac9c1897 4715 np->tx_flags = NV_TX_VALID;
1da177e4 4716 } else {
ac9c1897 4717 np->tx_flags = NV_TX2_VALID;
1da177e4 4718 }
d33a73c8 4719 if (optimization_mode == NV_OPTIMIZATION_MODE_THROUGHPUT) {
a971c324 4720 np->irqmask = NVREG_IRQMASK_THROUGHPUT;
d33a73c8
AA
4721 if (np->msi_flags & NV_MSI_X_CAPABLE) /* set number of vectors */
4722 np->msi_flags |= 0x0003;
4723 } else {
a971c324 4724 np->irqmask = NVREG_IRQMASK_CPU;
d33a73c8
AA
4725 if (np->msi_flags & NV_MSI_X_CAPABLE) /* set number of vectors */
4726 np->msi_flags |= 0x0001;
4727 }
a971c324 4728
1da177e4
LT
4729 if (id->driver_data & DEV_NEED_TIMERIRQ)
4730 np->irqmask |= NVREG_IRQ_TIMER;
4731 if (id->driver_data & DEV_NEED_LINKTIMER) {
4732 dprintk(KERN_INFO "%s: link timer on.\n", pci_name(pci_dev));
4733 np->need_linktimer = 1;
4734 np->link_timeout = jiffies + LINK_TIMEOUT;
4735 } else {
4736 dprintk(KERN_INFO "%s: link timer off.\n", pci_name(pci_dev));
4737 np->need_linktimer = 0;
4738 }
4739
7e680c22
AA
4740 /* clear phy state and temporarily halt phy interrupts */
4741 writel(0, base + NvRegMIIMask);
4742 phystate = readl(base + NvRegAdapterControl);
4743 if (phystate & NVREG_ADAPTCTL_RUNNING) {
4744 phystate_orig = 1;
4745 phystate &= ~NVREG_ADAPTCTL_RUNNING;
4746 writel(phystate, base + NvRegAdapterControl);
4747 }
4748 writel(NVREG_MIISTAT_MASK, base + NvRegMIIStatus);
4749
4750 if (id->driver_data & DEV_HAS_MGMT_UNIT) {
7e680c22 4751 /* management unit running on the mac? */
f35723ec
AA
4752 if (readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_SYNC_PHY_INIT) {
4753 np->mac_in_use = readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_MGMT_ST;
4754 dprintk(KERN_INFO "%s: mgmt unit is running. mac in use %x.\n", pci_name(pci_dev), np->mac_in_use);
4755 for (i = 0; i < 5000; i++) {
4756 msleep(1);
4757 if (nv_mgmt_acquire_sema(dev)) {
4758 /* management unit setup the phy already? */
4759 if ((readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_SYNC_MASK) ==
4760 NVREG_XMITCTL_SYNC_PHY_INIT) {
4761 /* phy is inited by mgmt unit */
4762 phyinitialized = 1;
4763 dprintk(KERN_INFO "%s: Phy already initialized by mgmt unit.\n", pci_name(pci_dev));
4764 } else {
4765 /* we need to init the phy */
7e680c22 4766 }
f35723ec 4767 break;
7e680c22 4768 }
7e680c22
AA
4769 }
4770 }
4771 }
4772
1da177e4 4773 /* find a suitable phy */
7a33e45a 4774 for (i = 1; i <= 32; i++) {
1da177e4 4775 int id1, id2;
7a33e45a 4776 int phyaddr = i & 0x1F;
1da177e4
LT
4777
4778 spin_lock_irq(&np->lock);
7a33e45a 4779 id1 = mii_rw(dev, phyaddr, MII_PHYSID1, MII_READ);
1da177e4
LT
4780 spin_unlock_irq(&np->lock);
4781 if (id1 < 0 || id1 == 0xffff)
4782 continue;
4783 spin_lock_irq(&np->lock);
7a33e45a 4784 id2 = mii_rw(dev, phyaddr, MII_PHYSID2, MII_READ);
1da177e4
LT
4785 spin_unlock_irq(&np->lock);
4786 if (id2 < 0 || id2 == 0xffff)
4787 continue;
4788
edf7e5ec 4789 np->phy_model = id2 & PHYID2_MODEL_MASK;
1da177e4
LT
4790 id1 = (id1 & PHYID1_OUI_MASK) << PHYID1_OUI_SHFT;
4791 id2 = (id2 & PHYID2_OUI_MASK) >> PHYID2_OUI_SHFT;
4792 dprintk(KERN_DEBUG "%s: open: Found PHY %04x:%04x at address %d.\n",
7a33e45a
AA
4793 pci_name(pci_dev), id1, id2, phyaddr);
4794 np->phyaddr = phyaddr;
1da177e4
LT
4795 np->phy_oui = id1 | id2;
4796 break;
4797 }
7a33e45a 4798 if (i == 33) {
1da177e4 4799 printk(KERN_INFO "%s: open: Could not find a valid PHY.\n",
7a33e45a 4800 pci_name(pci_dev));
eafa59f6 4801 goto out_error;
1da177e4 4802 }
f3b197ac 4803
7e680c22
AA
4804 if (!phyinitialized) {
4805 /* reset it */
4806 phy_init(dev);
f35723ec
AA
4807 } else {
4808 /* see if it is a gigabit phy */
4809 u32 mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
4810 if (mii_status & PHY_GIGABIT) {
4811 np->gigabit = PHY_GIGABIT;
4812 }
7e680c22 4813 }
1da177e4
LT
4814
4815 /* set default link speed settings */
4816 np->linkspeed = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
4817 np->duplex = 0;
4818 np->autoneg = 1;
4819
4820 err = register_netdev(dev);
4821 if (err) {
4822 printk(KERN_INFO "forcedeth: unable to register netdev: %d\n", err);
eafa59f6 4823 goto out_error;
1da177e4
LT
4824 }
4825 printk(KERN_INFO "%s: forcedeth.c: subsystem: %05x:%04x bound to %s\n",
4826 dev->name, pci_dev->subsystem_vendor, pci_dev->subsystem_device,
4827 pci_name(pci_dev));
4828
4829 return 0;
4830
eafa59f6 4831out_error:
7e680c22
AA
4832 if (phystate_orig)
4833 writel(phystate|NVREG_ADAPTCTL_RUNNING, base + NvRegAdapterControl);
1da177e4 4834 pci_set_drvdata(pci_dev, NULL);
eafa59f6
AA
4835out_freering:
4836 free_rings(dev);
1da177e4
LT
4837out_unmap:
4838 iounmap(get_hwbase(dev));
4839out_relreg:
4840 pci_release_regions(pci_dev);
4841out_disable:
4842 pci_disable_device(pci_dev);
4843out_free:
4844 free_netdev(dev);
4845out:
4846 return err;
4847}
4848
4849static void __devexit nv_remove(struct pci_dev *pci_dev)
4850{
4851 struct net_device *dev = pci_get_drvdata(pci_dev);
f1489653
AA
4852 struct fe_priv *np = netdev_priv(dev);
4853 u8 __iomem *base = get_hwbase(dev);
1da177e4
LT
4854
4855 unregister_netdev(dev);
4856
f1489653
AA
4857 /* special op: write back the misordered MAC address - otherwise
4858 * the next nv_probe would see a wrong address.
4859 */
4860 writel(np->orig_mac[0], base + NvRegMacAddrA);
4861 writel(np->orig_mac[1], base + NvRegMacAddrB);
4862
1da177e4 4863 /* free all structures */
eafa59f6 4864 free_rings(dev);
1da177e4
LT
4865 iounmap(get_hwbase(dev));
4866 pci_release_regions(pci_dev);
4867 pci_disable_device(pci_dev);
4868 free_netdev(dev);
4869 pci_set_drvdata(pci_dev, NULL);
4870}
4871
a189317f
FR
4872#ifdef CONFIG_PM
4873static int nv_suspend(struct pci_dev *pdev, pm_message_t state)
4874{
4875 struct net_device *dev = pci_get_drvdata(pdev);
4876 struct fe_priv *np = netdev_priv(dev);
4877
4878 if (!netif_running(dev))
4879 goto out;
4880
4881 netif_device_detach(dev);
4882
4883 // Gross.
4884 nv_close(dev);
4885
4886 pci_save_state(pdev);
4887 pci_enable_wake(pdev, pci_choose_state(pdev, state), np->wolenabled);
4888 pci_set_power_state(pdev, pci_choose_state(pdev, state));
4889out:
4890 return 0;
4891}
4892
4893static int nv_resume(struct pci_dev *pdev)
4894{
4895 struct net_device *dev = pci_get_drvdata(pdev);
4896 int rc = 0;
4897
4898 if (!netif_running(dev))
4899 goto out;
4900
4901 netif_device_attach(dev);
4902
4903 pci_set_power_state(pdev, PCI_D0);
4904 pci_restore_state(pdev);
4905 pci_enable_wake(pdev, PCI_D0, 0);
4906
4907 rc = nv_open(dev);
4908out:
4909 return rc;
4910}
4911#else
4912#define nv_suspend NULL
4913#define nv_resume NULL
4914#endif /* CONFIG_PM */
4915
1da177e4
LT
4916static struct pci_device_id pci_tbl[] = {
4917 { /* nForce Ethernet Controller */
dc8216c1 4918 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_1),
c2dba06d 4919 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
1da177e4
LT
4920 },
4921 { /* nForce2 Ethernet Controller */
dc8216c1 4922 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_2),
c2dba06d 4923 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
1da177e4
LT
4924 },
4925 { /* nForce3 Ethernet Controller */
dc8216c1 4926 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_3),
c2dba06d 4927 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
1da177e4
LT
4928 },
4929 { /* nForce3 Ethernet Controller */
dc8216c1 4930 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_4),
8a4ae7f2 4931 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
1da177e4
LT
4932 },
4933 { /* nForce3 Ethernet Controller */
dc8216c1 4934 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_5),
8a4ae7f2 4935 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
1da177e4
LT
4936 },
4937 { /* nForce3 Ethernet Controller */
dc8216c1 4938 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_6),
8a4ae7f2 4939 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
1da177e4
LT
4940 },
4941 { /* nForce3 Ethernet Controller */
dc8216c1 4942 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_7),
8a4ae7f2 4943 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
1da177e4
LT
4944 },
4945 { /* CK804 Ethernet Controller */
dc8216c1 4946 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_8),
8a4ae7f2 4947 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA,
1da177e4
LT
4948 },
4949 { /* CK804 Ethernet Controller */
dc8216c1 4950 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_9),
8a4ae7f2 4951 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA,
1da177e4
LT
4952 },
4953 { /* MCP04 Ethernet Controller */
dc8216c1 4954 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_10),
8a4ae7f2 4955 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA,
1da177e4
LT
4956 },
4957 { /* MCP04 Ethernet Controller */
dc8216c1 4958 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_11),
8a4ae7f2 4959 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA,
1da177e4 4960 },
9992d4aa 4961 { /* MCP51 Ethernet Controller */
dc8216c1 4962 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_12),
86a0f043 4963 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL,
9992d4aa
MS
4964 },
4965 { /* MCP51 Ethernet Controller */
dc8216c1 4966 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_13),
86a0f043 4967 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL,
9992d4aa 4968 },
f49d16ef 4969 { /* MCP55 Ethernet Controller */
dc8216c1 4970 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_14),
7e680c22 4971 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_VLAN|DEV_HAS_MSI|DEV_HAS_MSI_X|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX|DEV_HAS_STATISTICS|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT,
f49d16ef
MS
4972 },
4973 { /* MCP55 Ethernet Controller */
dc8216c1 4974 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_15),
7e680c22 4975 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_VLAN|DEV_HAS_MSI|DEV_HAS_MSI_X|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX|DEV_HAS_STATISTICS|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT,
f49d16ef 4976 },
c99ce7ee
AA
4977 { /* MCP61 Ethernet Controller */
4978 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_16),
7e680c22 4979 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX|DEV_HAS_STATISTICS|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT,
c99ce7ee
AA
4980 },
4981 { /* MCP61 Ethernet Controller */
4982 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_17),
7e680c22 4983 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX|DEV_HAS_STATISTICS|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT,
c99ce7ee
AA
4984 },
4985 { /* MCP61 Ethernet Controller */
4986 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_18),
7e680c22 4987 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX|DEV_HAS_STATISTICS|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT,
c99ce7ee
AA
4988 },
4989 { /* MCP61 Ethernet Controller */
4990 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_19),
7e680c22 4991 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX|DEV_HAS_STATISTICS|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT,
c99ce7ee
AA
4992 },
4993 { /* MCP65 Ethernet Controller */
4994 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_20),
7e680c22 4995 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX|DEV_HAS_STATISTICS|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT,
c99ce7ee
AA
4996 },
4997 { /* MCP65 Ethernet Controller */
4998 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_21),
7e680c22 4999 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX|DEV_HAS_STATISTICS|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT,
c99ce7ee
AA
5000 },
5001 { /* MCP65 Ethernet Controller */
5002 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_22),
7e680c22 5003 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX|DEV_HAS_STATISTICS|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT,
c99ce7ee
AA
5004 },
5005 { /* MCP65 Ethernet Controller */
5006 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_23),
7e680c22 5007 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX|DEV_HAS_STATISTICS|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT,
c99ce7ee 5008 },
f4344848
AA
5009 { /* MCP67 Ethernet Controller */
5010 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_24),
5011 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX|DEV_HAS_STATISTICS|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT,
5012 },
5013 { /* MCP67 Ethernet Controller */
5014 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_25),
5015 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX|DEV_HAS_STATISTICS|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT,
5016 },
5017 { /* MCP67 Ethernet Controller */
5018 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_26),
5019 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX|DEV_HAS_STATISTICS|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT,
5020 },
5021 { /* MCP67 Ethernet Controller */
5022 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_27),
5023 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX|DEV_HAS_STATISTICS|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT,
5024 },
1da177e4
LT
5025 {0,},
5026};
5027
5028static struct pci_driver driver = {
5029 .name = "forcedeth",
5030 .id_table = pci_tbl,
5031 .probe = nv_probe,
5032 .remove = __devexit_p(nv_remove),
a189317f
FR
5033 .suspend = nv_suspend,
5034 .resume = nv_resume,
1da177e4
LT
5035};
5036
1da177e4
LT
5037static int __init init_nic(void)
5038{
5039 printk(KERN_INFO "forcedeth.c: Reverse Engineered nForce ethernet driver. Version %s.\n", FORCEDETH_VERSION);
29917620 5040 return pci_register_driver(&driver);
1da177e4
LT
5041}
5042
5043static void __exit exit_nic(void)
5044{
5045 pci_unregister_driver(&driver);
5046}
5047
5048module_param(max_interrupt_work, int, 0);
5049MODULE_PARM_DESC(max_interrupt_work, "forcedeth maximum events handled per interrupt");
a971c324
AA
5050module_param(optimization_mode, int, 0);
5051MODULE_PARM_DESC(optimization_mode, "In throughput mode (0), every tx & rx packet will generate an interrupt. In CPU mode (1), interrupts are controlled by a timer.");
5052module_param(poll_interval, int, 0);
5053MODULE_PARM_DESC(poll_interval, "Interval determines how frequent timer interrupt is generated by [(time_in_micro_secs * 100) / (2^10)]. Min is 0 and Max is 65535.");
69fe3fd7
AA
5054module_param(msi, int, 0);
5055MODULE_PARM_DESC(msi, "MSI interrupts are enabled by setting to 1 and disabled by setting to 0.");
5056module_param(msix, int, 0);
5057MODULE_PARM_DESC(msix, "MSIX interrupts are enabled by setting to 1 and disabled by setting to 0.");
5058module_param(dma_64bit, int, 0);
5059MODULE_PARM_DESC(dma_64bit, "High DMA is enabled by setting to 1 and disabled by setting to 0.");
1da177e4
LT
5060
5061MODULE_AUTHOR("Manfred Spraul <manfred@colorfullife.com>");
5062MODULE_DESCRIPTION("Reverse Engineered nForce ethernet driver");
5063MODULE_LICENSE("GPL");
5064
5065MODULE_DEVICE_TABLE(pci, pci_tbl);
5066
5067module_init(init_nic);
5068module_exit(exit_nic);