]> bbs.cooldavid.org Git - net-next-2.6.git/blame - drivers/input/serio/i8042.c
Merge git://git.kernel.org/pub/scm/linux/kernel/git/davem/net-2.6
[net-next-2.6.git] / drivers / input / serio / i8042.c
CommitLineData
1da177e4
LT
1/*
2 * i8042 keyboard and mouse controller driver for Linux
3 *
4 * Copyright (c) 1999-2004 Vojtech Pavlik
5 */
6
7/*
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of the GNU General Public License version 2 as published by
10 * the Free Software Foundation.
11 */
12
7e044e05 13#include <linux/types.h>
1da177e4
LT
14#include <linux/delay.h>
15#include <linux/module.h>
1da177e4
LT
16#include <linux/interrupt.h>
17#include <linux/ioport.h>
1da177e4
LT
18#include <linux/init.h>
19#include <linux/serio.h>
20#include <linux/err.h>
21#include <linux/rcupdate.h>
d052d1be 22#include <linux/platform_device.h>
553a05b8 23#include <linux/i8042.h>
5a0e3ad6 24#include <linux/slab.h>
1da177e4
LT
25
26#include <asm/io.h>
27
28MODULE_AUTHOR("Vojtech Pavlik <vojtech@suse.cz>");
29MODULE_DESCRIPTION("i8042 keyboard and mouse controller driver");
30MODULE_LICENSE("GPL");
31
386b3849 32static bool i8042_nokbd;
945ef0d4
DT
33module_param_named(nokbd, i8042_nokbd, bool, 0);
34MODULE_PARM_DESC(nokbd, "Do not probe or use KBD port.");
35
386b3849 36static bool i8042_noaux;
1da177e4
LT
37module_param_named(noaux, i8042_noaux, bool, 0);
38MODULE_PARM_DESC(noaux, "Do not probe or use AUX (mouse) port.");
39
386b3849 40static bool i8042_nomux;
1da177e4 41module_param_named(nomux, i8042_nomux, bool, 0);
2c860a11 42MODULE_PARM_DESC(nomux, "Do not check whether an active multiplexing controller is present.");
1da177e4 43
386b3849 44static bool i8042_unlock;
1da177e4
LT
45module_param_named(unlock, i8042_unlock, bool, 0);
46MODULE_PARM_DESC(unlock, "Ignore keyboard lock.");
47
386b3849 48static bool i8042_reset;
1da177e4
LT
49module_param_named(reset, i8042_reset, bool, 0);
50MODULE_PARM_DESC(reset, "Reset controller during init and cleanup.");
51
386b3849 52static bool i8042_direct;
1da177e4
LT
53module_param_named(direct, i8042_direct, bool, 0);
54MODULE_PARM_DESC(direct, "Put keyboard port into non-translated mode.");
55
386b3849 56static bool i8042_dumbkbd;
1da177e4
LT
57module_param_named(dumbkbd, i8042_dumbkbd, bool, 0);
58MODULE_PARM_DESC(dumbkbd, "Pretend that controller can only read data from keyboard");
59
386b3849 60static bool i8042_noloop;
1da177e4
LT
61module_param_named(noloop, i8042_noloop, bool, 0);
62MODULE_PARM_DESC(noloop, "Disable the AUX Loopback command while probing for the AUX port");
63
8987fec0 64#ifdef CONFIG_X86
386b3849 65static bool i8042_dritek;
8987fec0
CC
66module_param_named(dritek, i8042_dritek, bool, 0);
67MODULE_PARM_DESC(dritek, "Force enable the Dritek keyboard extension");
68#endif
69
1da177e4 70#ifdef CONFIG_PNP
386b3849 71static bool i8042_nopnp;
1da177e4
LT
72module_param_named(nopnp, i8042_nopnp, bool, 0);
73MODULE_PARM_DESC(nopnp, "Do not use PNP to detect controller settings");
74#endif
75
76#define DEBUG
77#ifdef DEBUG
386b3849 78static bool i8042_debug;
1da177e4
LT
79module_param_named(debug, i8042_debug, bool, 0600);
80MODULE_PARM_DESC(debug, "Turn i8042 debugging mode on and off");
81#endif
82
1c7827ae
DT
83static bool i8042_bypass_aux_irq_test;
84
1da177e4
LT
85#include "i8042.h"
86
181d683d
DT
87/*
88 * i8042_lock protects serialization between i8042_command and
89 * the interrupt handler.
90 */
1da177e4
LT
91static DEFINE_SPINLOCK(i8042_lock);
92
181d683d
DT
93/*
94 * Writers to AUX and KBD ports as well as users issuing i8042_command
95 * directly should acquire i8042_mutex (by means of calling
96 * i8042_lock_chip() and i8042_unlock_ship() helpers) to ensure that
97 * they do not disturb each other (unfortunately in many i8042
98 * implementations write to one of the ports will immediately abort
99 * command that is being processed by another port).
100 */
101static DEFINE_MUTEX(i8042_mutex);
102
1da177e4
LT
103struct i8042_port {
104 struct serio *serio;
105 int irq;
386b3849 106 bool exists;
1da177e4 107 signed char mux;
1da177e4
LT
108};
109
110#define I8042_KBD_PORT_NO 0
111#define I8042_AUX_PORT_NO 1
112#define I8042_MUX_PORT_NO 2
113#define I8042_NUM_PORTS (I8042_NUM_MUX_PORTS + 2)
de9ce703
DT
114
115static struct i8042_port i8042_ports[I8042_NUM_PORTS];
1da177e4
LT
116
117static unsigned char i8042_initial_ctr;
118static unsigned char i8042_ctr;
386b3849
DT
119static bool i8042_mux_present;
120static bool i8042_kbd_irq_registered;
121static bool i8042_aux_irq_registered;
817e6ba3 122static unsigned char i8042_suppress_kbd_ack;
1da177e4
LT
123static struct platform_device *i8042_platform_device;
124
7d12e780 125static irqreturn_t i8042_interrupt(int irq, void *dev_id);
967c9ef9
MG
126static bool (*i8042_platform_filter)(unsigned char data, unsigned char str,
127 struct serio *serio);
1da177e4 128
181d683d
DT
129void i8042_lock_chip(void)
130{
131 mutex_lock(&i8042_mutex);
132}
133EXPORT_SYMBOL(i8042_lock_chip);
134
135void i8042_unlock_chip(void)
136{
137 mutex_unlock(&i8042_mutex);
138}
139EXPORT_SYMBOL(i8042_unlock_chip);
140
967c9ef9
MG
141int i8042_install_filter(bool (*filter)(unsigned char data, unsigned char str,
142 struct serio *serio))
143{
144 unsigned long flags;
145 int ret = 0;
146
147 spin_lock_irqsave(&i8042_lock, flags);
148
149 if (i8042_platform_filter) {
150 ret = -EBUSY;
151 goto out;
152 }
153
154 i8042_platform_filter = filter;
155
156out:
157 spin_unlock_irqrestore(&i8042_lock, flags);
158 return ret;
159}
160EXPORT_SYMBOL(i8042_install_filter);
161
162int i8042_remove_filter(bool (*filter)(unsigned char data, unsigned char str,
163 struct serio *port))
164{
165 unsigned long flags;
166 int ret = 0;
167
168 spin_lock_irqsave(&i8042_lock, flags);
169
170 if (i8042_platform_filter != filter) {
171 ret = -EINVAL;
172 goto out;
173 }
174
175 i8042_platform_filter = NULL;
176
177out:
178 spin_unlock_irqrestore(&i8042_lock, flags);
179 return ret;
180}
181EXPORT_SYMBOL(i8042_remove_filter);
182
1da177e4
LT
183/*
184 * The i8042_wait_read() and i8042_wait_write functions wait for the i8042 to
185 * be ready for reading values from it / writing values to it.
186 * Called always with i8042_lock held.
187 */
188
189static int i8042_wait_read(void)
190{
191 int i = 0;
de9ce703 192
1da177e4
LT
193 while ((~i8042_read_status() & I8042_STR_OBF) && (i < I8042_CTL_TIMEOUT)) {
194 udelay(50);
195 i++;
196 }
197 return -(i == I8042_CTL_TIMEOUT);
198}
199
200static int i8042_wait_write(void)
201{
202 int i = 0;
de9ce703 203
1da177e4
LT
204 while ((i8042_read_status() & I8042_STR_IBF) && (i < I8042_CTL_TIMEOUT)) {
205 udelay(50);
206 i++;
207 }
208 return -(i == I8042_CTL_TIMEOUT);
209}
210
211/*
212 * i8042_flush() flushes all data that may be in the keyboard and mouse buffers
213 * of the i8042 down the toilet.
214 */
215
216static int i8042_flush(void)
217{
218 unsigned long flags;
219 unsigned char data, str;
220 int i = 0;
221
222 spin_lock_irqsave(&i8042_lock, flags);
223
224 while (((str = i8042_read_status()) & I8042_STR_OBF) && (i < I8042_BUFFER_SIZE)) {
225 udelay(50);
226 data = i8042_read_data();
227 i++;
228 dbg("%02x <- i8042 (flush, %s)", data,
229 str & I8042_STR_AUXDATA ? "aux" : "kbd");
230 }
231
232 spin_unlock_irqrestore(&i8042_lock, flags);
233
234 return i;
235}
236
237/*
238 * i8042_command() executes a command on the i8042. It also sends the input
239 * parameter(s) of the commands to it, and receives the output value(s). The
240 * parameters are to be stored in the param array, and the output is placed
241 * into the same array. The number of the parameters and output values is
242 * encoded in bits 8-11 of the command number.
243 */
244
de9ce703 245static int __i8042_command(unsigned char *param, int command)
1da177e4 246{
de9ce703 247 int i, error;
1da177e4
LT
248
249 if (i8042_noloop && command == I8042_CMD_AUX_LOOP)
250 return -1;
251
de9ce703
DT
252 error = i8042_wait_write();
253 if (error)
254 return error;
463a4f76
DT
255
256 dbg("%02x -> i8042 (command)", command & 0xff);
257 i8042_write_command(command & 0xff);
258
259 for (i = 0; i < ((command >> 12) & 0xf); i++) {
de9ce703
DT
260 error = i8042_wait_write();
261 if (error)
262 return error;
463a4f76
DT
263 dbg("%02x -> i8042 (parameter)", param[i]);
264 i8042_write_data(param[i]);
1da177e4
LT
265 }
266
463a4f76 267 for (i = 0; i < ((command >> 8) & 0xf); i++) {
de9ce703
DT
268 error = i8042_wait_read();
269 if (error) {
270 dbg(" -- i8042 (timeout)");
271 return error;
272 }
1da177e4 273
463a4f76
DT
274 if (command == I8042_CMD_AUX_LOOP &&
275 !(i8042_read_status() & I8042_STR_AUXDATA)) {
de9ce703
DT
276 dbg(" -- i8042 (auxerr)");
277 return -1;
1da177e4
LT
278 }
279
463a4f76
DT
280 param[i] = i8042_read_data();
281 dbg("%02x <- i8042 (return)", param[i]);
282 }
1da177e4 283
de9ce703
DT
284 return 0;
285}
1da177e4 286
553a05b8 287int i8042_command(unsigned char *param, int command)
de9ce703
DT
288{
289 unsigned long flags;
290 int retval;
291
292 spin_lock_irqsave(&i8042_lock, flags);
293 retval = __i8042_command(param, command);
463a4f76 294 spin_unlock_irqrestore(&i8042_lock, flags);
de9ce703 295
1da177e4
LT
296 return retval;
297}
553a05b8 298EXPORT_SYMBOL(i8042_command);
1da177e4
LT
299
300/*
301 * i8042_kbd_write() sends a byte out through the keyboard interface.
302 */
303
304static int i8042_kbd_write(struct serio *port, unsigned char c)
305{
306 unsigned long flags;
307 int retval = 0;
308
309 spin_lock_irqsave(&i8042_lock, flags);
310
de9ce703 311 if (!(retval = i8042_wait_write())) {
1da177e4
LT
312 dbg("%02x -> i8042 (kbd-data)", c);
313 i8042_write_data(c);
314 }
315
316 spin_unlock_irqrestore(&i8042_lock, flags);
317
318 return retval;
319}
320
321/*
322 * i8042_aux_write() sends a byte out through the aux interface.
323 */
324
325static int i8042_aux_write(struct serio *serio, unsigned char c)
326{
327 struct i8042_port *port = serio->port_data;
1da177e4 328
f4e3c711
DT
329 return i8042_command(&c, port->mux == -1 ?
330 I8042_CMD_AUX_SEND :
331 I8042_CMD_MUX_SEND + port->mux);
1da177e4
LT
332}
333
5ddbc77c
DT
334
335/*
336 * i8042_aux_close attempts to clear AUX or KBD port state by disabling
337 * and then re-enabling it.
338 */
339
340static void i8042_port_close(struct serio *serio)
341{
342 int irq_bit;
343 int disable_bit;
344 const char *port_name;
345
346 if (serio == i8042_ports[I8042_AUX_PORT_NO].serio) {
347 irq_bit = I8042_CTR_AUXINT;
348 disable_bit = I8042_CTR_AUXDIS;
349 port_name = "AUX";
350 } else {
351 irq_bit = I8042_CTR_KBDINT;
352 disable_bit = I8042_CTR_KBDDIS;
353 port_name = "KBD";
354 }
355
356 i8042_ctr &= ~irq_bit;
357 if (i8042_command(&i8042_ctr, I8042_CMD_CTL_WCTR))
358 printk(KERN_WARNING
359 "i8042.c: Can't write CTR while closing %s port.\n",
360 port_name);
361
362 udelay(50);
363
364 i8042_ctr &= ~disable_bit;
365 i8042_ctr |= irq_bit;
366 if (i8042_command(&i8042_ctr, I8042_CMD_CTL_WCTR))
367 printk(KERN_ERR "i8042.c: Can't reactivate %s port.\n",
368 port_name);
369
370 /*
371 * See if there is any data appeared while we were messing with
372 * port state.
373 */
374 i8042_interrupt(0, NULL);
375}
376
1da177e4
LT
377/*
378 * i8042_start() is called by serio core when port is about to finish
379 * registering. It will mark port as existing so i8042_interrupt can
380 * start sending data through it.
381 */
382static int i8042_start(struct serio *serio)
383{
384 struct i8042_port *port = serio->port_data;
385
386b3849 386 port->exists = true;
1da177e4
LT
387 mb();
388 return 0;
389}
390
391/*
392 * i8042_stop() marks serio port as non-existing so i8042_interrupt
393 * will not try to send data to the port that is about to go away.
394 * The function is called by serio core as part of unregister procedure.
395 */
396static void i8042_stop(struct serio *serio)
397{
398 struct i8042_port *port = serio->port_data;
399
386b3849 400 port->exists = false;
a8399c51
DT
401
402 /*
403 * We synchronize with both AUX and KBD IRQs because there is
404 * a (very unlikely) chance that AUX IRQ is raised for KBD port
405 * and vice versa.
406 */
407 synchronize_irq(I8042_AUX_IRQ);
408 synchronize_irq(I8042_KBD_IRQ);
1da177e4
LT
409 port->serio = NULL;
410}
411
4e8d340d
DT
412/*
413 * i8042_filter() filters out unwanted bytes from the input data stream.
414 * It is called from i8042_interrupt and thus is running with interrupts
415 * off and i8042_lock held.
416 */
967c9ef9
MG
417static bool i8042_filter(unsigned char data, unsigned char str,
418 struct serio *serio)
4e8d340d
DT
419{
420 if (unlikely(i8042_suppress_kbd_ack)) {
421 if ((~str & I8042_STR_AUXDATA) &&
422 (data == 0xfa || data == 0xfe)) {
423 i8042_suppress_kbd_ack--;
424 dbg("Extra keyboard ACK - filtered out\n");
425 return true;
426 }
427 }
428
967c9ef9 429 if (i8042_platform_filter && i8042_platform_filter(data, str, serio)) {
0747e3bc 430 dbg("Filtered out by platform filter\n");
967c9ef9
MG
431 return true;
432 }
433
4e8d340d
DT
434 return false;
435}
436
1da177e4
LT
437/*
438 * i8042_interrupt() is the most important function in this driver -
439 * it handles the interrupts from the i8042, and sends incoming bytes
440 * to the upper layers.
441 */
442
7d12e780 443static irqreturn_t i8042_interrupt(int irq, void *dev_id)
1da177e4
LT
444{
445 struct i8042_port *port;
967c9ef9 446 struct serio *serio;
1da177e4
LT
447 unsigned long flags;
448 unsigned char str, data;
449 unsigned int dfl;
450 unsigned int port_no;
4e8d340d 451 bool filtered;
817e6ba3 452 int ret = 1;
1da177e4 453
1da177e4 454 spin_lock_irqsave(&i8042_lock, flags);
4e8d340d 455
1da177e4
LT
456 str = i8042_read_status();
457 if (unlikely(~str & I8042_STR_OBF)) {
458 spin_unlock_irqrestore(&i8042_lock, flags);
459 if (irq) dbg("Interrupt %d, without any data", irq);
460 ret = 0;
461 goto out;
462 }
4e8d340d 463
1da177e4 464 data = i8042_read_data();
1da177e4
LT
465
466 if (i8042_mux_present && (str & I8042_STR_AUXDATA)) {
467 static unsigned long last_transmit;
468 static unsigned char last_str;
469
470 dfl = 0;
471 if (str & I8042_STR_MUXERR) {
472 dbg("MUX error, status is %02x, data is %02x", str, data);
1da177e4
LT
473/*
474 * When MUXERR condition is signalled the data register can only contain
475 * 0xfd, 0xfe or 0xff if implementation follows the spec. Unfortunately
a216a4b6
DT
476 * it is not always the case. Some KBCs also report 0xfc when there is
477 * nothing connected to the port while others sometimes get confused which
478 * port the data came from and signal error leaving the data intact. They
479 * _do not_ revert to legacy mode (actually I've never seen KBC reverting
480 * to legacy mode yet, when we see one we'll add proper handling).
481 * Anyway, we process 0xfc, 0xfd, 0xfe and 0xff as timeouts, and for the
482 * rest assume that the data came from the same serio last byte
1da177e4
LT
483 * was transmitted (if transmission happened not too long ago).
484 */
a216a4b6
DT
485
486 switch (data) {
487 default:
1da177e4
LT
488 if (time_before(jiffies, last_transmit + HZ/10)) {
489 str = last_str;
490 break;
491 }
492 /* fall through - report timeout */
a216a4b6 493 case 0xfc:
1da177e4
LT
494 case 0xfd:
495 case 0xfe: dfl = SERIO_TIMEOUT; data = 0xfe; break;
496 case 0xff: dfl = SERIO_PARITY; data = 0xfe; break;
497 }
498 }
499
500 port_no = I8042_MUX_PORT_NO + ((str >> 6) & 3);
501 last_str = str;
502 last_transmit = jiffies;
503 } else {
504
505 dfl = ((str & I8042_STR_PARITY) ? SERIO_PARITY : 0) |
506 ((str & I8042_STR_TIMEOUT) ? SERIO_TIMEOUT : 0);
507
508 port_no = (str & I8042_STR_AUXDATA) ?
509 I8042_AUX_PORT_NO : I8042_KBD_PORT_NO;
510 }
511
512 port = &i8042_ports[port_no];
967c9ef9 513 serio = port->exists ? port->serio : NULL;
1da177e4 514
de9ce703
DT
515 dbg("%02x <- i8042 (interrupt, %d, %d%s%s)",
516 data, port_no, irq,
1da177e4
LT
517 dfl & SERIO_PARITY ? ", bad parity" : "",
518 dfl & SERIO_TIMEOUT ? ", timeout" : "");
519
967c9ef9 520 filtered = i8042_filter(data, str, serio);
4e8d340d
DT
521
522 spin_unlock_irqrestore(&i8042_lock, flags);
817e6ba3 523
4e8d340d 524 if (likely(port->exists && !filtered))
967c9ef9 525 serio_interrupt(serio, data, dfl);
1da177e4 526
0854e52d 527 out:
1da177e4
LT
528 return IRQ_RETVAL(ret);
529}
530
de9ce703 531/*
5ddbc77c 532 * i8042_enable_kbd_port enables keyboard port on chip
de9ce703
DT
533 */
534
535static int i8042_enable_kbd_port(void)
536{
537 i8042_ctr &= ~I8042_CTR_KBDDIS;
538 i8042_ctr |= I8042_CTR_KBDINT;
539
540 if (i8042_command(&i8042_ctr, I8042_CMD_CTL_WCTR)) {
018db6bb
MA
541 i8042_ctr &= ~I8042_CTR_KBDINT;
542 i8042_ctr |= I8042_CTR_KBDDIS;
de9ce703
DT
543 printk(KERN_ERR "i8042.c: Failed to enable KBD port.\n");
544 return -EIO;
545 }
546
547 return 0;
548}
549
550/*
551 * i8042_enable_aux_port enables AUX (mouse) port on chip
552 */
553
554static int i8042_enable_aux_port(void)
555{
556 i8042_ctr &= ~I8042_CTR_AUXDIS;
557 i8042_ctr |= I8042_CTR_AUXINT;
558
559 if (i8042_command(&i8042_ctr, I8042_CMD_CTL_WCTR)) {
018db6bb
MA
560 i8042_ctr &= ~I8042_CTR_AUXINT;
561 i8042_ctr |= I8042_CTR_AUXDIS;
de9ce703
DT
562 printk(KERN_ERR "i8042.c: Failed to enable AUX port.\n");
563 return -EIO;
564 }
565
566 return 0;
567}
568
569/*
570 * i8042_enable_mux_ports enables 4 individual AUX ports after
571 * the controller has been switched into Multiplexed mode
572 */
573
574static int i8042_enable_mux_ports(void)
575{
576 unsigned char param;
577 int i;
578
579 for (i = 0; i < I8042_NUM_MUX_PORTS; i++) {
580 i8042_command(&param, I8042_CMD_MUX_PFX + i);
581 i8042_command(&param, I8042_CMD_AUX_ENABLE);
582 }
583
584 return i8042_enable_aux_port();
585}
586
1da177e4 587/*
386b3849
DT
588 * i8042_set_mux_mode checks whether the controller has an
589 * active multiplexor and puts the chip into Multiplexed (true)
590 * or Legacy (false) mode.
1da177e4
LT
591 */
592
386b3849 593static int i8042_set_mux_mode(bool multiplex, unsigned char *mux_version)
1da177e4
LT
594{
595
386b3849 596 unsigned char param, val;
1da177e4
LT
597/*
598 * Get rid of bytes in the queue.
599 */
600
601 i8042_flush();
602
603/*
604 * Internal loopback test - send three bytes, they should come back from the
de9ce703 605 * mouse interface, the last should be version.
1da177e4
LT
606 */
607
386b3849
DT
608 param = val = 0xf0;
609 if (i8042_command(&param, I8042_CMD_AUX_LOOP) || param != val)
610 return -1;
611 param = val = multiplex ? 0x56 : 0xf6;
612 if (i8042_command(&param, I8042_CMD_AUX_LOOP) || param != val)
1da177e4 613 return -1;
386b3849
DT
614 param = val = multiplex ? 0xa4 : 0xa5;
615 if (i8042_command(&param, I8042_CMD_AUX_LOOP) || param == val)
1da177e4 616 return -1;
386b3849
DT
617
618/*
619 * Workaround for interference with USB Legacy emulation
620 * that causes a v10.12 MUX to be found.
621 */
622 if (param == 0xac)
1da177e4
LT
623 return -1;
624
625 if (mux_version)
463a4f76 626 *mux_version = param;
1da177e4
LT
627
628 return 0;
629}
630
1da177e4 631/*
de9ce703
DT
632 * i8042_check_mux() checks whether the controller supports the PS/2 Active
633 * Multiplexing specification by Synaptics, Phoenix, Insyde and
634 * LCS/Telegraphics.
1da177e4
LT
635 */
636
f8113416 637static int __init i8042_check_mux(void)
1da177e4 638{
de9ce703
DT
639 unsigned char mux_version;
640
386b3849 641 if (i8042_set_mux_mode(true, &mux_version))
de9ce703
DT
642 return -1;
643
644 printk(KERN_INFO "i8042.c: Detected active multiplexing controller, rev %d.%d.\n",
645 (mux_version >> 4) & 0xf, mux_version & 0xf);
1da177e4 646
de9ce703
DT
647/*
648 * Disable all muxed ports by disabling AUX.
649 */
1da177e4
LT
650 i8042_ctr |= I8042_CTR_AUXDIS;
651 i8042_ctr &= ~I8042_CTR_AUXINT;
652
653 if (i8042_command(&i8042_ctr, I8042_CMD_CTL_WCTR)) {
654 printk(KERN_ERR "i8042.c: Failed to disable AUX port, can't use MUX.\n");
de9ce703 655 return -EIO;
1da177e4
LT
656 }
657
386b3849 658 i8042_mux_present = true;
1da177e4
LT
659
660 return 0;
661}
662
1da177e4 663/*
de9ce703 664 * The following is used to test AUX IRQ delivery.
1da177e4 665 */
f8113416
DT
666static struct completion i8042_aux_irq_delivered __initdata;
667static bool i8042_irq_being_tested __initdata;
1da177e4 668
f8113416 669static irqreturn_t __init i8042_aux_test_irq(int irq, void *dev_id)
1da177e4 670{
de9ce703
DT
671 unsigned long flags;
672 unsigned char str, data;
e3758b2a 673 int ret = 0;
1da177e4 674
de9ce703
DT
675 spin_lock_irqsave(&i8042_lock, flags);
676 str = i8042_read_status();
677 if (str & I8042_STR_OBF) {
678 data = i8042_read_data();
d3d2dfe2
DT
679 dbg("%02x <- i8042 (aux_test_irq, %s)",
680 data, str & I8042_STR_AUXDATA ? "aux" : "kbd");
de9ce703
DT
681 if (i8042_irq_being_tested &&
682 data == 0xa5 && (str & I8042_STR_AUXDATA))
683 complete(&i8042_aux_irq_delivered);
e3758b2a 684 ret = 1;
de9ce703
DT
685 }
686 spin_unlock_irqrestore(&i8042_lock, flags);
1da177e4 687
e3758b2a 688 return IRQ_RETVAL(ret);
1da177e4
LT
689}
690
d2ada559
RS
691/*
692 * i8042_toggle_aux - enables or disables AUX port on i8042 via command and
693 * verifies success by readinng CTR. Used when testing for presence of AUX
694 * port.
695 */
f8113416 696static int __init i8042_toggle_aux(bool on)
d2ada559
RS
697{
698 unsigned char param;
699 int i;
700
701 if (i8042_command(&param,
702 on ? I8042_CMD_AUX_ENABLE : I8042_CMD_AUX_DISABLE))
703 return -1;
704
705 /* some chips need some time to set the I8042_CTR_AUXDIS bit */
706 for (i = 0; i < 100; i++) {
707 udelay(50);
708
709 if (i8042_command(&param, I8042_CMD_CTL_RCTR))
710 return -1;
711
712 if (!(param & I8042_CTR_AUXDIS) == on)
713 return 0;
714 }
715
716 return -1;
717}
1da177e4
LT
718
719/*
720 * i8042_check_aux() applies as much paranoia as it can at detecting
721 * the presence of an AUX interface.
722 */
723
f8113416 724static int __init i8042_check_aux(void)
1da177e4 725{
de9ce703 726 int retval = -1;
386b3849
DT
727 bool irq_registered = false;
728 bool aux_loop_broken = false;
de9ce703 729 unsigned long flags;
1da177e4 730 unsigned char param;
1da177e4
LT
731
732/*
733 * Get rid of bytes in the queue.
734 */
735
736 i8042_flush();
737
738/*
739 * Internal loopback test - filters out AT-type i8042's. Unfortunately
740 * SiS screwed up and their 5597 doesn't support the LOOP command even
741 * though it has an AUX port.
742 */
743
744 param = 0x5a;
3ca5de6d
DT
745 retval = i8042_command(&param, I8042_CMD_AUX_LOOP);
746 if (retval || param != 0x5a) {
1da177e4
LT
747
748/*
749 * External connection test - filters out AT-soldered PS/2 i8042's
750 * 0x00 - no error, 0x01-0x03 - clock/data stuck, 0xff - general error
751 * 0xfa - no error on some notebooks which ignore the spec
752 * Because it's common for chipsets to return error on perfectly functioning
753 * AUX ports, we test for this only when the LOOP command failed.
754 */
755
de9ce703
DT
756 if (i8042_command(&param, I8042_CMD_AUX_TEST) ||
757 (param && param != 0xfa && param != 0xff))
758 return -1;
1e4865f8 759
3ca5de6d
DT
760/*
761 * If AUX_LOOP completed without error but returned unexpected data
762 * mark it as broken
763 */
764 if (!retval)
386b3849 765 aux_loop_broken = true;
1da177e4
LT
766 }
767
768/*
769 * Bit assignment test - filters out PS/2 i8042's in AT mode
770 */
771
386b3849 772 if (i8042_toggle_aux(false)) {
1da177e4
LT
773 printk(KERN_WARNING "Failed to disable AUX port, but continuing anyway... Is this a SiS?\n");
774 printk(KERN_WARNING "If AUX port is really absent please use the 'i8042.noaux' option.\n");
775 }
776
386b3849 777 if (i8042_toggle_aux(true))
1da177e4
LT
778 return -1;
779
780/*
de9ce703
DT
781 * Test AUX IRQ delivery to make sure BIOS did not grab the IRQ and
782 * used it for a PCI card or somethig else.
1da177e4
LT
783 */
784
1c7827ae 785 if (i8042_noloop || i8042_bypass_aux_irq_test || aux_loop_broken) {
de9ce703
DT
786/*
787 * Without LOOP command we can't test AUX IRQ delivery. Assume the port
788 * is working and hope we are right.
789 */
790 retval = 0;
791 goto out;
792 }
1da177e4 793
de9ce703
DT
794 if (request_irq(I8042_AUX_IRQ, i8042_aux_test_irq, IRQF_SHARED,
795 "i8042", i8042_platform_device))
796 goto out;
1da177e4 797
386b3849 798 irq_registered = true;
de9ce703
DT
799
800 if (i8042_enable_aux_port())
801 goto out;
802
803 spin_lock_irqsave(&i8042_lock, flags);
1da177e4 804
de9ce703 805 init_completion(&i8042_aux_irq_delivered);
386b3849 806 i8042_irq_being_tested = true;
de9ce703
DT
807
808 param = 0xa5;
809 retval = __i8042_command(&param, I8042_CMD_AUX_LOOP & 0xf0ff);
810
811 spin_unlock_irqrestore(&i8042_lock, flags);
812
813 if (retval)
814 goto out;
1da177e4 815
de9ce703
DT
816 if (wait_for_completion_timeout(&i8042_aux_irq_delivered,
817 msecs_to_jiffies(250)) == 0) {
1da177e4 818/*
de9ce703
DT
819 * AUX IRQ was never delivered so we need to flush the controller to
820 * get rid of the byte we put there; otherwise keyboard may not work.
1da177e4 821 */
d3d2dfe2 822 dbg(" -- i8042 (aux irq test timeout)");
de9ce703
DT
823 i8042_flush();
824 retval = -1;
825 }
1da177e4 826
de9ce703 827 out:
1da177e4 828
de9ce703
DT
829/*
830 * Disable the interface.
831 */
1da177e4 832
de9ce703
DT
833 i8042_ctr |= I8042_CTR_AUXDIS;
834 i8042_ctr &= ~I8042_CTR_AUXINT;
1da177e4 835
de9ce703
DT
836 if (i8042_command(&i8042_ctr, I8042_CMD_CTL_WCTR))
837 retval = -1;
1da177e4 838
de9ce703
DT
839 if (irq_registered)
840 free_irq(I8042_AUX_IRQ, i8042_platform_device);
1da177e4 841
de9ce703
DT
842 return retval;
843}
1da177e4 844
de9ce703 845static int i8042_controller_check(void)
1da177e4 846{
de9ce703
DT
847 if (i8042_flush() == I8042_BUFFER_SIZE) {
848 printk(KERN_ERR "i8042.c: No controller found.\n");
849 return -ENODEV;
850 }
851
852 return 0;
1da177e4
LT
853}
854
de9ce703 855static int i8042_controller_selftest(void)
2673c836
VP
856{
857 unsigned char param;
5ea2fc64 858 int i = 0;
2673c836 859
5ea2fc64
AV
860 /*
861 * We try this 5 times; on some really fragile systems this does not
862 * take the first time...
863 */
864 do {
865
866 if (i8042_command(&param, I8042_CMD_CTL_TEST)) {
867 printk(KERN_ERR "i8042.c: i8042 controller self test timeout.\n");
868 return -ENODEV;
869 }
870
871 if (param == I8042_RET_CTL_TEST)
872 return 0;
2673c836 873
2673c836 874 printk(KERN_ERR "i8042.c: i8042 controller selftest failed. (%#x != %#x)\n",
5ea2fc64
AV
875 param, I8042_RET_CTL_TEST);
876 msleep(50);
877 } while (i++ < 5);
2673c836 878
5ea2fc64
AV
879#ifdef CONFIG_X86
880 /*
881 * On x86, we don't fail entire i8042 initialization if controller
882 * reset fails in hopes that keyboard port will still be functional
883 * and user will still get a working keyboard. This is especially
884 * important on netbooks. On other arches we trust hardware more.
885 */
886 printk(KERN_INFO
887 "i8042: giving up on controller selftest, continuing anyway...\n");
2673c836 888 return 0;
5ea2fc64
AV
889#else
890 return -EIO;
891#endif
2673c836 892}
1da177e4
LT
893
894/*
895 * i8042_controller init initializes the i8042 controller, and,
896 * most importantly, sets it into non-xlated mode if that's
897 * desired.
898 */
899
900static int i8042_controller_init(void)
901{
902 unsigned long flags;
ee1e82ce
DT
903 int n = 0;
904 unsigned char ctr[2];
1da177e4 905
1da177e4 906/*
ee1e82ce 907 * Save the CTR for restore on unload / reboot.
1da177e4
LT
908 */
909
ee1e82ce
DT
910 do {
911 if (n >= 10) {
912 printk(KERN_ERR
913 "i8042.c: Unable to get stable CTR read.\n");
914 return -EIO;
915 }
916
917 if (n != 0)
918 udelay(50);
919
920 if (i8042_command(&ctr[n++ % 2], I8042_CMD_CTL_RCTR)) {
921 printk(KERN_ERR
922 "i8042.c: Can't read CTR while initializing i8042.\n");
923 return -EIO;
924 }
925
926 } while (n < 2 || ctr[0] != ctr[1]);
1da177e4 927
ee1e82ce 928 i8042_initial_ctr = i8042_ctr = ctr[0];
1da177e4
LT
929
930/*
931 * Disable the keyboard interface and interrupt.
932 */
933
934 i8042_ctr |= I8042_CTR_KBDDIS;
935 i8042_ctr &= ~I8042_CTR_KBDINT;
936
937/*
938 * Handle keylock.
939 */
940
941 spin_lock_irqsave(&i8042_lock, flags);
942 if (~i8042_read_status() & I8042_STR_KEYLOCK) {
943 if (i8042_unlock)
944 i8042_ctr |= I8042_CTR_IGNKEYLOCK;
82dd9eff 945 else
1da177e4
LT
946 printk(KERN_WARNING "i8042.c: Warning: Keylock active.\n");
947 }
948 spin_unlock_irqrestore(&i8042_lock, flags);
949
950/*
951 * If the chip is configured into nontranslated mode by the BIOS, don't
952 * bother enabling translating and be happy.
953 */
954
955 if (~i8042_ctr & I8042_CTR_XLATE)
386b3849 956 i8042_direct = true;
1da177e4
LT
957
958/*
959 * Set nontranslated mode for the kbd interface if requested by an option.
960 * After this the kbd interface becomes a simple serial in/out, like the aux
961 * interface is. We don't do this by default, since it can confuse notebook
962 * BIOSes.
963 */
964
965 if (i8042_direct)
966 i8042_ctr &= ~I8042_CTR_XLATE;
967
968/*
969 * Write CTR back.
970 */
971
972 if (i8042_command(&i8042_ctr, I8042_CMD_CTL_WCTR)) {
973 printk(KERN_ERR "i8042.c: Can't write CTR while initializing i8042.\n");
de9ce703 974 return -EIO;
1da177e4
LT
975 }
976
ee1e82ce
DT
977/*
978 * Flush whatever accumulated while we were disabling keyboard port.
979 */
980
981 i8042_flush();
982
1da177e4
LT
983 return 0;
984}
985
986
987/*
de9ce703 988 * Reset the controller and reset CRT to the original value set by BIOS.
1da177e4 989 */
de9ce703 990
1da177e4
LT
991static void i8042_controller_reset(void)
992{
de9ce703 993 i8042_flush();
1da177e4 994
8d04ddb6
DT
995/*
996 * Disable both KBD and AUX interfaces so they don't get in the way
997 */
998
999 i8042_ctr |= I8042_CTR_KBDDIS | I8042_CTR_AUXDIS;
1000 i8042_ctr &= ~(I8042_CTR_KBDINT | I8042_CTR_AUXINT);
1001
ee1e82ce 1002 if (i8042_command(&i8042_ctr, I8042_CMD_CTL_WCTR))
5ddbc77c
DT
1003 printk(KERN_WARNING "i8042.c: Can't write CTR while resetting.\n");
1004
1da177e4
LT
1005/*
1006 * Disable MUX mode if present.
1007 */
1008
1009 if (i8042_mux_present)
386b3849 1010 i8042_set_mux_mode(false, NULL);
1da177e4
LT
1011
1012/*
de9ce703 1013 * Reset the controller if requested.
1da177e4
LT
1014 */
1015
1ca56e51
DT
1016 if (i8042_reset)
1017 i8042_controller_selftest();
1da177e4 1018
de9ce703
DT
1019/*
1020 * Restore the original control register setting.
1021 */
1022
1023 if (i8042_command(&i8042_initial_ctr, I8042_CMD_CTL_WCTR))
1da177e4
LT
1024 printk(KERN_WARNING "i8042.c: Can't restore CTR.\n");
1025}
1026
1027
1da177e4 1028/*
c7ff0d9c
TS
1029 * i8042_panic_blink() will turn the keyboard LEDs on or off and is called
1030 * when kernel panics. Flashing LEDs is useful for users running X who may
1da177e4
LT
1031 * not see the console and will help distingushing panics from "real"
1032 * lockups.
1033 *
1034 * Note that DELAY has a limit of 10ms so we will not get stuck here
1035 * waiting for KBC to free up even if KBD interrupt is off
1036 */
1037
1038#define DELAY do { mdelay(1); if (++delay > 10) return delay; } while(0)
1039
c7ff0d9c 1040static long i8042_panic_blink(int state)
1da177e4
LT
1041{
1042 long delay = 0;
c7ff0d9c 1043 char led;
1da177e4 1044
c7ff0d9c 1045 led = (state) ? 0x01 | 0x04 : 0;
1da177e4
LT
1046 while (i8042_read_status() & I8042_STR_IBF)
1047 DELAY;
19f3c3e3
DT
1048 dbg("%02x -> i8042 (panic blink)", 0xed);
1049 i8042_suppress_kbd_ack = 2;
1da177e4
LT
1050 i8042_write_data(0xed); /* set leds */
1051 DELAY;
1052 while (i8042_read_status() & I8042_STR_IBF)
1053 DELAY;
1054 DELAY;
19f3c3e3 1055 dbg("%02x -> i8042 (panic blink)", led);
1da177e4
LT
1056 i8042_write_data(led);
1057 DELAY;
1da177e4
LT
1058 return delay;
1059}
1060
1061#undef DELAY
1062
d35895db
BP
1063#ifdef CONFIG_X86
1064static void i8042_dritek_enable(void)
1065{
1066 char param = 0x90;
1067 int error;
1068
1069 error = i8042_command(&param, 0x1059);
1070 if (error)
1071 printk(KERN_WARNING
1072 "Failed to enable DRITEK extension: %d\n",
1073 error);
1074}
1075#endif
1076
82dd9eff 1077#ifdef CONFIG_PM
7e044e05 1078
1da177e4 1079/*
ebd7768d
DT
1080 * Here we try to reset everything back to a state we had
1081 * before suspending.
1da177e4
LT
1082 */
1083
1ca56e51 1084static int i8042_controller_resume(bool force_reset)
1da177e4 1085{
de9ce703 1086 int error;
1da177e4 1087
de9ce703
DT
1088 error = i8042_controller_check();
1089 if (error)
1090 return error;
2673c836 1091
1ca56e51
DT
1092 if (i8042_reset || force_reset) {
1093 error = i8042_controller_selftest();
1094 if (error)
1095 return error;
1096 }
1da177e4
LT
1097
1098/*
82dd9eff 1099 * Restore original CTR value and disable all ports
1da177e4
LT
1100 */
1101
82dd9eff
DT
1102 i8042_ctr = i8042_initial_ctr;
1103 if (i8042_direct)
1104 i8042_ctr &= ~I8042_CTR_XLATE;
de9ce703
DT
1105 i8042_ctr |= I8042_CTR_AUXDIS | I8042_CTR_KBDDIS;
1106 i8042_ctr &= ~(I8042_CTR_AUXINT | I8042_CTR_KBDINT);
1107 if (i8042_command(&i8042_ctr, I8042_CMD_CTL_WCTR)) {
2f6a77d5
JK
1108 printk(KERN_WARNING "i8042: Can't write CTR to resume, retrying...\n");
1109 msleep(50);
1110 if (i8042_command(&i8042_ctr, I8042_CMD_CTL_WCTR)) {
1111 printk(KERN_ERR "i8042: CTR write retry failed\n");
1112 return -EIO;
1113 }
de9ce703 1114 }
1da177e4 1115
d35895db
BP
1116
1117#ifdef CONFIG_X86
1118 if (i8042_dritek)
1119 i8042_dritek_enable();
1120#endif
1121
de9ce703 1122 if (i8042_mux_present) {
386b3849 1123 if (i8042_set_mux_mode(true, NULL) || i8042_enable_mux_ports())
de9ce703
DT
1124 printk(KERN_WARNING
1125 "i8042: failed to resume active multiplexor, "
1126 "mouse won't work.\n");
1127 } else if (i8042_ports[I8042_AUX_PORT_NO].serio)
1128 i8042_enable_aux_port();
1da177e4 1129
de9ce703
DT
1130 if (i8042_ports[I8042_KBD_PORT_NO].serio)
1131 i8042_enable_kbd_port();
1132
7d12e780 1133 i8042_interrupt(0, NULL);
1da177e4
LT
1134
1135 return 0;
1da177e4 1136}
ebd7768d 1137
1ca56e51
DT
1138/*
1139 * Here we try to restore the original BIOS settings to avoid
1140 * upsetting it.
1141 */
1142
1143static int i8042_pm_reset(struct device *dev)
1144{
1145 i8042_controller_reset();
1146
1147 return 0;
1148}
1149
1150static int i8042_pm_resume(struct device *dev)
1151{
1152 /*
1153 * On resume from S2R we always try to reset the controller
1154 * to bring it in a sane state. (In case of S2D we expect
1155 * BIOS to reset the controller for us.)
1156 */
1157 return i8042_controller_resume(true);
1158}
1159
c2d1a2a1
AJ
1160static int i8042_pm_thaw(struct device *dev)
1161{
1162 i8042_interrupt(0, NULL);
1163
1164 return 0;
1165}
1166
1ca56e51
DT
1167static int i8042_pm_restore(struct device *dev)
1168{
1169 return i8042_controller_resume(false);
1170}
1171
ebd7768d
DT
1172static const struct dev_pm_ops i8042_pm_ops = {
1173 .suspend = i8042_pm_reset,
1ca56e51 1174 .resume = i8042_pm_resume,
c2d1a2a1 1175 .thaw = i8042_pm_thaw,
ebd7768d
DT
1176 .poweroff = i8042_pm_reset,
1177 .restore = i8042_pm_restore,
1178};
1179
82dd9eff 1180#endif /* CONFIG_PM */
1da177e4
LT
1181
1182/*
1183 * We need to reset the 8042 back to original mode on system shutdown,
1184 * because otherwise BIOSes will be confused.
1185 */
1186
3ae5eaec 1187static void i8042_shutdown(struct platform_device *dev)
1da177e4 1188{
82dd9eff 1189 i8042_controller_reset();
1da177e4
LT
1190}
1191
f8113416 1192static int __init i8042_create_kbd_port(void)
1da177e4
LT
1193{
1194 struct serio *serio;
1195 struct i8042_port *port = &i8042_ports[I8042_KBD_PORT_NO];
1196
d39969de 1197 serio = kzalloc(sizeof(struct serio), GFP_KERNEL);
0854e52d
DT
1198 if (!serio)
1199 return -ENOMEM;
1200
1201 serio->id.type = i8042_direct ? SERIO_8042 : SERIO_8042_XL;
1202 serio->write = i8042_dumbkbd ? NULL : i8042_kbd_write;
0854e52d
DT
1203 serio->start = i8042_start;
1204 serio->stop = i8042_stop;
5ddbc77c 1205 serio->close = i8042_port_close;
0854e52d
DT
1206 serio->port_data = port;
1207 serio->dev.parent = &i8042_platform_device->dev;
de9ce703 1208 strlcpy(serio->name, "i8042 KBD port", sizeof(serio->name));
0854e52d
DT
1209 strlcpy(serio->phys, I8042_KBD_PHYS_DESC, sizeof(serio->phys));
1210
1211 port->serio = serio;
de9ce703 1212 port->irq = I8042_KBD_IRQ;
0854e52d 1213
de9ce703 1214 return 0;
1da177e4
LT
1215}
1216
f8113416 1217static int __init i8042_create_aux_port(int idx)
1da177e4
LT
1218{
1219 struct serio *serio;
de9ce703
DT
1220 int port_no = idx < 0 ? I8042_AUX_PORT_NO : I8042_MUX_PORT_NO + idx;
1221 struct i8042_port *port = &i8042_ports[port_no];
1da177e4 1222
d39969de 1223 serio = kzalloc(sizeof(struct serio), GFP_KERNEL);
0854e52d
DT
1224 if (!serio)
1225 return -ENOMEM;
1226
1227 serio->id.type = SERIO_8042;
1228 serio->write = i8042_aux_write;
0854e52d
DT
1229 serio->start = i8042_start;
1230 serio->stop = i8042_stop;
1231 serio->port_data = port;
1232 serio->dev.parent = &i8042_platform_device->dev;
de9ce703
DT
1233 if (idx < 0) {
1234 strlcpy(serio->name, "i8042 AUX port", sizeof(serio->name));
1235 strlcpy(serio->phys, I8042_AUX_PHYS_DESC, sizeof(serio->phys));
5ddbc77c 1236 serio->close = i8042_port_close;
de9ce703
DT
1237 } else {
1238 snprintf(serio->name, sizeof(serio->name), "i8042 AUX%d port", idx);
1239 snprintf(serio->phys, sizeof(serio->phys), I8042_MUX_PHYS_DESC, idx + 1);
1240 }
0854e52d
DT
1241
1242 port->serio = serio;
de9ce703
DT
1243 port->mux = idx;
1244 port->irq = I8042_AUX_IRQ;
0854e52d 1245
de9ce703 1246 return 0;
1da177e4
LT
1247}
1248
f8113416 1249static void __init i8042_free_kbd_port(void)
1da177e4 1250{
de9ce703
DT
1251 kfree(i8042_ports[I8042_KBD_PORT_NO].serio);
1252 i8042_ports[I8042_KBD_PORT_NO].serio = NULL;
1253}
1da177e4 1254
f8113416 1255static void __init i8042_free_aux_ports(void)
de9ce703
DT
1256{
1257 int i;
0854e52d 1258
de9ce703
DT
1259 for (i = I8042_AUX_PORT_NO; i < I8042_NUM_PORTS; i++) {
1260 kfree(i8042_ports[i].serio);
1261 i8042_ports[i].serio = NULL;
1262 }
1263}
0854e52d 1264
f8113416 1265static void __init i8042_register_ports(void)
de9ce703
DT
1266{
1267 int i;
0854e52d 1268
de9ce703
DT
1269 for (i = 0; i < I8042_NUM_PORTS; i++) {
1270 if (i8042_ports[i].serio) {
1271 printk(KERN_INFO "serio: %s at %#lx,%#lx irq %d\n",
1272 i8042_ports[i].serio->name,
1273 (unsigned long) I8042_DATA_REG,
1274 (unsigned long) I8042_COMMAND_REG,
1275 i8042_ports[i].irq);
1276 serio_register_port(i8042_ports[i].serio);
1277 }
1278 }
1da177e4
LT
1279}
1280
7a1904c3 1281static void __devexit i8042_unregister_ports(void)
1da177e4 1282{
de9ce703 1283 int i;
1da177e4 1284
de9ce703
DT
1285 for (i = 0; i < I8042_NUM_PORTS; i++) {
1286 if (i8042_ports[i].serio) {
1287 serio_unregister_port(i8042_ports[i].serio);
1288 i8042_ports[i].serio = NULL;
1289 }
1290 }
1291}
1292
181d683d
DT
1293/*
1294 * Checks whether port belongs to i8042 controller.
1295 */
1296bool i8042_check_port_owner(const struct serio *port)
1297{
1298 int i;
1299
1300 for (i = 0; i < I8042_NUM_PORTS; i++)
1301 if (i8042_ports[i].serio == port)
1302 return true;
1303
1304 return false;
1305}
1306EXPORT_SYMBOL(i8042_check_port_owner);
1307
de9ce703
DT
1308static void i8042_free_irqs(void)
1309{
1310 if (i8042_aux_irq_registered)
1311 free_irq(I8042_AUX_IRQ, i8042_platform_device);
1312 if (i8042_kbd_irq_registered)
1313 free_irq(I8042_KBD_IRQ, i8042_platform_device);
1314
386b3849 1315 i8042_aux_irq_registered = i8042_kbd_irq_registered = false;
de9ce703
DT
1316}
1317
f8113416 1318static int __init i8042_setup_aux(void)
de9ce703
DT
1319{
1320 int (*aux_enable)(void);
1321 int error;
1322 int i;
1da177e4 1323
de9ce703 1324 if (i8042_check_aux())
87fd6318 1325 return -ENODEV;
1da177e4 1326
de9ce703
DT
1327 if (i8042_nomux || i8042_check_mux()) {
1328 error = i8042_create_aux_port(-1);
1329 if (error)
1330 goto err_free_ports;
1331 aux_enable = i8042_enable_aux_port;
1332 } else {
1333 for (i = 0; i < I8042_NUM_MUX_PORTS; i++) {
1334 error = i8042_create_aux_port(i);
1335 if (error)
1336 goto err_free_ports;
0854e52d 1337 }
de9ce703 1338 aux_enable = i8042_enable_mux_ports;
1da177e4
LT
1339 }
1340
de9ce703
DT
1341 error = request_irq(I8042_AUX_IRQ, i8042_interrupt, IRQF_SHARED,
1342 "i8042", i8042_platform_device);
1343 if (error)
1344 goto err_free_ports;
945ef0d4 1345
de9ce703
DT
1346 if (aux_enable())
1347 goto err_free_irq;
1da177e4 1348
386b3849 1349 i8042_aux_irq_registered = true;
1da177e4 1350 return 0;
0854e52d 1351
de9ce703
DT
1352 err_free_irq:
1353 free_irq(I8042_AUX_IRQ, i8042_platform_device);
1354 err_free_ports:
1355 i8042_free_aux_ports();
1356 return error;
1357}
0854e52d 1358
f8113416 1359static int __init i8042_setup_kbd(void)
de9ce703
DT
1360{
1361 int error;
1362
1363 error = i8042_create_kbd_port();
1364 if (error)
1365 return error;
1366
1367 error = request_irq(I8042_KBD_IRQ, i8042_interrupt, IRQF_SHARED,
1368 "i8042", i8042_platform_device);
1369 if (error)
1370 goto err_free_port;
1371
1372 error = i8042_enable_kbd_port();
1373 if (error)
1374 goto err_free_irq;
1375
386b3849 1376 i8042_kbd_irq_registered = true;
de9ce703
DT
1377 return 0;
1378
1379 err_free_irq:
1380 free_irq(I8042_KBD_IRQ, i8042_platform_device);
1381 err_free_port:
1382 i8042_free_kbd_port();
1383 return error;
1da177e4
LT
1384}
1385
f8113416 1386static int __init i8042_probe(struct platform_device *dev)
1da177e4 1387{
de9ce703 1388 int error;
1da177e4 1389
ec62e1c8
DT
1390 i8042_platform_device = dev;
1391
1ca56e51
DT
1392 if (i8042_reset) {
1393 error = i8042_controller_selftest();
1394 if (error)
1395 return error;
1396 }
1da177e4 1397
de9ce703
DT
1398 error = i8042_controller_init();
1399 if (error)
1400 return error;
1401
d35895db
BP
1402#ifdef CONFIG_X86
1403 if (i8042_dritek)
1404 i8042_dritek_enable();
1405#endif
1406
de9ce703
DT
1407 if (!i8042_noaux) {
1408 error = i8042_setup_aux();
1409 if (error && error != -ENODEV && error != -EBUSY)
1410 goto out_fail;
1411 }
1412
1413 if (!i8042_nokbd) {
1414 error = i8042_setup_kbd();
1415 if (error)
1416 goto out_fail;
1417 }
de9ce703
DT
1418/*
1419 * Ok, everything is ready, let's register all serio ports
1420 */
1421 i8042_register_ports();
1422
1423 return 0;
1424
1425 out_fail:
1426 i8042_free_aux_ports(); /* in case KBD failed but AUX not */
1427 i8042_free_irqs();
1428 i8042_controller_reset();
ec62e1c8 1429 i8042_platform_device = NULL;
de9ce703
DT
1430
1431 return error;
1432}
1433
1434static int __devexit i8042_remove(struct platform_device *dev)
1435{
1436 i8042_unregister_ports();
1437 i8042_free_irqs();
1438 i8042_controller_reset();
ec62e1c8 1439 i8042_platform_device = NULL;
1da177e4 1440
87fd6318
DT
1441 return 0;
1442}
1443
1444static struct platform_driver i8042_driver = {
1445 .driver = {
1446 .name = "i8042",
1447 .owner = THIS_MODULE,
ebd7768d
DT
1448#ifdef CONFIG_PM
1449 .pm = &i8042_pm_ops,
1450#endif
87fd6318 1451 },
87fd6318 1452 .remove = __devexit_p(i8042_remove),
82dd9eff 1453 .shutdown = i8042_shutdown,
87fd6318
DT
1454};
1455
1456static int __init i8042_init(void)
1457{
ec62e1c8 1458 struct platform_device *pdev;
87fd6318
DT
1459 int err;
1460
1461 dbg_init();
1462
1463 err = i8042_platform_init();
1464 if (err)
1465 return err;
1466
de9ce703
DT
1467 err = i8042_controller_check();
1468 if (err)
1469 goto err_platform_exit;
87fd6318 1470
ec62e1c8
DT
1471 pdev = platform_create_bundle(&i8042_driver, i8042_probe, NULL, 0, NULL, 0);
1472 if (IS_ERR(pdev)) {
1473 err = PTR_ERR(pdev);
f8113416 1474 goto err_platform_exit;
87fd6318
DT
1475 }
1476
de9ce703
DT
1477 panic_blink = i8042_panic_blink;
1478
87fd6318
DT
1479 return 0;
1480
87fd6318
DT
1481 err_platform_exit:
1482 i8042_platform_exit();
87fd6318
DT
1483 return err;
1484}
1485
1486static void __exit i8042_exit(void)
1487{
f8113416 1488 platform_device_unregister(i8042_platform_device);
af045b86 1489 platform_driver_unregister(&i8042_driver);
1da177e4
LT
1490 i8042_platform_exit();
1491
1492 panic_blink = NULL;
1493}
1494
1495module_init(i8042_init);
1496module_exit(i8042_exit);