]> bbs.cooldavid.org Git - net-next-2.6.git/blame - drivers/infiniband/hw/ipath/ipath_common.h
IB/ipath: Add support for 7220 receive queue changes
[net-next-2.6.git] / drivers / infiniband / hw / ipath / ipath_common.h
CommitLineData
d41d3aeb 1/*
c7e29ff1 2 * Copyright (c) 2006, 2007 QLogic Corporation. All rights reserved.
d41d3aeb
BS
3 * Copyright (c) 2003, 2004, 2005, 2006 PathScale, Inc. All rights reserved.
4 *
5 * This software is available to you under a choice of one of two
6 * licenses. You may choose to be licensed under the terms of the GNU
7 * General Public License (GPL) Version 2, available from the file
8 * COPYING in the main directory of this source tree, or the
9 * OpenIB.org BSD license below:
10 *
11 * Redistribution and use in source and binary forms, with or
12 * without modification, are permitted provided that the following
13 * conditions are met:
14 *
15 * - Redistributions of source code must retain the above
16 * copyright notice, this list of conditions and the following
17 * disclaimer.
18 *
19 * - Redistributions in binary form must reproduce the above
20 * copyright notice, this list of conditions and the following
21 * disclaimer in the documentation and/or other materials
22 * provided with the distribution.
23 *
24 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
25 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
26 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
27 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
28 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
29 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
30 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
31 * SOFTWARE.
32 */
33
34#ifndef _IPATH_COMMON_H
35#define _IPATH_COMMON_H
36
37/*
38 * This file contains defines, structures, etc. that are used
39 * to communicate between kernel and user code.
40 */
41
27b678dd
BS
42
43/* This is the IEEE-assigned OUI for QLogic Inc. InfiniPath */
d41d3aeb
BS
44#define IPATH_SRC_OUI_1 0x00
45#define IPATH_SRC_OUI_2 0x11
46#define IPATH_SRC_OUI_3 0x75
47
48/* version of protocol header (known to chip also). In the long run,
49 * we should be able to generate and accept a range of version numbers;
50 * for now we only accept one, and it's compiled in.
51 */
52#define IPS_PROTO_VERSION 2
53
54/*
55 * These are compile time constants that you may want to enable or disable
56 * if you are trying to debug problems with code or performance.
57 * IPATH_VERBOSE_TRACING define as 1 if you want additional tracing in
58 * fastpath code
59 * IPATH_TRACE_REGWRITES define as 1 if you want register writes to be
60 * traced in faspath code
61 * _IPATH_TRACING define as 0 if you want to remove all tracing in a
62 * compilation unit
63 * _IPATH_DEBUGGING define as 0 if you want to remove debug prints
64 */
65
66/*
67 * The value in the BTH QP field that InfiniPath uses to differentiate
68 * an infinipath protocol IB packet vs standard IB transport
69 */
70#define IPATH_KD_QP 0x656b79
71
72/*
73 * valid states passed to ipath_set_linkstate() user call
74 */
75#define IPATH_IB_LINKDOWN 0
76#define IPATH_IB_LINKARM 1
77#define IPATH_IB_LINKACTIVE 2
140277e9 78#define IPATH_IB_LINKDOWN_ONLY 3
d41d3aeb
BS
79#define IPATH_IB_LINKDOWN_SLEEP 4
80#define IPATH_IB_LINKDOWN_DISABLE 5
946db67f
BS
81#define IPATH_IB_LINK_LOOPBACK 6 /* enable local loopback */
82#define IPATH_IB_LINK_EXTERNAL 7 /* normal, disable local loopback */
d41d3aeb 83
c4bce803
DO
84/*
85 * These 3 values (SDR and DDR may be ORed for auto-speed
86 * negotiation) are used for the 3rd argument to path_f_set_ib_cfg
87 * with cmd IPATH_IB_CFG_SPD_ENB, by direct calls or via sysfs. They
88 * are also the the possible values for ipath_link_speed_enabled and active
89 * The values were chosen to match values used within the IB spec.
90 */
91#define IPATH_IB_SDR 1
92#define IPATH_IB_DDR 2
93
d41d3aeb
BS
94/*
95 * stats maintained by the driver. For now, at least, this is global
96 * to all minor devices.
97 */
98struct infinipath_stats {
99 /* number of interrupts taken */
100 __u64 sps_ints;
101 /* number of interrupts for errors */
102 __u64 sps_errints;
103 /* number of errors from chip (not incl. packet errors or CRC) */
104 __u64 sps_errs;
105 /* number of packet errors from chip other than CRC */
106 __u64 sps_pkterrs;
107 /* number of packets with CRC errors (ICRC and VCRC) */
108 __u64 sps_crcerrs;
109 /* number of hardware errors reported (parity, etc.) */
110 __u64 sps_hwerrs;
111 /* number of times IB link changed state unexpectedly */
112 __u64 sps_iblink;
f17fddc9 113 __u64 sps_unused; /* was fastrcvint, no longer implemented */
d41d3aeb
BS
114 /* number of kernel (port0) packets received */
115 __u64 sps_port0pkts;
116 /* number of "ethernet" packets sent by driver */
117 __u64 sps_ether_spkts;
118 /* number of "ethernet" packets received by driver */
119 __u64 sps_ether_rpkts;
0fd41363 120 /* number of SMA packets sent by driver. Obsolete. */
d41d3aeb 121 __u64 sps_sma_spkts;
0fd41363 122 /* number of SMA packets received by driver. Obsolete. */
d41d3aeb
BS
123 __u64 sps_sma_rpkts;
124 /* number of times all ports rcvhdrq was full and packet dropped */
125 __u64 sps_hdrqfull;
126 /* number of times all ports egrtid was full and packet dropped */
127 __u64 sps_etidfull;
128 /*
129 * number of times we tried to send from driver, but no pio buffers
130 * avail
131 */
132 __u64 sps_nopiobufs;
133 /* number of ports currently open */
134 __u64 sps_ports;
135 /* list of pkeys (other than default) accepted (0 means not set) */
136 __u16 sps_pkeys[4];
1eb68b99 137 __u16 sps_unused16[4]; /* available; maintaining compatible layout */
d41d3aeb
BS
138 /* number of user ports per chip (not IB ports) */
139 __u32 sps_nports;
140 /* not our interrupt, or already handled */
141 __u32 sps_nullintr;
142 /* max number of packets handled per receive call */
143 __u32 sps_maxpkts_call;
144 /* avg number of packets handled per receive call */
145 __u32 sps_avgpkts_call;
146 /* total number of pages locked */
147 __u64 sps_pagelocks;
148 /* total number of pages unlocked */
149 __u64 sps_pageunlocks;
150 /*
151 * Number of packets dropped in kernel other than errors (ether
0fd41363 152 * packets if ipath not configured, etc.)
d41d3aeb
BS
153 */
154 __u64 sps_krdrops;
89d1e09b 155 __u64 sps_txeparity; /* PIO buffer parity error, recovered */
d41d3aeb 156 /* pad for future growth */
89d1e09b 157 __u64 __sps_pad[45];
d41d3aeb
BS
158};
159
160/*
161 * These are the status bits readable (in ascii form, 64bit value)
162 * from the "status" sysfs file.
163 */
164#define IPATH_STATUS_INITTED 0x1 /* basic initialization done */
165#define IPATH_STATUS_DISABLED 0x2 /* hardware disabled */
166/* Device has been disabled via admin request */
167#define IPATH_STATUS_ADMIN_DISABLED 0x4
d41d3aeb
BS
168/* Chip has been found and initted */
169#define IPATH_STATUS_CHIP_PRESENT 0x20
170/* IB link is at ACTIVE, usable for data traffic */
171#define IPATH_STATUS_IB_READY 0x40
172/* link is configured, LID, MTU, etc. have been set */
173#define IPATH_STATUS_IB_CONF 0x80
174/* no link established, probably no cable */
175#define IPATH_STATUS_IB_NOCABLE 0x100
176/* A Fatal hardware error has occurred. */
177#define IPATH_STATUS_HWERROR 0x200
178
179/*
180 * The list of usermode accessible registers. Also see Reg_* later in file.
181 */
182typedef enum _ipath_ureg {
183 /* (RO) DMA RcvHdr to be used next. */
184 ur_rcvhdrtail = 0,
185 /* (RW) RcvHdr entry to be processed next by host. */
186 ur_rcvhdrhead = 1,
187 /* (RO) Index of next Eager index to use. */
188 ur_rcvegrindextail = 2,
189 /* (RW) Eager TID to be processed next */
190 ur_rcvegrindexhead = 3,
191 /* For internal use only; max register number. */
192 _IPATH_UregMax
193} ipath_ureg;
194
195/* bit values for spi_runtime_flags */
196#define IPATH_RUNTIME_HT 0x1
197#define IPATH_RUNTIME_PCIE 0x2
198#define IPATH_RUNTIME_FORCE_WC_ORDER 0x4
199#define IPATH_RUNTIME_RCVHDR_COPY 0x8
9929b0fb 200#define IPATH_RUNTIME_MASTER 0x10
9355fb6a 201#define IPATH_RUNTIME_NODMA_RTAIL 0x80
20bed343
AJ
202#define IPATH_RUNTIME_FORCE_PIOAVAIL 0x400
203#define IPATH_RUNTIME_PIO_REGSWAPPED 0x800
d41d3aeb
BS
204
205/*
206 * This structure is returned by ipath_userinit() immediately after
207 * open to get implementation-specific info, and info specific to this
208 * instance.
209 *
210 * This struct must have explict pad fields where type sizes
211 * may result in different alignments between 32 and 64 bit
212 * programs, since the 64 bit * bit kernel requires the user code
213 * to have matching offsets
214 */
215struct ipath_base_info {
216 /* version of hardware, for feature checking. */
217 __u32 spi_hw_version;
218 /* version of software, for feature checking. */
219 __u32 spi_sw_version;
220 /* InfiniPath port assigned, goes into sent packets */
9929b0fb
BS
221 __u16 spi_port;
222 __u16 spi_subport;
d41d3aeb
BS
223 /*
224 * IB MTU, packets IB data must be less than this.
225 * The MTU is in bytes, and will be a multiple of 4 bytes.
226 */
227 __u32 spi_mtu;
228 /*
229 * Size of a PIO buffer. Any given packet's total size must be less
230 * than this (in words). Included is the starting control word, so
231 * if 513 is returned, then total pkt size is 512 words or less.
232 */
233 __u32 spi_piosize;
234 /* size of the TID cache in infinipath, in entries */
235 __u32 spi_tidcnt;
236 /* size of the TID Eager list in infinipath, in entries */
237 __u32 spi_tidegrcnt;
9929b0fb 238 /* size of a single receive header queue entry in words. */
d41d3aeb
BS
239 __u32 spi_rcvhdrent_size;
240 /*
241 * Count of receive header queue entries allocated.
242 * This may be less than the spu_rcvhdrcnt passed in!.
243 */
244 __u32 spi_rcvhdr_cnt;
245
246 /* per-chip and other runtime features bitmap (IPATH_RUNTIME_*) */
247 __u32 spi_runtime_flags;
248
249 /* address where receive buffer queue is mapped into */
250 __u64 spi_rcvhdr_base;
251
252 /* user program. */
253
254 /* base address of eager TID receive buffers. */
255 __u64 spi_rcv_egrbufs;
256
257 /* Allocated by initialization code, not by protocol. */
258
259 /*
260 * Size of each TID buffer in host memory, starting at
261 * spi_rcv_egrbufs. The buffers are virtually contiguous.
262 */
263 __u32 spi_rcv_egrbufsize;
264 /*
265 * The special QP (queue pair) value that identifies an infinipath
266 * protocol packet from standard IB packets. More, probably much
267 * more, to be added.
268 */
269 __u32 spi_qpair;
270
271 /*
272 * User register base for init code, not to be used directly by
273 * protocol or applications.
274 */
275 __u64 __spi_uregbase;
276 /*
277 * Maximum buffer size in bytes that can be used in a single TID
278 * entry (assuming the buffer is aligned to this boundary). This is
279 * the minimum of what the hardware and software support Guaranteed
280 * to be a power of 2.
281 */
282 __u32 spi_tid_maxsize;
283 /*
284 * alignment of each pio send buffer (byte count
285 * to add to spi_piobufbase to get to second buffer)
286 */
287 __u32 spi_pioalign;
288 /*
289 * The index of the first pio buffer available to this process;
290 * needed to do lookup in spi_pioavailaddr; not added to
291 * spi_piobufbase.
292 */
293 __u32 spi_pioindex;
294 /* number of buffers mapped for this process */
295 __u32 spi_piocnt;
296
297 /*
298 * Base address of writeonly pio buffers for this process.
299 * Each buffer has spi_piosize words, and is aligned on spi_pioalign
300 * boundaries. spi_piocnt buffers are mapped from this address
301 */
302 __u64 spi_piobufbase;
303
304 /*
305 * Base address of readonly memory copy of the pioavail registers.
306 * There are 2 bits for each buffer.
307 */
308 __u64 spi_pioavailaddr;
309
310 /*
311 * Address where driver updates a copy of the interface and driver
312 * status (IPATH_STATUS_*) as a 64 bit value. It's followed by a
313 * string indicating hardware error, if there was one.
314 */
315 __u64 spi_status;
316
317 /* number of chip ports available to user processes */
318 __u32 spi_nports;
319 /* unit number of chip we are using */
320 __u32 spi_unit;
321 /* num bufs in each contiguous set */
322 __u32 spi_rcv_egrperchunk;
323 /* size in bytes of each contiguous set */
324 __u32 spi_rcv_egrchunksize;
325 /* total size of mmap to cover full rcvegrbuffers */
326 __u32 spi_rcv_egrbuftotlen;
f37bda92
BS
327 __u32 spi_filler_for_align;
328 /* address of readonly memory copy of the rcvhdrq tail register. */
329 __u64 spi_rcvhdr_tailaddr;
9929b0fb 330
c7e29ff1 331 /* shared memory pages for subports if port is shared */
9929b0fb
BS
332 __u64 spi_subport_uregbase;
333 __u64 spi_subport_rcvegrbuf;
334 __u64 spi_subport_rcvhdr_base;
335
c7e29ff1
MD
336 /* shared memory page for hardware port if it is shared */
337 __u64 spi_port_uregbase;
338 __u64 spi_port_rcvegrbuf;
339 __u64 spi_port_rcvhdr_base;
340 __u64 spi_port_rcvhdr_tailaddr;
341
d41d3aeb
BS
342} __attribute__ ((aligned(8)));
343
344
345/*
346 * This version number is given to the driver by the user code during
347 * initialization in the spu_userversion field of ipath_user_info, so
348 * the driver can check for compatibility with user code.
349 *
350 * The major version changes when data structures
351 * change in an incompatible way. The driver must be the same or higher
352 * for initialization to succeed. In some cases, a higher version
353 * driver will not interoperate with older software, and initialization
354 * will return an error.
355 */
356#define IPATH_USER_SWMAJOR 1
357
358/*
359 * Minor version differences are always compatible
9929b0fb 360 * a within a major version, however if user software is larger
d41d3aeb
BS
361 * than driver software, some new features and/or structure fields
362 * may not be implemented; the user code must deal with this if it
9929b0fb 363 * cares, or it must abort after initialization reports the difference.
d41d3aeb 364 */
20bed343 365#define IPATH_USER_SWMINOR 6
d41d3aeb
BS
366
367#define IPATH_USER_SWVERSION ((IPATH_USER_SWMAJOR<<16) | IPATH_USER_SWMINOR)
368
369#define IPATH_KERN_TYPE 0
370
371/*
372 * Similarly, this is the kernel version going back to the user. It's
373 * slightly different, in that we want to tell if the driver was built as
27b678dd
BS
374 * part of a QLogic release, or from the driver from openfabrics.org,
375 * kernel.org, or a standard distribution, for support reasons.
376 * The high bit is 0 for non-QLogic and 1 for QLogic-built/supplied.
d41d3aeb
BS
377 *
378 * It's returned by the driver to the user code during initialization in the
379 * spi_sw_version field of ipath_base_info, so the user code can in turn
380 * check for compatibility with the kernel.
381*/
382#define IPATH_KERN_SWVERSION ((IPATH_KERN_TYPE<<31) | IPATH_USER_SWVERSION)
383
384/*
385 * This structure is passed to ipath_userinit() to tell the driver where
386 * user code buffers are, sizes, etc. The offsets and sizes of the
387 * fields must remain unchanged, for binary compatibility. It can
388 * be extended, if userversion is changed so user code can tell, if needed
389 */
390struct ipath_user_info {
391 /*
392 * version of user software, to detect compatibility issues.
393 * Should be set to IPATH_USER_SWVERSION.
394 */
395 __u32 spu_userversion;
396
397 /* desired number of receive header queue entries */
398 __u32 spu_rcvhdrcnt;
399
400 /* size of struct base_info to write to */
401 __u32 spu_base_info_size;
402
403 /*
404 * number of words in KD protocol header
405 * This tells InfiniPath how many words to copy to rcvhdrq. If 0,
406 * kernel uses a default. Once set, attempts to set any other value
407 * are an error (EAGAIN) until driver is reloaded.
408 */
409 __u32 spu_rcvhdrsize;
410
9929b0fb
BS
411 /*
412 * If two or more processes wish to share a port, each process
413 * must set the spu_subport_cnt and spu_subport_id to the same
414 * values. The only restriction on the spu_subport_id is that
415 * it be unique for a given node.
416 */
417 __u16 spu_subport_cnt;
418 __u16 spu_subport_id;
419
420 __u32 spu_unused; /* kept for compatible layout */
d41d3aeb
BS
421
422 /*
423 * address of struct base_info to write to
424 */
425 __u64 spu_base_info;
426
427} __attribute__ ((aligned(8)));
428
429/* User commands. */
430
431#define IPATH_CMD_MIN 16
432
c97d27d8 433#define __IPATH_CMD_USER_INIT 16 /* old set up userspace (for old user code) */
d41d3aeb
BS
434#define IPATH_CMD_PORT_INFO 17 /* find out what resources we got */
435#define IPATH_CMD_RECV_CTRL 18 /* control receipt of packets */
436#define IPATH_CMD_TID_UPDATE 19 /* update expected TID entries */
437#define IPATH_CMD_TID_FREE 20 /* free expected TID entries */
438#define IPATH_CMD_SET_PART_KEY 21 /* add partition key */
c7e29ff1 439#define __IPATH_CMD_SLAVE_INFO 22 /* return info on slave processes (for old user code) */
c97d27d8
BS
440#define IPATH_CMD_ASSIGN_PORT 23 /* allocate HCA and port */
441#define IPATH_CMD_USER_INIT 24 /* set up userspace */
569b87b4
AJ
442#define IPATH_CMD_UNUSED_1 25
443#define IPATH_CMD_UNUSED_2 26
444#define IPATH_CMD_PIOAVAILUPD 27 /* force an update of PIOAvail reg */
f2d04231 445#define IPATH_CMD_POLL_TYPE 28 /* set the kind of polling we want */
6ac50727 446#define IPATH_CMD_ARMLAUNCH_CTRL 29 /* armlaunch detection control */
d41d3aeb 447
6ac50727 448#define IPATH_CMD_MAX 29
f2d04231
RW
449
450/*
451 * Poll types
452 */
453#define IPATH_POLL_TYPE_URGENT 0x01
454#define IPATH_POLL_TYPE_OVERFLOW 0x02
d41d3aeb
BS
455
456struct ipath_port_info {
457 __u32 num_active; /* number of active units */
458 __u32 unit; /* unit (chip) assigned to caller */
9929b0fb
BS
459 __u16 port; /* port on unit assigned to caller */
460 __u16 subport; /* subport on unit assigned to caller */
461 __u16 num_ports; /* number of ports available on unit */
c7e29ff1 462 __u16 num_subports; /* number of subports opened on port */
d41d3aeb
BS
463};
464
465struct ipath_tid_info {
466 __u32 tidcnt;
467 /* make structure same size in 32 and 64 bit */
468 __u32 tid__unused;
469 /* virtual address of first page in transfer */
470 __u64 tidvaddr;
471 /* pointer (same size 32/64 bit) to __u16 tid array */
472 __u64 tidlist;
473
474 /*
475 * pointer (same size 32/64 bit) to bitmap of TIDs used
476 * for this call; checked for being large enough at open
477 */
478 __u64 tidmap;
479};
480
481struct ipath_cmd {
482 __u32 type; /* command type */
483 union {
484 struct ipath_tid_info tid_info;
485 struct ipath_user_info user_info;
486 /* address in userspace of struct ipath_port_info to
487 write result to */
488 __u64 port_info;
489 /* enable/disable receipt of packets */
490 __u32 recv_ctrl;
6ac50727
DO
491 /* enable/disable armlaunch errors (non-zero to enable) */
492 __u32 armlaunch_ctrl;
d41d3aeb
BS
493 /* partition key to set */
494 __u16 part_key;
9929b0fb
BS
495 /* user address of __u32 bitmask of active slaves */
496 __u64 slave_mask_addr;
f2d04231
RW
497 /* type of polling we want */
498 __u16 poll_type;
d41d3aeb
BS
499 } cmd;
500};
501
502struct ipath_iovec {
503 /* Pointer to data, but same size 32 and 64 bit */
504 __u64 iov_base;
505
506 /*
507 * Length of data; don't need 64 bits, but want
508 * ipath_sendpkt to remain same size as before 32 bit changes, so...
509 */
510 __u64 iov_len;
511};
512
513/*
514 * Describes a single packet for send. Each packet can have one or more
515 * buffers, but the total length (exclusive of IB headers) must be less
516 * than the MTU, and if using the PIO method, entire packet length,
517 * including IB headers, must be less than the ipath_piosize value (words).
518 * Use of this necessitates including sys/uio.h
519 */
520struct __ipath_sendpkt {
521 __u32 sps_flags; /* flags for packet (TBD) */
522 __u32 sps_cnt; /* number of entries to use in sps_iov */
523 /* array of iov's describing packet. TEMPORARY */
524 struct ipath_iovec sps_iov[4];
525};
526
e8e7ad71
MA
527/*
528 * diagnostics can send a packet by "writing" one of the following
529 * two structs to diag data special file
530 * The first is the legacy version for backward compatibility
531 */
98341f26
BS
532struct ipath_diag_pkt {
533 __u32 unit;
534 __u64 data;
535 __u32 len;
536};
537
e8e7ad71
MA
538/* The second diag_pkt struct is the expanded version that allows
539 * more control over the packet, specifically, by allowing a custom
540 * pbc (+ extra) qword, so that special modes and deliberate
541 * changes to CRCs can be used. The elements were also re-ordered
542 * for better alignment and to avoid padding issues.
543 */
544struct ipath_diag_xpkt {
545 __u64 data;
546 __u64 pbc_wd;
547 __u32 unit;
548 __u32 len;
549};
550
d41d3aeb
BS
551/*
552 * Data layout in I2C flash (for GUID, etc.)
553 * All fields are little-endian binary unless otherwise stated
554 */
8307c28e 555#define IPATH_FLASH_VERSION 2
d41d3aeb
BS
556struct ipath_flash {
557 /* flash layout version (IPATH_FLASH_VERSION) */
558 __u8 if_fversion;
559 /* checksum protecting if_length bytes */
560 __u8 if_csum;
561 /*
562 * valid length (in use, protected by if_csum), including
8307c28e 563 * if_fversion and if_csum themselves)
d41d3aeb
BS
564 */
565 __u8 if_length;
566 /* the GUID, in network order */
567 __u8 if_guid[8];
568 /* number of GUIDs to use, starting from if_guid */
569 __u8 if_numguid;
8307c28e 570 /* the (last 10 characters of) board serial number, in ASCII */
d41d3aeb
BS
571 char if_serial[12];
572 /* board mfg date (YYYYMMDD ASCII) */
573 char if_mfgdate[8];
574 /* last board rework/test date (YYYYMMDD ASCII) */
575 char if_testdate[8];
576 /* logging of error counts, TBD */
577 __u8 if_errcntp[4];
578 /* powered on hours, updated at driver unload */
579 __u8 if_powerhour[2];
580 /* ASCII free-form comment field */
581 char if_comment[32];
8307c28e
BS
582 /* Backwards compatible prefix for longer QLogic Serial Numbers */
583 char if_sprefix[4];
584 /* 82 bytes used, min flash size is 128 bytes */
585 __u8 if_future[46];
d41d3aeb
BS
586};
587
588/*
589 * These are the counters implemented in the chip, and are listed in order.
590 * The InterCaps naming is taken straight from the chip spec.
591 */
592struct infinipath_counters {
593 __u64 LBIntCnt;
594 __u64 LBFlowStallCnt;
3029fcc3 595 __u64 TxSDmaDescCnt; /* was Reserved1 */
d41d3aeb
BS
596 __u64 TxUnsupVLErrCnt;
597 __u64 TxDataPktCnt;
598 __u64 TxFlowPktCnt;
599 __u64 TxDwordCnt;
600 __u64 TxLenErrCnt;
601 __u64 TxMaxMinLenErrCnt;
602 __u64 TxUnderrunCnt;
603 __u64 TxFlowStallCnt;
604 __u64 TxDroppedPktCnt;
605 __u64 RxDroppedPktCnt;
606 __u64 RxDataPktCnt;
607 __u64 RxFlowPktCnt;
608 __u64 RxDwordCnt;
609 __u64 RxLenErrCnt;
610 __u64 RxMaxMinLenErrCnt;
611 __u64 RxICRCErrCnt;
612 __u64 RxVCRCErrCnt;
613 __u64 RxFlowCtrlErrCnt;
614 __u64 RxBadFormatCnt;
615 __u64 RxLinkProblemCnt;
616 __u64 RxEBPCnt;
617 __u64 RxLPCRCErrCnt;
618 __u64 RxBufOvflCnt;
619 __u64 RxTIDFullErrCnt;
620 __u64 RxTIDValidErrCnt;
621 __u64 RxPKeyMismatchCnt;
622 __u64 RxP0HdrEgrOvflCnt;
623 __u64 RxP1HdrEgrOvflCnt;
624 __u64 RxP2HdrEgrOvflCnt;
625 __u64 RxP3HdrEgrOvflCnt;
626 __u64 RxP4HdrEgrOvflCnt;
627 __u64 RxP5HdrEgrOvflCnt;
628 __u64 RxP6HdrEgrOvflCnt;
629 __u64 RxP7HdrEgrOvflCnt;
630 __u64 RxP8HdrEgrOvflCnt;
3029fcc3
RC
631 __u64 RxP9HdrEgrOvflCnt; /* was Reserved6 */
632 __u64 RxP10HdrEgrOvflCnt; /* was Reserved7 */
633 __u64 RxP11HdrEgrOvflCnt; /* new for IBA7220 */
634 __u64 RxP12HdrEgrOvflCnt; /* new for IBA7220 */
635 __u64 RxP13HdrEgrOvflCnt; /* new for IBA7220 */
636 __u64 RxP14HdrEgrOvflCnt; /* new for IBA7220 */
637 __u64 RxP15HdrEgrOvflCnt; /* new for IBA7220 */
638 __u64 RxP16HdrEgrOvflCnt; /* new for IBA7220 */
d41d3aeb
BS
639 __u64 IBStatusChangeCnt;
640 __u64 IBLinkErrRecoveryCnt;
641 __u64 IBLinkDownedCnt;
642 __u64 IBSymbolErrCnt;
3029fcc3
RC
643 /* The following are new for IBA7220 */
644 __u64 RxVL15DroppedPktCnt;
645 __u64 RxOtherLocalPhyErrCnt;
646 __u64 PcieRetryBufDiagQwordCnt;
647 __u64 ExcessBufferOvflCnt;
648 __u64 LocalLinkIntegrityErrCnt;
649 __u64 RxVlErrCnt;
650 __u64 RxDlidFltrCnt;
d41d3aeb
BS
651};
652
653/*
654 * The next set of defines are for packet headers, and chip register
655 * and memory bits that are visible to and/or used by user-mode software
656 * The other bits that are used only by the driver or diags are in
657 * ipath_registers.h
658 */
659
660/* RcvHdrFlags bits */
661#define INFINIPATH_RHF_LENGTH_MASK 0x7FF
662#define INFINIPATH_RHF_LENGTH_SHIFT 0
663#define INFINIPATH_RHF_RCVTYPE_MASK 0x7
664#define INFINIPATH_RHF_RCVTYPE_SHIFT 11
9355fb6a 665#define INFINIPATH_RHF_EGRINDEX_MASK 0xFFF
d41d3aeb 666#define INFINIPATH_RHF_EGRINDEX_SHIFT 16
9355fb6a
RC
667#define INFINIPATH_RHF_SEQ_MASK 0xF
668#define INFINIPATH_RHF_SEQ_SHIFT 0
669#define INFINIPATH_RHF_HDRQ_OFFSET_MASK 0x7FF
670#define INFINIPATH_RHF_HDRQ_OFFSET_SHIFT 4
d41d3aeb
BS
671#define INFINIPATH_RHF_H_ICRCERR 0x80000000
672#define INFINIPATH_RHF_H_VCRCERR 0x40000000
673#define INFINIPATH_RHF_H_PARITYERR 0x20000000
674#define INFINIPATH_RHF_H_LENERR 0x10000000
675#define INFINIPATH_RHF_H_MTUERR 0x08000000
676#define INFINIPATH_RHF_H_IHDRERR 0x04000000
677#define INFINIPATH_RHF_H_TIDERR 0x02000000
678#define INFINIPATH_RHF_H_MKERR 0x01000000
679#define INFINIPATH_RHF_H_IBERR 0x00800000
9355fb6a
RC
680#define INFINIPATH_RHF_H_ERR_MASK 0xFF800000
681#define INFINIPATH_RHF_L_USE_EGR 0x80000000
d41d3aeb
BS
682#define INFINIPATH_RHF_L_SWA 0x00008000
683#define INFINIPATH_RHF_L_SWB 0x00004000
684
685/* infinipath header fields */
686#define INFINIPATH_I_VERS_MASK 0xF
687#define INFINIPATH_I_VERS_SHIFT 28
688#define INFINIPATH_I_PORT_MASK 0xF
689#define INFINIPATH_I_PORT_SHIFT 24
690#define INFINIPATH_I_TID_MASK 0x7FF
691#define INFINIPATH_I_TID_SHIFT 13
692#define INFINIPATH_I_OFFSET_MASK 0x1FFF
693#define INFINIPATH_I_OFFSET_SHIFT 0
694
695/* K_PktFlags bits */
696#define INFINIPATH_KPF_INTR 0x1
9929b0fb
BS
697#define INFINIPATH_KPF_SUBPORT_MASK 0x3
698#define INFINIPATH_KPF_SUBPORT_SHIFT 1
699
700#define INFINIPATH_MAX_SUBPORT 4
d41d3aeb
BS
701
702/* SendPIO per-buffer control */
27b678dd
BS
703#define INFINIPATH_SP_TEST 0x40
704#define INFINIPATH_SP_TESTEBP 0x20
9355fb6a 705#define INFINIPATH_SP_TRIGGER_SHIFT 15
d41d3aeb
BS
706
707/* SendPIOAvail bits */
708#define INFINIPATH_SENDPIOAVAIL_BUSY_SHIFT 1
709#define INFINIPATH_SENDPIOAVAIL_CHECK_SHIFT 0
710
27b678dd
BS
711/* infinipath header format */
712struct ipath_header {
713 /*
714 * Version - 4 bits, Port - 4 bits, TID - 10 bits and Offset -
715 * 14 bits before ECO change ~28 Dec 03. After that, Vers 4,
9929b0fb 716 * Port 4, TID 11, offset 13.
27b678dd
BS
717 */
718 __le32 ver_port_tid_offset;
719 __le16 chksum;
720 __le16 pkt_flags;
721};
722
723/* infinipath user message header format.
724 * This structure contains the first 4 fields common to all protocols
725 * that employ infinipath.
726 */
727struct ipath_message_header {
728 __be16 lrh[4];
729 __be32 bth[3];
730 /* fields below this point are in host byte order */
731 struct ipath_header iph;
732 __u8 sub_opcode;
733};
734
735/* infinipath ethernet header format */
736struct ether_header {
737 __be16 lrh[4];
738 __be32 bth[3];
739 struct ipath_header iph;
740 __u8 sub_opcode;
741 __u8 cmd;
742 __be16 lid;
743 __u16 mac[3];
744 __u8 frag_num;
745 __u8 seq_num;
746 __le32 len;
747 /* MUST be of word size due to PIO write requirements */
748 __le32 csum;
749 __le16 csum_offset;
750 __le16 flags;
751 __u16 first_2_bytes;
752 __u8 unused[2]; /* currently unused */
753};
754
755
756/* IB - LRH header consts */
757#define IPATH_LRH_GRH 0x0003 /* 1. word of IB LRH - next header: GRH */
758#define IPATH_LRH_BTH 0x0002 /* 1. word of IB LRH - next header: BTH */
759
760/* misc. */
761#define SIZE_OF_CRC 1
762
763#define IPATH_DEFAULT_P_KEY 0xFFFF
764#define IPATH_PERMISSIVE_LID 0xFFFF
765#define IPATH_AETH_CREDIT_SHIFT 24
766#define IPATH_AETH_CREDIT_MASK 0x1F
767#define IPATH_AETH_CREDIT_INVAL 0x1F
768#define IPATH_PSN_MASK 0xFFFFFF
769#define IPATH_MSN_MASK 0xFFFFFF
770#define IPATH_QPN_MASK 0xFFFFFF
771#define IPATH_MULTICAST_LID_BASE 0xC000
9355fb6a 772#define IPATH_EAGER_TID_ID INFINIPATH_I_TID_MASK
27b678dd
BS
773#define IPATH_MULTICAST_QPN 0xFFFFFF
774
775/* Receive Header Queue: receive type (from infinipath) */
776#define RCVHQ_RCV_TYPE_EXPECTED 0
777#define RCVHQ_RCV_TYPE_EAGER 1
778#define RCVHQ_RCV_TYPE_NON_KD 2
779#define RCVHQ_RCV_TYPE_ERROR 3
780
781
782/* sub OpCodes - ith4x */
783#define IPATH_ITH4X_OPCODE_ENCAP 0x81
784#define IPATH_ITH4X_OPCODE_LID_ARP 0x82
785
786#define IPATH_HEADER_QUEUE_WORDS 9
787
788/* functions for extracting fields from rcvhdrq entries for the driver.
789 */
790static inline __u32 ipath_hdrget_err_flags(const __le32 * rbuf)
791{
9355fb6a 792 return __le32_to_cpu(rbuf[1]) & INFINIPATH_RHF_H_ERR_MASK;
27b678dd
BS
793}
794
795static inline __u32 ipath_hdrget_rcv_type(const __le32 * rbuf)
796{
797 return (__le32_to_cpu(rbuf[0]) >> INFINIPATH_RHF_RCVTYPE_SHIFT)
798 & INFINIPATH_RHF_RCVTYPE_MASK;
799}
800
801static inline __u32 ipath_hdrget_length_in_bytes(const __le32 * rbuf)
802{
803 return ((__le32_to_cpu(rbuf[0]) >> INFINIPATH_RHF_LENGTH_SHIFT)
804 & INFINIPATH_RHF_LENGTH_MASK) << 2;
805}
806
807static inline __u32 ipath_hdrget_index(const __le32 * rbuf)
808{
809 return (__le32_to_cpu(rbuf[0]) >> INFINIPATH_RHF_EGRINDEX_SHIFT)
810 & INFINIPATH_RHF_EGRINDEX_MASK;
811}
812
9355fb6a
RC
813static inline __u32 ipath_hdrget_seq(const __le32 *rbuf)
814{
815 return (__le32_to_cpu(rbuf[1]) >> INFINIPATH_RHF_SEQ_SHIFT)
816 & INFINIPATH_RHF_SEQ_MASK;
817}
818
819static inline __u32 ipath_hdrget_offset(const __le32 *rbuf)
820{
821 return (__le32_to_cpu(rbuf[1]) >> INFINIPATH_RHF_HDRQ_OFFSET_SHIFT)
822 & INFINIPATH_RHF_HDRQ_OFFSET_MASK;
823}
824
825static inline __u32 ipath_hdrget_use_egr_buf(const __le32 *rbuf)
826{
827 return __le32_to_cpu(rbuf[0]) & INFINIPATH_RHF_L_USE_EGR;
828}
829
27b678dd
BS
830static inline __u32 ipath_hdrget_ipath_ver(__le32 hdrword)
831{
832 return (__le32_to_cpu(hdrword) >> INFINIPATH_I_VERS_SHIFT)
833 & INFINIPATH_I_VERS_MASK;
834}
835
d41d3aeb 836#endif /* _IPATH_COMMON_H */