]> bbs.cooldavid.org Git - net-next-2.6.git/blame - drivers/gpu/drm/radeon/radeon.h
Merge branch 'for-linus' of git://git.kernel.dk/linux-2.6-block
[net-next-2.6.git] / drivers / gpu / drm / radeon / radeon.h
CommitLineData
771fe6b9
JG
1/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __RADEON_H__
29#define __RADEON_H__
30
771fe6b9
JG
31/* TODO: Here are things that needs to be done :
32 * - surface allocator & initializer : (bit like scratch reg) should
33 * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
34 * related to surface
35 * - WB : write back stuff (do it bit like scratch reg things)
36 * - Vblank : look at Jesse's rework and what we should do
37 * - r600/r700: gart & cp
38 * - cs : clean cs ioctl use bitmap & things like that.
39 * - power management stuff
40 * - Barrier in gart code
41 * - Unmappabled vram ?
42 * - TESTING, TESTING, TESTING
43 */
44
d39c3b89
JG
45/* Initialization path:
46 * We expect that acceleration initialization might fail for various
47 * reasons even thought we work hard to make it works on most
48 * configurations. In order to still have a working userspace in such
49 * situation the init path must succeed up to the memory controller
50 * initialization point. Failure before this point are considered as
51 * fatal error. Here is the init callchain :
52 * radeon_device_init perform common structure, mutex initialization
53 * asic_init setup the GPU memory layout and perform all
54 * one time initialization (failure in this
55 * function are considered fatal)
56 * asic_startup setup the GPU acceleration, in order to
57 * follow guideline the first thing this
58 * function should do is setting the GPU
59 * memory controller (only MC setup failure
60 * are considered as fatal)
61 */
62
771fe6b9
JG
63#include <asm/atomic.h>
64#include <linux/wait.h>
65#include <linux/list.h>
66#include <linux/kref.h>
67
4c788679
JG
68#include <ttm/ttm_bo_api.h>
69#include <ttm/ttm_bo_driver.h>
70#include <ttm/ttm_placement.h>
71#include <ttm/ttm_module.h>
72
c2142715 73#include "radeon_family.h"
771fe6b9
JG
74#include "radeon_mode.h"
75#include "radeon_reg.h"
771fe6b9
JG
76
77/*
78 * Modules parameters.
79 */
80extern int radeon_no_wb;
81extern int radeon_modeset;
82extern int radeon_dynclks;
83extern int radeon_r4xx_atom;
84extern int radeon_agpmode;
85extern int radeon_vram_limit;
86extern int radeon_gart_size;
87extern int radeon_benchmarking;
ecc0b326 88extern int radeon_testing;
771fe6b9 89extern int radeon_connector_table;
4ce001ab 90extern int radeon_tv;
b27b6375 91extern int radeon_new_pll;
dafc3bd5 92extern int radeon_audio;
f46c0120 93extern int radeon_disp_priority;
e2b0a8e1 94extern int radeon_hw_i2c;
771fe6b9
JG
95
96/*
97 * Copy from radeon_drv.h so we don't have to include both and have conflicting
98 * symbol;
99 */
100#define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
225758d8 101#define RADEON_FENCE_JIFFIES_TIMEOUT (HZ / 2)
e821767b 102/* RADEON_IB_POOL_SIZE must be a power of 2 */
771fe6b9
JG
103#define RADEON_IB_POOL_SIZE 16
104#define RADEON_DEBUGFS_MAX_NUM_FILES 32
105#define RADEONFB_CONN_LIMIT 4
f657c2a7 106#define RADEON_BIOS_NUM_SCRATCH 8
771fe6b9 107
771fe6b9
JG
108/*
109 * Errata workarounds.
110 */
111enum radeon_pll_errata {
112 CHIP_ERRATA_R300_CG = 0x00000001,
113 CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
114 CHIP_ERRATA_PLL_DELAY = 0x00000004
115};
116
117
118struct radeon_device;
119
120
121/*
122 * BIOS.
123 */
6a9ee8af
DA
124#define ATRM_BIOS_PAGE 4096
125
8edb381d 126#if defined(CONFIG_VGA_SWITCHEROO)
6a9ee8af
DA
127bool radeon_atrm_supported(struct pci_dev *pdev);
128int radeon_atrm_get_bios_chunk(uint8_t *bios, int offset, int len);
8edb381d
DA
129#else
130static inline bool radeon_atrm_supported(struct pci_dev *pdev)
131{
132 return false;
133}
134
135static inline int radeon_atrm_get_bios_chunk(uint8_t *bios, int offset, int len){
136 return -EINVAL;
137}
138#endif
771fe6b9
JG
139bool radeon_get_bios(struct radeon_device *rdev);
140
3ce0a23d 141
771fe6b9 142/*
3ce0a23d 143 * Dummy page
771fe6b9 144 */
3ce0a23d
JG
145struct radeon_dummy_page {
146 struct page *page;
147 dma_addr_t addr;
148};
149int radeon_dummy_page_init(struct radeon_device *rdev);
150void radeon_dummy_page_fini(struct radeon_device *rdev);
151
771fe6b9 152
3ce0a23d
JG
153/*
154 * Clocks
155 */
771fe6b9
JG
156struct radeon_clock {
157 struct radeon_pll p1pll;
158 struct radeon_pll p2pll;
bcc1c2a1 159 struct radeon_pll dcpll;
771fe6b9
JG
160 struct radeon_pll spll;
161 struct radeon_pll mpll;
162 /* 10 Khz units */
163 uint32_t default_mclk;
164 uint32_t default_sclk;
bcc1c2a1
AD
165 uint32_t default_dispclk;
166 uint32_t dp_extclk;
771fe6b9
JG
167};
168
7433874e
RM
169/*
170 * Power management
171 */
172int radeon_pm_init(struct radeon_device *rdev);
29fb52ca 173void radeon_pm_fini(struct radeon_device *rdev);
c913e23a 174void radeon_pm_compute_clocks(struct radeon_device *rdev);
ce8f5370
AD
175void radeon_pm_suspend(struct radeon_device *rdev);
176void radeon_pm_resume(struct radeon_device *rdev);
56278a8e
AD
177void radeon_combios_get_power_modes(struct radeon_device *rdev);
178void radeon_atombios_get_power_modes(struct radeon_device *rdev);
7ac9aa5a 179void radeon_atom_set_voltage(struct radeon_device *rdev, u16 level);
3ce0a23d 180
771fe6b9
JG
181/*
182 * Fences.
183 */
184struct radeon_fence_driver {
185 uint32_t scratch_reg;
186 atomic_t seq;
187 uint32_t last_seq;
225758d8
JG
188 unsigned long last_jiffies;
189 unsigned long last_timeout;
771fe6b9
JG
190 wait_queue_head_t queue;
191 rwlock_t lock;
192 struct list_head created;
193 struct list_head emited;
194 struct list_head signaled;
0a0c7596 195 bool initialized;
771fe6b9
JG
196};
197
198struct radeon_fence {
199 struct radeon_device *rdev;
200 struct kref kref;
201 struct list_head list;
202 /* protected by radeon_fence.lock */
203 uint32_t seq;
771fe6b9
JG
204 bool emited;
205 bool signaled;
206};
207
208int radeon_fence_driver_init(struct radeon_device *rdev);
209void radeon_fence_driver_fini(struct radeon_device *rdev);
210int radeon_fence_create(struct radeon_device *rdev, struct radeon_fence **fence);
211int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence *fence);
212void radeon_fence_process(struct radeon_device *rdev);
213bool radeon_fence_signaled(struct radeon_fence *fence);
214int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
215int radeon_fence_wait_next(struct radeon_device *rdev);
216int radeon_fence_wait_last(struct radeon_device *rdev);
217struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
218void radeon_fence_unref(struct radeon_fence **fence);
219
e024e110
DA
220/*
221 * Tiling registers
222 */
223struct radeon_surface_reg {
4c788679 224 struct radeon_bo *bo;
e024e110
DA
225};
226
227#define RADEON_GEM_MAX_SURFACES 8
771fe6b9
JG
228
229/*
4c788679 230 * TTM.
771fe6b9 231 */
4c788679
JG
232struct radeon_mman {
233 struct ttm_bo_global_ref bo_global_ref;
234 struct ttm_global_reference mem_global_ref;
4c788679 235 struct ttm_bo_device bdev;
0a0c7596
JG
236 bool mem_global_referenced;
237 bool initialized;
4c788679
JG
238};
239
240struct radeon_bo {
241 /* Protected by gem.mutex */
242 struct list_head list;
243 /* Protected by tbo.reserved */
312ea8da
JG
244 u32 placements[3];
245 struct ttm_placement placement;
4c788679
JG
246 struct ttm_buffer_object tbo;
247 struct ttm_bo_kmap_obj kmap;
248 unsigned pin_count;
249 void *kptr;
250 u32 tiling_flags;
251 u32 pitch;
252 int surface_reg;
253 /* Constant after initialization */
254 struct radeon_device *rdev;
255 struct drm_gem_object *gobj;
256};
771fe6b9 257
4c788679 258struct radeon_bo_list {
771fe6b9 259 struct list_head list;
4c788679 260 struct radeon_bo *bo;
771fe6b9
JG
261 uint64_t gpu_offset;
262 unsigned rdomain;
263 unsigned wdomain;
4c788679 264 u32 tiling_flags;
e8652753 265 bool reserved;
771fe6b9
JG
266};
267
771fe6b9
JG
268/*
269 * GEM objects.
270 */
271struct radeon_gem {
4c788679 272 struct mutex mutex;
771fe6b9
JG
273 struct list_head objects;
274};
275
276int radeon_gem_init(struct radeon_device *rdev);
277void radeon_gem_fini(struct radeon_device *rdev);
278int radeon_gem_object_create(struct radeon_device *rdev, int size,
4c788679
JG
279 int alignment, int initial_domain,
280 bool discardable, bool kernel,
281 struct drm_gem_object **obj);
771fe6b9
JG
282int radeon_gem_object_pin(struct drm_gem_object *obj, uint32_t pin_domain,
283 uint64_t *gpu_addr);
284void radeon_gem_object_unpin(struct drm_gem_object *obj);
285
286
287/*
288 * GART structures, functions & helpers
289 */
290struct radeon_mc;
291
292struct radeon_gart_table_ram {
293 volatile uint32_t *ptr;
294};
295
296struct radeon_gart_table_vram {
4c788679 297 struct radeon_bo *robj;
771fe6b9
JG
298 volatile uint32_t *ptr;
299};
300
301union radeon_gart_table {
302 struct radeon_gart_table_ram ram;
303 struct radeon_gart_table_vram vram;
304};
305
a77f1718 306#define RADEON_GPU_PAGE_SIZE 4096
d594e46a 307#define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1)
a77f1718 308
771fe6b9
JG
309struct radeon_gart {
310 dma_addr_t table_addr;
311 unsigned num_gpu_pages;
312 unsigned num_cpu_pages;
313 unsigned table_size;
314 union radeon_gart_table table;
315 struct page **pages;
316 dma_addr_t *pages_addr;
317 bool ready;
318};
319
320int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
321void radeon_gart_table_ram_free(struct radeon_device *rdev);
322int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
323void radeon_gart_table_vram_free(struct radeon_device *rdev);
324int radeon_gart_init(struct radeon_device *rdev);
325void radeon_gart_fini(struct radeon_device *rdev);
326void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
327 int pages);
328int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
329 int pages, struct page **pagelist);
330
331
332/*
333 * GPU MC structures, functions & helpers
334 */
335struct radeon_mc {
336 resource_size_t aper_size;
337 resource_size_t aper_base;
338 resource_size_t agp_base;
7a50f01a
DA
339 /* for some chips with <= 32MB we need to lie
340 * about vram size near mc fb location */
3ce0a23d 341 u64 mc_vram_size;
d594e46a 342 u64 visible_vram_size;
3ce0a23d
JG
343 u64 gtt_size;
344 u64 gtt_start;
345 u64 gtt_end;
3ce0a23d
JG
346 u64 vram_start;
347 u64 vram_end;
771fe6b9 348 unsigned vram_width;
3ce0a23d 349 u64 real_vram_size;
771fe6b9
JG
350 int vram_mtrr;
351 bool vram_is_ddr;
d594e46a 352 bool igp_sideport_enabled;
771fe6b9
JG
353};
354
06b6476d
AD
355bool radeon_combios_sideport_present(struct radeon_device *rdev);
356bool radeon_atombios_sideport_present(struct radeon_device *rdev);
771fe6b9
JG
357
358/*
359 * GPU scratch registers structures, functions & helpers
360 */
361struct radeon_scratch {
362 unsigned num_reg;
363 bool free[32];
364 uint32_t reg[32];
365};
366
367int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
368void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
369
370
371/*
372 * IRQS.
373 */
374struct radeon_irq {
375 bool installed;
376 bool sw_int;
377 /* FIXME: use a define max crtc rather than hardcode it */
45f9a39b 378 bool crtc_vblank_int[6];
73a6d3fc 379 wait_queue_head_t vblank_queue;
b500f680
AD
380 /* FIXME: use defines for max hpd/dacs */
381 bool hpd[6];
2031f77c
AD
382 bool gui_idle;
383 bool gui_idle_acked;
384 wait_queue_head_t idle_queue;
f2594933
CK
385 /* FIXME: use defines for max HDMI blocks */
386 bool hdmi[2];
1614f8b1
DA
387 spinlock_t sw_lock;
388 int sw_refcount;
771fe6b9
JG
389};
390
391int radeon_irq_kms_init(struct radeon_device *rdev);
392void radeon_irq_kms_fini(struct radeon_device *rdev);
1614f8b1
DA
393void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev);
394void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev);
771fe6b9
JG
395
396/*
397 * CP & ring.
398 */
399struct radeon_ib {
400 struct list_head list;
e821767b 401 unsigned idx;
771fe6b9
JG
402 uint64_t gpu_addr;
403 struct radeon_fence *fence;
e821767b 404 uint32_t *ptr;
771fe6b9 405 uint32_t length_dw;
e821767b 406 bool free;
771fe6b9
JG
407};
408
ecb114a1
DA
409/*
410 * locking -
411 * mutex protects scheduled_ibs, ready, alloc_bm
412 */
771fe6b9
JG
413struct radeon_ib_pool {
414 struct mutex mutex;
4c788679 415 struct radeon_bo *robj;
9f93ed39 416 struct list_head bogus_ib;
771fe6b9
JG
417 struct radeon_ib ibs[RADEON_IB_POOL_SIZE];
418 bool ready;
e821767b 419 unsigned head_id;
771fe6b9
JG
420};
421
422struct radeon_cp {
4c788679 423 struct radeon_bo *ring_obj;
771fe6b9
JG
424 volatile uint32_t *ring;
425 unsigned rptr;
426 unsigned wptr;
427 unsigned wptr_old;
428 unsigned ring_size;
429 unsigned ring_free_dw;
430 int count_dw;
431 uint64_t gpu_addr;
432 uint32_t align_mask;
433 uint32_t ptr_mask;
434 struct mutex mutex;
435 bool ready;
436};
437
d8f60cfc
AD
438/*
439 * R6xx+ IH ring
440 */
441struct r600_ih {
4c788679 442 struct radeon_bo *ring_obj;
d8f60cfc
AD
443 volatile uint32_t *ring;
444 unsigned rptr;
445 unsigned wptr;
446 unsigned wptr_old;
447 unsigned ring_size;
448 uint64_t gpu_addr;
d8f60cfc
AD
449 uint32_t ptr_mask;
450 spinlock_t lock;
451 bool enabled;
452};
453
3ce0a23d 454struct r600_blit {
ff82f052 455 struct mutex mutex;
4c788679 456 struct radeon_bo *shader_obj;
3ce0a23d
JG
457 u64 shader_gpu_addr;
458 u32 vs_offset, ps_offset;
459 u32 state_offset;
460 u32 state_len;
461 u32 vb_used, vb_total;
462 struct radeon_ib *vb_ib;
463};
464
771fe6b9
JG
465int radeon_ib_get(struct radeon_device *rdev, struct radeon_ib **ib);
466void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib **ib);
467int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib);
468int radeon_ib_pool_init(struct radeon_device *rdev);
469void radeon_ib_pool_fini(struct radeon_device *rdev);
470int radeon_ib_test(struct radeon_device *rdev);
9f93ed39 471extern void radeon_ib_bogus_add(struct radeon_device *rdev, struct radeon_ib *ib);
771fe6b9
JG
472/* Ring access between begin & end cannot sleep */
473void radeon_ring_free_size(struct radeon_device *rdev);
91700f3c 474int radeon_ring_alloc(struct radeon_device *rdev, unsigned ndw);
771fe6b9 475int radeon_ring_lock(struct radeon_device *rdev, unsigned ndw);
91700f3c 476void radeon_ring_commit(struct radeon_device *rdev);
771fe6b9
JG
477void radeon_ring_unlock_commit(struct radeon_device *rdev);
478void radeon_ring_unlock_undo(struct radeon_device *rdev);
479int radeon_ring_test(struct radeon_device *rdev);
480int radeon_ring_init(struct radeon_device *rdev, unsigned ring_size);
481void radeon_ring_fini(struct radeon_device *rdev);
482
483
484/*
485 * CS.
486 */
487struct radeon_cs_reloc {
488 struct drm_gem_object *gobj;
4c788679
JG
489 struct radeon_bo *robj;
490 struct radeon_bo_list lobj;
771fe6b9
JG
491 uint32_t handle;
492 uint32_t flags;
493};
494
495struct radeon_cs_chunk {
496 uint32_t chunk_id;
497 uint32_t length_dw;
513bcb46
DA
498 int kpage_idx[2];
499 uint32_t *kpage[2];
771fe6b9 500 uint32_t *kdata;
513bcb46
DA
501 void __user *user_ptr;
502 int last_copied_page;
503 int last_page_index;
771fe6b9
JG
504};
505
506struct radeon_cs_parser {
c8c15ff1 507 struct device *dev;
771fe6b9
JG
508 struct radeon_device *rdev;
509 struct drm_file *filp;
510 /* chunks */
511 unsigned nchunks;
512 struct radeon_cs_chunk *chunks;
513 uint64_t *chunks_array;
514 /* IB */
515 unsigned idx;
516 /* relocations */
517 unsigned nrelocs;
518 struct radeon_cs_reloc *relocs;
519 struct radeon_cs_reloc **relocs_ptr;
520 struct list_head validated;
521 /* indices of various chunks */
522 int chunk_ib_idx;
523 int chunk_relocs_idx;
524 struct radeon_ib *ib;
525 void *track;
3ce0a23d 526 unsigned family;
513bcb46 527 int parser_error;
771fe6b9
JG
528};
529
513bcb46
DA
530extern int radeon_cs_update_pages(struct radeon_cs_parser *p, int pg_idx);
531extern int radeon_cs_finish_pages(struct radeon_cs_parser *p);
532
533
534static inline u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx)
535{
536 struct radeon_cs_chunk *ibc = &p->chunks[p->chunk_ib_idx];
537 u32 pg_idx, pg_offset;
538 u32 idx_value = 0;
539 int new_page;
540
541 pg_idx = (idx * 4) / PAGE_SIZE;
542 pg_offset = (idx * 4) % PAGE_SIZE;
543
544 if (ibc->kpage_idx[0] == pg_idx)
545 return ibc->kpage[0][pg_offset/4];
546 if (ibc->kpage_idx[1] == pg_idx)
547 return ibc->kpage[1][pg_offset/4];
548
549 new_page = radeon_cs_update_pages(p, pg_idx);
550 if (new_page < 0) {
551 p->parser_error = new_page;
552 return 0;
553 }
554
555 idx_value = ibc->kpage[new_page][pg_offset/4];
556 return idx_value;
557}
558
771fe6b9
JG
559struct radeon_cs_packet {
560 unsigned idx;
561 unsigned type;
562 unsigned reg;
563 unsigned opcode;
564 int count;
565 unsigned one_reg_wr;
566};
567
568typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
569 struct radeon_cs_packet *pkt,
570 unsigned idx, unsigned reg);
571typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
572 struct radeon_cs_packet *pkt);
573
574
575/*
576 * AGP
577 */
578int radeon_agp_init(struct radeon_device *rdev);
0ebf1717 579void radeon_agp_resume(struct radeon_device *rdev);
10b06122 580void radeon_agp_suspend(struct radeon_device *rdev);
771fe6b9
JG
581void radeon_agp_fini(struct radeon_device *rdev);
582
583
584/*
585 * Writeback
586 */
587struct radeon_wb {
4c788679 588 struct radeon_bo *wb_obj;
771fe6b9
JG
589 volatile uint32_t *wb;
590 uint64_t gpu_addr;
591};
592
c93bb85b
JG
593/**
594 * struct radeon_pm - power management datas
595 * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
596 * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
597 * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
598 * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
599 * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
600 * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
601 * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
602 * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
603 * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
604 * @sclk: GPU clock Mhz (core bandwith depends of this clock)
605 * @needed_bandwidth: current bandwidth needs
606 *
607 * It keeps track of various data needed to take powermanagement decision.
608 * Bandwith need is used to determine minimun clock of the GPU and memory.
609 * Equation between gpu/memory clock and available bandwidth is hw dependent
610 * (type of memory, bus size, efficiency, ...)
611 */
ce8f5370
AD
612
613enum radeon_pm_method {
614 PM_METHOD_PROFILE,
615 PM_METHOD_DYNPM,
616};
617
618enum radeon_dynpm_state {
619 DYNPM_STATE_DISABLED,
620 DYNPM_STATE_MINIMUM,
621 DYNPM_STATE_PAUSED,
622 DYNPM_STATE_ACTIVE
c913e23a 623};
ce8f5370
AD
624enum radeon_dynpm_action {
625 DYNPM_ACTION_NONE,
626 DYNPM_ACTION_MINIMUM,
627 DYNPM_ACTION_DOWNCLOCK,
628 DYNPM_ACTION_UPCLOCK,
629 DYNPM_ACTION_DEFAULT
c913e23a 630};
56278a8e
AD
631
632enum radeon_voltage_type {
633 VOLTAGE_NONE = 0,
634 VOLTAGE_GPIO,
635 VOLTAGE_VDDC,
636 VOLTAGE_SW
637};
638
0ec0e74f
AD
639enum radeon_pm_state_type {
640 POWER_STATE_TYPE_DEFAULT,
641 POWER_STATE_TYPE_POWERSAVE,
642 POWER_STATE_TYPE_BATTERY,
643 POWER_STATE_TYPE_BALANCED,
644 POWER_STATE_TYPE_PERFORMANCE,
645};
646
ce8f5370
AD
647enum radeon_pm_profile_type {
648 PM_PROFILE_DEFAULT,
649 PM_PROFILE_AUTO,
650 PM_PROFILE_LOW,
651 PM_PROFILE_HIGH,
652};
653
654#define PM_PROFILE_DEFAULT_IDX 0
655#define PM_PROFILE_LOW_SH_IDX 1
656#define PM_PROFILE_HIGH_SH_IDX 2
657#define PM_PROFILE_LOW_MH_IDX 3
658#define PM_PROFILE_HIGH_MH_IDX 4
659#define PM_PROFILE_MAX 5
660
661struct radeon_pm_profile {
662 int dpms_off_ps_idx;
663 int dpms_on_ps_idx;
664 int dpms_off_cm_idx;
665 int dpms_on_cm_idx;
516d0e46
AD
666};
667
56278a8e
AD
668struct radeon_voltage {
669 enum radeon_voltage_type type;
670 /* gpio voltage */
671 struct radeon_gpio_rec gpio;
672 u32 delay; /* delay in usec from voltage drop to sclk change */
673 bool active_high; /* voltage drop is active when bit is high */
674 /* VDDC voltage */
675 u8 vddc_id; /* index into vddc voltage table */
676 u8 vddci_id; /* index into vddci voltage table */
677 bool vddci_enabled;
678 /* r6xx+ sw */
679 u32 voltage;
680};
681
d7311171
AD
682/* clock mode flags */
683#define RADEON_PM_MODE_NO_DISPLAY (1 << 0)
684
56278a8e
AD
685struct radeon_pm_clock_info {
686 /* memory clock */
687 u32 mclk;
688 /* engine clock */
689 u32 sclk;
690 /* voltage info */
691 struct radeon_voltage voltage;
d7311171 692 /* standardized clock flags */
56278a8e
AD
693 u32 flags;
694};
695
a48b9b4e 696/* state flags */
d7311171 697#define RADEON_PM_STATE_SINGLE_DISPLAY_ONLY (1 << 0)
a48b9b4e 698
56278a8e 699struct radeon_power_state {
0ec0e74f 700 enum radeon_pm_state_type type;
56278a8e
AD
701 /* XXX: use a define for num clock modes */
702 struct radeon_pm_clock_info clock_info[8];
703 /* number of valid clock modes in this power state */
704 int num_clock_modes;
56278a8e 705 struct radeon_pm_clock_info *default_clock_mode;
a48b9b4e
AD
706 /* standardized state flags */
707 u32 flags;
79daedc9
AD
708 u32 misc; /* vbios specific flags */
709 u32 misc2; /* vbios specific flags */
710 int pcie_lanes; /* pcie lanes */
56278a8e
AD
711};
712
27459324
RM
713/*
714 * Some modes are overclocked by very low value, accept them
715 */
716#define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */
717
c93bb85b 718struct radeon_pm {
c913e23a 719 struct mutex mutex;
a48b9b4e
AD
720 u32 active_crtcs;
721 int active_crtc_count;
c913e23a 722 int req_vblank;
839461d3 723 bool vblank_sync;
2031f77c 724 bool gui_idle;
c93bb85b
JG
725 fixed20_12 max_bandwidth;
726 fixed20_12 igp_sideport_mclk;
727 fixed20_12 igp_system_mclk;
728 fixed20_12 igp_ht_link_clk;
729 fixed20_12 igp_ht_link_width;
730 fixed20_12 k8_bandwidth;
731 fixed20_12 sideport_bandwidth;
732 fixed20_12 ht_bandwidth;
733 fixed20_12 core_bandwidth;
734 fixed20_12 sclk;
f47299c5 735 fixed20_12 mclk;
c93bb85b 736 fixed20_12 needed_bandwidth;
56278a8e
AD
737 /* XXX: use a define for num power modes */
738 struct radeon_power_state power_state[8];
739 /* number of valid power states */
740 int num_power_states;
a48b9b4e
AD
741 int current_power_state_index;
742 int current_clock_mode_index;
743 int requested_power_state_index;
744 int requested_clock_mode_index;
745 int default_power_state_index;
746 u32 current_sclk;
747 u32 current_mclk;
29fb52ca 748 struct radeon_i2c_chan *i2c_bus;
ce8f5370
AD
749 /* selected pm method */
750 enum radeon_pm_method pm_method;
751 /* dynpm power management */
752 struct delayed_work dynpm_idle_work;
753 enum radeon_dynpm_state dynpm_state;
754 enum radeon_dynpm_action dynpm_planned_action;
755 unsigned long dynpm_action_timeout;
756 bool dynpm_can_upclock;
757 bool dynpm_can_downclock;
758 /* profile-based power management */
759 enum radeon_pm_profile_type profile;
760 int profile_index;
761 struct radeon_pm_profile profiles[PM_PROFILE_MAX];
c93bb85b
JG
762};
763
771fe6b9
JG
764
765/*
766 * Benchmarking
767 */
768void radeon_benchmark(struct radeon_device *rdev);
769
770
ecc0b326
MD
771/*
772 * Testing
773 */
774void radeon_test_moves(struct radeon_device *rdev);
775
776
771fe6b9
JG
777/*
778 * Debugfs
779 */
780int radeon_debugfs_add_files(struct radeon_device *rdev,
781 struct drm_info_list *files,
782 unsigned nfiles);
783int radeon_debugfs_fence_init(struct radeon_device *rdev);
771fe6b9
JG
784
785
786/*
787 * ASIC specific functions.
788 */
789struct radeon_asic {
068a117c 790 int (*init)(struct radeon_device *rdev);
3ce0a23d
JG
791 void (*fini)(struct radeon_device *rdev);
792 int (*resume)(struct radeon_device *rdev);
793 int (*suspend)(struct radeon_device *rdev);
28d52043 794 void (*vga_set_state)(struct radeon_device *rdev, bool state);
225758d8 795 bool (*gpu_is_lockup)(struct radeon_device *rdev);
a2d07b74 796 int (*asic_reset)(struct radeon_device *rdev);
771fe6b9
JG
797 void (*gart_tlb_flush)(struct radeon_device *rdev);
798 int (*gart_set_page)(struct radeon_device *rdev, int i, uint64_t addr);
799 int (*cp_init)(struct radeon_device *rdev, unsigned ring_size);
800 void (*cp_fini)(struct radeon_device *rdev);
801 void (*cp_disable)(struct radeon_device *rdev);
3ce0a23d 802 void (*cp_commit)(struct radeon_device *rdev);
771fe6b9 803 void (*ring_start)(struct radeon_device *rdev);
3ce0a23d
JG
804 int (*ring_test)(struct radeon_device *rdev);
805 void (*ring_ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
771fe6b9
JG
806 int (*irq_set)(struct radeon_device *rdev);
807 int (*irq_process)(struct radeon_device *rdev);
7ed220d7 808 u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
771fe6b9
JG
809 void (*fence_ring_emit)(struct radeon_device *rdev, struct radeon_fence *fence);
810 int (*cs_parse)(struct radeon_cs_parser *p);
811 int (*copy_blit)(struct radeon_device *rdev,
812 uint64_t src_offset,
813 uint64_t dst_offset,
814 unsigned num_pages,
815 struct radeon_fence *fence);
816 int (*copy_dma)(struct radeon_device *rdev,
817 uint64_t src_offset,
818 uint64_t dst_offset,
819 unsigned num_pages,
820 struct radeon_fence *fence);
821 int (*copy)(struct radeon_device *rdev,
822 uint64_t src_offset,
823 uint64_t dst_offset,
824 unsigned num_pages,
825 struct radeon_fence *fence);
7433874e 826 uint32_t (*get_engine_clock)(struct radeon_device *rdev);
771fe6b9 827 void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
7433874e 828 uint32_t (*get_memory_clock)(struct radeon_device *rdev);
771fe6b9 829 void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
c836a412 830 int (*get_pcie_lanes)(struct radeon_device *rdev);
771fe6b9
JG
831 void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
832 void (*set_clock_gating)(struct radeon_device *rdev, int enable);
e024e110
DA
833 int (*set_surface_reg)(struct radeon_device *rdev, int reg,
834 uint32_t tiling_flags, uint32_t pitch,
835 uint32_t offset, uint32_t obj_size);
9479c54f 836 void (*clear_surface_reg)(struct radeon_device *rdev, int reg);
c93bb85b 837 void (*bandwidth_update)(struct radeon_device *rdev);
429770b3
AD
838 void (*hpd_init)(struct radeon_device *rdev);
839 void (*hpd_fini)(struct radeon_device *rdev);
840 bool (*hpd_sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
841 void (*hpd_set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
062b389c
JG
842 /* ioctl hw specific callback. Some hw might want to perform special
843 * operation on specific ioctl. For instance on wait idle some hw
844 * might want to perform and HDP flush through MMIO as it seems that
845 * some R6XX/R7XX hw doesn't take HDP flush into account if programmed
846 * through ring.
847 */
848 void (*ioctl_wait_idle)(struct radeon_device *rdev, struct radeon_bo *bo);
def9ba9c 849 bool (*gui_idle)(struct radeon_device *rdev);
ce8f5370 850 /* power management */
49e02b73
AD
851 void (*pm_misc)(struct radeon_device *rdev);
852 void (*pm_prepare)(struct radeon_device *rdev);
853 void (*pm_finish)(struct radeon_device *rdev);
ce8f5370
AD
854 void (*pm_init_profile)(struct radeon_device *rdev);
855 void (*pm_get_dynpm_state)(struct radeon_device *rdev);
771fe6b9
JG
856};
857
21f9a437
JG
858/*
859 * Asic structures
860 */
225758d8
JG
861struct r100_gpu_lockup {
862 unsigned long last_jiffies;
863 u32 last_cp_rptr;
864};
865
551ebd83 866struct r100_asic {
225758d8
JG
867 const unsigned *reg_safe_bm;
868 unsigned reg_safe_bm_size;
869 u32 hdp_cntl;
870 struct r100_gpu_lockup lockup;
551ebd83
DA
871};
872
21f9a437 873struct r300_asic {
225758d8
JG
874 const unsigned *reg_safe_bm;
875 unsigned reg_safe_bm_size;
876 u32 resync_scratch;
877 u32 hdp_cntl;
878 struct r100_gpu_lockup lockup;
21f9a437
JG
879};
880
881struct r600_asic {
225758d8
JG
882 unsigned max_pipes;
883 unsigned max_tile_pipes;
884 unsigned max_simds;
885 unsigned max_backends;
886 unsigned max_gprs;
887 unsigned max_threads;
888 unsigned max_stack_entries;
889 unsigned max_hw_contexts;
890 unsigned max_gs_threads;
891 unsigned sx_max_export_size;
892 unsigned sx_max_export_pos_size;
893 unsigned sx_max_export_smx_size;
894 unsigned sq_num_cf_insts;
895 unsigned tiling_nbanks;
896 unsigned tiling_npipes;
897 unsigned tiling_group_size;
898 struct r100_gpu_lockup lockup;
21f9a437
JG
899};
900
901struct rv770_asic {
225758d8
JG
902 unsigned max_pipes;
903 unsigned max_tile_pipes;
904 unsigned max_simds;
905 unsigned max_backends;
906 unsigned max_gprs;
907 unsigned max_threads;
908 unsigned max_stack_entries;
909 unsigned max_hw_contexts;
910 unsigned max_gs_threads;
911 unsigned sx_max_export_size;
912 unsigned sx_max_export_pos_size;
913 unsigned sx_max_export_smx_size;
914 unsigned sq_num_cf_insts;
915 unsigned sx_num_of_sets;
916 unsigned sc_prim_fifo_size;
917 unsigned sc_hiz_tile_fifo_size;
918 unsigned sc_earlyz_tile_fifo_fize;
919 unsigned tiling_nbanks;
920 unsigned tiling_npipes;
921 unsigned tiling_group_size;
922 struct r100_gpu_lockup lockup;
21f9a437
JG
923};
924
32fcdbf4
AD
925struct evergreen_asic {
926 unsigned num_ses;
927 unsigned max_pipes;
928 unsigned max_tile_pipes;
929 unsigned max_simds;
930 unsigned max_backends;
931 unsigned max_gprs;
932 unsigned max_threads;
933 unsigned max_stack_entries;
934 unsigned max_hw_contexts;
935 unsigned max_gs_threads;
936 unsigned sx_max_export_size;
937 unsigned sx_max_export_pos_size;
938 unsigned sx_max_export_smx_size;
939 unsigned sq_num_cf_insts;
940 unsigned sx_num_of_sets;
941 unsigned sc_prim_fifo_size;
942 unsigned sc_hiz_tile_fifo_size;
943 unsigned sc_earlyz_tile_fifo_size;
944 unsigned tiling_nbanks;
945 unsigned tiling_npipes;
946 unsigned tiling_group_size;
947};
948
068a117c
JG
949union radeon_asic_config {
950 struct r300_asic r300;
551ebd83 951 struct r100_asic r100;
3ce0a23d
JG
952 struct r600_asic r600;
953 struct rv770_asic rv770;
32fcdbf4 954 struct evergreen_asic evergreen;
068a117c
JG
955};
956
0a10c851
DV
957/*
958 * asic initizalization from radeon_asic.c
959 */
960void radeon_agp_disable(struct radeon_device *rdev);
961int radeon_asic_init(struct radeon_device *rdev);
962
771fe6b9
JG
963
964/*
965 * IOCTL.
966 */
967int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
968 struct drm_file *filp);
969int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
970 struct drm_file *filp);
971int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
972 struct drm_file *file_priv);
973int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
974 struct drm_file *file_priv);
975int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
976 struct drm_file *file_priv);
977int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
978 struct drm_file *file_priv);
979int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
980 struct drm_file *filp);
981int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
982 struct drm_file *filp);
983int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
984 struct drm_file *filp);
985int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
986 struct drm_file *filp);
987int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
e024e110
DA
988int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
989 struct drm_file *filp);
990int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
991 struct drm_file *filp);
771fe6b9
JG
992
993
994/*
995 * Core structure, functions and helpers.
996 */
997typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
998typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
999
1000struct radeon_device {
9f022ddf 1001 struct device *dev;
771fe6b9
JG
1002 struct drm_device *ddev;
1003 struct pci_dev *pdev;
1004 /* ASIC */
068a117c 1005 union radeon_asic_config config;
771fe6b9
JG
1006 enum radeon_family family;
1007 unsigned long flags;
1008 int usec_timeout;
1009 enum radeon_pll_errata pll_errata;
1010 int num_gb_pipes;
f779b3e5 1011 int num_z_pipes;
771fe6b9
JG
1012 int disp_priority;
1013 /* BIOS */
1014 uint8_t *bios;
1015 bool is_atom_bios;
1016 uint16_t bios_header_start;
4c788679 1017 struct radeon_bo *stollen_vga_memory;
771fe6b9 1018 /* Register mmio */
4c9bc75c
DA
1019 resource_size_t rmmio_base;
1020 resource_size_t rmmio_size;
771fe6b9 1021 void *rmmio;
771fe6b9
JG
1022 radeon_rreg_t mc_rreg;
1023 radeon_wreg_t mc_wreg;
1024 radeon_rreg_t pll_rreg;
1025 radeon_wreg_t pll_wreg;
de1b2898 1026 uint32_t pcie_reg_mask;
771fe6b9
JG
1027 radeon_rreg_t pciep_rreg;
1028 radeon_wreg_t pciep_wreg;
1029 struct radeon_clock clock;
1030 struct radeon_mc mc;
1031 struct radeon_gart gart;
1032 struct radeon_mode_info mode_info;
1033 struct radeon_scratch scratch;
1034 struct radeon_mman mman;
1035 struct radeon_fence_driver fence_drv;
1036 struct radeon_cp cp;
1037 struct radeon_ib_pool ib_pool;
1038 struct radeon_irq irq;
1039 struct radeon_asic *asic;
1040 struct radeon_gem gem;
c93bb85b 1041 struct radeon_pm pm;
f657c2a7 1042 uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
771fe6b9
JG
1043 struct mutex cs_mutex;
1044 struct radeon_wb wb;
3ce0a23d 1045 struct radeon_dummy_page dummy_page;
771fe6b9
JG
1046 bool gpu_lockup;
1047 bool shutdown;
1048 bool suspend;
ad49f501 1049 bool need_dma32;
733289c2 1050 bool accel_working;
e024e110 1051 struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
3ce0a23d
JG
1052 const struct firmware *me_fw; /* all family ME firmware */
1053 const struct firmware *pfp_fw; /* r6/700 PFP firmware */
d8f60cfc 1054 const struct firmware *rlc_fw; /* r6/700 RLC firmware */
3ce0a23d 1055 struct r600_blit r600_blit;
3e5cb98d 1056 int msi_enabled; /* msi enabled */
d8f60cfc 1057 struct r600_ih ih; /* r6/700 interrupt ring */
d4877cf2
AD
1058 struct workqueue_struct *wq;
1059 struct work_struct hotplug_work;
18917b60 1060 int num_crtc; /* number of crtcs */
40bacf16 1061 struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
5876dd24 1062 struct mutex vram_mutex;
dafc3bd5
CK
1063
1064 /* audio stuff */
1065 struct timer_list audio_timer;
1066 int audio_channels;
1067 int audio_rate;
1068 int audio_bits_per_sample;
1069 uint8_t audio_status_bits;
1070 uint8_t audio_category_code;
6a9ee8af
DA
1071
1072 bool powered_down;
ce8f5370 1073 struct notifier_block acpi_nb;
771fe6b9
JG
1074};
1075
1076int radeon_device_init(struct radeon_device *rdev,
1077 struct drm_device *ddev,
1078 struct pci_dev *pdev,
1079 uint32_t flags);
1080void radeon_device_fini(struct radeon_device *rdev);
1081int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
1082
3ce0a23d
JG
1083/* r600 blit */
1084int r600_blit_prepare_copy(struct radeon_device *rdev, int size_bytes);
1085void r600_blit_done_copy(struct radeon_device *rdev, struct radeon_fence *fence);
1086void r600_kms_blit_copy(struct radeon_device *rdev,
1087 u64 src_gpu_addr, u64 dst_gpu_addr,
1088 int size_bytes);
1089
de1b2898
DA
1090static inline uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg)
1091{
07bec2df 1092 if (reg < rdev->rmmio_size)
de1b2898
DA
1093 return readl(((void __iomem *)rdev->rmmio) + reg);
1094 else {
1095 writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
1096 return readl(((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
1097 }
1098}
1099
1100static inline void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
1101{
07bec2df 1102 if (reg < rdev->rmmio_size)
de1b2898
DA
1103 writel(v, ((void __iomem *)rdev->rmmio) + reg);
1104 else {
1105 writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
1106 writel(v, ((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
1107 }
1108}
1109
4c788679
JG
1110/*
1111 * Cast helper
1112 */
1113#define to_radeon_fence(p) ((struct radeon_fence *)(p))
771fe6b9
JG
1114
1115/*
1116 * Registers read & write functions.
1117 */
1118#define RREG8(reg) readb(((void __iomem *)rdev->rmmio) + (reg))
1119#define WREG8(reg, v) writeb(v, ((void __iomem *)rdev->rmmio) + (reg))
de1b2898 1120#define RREG32(reg) r100_mm_rreg(rdev, (reg))
3ce0a23d 1121#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg)))
de1b2898 1122#define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v))
771fe6b9
JG
1123#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1124#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1125#define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
1126#define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
1127#define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
1128#define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
de1b2898
DA
1129#define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
1130#define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
aa5120d2
RM
1131#define RREG32_PCIE_P(reg) rdev->pciep_rreg(rdev, (reg))
1132#define WREG32_PCIE_P(reg, v) rdev->pciep_wreg(rdev, (reg), (v))
771fe6b9
JG
1133#define WREG32_P(reg, val, mask) \
1134 do { \
1135 uint32_t tmp_ = RREG32(reg); \
1136 tmp_ &= (mask); \
1137 tmp_ |= ((val) & ~(mask)); \
1138 WREG32(reg, tmp_); \
1139 } while (0)
1140#define WREG32_PLL_P(reg, val, mask) \
1141 do { \
1142 uint32_t tmp_ = RREG32_PLL(reg); \
1143 tmp_ &= (mask); \
1144 tmp_ |= ((val) & ~(mask)); \
1145 WREG32_PLL(reg, tmp_); \
1146 } while (0)
3ce0a23d 1147#define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg)))
771fe6b9 1148
de1b2898
DA
1149/*
1150 * Indirect registers accessor
1151 */
1152static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
1153{
1154 uint32_t r;
1155
1156 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
1157 r = RREG32(RADEON_PCIE_DATA);
1158 return r;
1159}
1160
1161static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
1162{
1163 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
1164 WREG32(RADEON_PCIE_DATA, (v));
1165}
1166
771fe6b9
JG
1167void r100_pll_errata_after_index(struct radeon_device *rdev);
1168
1169
1170/*
1171 * ASICs helpers.
1172 */
b995e433
DA
1173#define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
1174 (rdev->pdev->device == 0x5969))
771fe6b9
JG
1175#define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
1176 (rdev->family == CHIP_RV200) || \
1177 (rdev->family == CHIP_RS100) || \
1178 (rdev->family == CHIP_RS200) || \
1179 (rdev->family == CHIP_RV250) || \
1180 (rdev->family == CHIP_RV280) || \
1181 (rdev->family == CHIP_RS300))
1182#define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
1183 (rdev->family == CHIP_RV350) || \
1184 (rdev->family == CHIP_R350) || \
1185 (rdev->family == CHIP_RV380) || \
1186 (rdev->family == CHIP_R420) || \
1187 (rdev->family == CHIP_R423) || \
1188 (rdev->family == CHIP_RV410) || \
1189 (rdev->family == CHIP_RS400) || \
1190 (rdev->family == CHIP_RS480))
1191#define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
1192#define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
1193#define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
bcc1c2a1 1194#define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR))
771fe6b9
JG
1195
1196/*
1197 * BIOS helpers.
1198 */
1199#define RBIOS8(i) (rdev->bios[i])
1200#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
1201#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
1202
1203int radeon_combios_init(struct radeon_device *rdev);
1204void radeon_combios_fini(struct radeon_device *rdev);
1205int radeon_atombios_init(struct radeon_device *rdev);
1206void radeon_atombios_fini(struct radeon_device *rdev);
1207
1208
1209/*
1210 * RING helpers.
1211 */
771fe6b9
JG
1212static inline void radeon_ring_write(struct radeon_device *rdev, uint32_t v)
1213{
1214#if DRM_DEBUG_CODE
1215 if (rdev->cp.count_dw <= 0) {
1216 DRM_ERROR("radeon: writting more dword to ring than expected !\n");
1217 }
1218#endif
1219 rdev->cp.ring[rdev->cp.wptr++] = v;
1220 rdev->cp.wptr &= rdev->cp.ptr_mask;
1221 rdev->cp.count_dw--;
1222 rdev->cp.ring_free_dw--;
1223}
1224
1225
1226/*
1227 * ASICs macro.
1228 */
068a117c 1229#define radeon_init(rdev) (rdev)->asic->init((rdev))
3ce0a23d
JG
1230#define radeon_fini(rdev) (rdev)->asic->fini((rdev))
1231#define radeon_resume(rdev) (rdev)->asic->resume((rdev))
1232#define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
771fe6b9 1233#define radeon_cs_parse(p) rdev->asic->cs_parse((p))
28d52043 1234#define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
225758d8 1235#define radeon_gpu_is_lockup(rdev) (rdev)->asic->gpu_is_lockup((rdev))
a2d07b74 1236#define radeon_asic_reset(rdev) (rdev)->asic->asic_reset((rdev))
771fe6b9
JG
1237#define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart_tlb_flush((rdev))
1238#define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart_set_page((rdev), (i), (p))
3ce0a23d 1239#define radeon_cp_commit(rdev) (rdev)->asic->cp_commit((rdev))
771fe6b9 1240#define radeon_ring_start(rdev) (rdev)->asic->ring_start((rdev))
3ce0a23d
JG
1241#define radeon_ring_test(rdev) (rdev)->asic->ring_test((rdev))
1242#define radeon_ring_ib_execute(rdev, ib) (rdev)->asic->ring_ib_execute((rdev), (ib))
771fe6b9
JG
1243#define radeon_irq_set(rdev) (rdev)->asic->irq_set((rdev))
1244#define radeon_irq_process(rdev) (rdev)->asic->irq_process((rdev))
7ed220d7 1245#define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->get_vblank_counter((rdev), (crtc))
771fe6b9
JG
1246#define radeon_fence_ring_emit(rdev, fence) (rdev)->asic->fence_ring_emit((rdev), (fence))
1247#define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy_blit((rdev), (s), (d), (np), (f))
1248#define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy_dma((rdev), (s), (d), (np), (f))
1249#define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy((rdev), (s), (d), (np), (f))
7433874e 1250#define radeon_get_engine_clock(rdev) (rdev)->asic->get_engine_clock((rdev))
771fe6b9 1251#define radeon_set_engine_clock(rdev, e) (rdev)->asic->set_engine_clock((rdev), (e))
7433874e 1252#define radeon_get_memory_clock(rdev) (rdev)->asic->get_memory_clock((rdev))
93e7de7b 1253#define radeon_set_memory_clock(rdev, e) (rdev)->asic->set_memory_clock((rdev), (e))
c836a412 1254#define radeon_get_pcie_lanes(rdev) (rdev)->asic->get_pcie_lanes((rdev))
771fe6b9
JG
1255#define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->set_pcie_lanes((rdev), (l))
1256#define radeon_set_clock_gating(rdev, e) (rdev)->asic->set_clock_gating((rdev), (e))
e024e110
DA
1257#define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->set_surface_reg((rdev), (r), (f), (p), (o), (s)))
1258#define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->clear_surface_reg((rdev), (r)))
c93bb85b 1259#define radeon_bandwidth_update(rdev) (rdev)->asic->bandwidth_update((rdev))
429770b3
AD
1260#define radeon_hpd_init(rdev) (rdev)->asic->hpd_init((rdev))
1261#define radeon_hpd_fini(rdev) (rdev)->asic->hpd_fini((rdev))
1262#define radeon_hpd_sense(rdev, hpd) (rdev)->asic->hpd_sense((rdev), (hpd))
1263#define radeon_hpd_set_polarity(rdev, hpd) (rdev)->asic->hpd_set_polarity((rdev), (hpd))
def9ba9c 1264#define radeon_gui_idle(rdev) (rdev)->asic->gui_idle((rdev))
a424816f
AD
1265#define radeon_pm_misc(rdev) (rdev)->asic->pm_misc((rdev))
1266#define radeon_pm_prepare(rdev) (rdev)->asic->pm_prepare((rdev))
1267#define radeon_pm_finish(rdev) (rdev)->asic->pm_finish((rdev))
ce8f5370
AD
1268#define radeon_pm_init_profile(rdev) (rdev)->asic->pm_init_profile((rdev))
1269#define radeon_pm_get_dynpm_state(rdev) (rdev)->asic->pm_get_dynpm_state((rdev))
771fe6b9 1270
6cf8a3f5 1271/* Common functions */
700a0cc0 1272/* AGP */
90aca4d2 1273extern int radeon_gpu_reset(struct radeon_device *rdev);
700a0cc0 1274extern void radeon_agp_disable(struct radeon_device *rdev);
4aac0473 1275extern int radeon_gart_table_vram_pin(struct radeon_device *rdev);
82568565 1276extern void radeon_gart_restore(struct radeon_device *rdev);
21f9a437
JG
1277extern int radeon_modeset_init(struct radeon_device *rdev);
1278extern void radeon_modeset_fini(struct radeon_device *rdev);
9f022ddf 1279extern bool radeon_card_posted(struct radeon_device *rdev);
f47299c5 1280extern void radeon_update_bandwidth_info(struct radeon_device *rdev);
f46c0120 1281extern void radeon_update_display_priority(struct radeon_device *rdev);
72542d77 1282extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
21f9a437
JG
1283extern int radeon_clocks_init(struct radeon_device *rdev);
1284extern void radeon_clocks_fini(struct radeon_device *rdev);
1285extern void radeon_scratch_init(struct radeon_device *rdev);
1286extern void radeon_surface_init(struct radeon_device *rdev);
1287extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
ca6ffc64 1288extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
d39c3b89 1289extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
312ea8da 1290extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
d03d8589 1291extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
d594e46a
JG
1292extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base);
1293extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
6a9ee8af
DA
1294extern int radeon_resume_kms(struct drm_device *dev);
1295extern int radeon_suspend_kms(struct drm_device *dev, pm_message_t state);
6cf8a3f5 1296
a18d7ea1 1297/* r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280 */
225758d8
JG
1298extern void r100_gpu_lockup_update(struct r100_gpu_lockup *lockup, struct radeon_cp *cp);
1299extern bool r100_gpu_cp_is_lockup(struct radeon_device *rdev, struct r100_gpu_lockup *lockup, struct radeon_cp *cp);
9f022ddf 1300
d4550907
JG
1301/* rv200,rv250,rv280 */
1302extern void r200_set_safe_registers(struct radeon_device *rdev);
9f022ddf
JG
1303
1304/* r300,r350,rv350,rv370,rv380 */
1305extern void r300_set_reg_safe(struct radeon_device *rdev);
1306extern void r300_mc_program(struct radeon_device *rdev);
d594e46a 1307extern void r300_mc_init(struct radeon_device *rdev);
ca6ffc64
JG
1308extern void r300_clock_startup(struct radeon_device *rdev);
1309extern int r300_mc_wait_for_idle(struct radeon_device *rdev);
4aac0473
JG
1310extern int rv370_pcie_gart_init(struct radeon_device *rdev);
1311extern void rv370_pcie_gart_fini(struct radeon_device *rdev);
1312extern int rv370_pcie_gart_enable(struct radeon_device *rdev);
9f022ddf 1313extern void rv370_pcie_gart_disable(struct radeon_device *rdev);
a18d7ea1 1314
905b6822 1315/* r420,r423,rv410 */
21f9a437
JG
1316extern u32 r420_mc_rreg(struct radeon_device *rdev, u32 reg);
1317extern void r420_mc_wreg(struct radeon_device *rdev, u32 reg, u32 v);
9f022ddf 1318extern int r420_debugfs_pipes_info_init(struct radeon_device *rdev);
d39c3b89 1319extern void r420_pipes_init(struct radeon_device *rdev);
905b6822 1320
21f9a437 1321/* rv515 */
d39c3b89
JG
1322struct rv515_mc_save {
1323 u32 d1vga_control;
1324 u32 d2vga_control;
1325 u32 vga_render_control;
1326 u32 vga_hdp_control;
1327 u32 d1crtc_control;
1328 u32 d2crtc_control;
1329};
21f9a437 1330extern void rv515_bandwidth_avivo_update(struct radeon_device *rdev);
d39c3b89
JG
1331extern void rv515_vga_render_disable(struct radeon_device *rdev);
1332extern void rv515_set_safe_registers(struct radeon_device *rdev);
f0ed1f65
JG
1333extern void rv515_mc_stop(struct radeon_device *rdev, struct rv515_mc_save *save);
1334extern void rv515_mc_resume(struct radeon_device *rdev, struct rv515_mc_save *save);
1335extern void rv515_clock_startup(struct radeon_device *rdev);
1336extern void rv515_debugfs(struct radeon_device *rdev);
1337extern int rv515_suspend(struct radeon_device *rdev);
21f9a437 1338
3bc68535
JG
1339/* rs400 */
1340extern int rs400_gart_init(struct radeon_device *rdev);
1341extern int rs400_gart_enable(struct radeon_device *rdev);
1342extern void rs400_gart_adjust_size(struct radeon_device *rdev);
1343extern void rs400_gart_disable(struct radeon_device *rdev);
1344extern void rs400_gart_fini(struct radeon_device *rdev);
1345
1346/* rs600 */
1347extern void rs600_set_safe_registers(struct radeon_device *rdev);
ac447df4
JG
1348extern int rs600_irq_set(struct radeon_device *rdev);
1349extern void rs600_irq_disable(struct radeon_device *rdev);
3bc68535 1350
21f9a437
JG
1351/* rs690, rs740 */
1352extern void rs690_line_buffer_adjust(struct radeon_device *rdev,
1353 struct drm_display_mode *mode1,
1354 struct drm_display_mode *mode2);
1355
1356/* r600, rv610, rv630, rv620, rv635, rv670, rs780, rs880 */
d594e46a 1357extern void r600_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
21f9a437
JG
1358extern bool r600_card_posted(struct radeon_device *rdev);
1359extern void r600_cp_stop(struct radeon_device *rdev);
fe251e2f 1360extern int r600_cp_start(struct radeon_device *rdev);
21f9a437
JG
1361extern void r600_ring_init(struct radeon_device *rdev, unsigned ring_size);
1362extern int r600_cp_resume(struct radeon_device *rdev);
655efd3d 1363extern void r600_cp_fini(struct radeon_device *rdev);
21f9a437 1364extern int r600_count_pipe_bits(uint32_t val);
21f9a437 1365extern int r600_mc_wait_for_idle(struct radeon_device *rdev);
4aac0473 1366extern int r600_pcie_gart_init(struct radeon_device *rdev);
21f9a437
JG
1367extern void r600_pcie_gart_tlb_flush(struct radeon_device *rdev);
1368extern int r600_ib_test(struct radeon_device *rdev);
1369extern int r600_ring_test(struct radeon_device *rdev);
21f9a437 1370extern void r600_wb_fini(struct radeon_device *rdev);
81cc35bf
JG
1371extern int r600_wb_enable(struct radeon_device *rdev);
1372extern void r600_wb_disable(struct radeon_device *rdev);
21f9a437
JG
1373extern void r600_scratch_init(struct radeon_device *rdev);
1374extern int r600_blit_init(struct radeon_device *rdev);
1375extern void r600_blit_fini(struct radeon_device *rdev);
d8f60cfc 1376extern int r600_init_microcode(struct radeon_device *rdev);
a2d07b74 1377extern int r600_asic_reset(struct radeon_device *rdev);
d8f60cfc
AD
1378/* r600 irq */
1379extern int r600_irq_init(struct radeon_device *rdev);
1380extern void r600_irq_fini(struct radeon_device *rdev);
1381extern void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size);
1382extern int r600_irq_set(struct radeon_device *rdev);
0c45249f 1383extern void r600_irq_suspend(struct radeon_device *rdev);
45f9a39b
AD
1384extern void r600_disable_interrupts(struct radeon_device *rdev);
1385extern void r600_rlc_stop(struct radeon_device *rdev);
0c45249f 1386/* r600 audio */
dafc3bd5
CK
1387extern int r600_audio_init(struct radeon_device *rdev);
1388extern int r600_audio_tmds_index(struct drm_encoder *encoder);
1389extern void r600_audio_set_clock(struct drm_encoder *encoder, int clock);
58bd0863
CK
1390extern int r600_audio_channels(struct radeon_device *rdev);
1391extern int r600_audio_bits_per_sample(struct radeon_device *rdev);
1392extern int r600_audio_rate(struct radeon_device *rdev);
1393extern uint8_t r600_audio_status_bits(struct radeon_device *rdev);
1394extern uint8_t r600_audio_category_code(struct radeon_device *rdev);
f2594933 1395extern void r600_audio_schedule_polling(struct radeon_device *rdev);
58bd0863
CK
1396extern void r600_audio_enable_polling(struct drm_encoder *encoder);
1397extern void r600_audio_disable_polling(struct drm_encoder *encoder);
dafc3bd5
CK
1398extern void r600_audio_fini(struct radeon_device *rdev);
1399extern void r600_hdmi_init(struct drm_encoder *encoder);
2cd6218c
RM
1400extern void r600_hdmi_enable(struct drm_encoder *encoder);
1401extern void r600_hdmi_disable(struct drm_encoder *encoder);
dafc3bd5
CK
1402extern void r600_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode);
1403extern int r600_hdmi_buffer_status_changed(struct drm_encoder *encoder);
58bd0863 1404extern void r600_hdmi_update_audio_settings(struct drm_encoder *encoder);
dafc3bd5 1405
fe251e2f
AD
1406extern void r700_cp_stop(struct radeon_device *rdev);
1407extern void r700_cp_fini(struct radeon_device *rdev);
0ca2ab52
AD
1408extern void evergreen_disable_interrupt_state(struct radeon_device *rdev);
1409extern int evergreen_irq_set(struct radeon_device *rdev);
fe251e2f 1410
bcc1c2a1
AD
1411/* evergreen */
1412struct evergreen_mc_save {
1413 u32 vga_control[6];
1414 u32 vga_render_control;
1415 u32 vga_hdp_control;
1416 u32 crtc_control[6];
1417};
1418
4c788679
JG
1419#include "radeon_object.h"
1420
771fe6b9 1421#endif