]> bbs.cooldavid.org Git - net-next-2.6.git/blame - drivers/gpu/drm/radeon/radeon.h
drm/radeon/kms/pm: add additional asic callbacks
[net-next-2.6.git] / drivers / gpu / drm / radeon / radeon.h
CommitLineData
771fe6b9
JG
1/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __RADEON_H__
29#define __RADEON_H__
30
771fe6b9
JG
31/* TODO: Here are things that needs to be done :
32 * - surface allocator & initializer : (bit like scratch reg) should
33 * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
34 * related to surface
35 * - WB : write back stuff (do it bit like scratch reg things)
36 * - Vblank : look at Jesse's rework and what we should do
37 * - r600/r700: gart & cp
38 * - cs : clean cs ioctl use bitmap & things like that.
39 * - power management stuff
40 * - Barrier in gart code
41 * - Unmappabled vram ?
42 * - TESTING, TESTING, TESTING
43 */
44
d39c3b89
JG
45/* Initialization path:
46 * We expect that acceleration initialization might fail for various
47 * reasons even thought we work hard to make it works on most
48 * configurations. In order to still have a working userspace in such
49 * situation the init path must succeed up to the memory controller
50 * initialization point. Failure before this point are considered as
51 * fatal error. Here is the init callchain :
52 * radeon_device_init perform common structure, mutex initialization
53 * asic_init setup the GPU memory layout and perform all
54 * one time initialization (failure in this
55 * function are considered fatal)
56 * asic_startup setup the GPU acceleration, in order to
57 * follow guideline the first thing this
58 * function should do is setting the GPU
59 * memory controller (only MC setup failure
60 * are considered as fatal)
61 */
62
771fe6b9
JG
63#include <asm/atomic.h>
64#include <linux/wait.h>
65#include <linux/list.h>
66#include <linux/kref.h>
67
4c788679
JG
68#include <ttm/ttm_bo_api.h>
69#include <ttm/ttm_bo_driver.h>
70#include <ttm/ttm_placement.h>
71#include <ttm/ttm_module.h>
72
c2142715 73#include "radeon_family.h"
771fe6b9
JG
74#include "radeon_mode.h"
75#include "radeon_reg.h"
771fe6b9
JG
76
77/*
78 * Modules parameters.
79 */
80extern int radeon_no_wb;
81extern int radeon_modeset;
82extern int radeon_dynclks;
83extern int radeon_r4xx_atom;
84extern int radeon_agpmode;
85extern int radeon_vram_limit;
86extern int radeon_gart_size;
87extern int radeon_benchmarking;
ecc0b326 88extern int radeon_testing;
771fe6b9 89extern int radeon_connector_table;
4ce001ab 90extern int radeon_tv;
b27b6375 91extern int radeon_new_pll;
c913e23a 92extern int radeon_dynpm;
dafc3bd5 93extern int radeon_audio;
f46c0120 94extern int radeon_disp_priority;
e2b0a8e1 95extern int radeon_hw_i2c;
771fe6b9
JG
96
97/*
98 * Copy from radeon_drv.h so we don't have to include both and have conflicting
99 * symbol;
100 */
101#define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
225758d8 102#define RADEON_FENCE_JIFFIES_TIMEOUT (HZ / 2)
e821767b 103/* RADEON_IB_POOL_SIZE must be a power of 2 */
771fe6b9
JG
104#define RADEON_IB_POOL_SIZE 16
105#define RADEON_DEBUGFS_MAX_NUM_FILES 32
106#define RADEONFB_CONN_LIMIT 4
f657c2a7 107#define RADEON_BIOS_NUM_SCRATCH 8
771fe6b9 108
771fe6b9
JG
109/*
110 * Errata workarounds.
111 */
112enum radeon_pll_errata {
113 CHIP_ERRATA_R300_CG = 0x00000001,
114 CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
115 CHIP_ERRATA_PLL_DELAY = 0x00000004
116};
117
118
119struct radeon_device;
120
121
122/*
123 * BIOS.
124 */
6a9ee8af
DA
125#define ATRM_BIOS_PAGE 4096
126
8edb381d 127#if defined(CONFIG_VGA_SWITCHEROO)
6a9ee8af
DA
128bool radeon_atrm_supported(struct pci_dev *pdev);
129int radeon_atrm_get_bios_chunk(uint8_t *bios, int offset, int len);
8edb381d
DA
130#else
131static inline bool radeon_atrm_supported(struct pci_dev *pdev)
132{
133 return false;
134}
135
136static inline int radeon_atrm_get_bios_chunk(uint8_t *bios, int offset, int len){
137 return -EINVAL;
138}
139#endif
771fe6b9
JG
140bool radeon_get_bios(struct radeon_device *rdev);
141
3ce0a23d 142
771fe6b9 143/*
3ce0a23d 144 * Dummy page
771fe6b9 145 */
3ce0a23d
JG
146struct radeon_dummy_page {
147 struct page *page;
148 dma_addr_t addr;
149};
150int radeon_dummy_page_init(struct radeon_device *rdev);
151void radeon_dummy_page_fini(struct radeon_device *rdev);
152
771fe6b9 153
3ce0a23d
JG
154/*
155 * Clocks
156 */
771fe6b9
JG
157struct radeon_clock {
158 struct radeon_pll p1pll;
159 struct radeon_pll p2pll;
bcc1c2a1 160 struct radeon_pll dcpll;
771fe6b9
JG
161 struct radeon_pll spll;
162 struct radeon_pll mpll;
163 /* 10 Khz units */
164 uint32_t default_mclk;
165 uint32_t default_sclk;
bcc1c2a1
AD
166 uint32_t default_dispclk;
167 uint32_t dp_extclk;
771fe6b9
JG
168};
169
7433874e
RM
170/*
171 * Power management
172 */
173int radeon_pm_init(struct radeon_device *rdev);
29fb52ca 174void radeon_pm_fini(struct radeon_device *rdev);
c913e23a 175void radeon_pm_compute_clocks(struct radeon_device *rdev);
56278a8e
AD
176void radeon_combios_get_power_modes(struct radeon_device *rdev);
177void radeon_atombios_get_power_modes(struct radeon_device *rdev);
bae6b562
AD
178bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish);
179void radeon_sync_with_vblank(struct radeon_device *rdev);
3ce0a23d 180
771fe6b9
JG
181/*
182 * Fences.
183 */
184struct radeon_fence_driver {
185 uint32_t scratch_reg;
186 atomic_t seq;
187 uint32_t last_seq;
225758d8
JG
188 unsigned long last_jiffies;
189 unsigned long last_timeout;
771fe6b9
JG
190 wait_queue_head_t queue;
191 rwlock_t lock;
192 struct list_head created;
193 struct list_head emited;
194 struct list_head signaled;
0a0c7596 195 bool initialized;
771fe6b9
JG
196};
197
198struct radeon_fence {
199 struct radeon_device *rdev;
200 struct kref kref;
201 struct list_head list;
202 /* protected by radeon_fence.lock */
203 uint32_t seq;
771fe6b9
JG
204 bool emited;
205 bool signaled;
206};
207
208int radeon_fence_driver_init(struct radeon_device *rdev);
209void radeon_fence_driver_fini(struct radeon_device *rdev);
210int radeon_fence_create(struct radeon_device *rdev, struct radeon_fence **fence);
211int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence *fence);
212void radeon_fence_process(struct radeon_device *rdev);
213bool radeon_fence_signaled(struct radeon_fence *fence);
214int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
215int radeon_fence_wait_next(struct radeon_device *rdev);
216int radeon_fence_wait_last(struct radeon_device *rdev);
217struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
218void radeon_fence_unref(struct radeon_fence **fence);
219
e024e110
DA
220/*
221 * Tiling registers
222 */
223struct radeon_surface_reg {
4c788679 224 struct radeon_bo *bo;
e024e110
DA
225};
226
227#define RADEON_GEM_MAX_SURFACES 8
771fe6b9
JG
228
229/*
4c788679 230 * TTM.
771fe6b9 231 */
4c788679
JG
232struct radeon_mman {
233 struct ttm_bo_global_ref bo_global_ref;
234 struct ttm_global_reference mem_global_ref;
4c788679 235 struct ttm_bo_device bdev;
0a0c7596
JG
236 bool mem_global_referenced;
237 bool initialized;
4c788679
JG
238};
239
240struct radeon_bo {
241 /* Protected by gem.mutex */
242 struct list_head list;
243 /* Protected by tbo.reserved */
312ea8da
JG
244 u32 placements[3];
245 struct ttm_placement placement;
4c788679
JG
246 struct ttm_buffer_object tbo;
247 struct ttm_bo_kmap_obj kmap;
248 unsigned pin_count;
249 void *kptr;
250 u32 tiling_flags;
251 u32 pitch;
252 int surface_reg;
253 /* Constant after initialization */
254 struct radeon_device *rdev;
255 struct drm_gem_object *gobj;
256};
771fe6b9 257
4c788679 258struct radeon_bo_list {
771fe6b9 259 struct list_head list;
4c788679 260 struct radeon_bo *bo;
771fe6b9
JG
261 uint64_t gpu_offset;
262 unsigned rdomain;
263 unsigned wdomain;
4c788679 264 u32 tiling_flags;
771fe6b9
JG
265};
266
771fe6b9
JG
267/*
268 * GEM objects.
269 */
270struct radeon_gem {
4c788679 271 struct mutex mutex;
771fe6b9
JG
272 struct list_head objects;
273};
274
275int radeon_gem_init(struct radeon_device *rdev);
276void radeon_gem_fini(struct radeon_device *rdev);
277int radeon_gem_object_create(struct radeon_device *rdev, int size,
4c788679
JG
278 int alignment, int initial_domain,
279 bool discardable, bool kernel,
280 struct drm_gem_object **obj);
771fe6b9
JG
281int radeon_gem_object_pin(struct drm_gem_object *obj, uint32_t pin_domain,
282 uint64_t *gpu_addr);
283void radeon_gem_object_unpin(struct drm_gem_object *obj);
284
285
286/*
287 * GART structures, functions & helpers
288 */
289struct radeon_mc;
290
291struct radeon_gart_table_ram {
292 volatile uint32_t *ptr;
293};
294
295struct radeon_gart_table_vram {
4c788679 296 struct radeon_bo *robj;
771fe6b9
JG
297 volatile uint32_t *ptr;
298};
299
300union radeon_gart_table {
301 struct radeon_gart_table_ram ram;
302 struct radeon_gart_table_vram vram;
303};
304
a77f1718 305#define RADEON_GPU_PAGE_SIZE 4096
d594e46a 306#define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1)
a77f1718 307
771fe6b9
JG
308struct radeon_gart {
309 dma_addr_t table_addr;
310 unsigned num_gpu_pages;
311 unsigned num_cpu_pages;
312 unsigned table_size;
313 union radeon_gart_table table;
314 struct page **pages;
315 dma_addr_t *pages_addr;
316 bool ready;
317};
318
319int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
320void radeon_gart_table_ram_free(struct radeon_device *rdev);
321int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
322void radeon_gart_table_vram_free(struct radeon_device *rdev);
323int radeon_gart_init(struct radeon_device *rdev);
324void radeon_gart_fini(struct radeon_device *rdev);
325void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
326 int pages);
327int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
328 int pages, struct page **pagelist);
329
330
331/*
332 * GPU MC structures, functions & helpers
333 */
334struct radeon_mc {
335 resource_size_t aper_size;
336 resource_size_t aper_base;
337 resource_size_t agp_base;
7a50f01a
DA
338 /* for some chips with <= 32MB we need to lie
339 * about vram size near mc fb location */
3ce0a23d 340 u64 mc_vram_size;
d594e46a 341 u64 visible_vram_size;
3ce0a23d
JG
342 u64 gtt_size;
343 u64 gtt_start;
344 u64 gtt_end;
3ce0a23d
JG
345 u64 vram_start;
346 u64 vram_end;
771fe6b9 347 unsigned vram_width;
3ce0a23d 348 u64 real_vram_size;
771fe6b9
JG
349 int vram_mtrr;
350 bool vram_is_ddr;
d594e46a 351 bool igp_sideport_enabled;
771fe6b9
JG
352};
353
06b6476d
AD
354bool radeon_combios_sideport_present(struct radeon_device *rdev);
355bool radeon_atombios_sideport_present(struct radeon_device *rdev);
771fe6b9
JG
356
357/*
358 * GPU scratch registers structures, functions & helpers
359 */
360struct radeon_scratch {
361 unsigned num_reg;
362 bool free[32];
363 uint32_t reg[32];
364};
365
366int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
367void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
368
369
370/*
371 * IRQS.
372 */
373struct radeon_irq {
374 bool installed;
375 bool sw_int;
376 /* FIXME: use a define max crtc rather than hardcode it */
45f9a39b 377 bool crtc_vblank_int[6];
73a6d3fc 378 wait_queue_head_t vblank_queue;
b500f680
AD
379 /* FIXME: use defines for max hpd/dacs */
380 bool hpd[6];
2031f77c
AD
381 bool gui_idle;
382 bool gui_idle_acked;
383 wait_queue_head_t idle_queue;
f2594933
CK
384 /* FIXME: use defines for max HDMI blocks */
385 bool hdmi[2];
1614f8b1
DA
386 spinlock_t sw_lock;
387 int sw_refcount;
771fe6b9
JG
388};
389
390int radeon_irq_kms_init(struct radeon_device *rdev);
391void radeon_irq_kms_fini(struct radeon_device *rdev);
1614f8b1
DA
392void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev);
393void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev);
771fe6b9
JG
394
395/*
396 * CP & ring.
397 */
398struct radeon_ib {
399 struct list_head list;
e821767b 400 unsigned idx;
771fe6b9
JG
401 uint64_t gpu_addr;
402 struct radeon_fence *fence;
e821767b 403 uint32_t *ptr;
771fe6b9 404 uint32_t length_dw;
e821767b 405 bool free;
771fe6b9
JG
406};
407
ecb114a1
DA
408/*
409 * locking -
410 * mutex protects scheduled_ibs, ready, alloc_bm
411 */
771fe6b9
JG
412struct radeon_ib_pool {
413 struct mutex mutex;
4c788679 414 struct radeon_bo *robj;
9f93ed39 415 struct list_head bogus_ib;
771fe6b9
JG
416 struct radeon_ib ibs[RADEON_IB_POOL_SIZE];
417 bool ready;
e821767b 418 unsigned head_id;
771fe6b9
JG
419};
420
421struct radeon_cp {
4c788679 422 struct radeon_bo *ring_obj;
771fe6b9
JG
423 volatile uint32_t *ring;
424 unsigned rptr;
425 unsigned wptr;
426 unsigned wptr_old;
427 unsigned ring_size;
428 unsigned ring_free_dw;
429 int count_dw;
430 uint64_t gpu_addr;
431 uint32_t align_mask;
432 uint32_t ptr_mask;
433 struct mutex mutex;
434 bool ready;
435};
436
d8f60cfc
AD
437/*
438 * R6xx+ IH ring
439 */
440struct r600_ih {
4c788679 441 struct radeon_bo *ring_obj;
d8f60cfc
AD
442 volatile uint32_t *ring;
443 unsigned rptr;
444 unsigned wptr;
445 unsigned wptr_old;
446 unsigned ring_size;
447 uint64_t gpu_addr;
d8f60cfc
AD
448 uint32_t ptr_mask;
449 spinlock_t lock;
450 bool enabled;
451};
452
3ce0a23d 453struct r600_blit {
ff82f052 454 struct mutex mutex;
4c788679 455 struct radeon_bo *shader_obj;
3ce0a23d
JG
456 u64 shader_gpu_addr;
457 u32 vs_offset, ps_offset;
458 u32 state_offset;
459 u32 state_len;
460 u32 vb_used, vb_total;
461 struct radeon_ib *vb_ib;
462};
463
771fe6b9
JG
464int radeon_ib_get(struct radeon_device *rdev, struct radeon_ib **ib);
465void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib **ib);
466int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib);
467int radeon_ib_pool_init(struct radeon_device *rdev);
468void radeon_ib_pool_fini(struct radeon_device *rdev);
469int radeon_ib_test(struct radeon_device *rdev);
9f93ed39 470extern void radeon_ib_bogus_add(struct radeon_device *rdev, struct radeon_ib *ib);
771fe6b9
JG
471/* Ring access between begin & end cannot sleep */
472void radeon_ring_free_size(struct radeon_device *rdev);
473int radeon_ring_lock(struct radeon_device *rdev, unsigned ndw);
474void radeon_ring_unlock_commit(struct radeon_device *rdev);
475void radeon_ring_unlock_undo(struct radeon_device *rdev);
476int radeon_ring_test(struct radeon_device *rdev);
477int radeon_ring_init(struct radeon_device *rdev, unsigned ring_size);
478void radeon_ring_fini(struct radeon_device *rdev);
479
480
481/*
482 * CS.
483 */
484struct radeon_cs_reloc {
485 struct drm_gem_object *gobj;
4c788679
JG
486 struct radeon_bo *robj;
487 struct radeon_bo_list lobj;
771fe6b9
JG
488 uint32_t handle;
489 uint32_t flags;
490};
491
492struct radeon_cs_chunk {
493 uint32_t chunk_id;
494 uint32_t length_dw;
513bcb46
DA
495 int kpage_idx[2];
496 uint32_t *kpage[2];
771fe6b9 497 uint32_t *kdata;
513bcb46
DA
498 void __user *user_ptr;
499 int last_copied_page;
500 int last_page_index;
771fe6b9
JG
501};
502
503struct radeon_cs_parser {
c8c15ff1 504 struct device *dev;
771fe6b9
JG
505 struct radeon_device *rdev;
506 struct drm_file *filp;
507 /* chunks */
508 unsigned nchunks;
509 struct radeon_cs_chunk *chunks;
510 uint64_t *chunks_array;
511 /* IB */
512 unsigned idx;
513 /* relocations */
514 unsigned nrelocs;
515 struct radeon_cs_reloc *relocs;
516 struct radeon_cs_reloc **relocs_ptr;
517 struct list_head validated;
518 /* indices of various chunks */
519 int chunk_ib_idx;
520 int chunk_relocs_idx;
521 struct radeon_ib *ib;
522 void *track;
3ce0a23d 523 unsigned family;
513bcb46 524 int parser_error;
771fe6b9
JG
525};
526
513bcb46
DA
527extern int radeon_cs_update_pages(struct radeon_cs_parser *p, int pg_idx);
528extern int radeon_cs_finish_pages(struct radeon_cs_parser *p);
529
530
531static inline u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx)
532{
533 struct radeon_cs_chunk *ibc = &p->chunks[p->chunk_ib_idx];
534 u32 pg_idx, pg_offset;
535 u32 idx_value = 0;
536 int new_page;
537
538 pg_idx = (idx * 4) / PAGE_SIZE;
539 pg_offset = (idx * 4) % PAGE_SIZE;
540
541 if (ibc->kpage_idx[0] == pg_idx)
542 return ibc->kpage[0][pg_offset/4];
543 if (ibc->kpage_idx[1] == pg_idx)
544 return ibc->kpage[1][pg_offset/4];
545
546 new_page = radeon_cs_update_pages(p, pg_idx);
547 if (new_page < 0) {
548 p->parser_error = new_page;
549 return 0;
550 }
551
552 idx_value = ibc->kpage[new_page][pg_offset/4];
553 return idx_value;
554}
555
771fe6b9
JG
556struct radeon_cs_packet {
557 unsigned idx;
558 unsigned type;
559 unsigned reg;
560 unsigned opcode;
561 int count;
562 unsigned one_reg_wr;
563};
564
565typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
566 struct radeon_cs_packet *pkt,
567 unsigned idx, unsigned reg);
568typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
569 struct radeon_cs_packet *pkt);
570
571
572/*
573 * AGP
574 */
575int radeon_agp_init(struct radeon_device *rdev);
0ebf1717 576void radeon_agp_resume(struct radeon_device *rdev);
771fe6b9
JG
577void radeon_agp_fini(struct radeon_device *rdev);
578
579
580/*
581 * Writeback
582 */
583struct radeon_wb {
4c788679 584 struct radeon_bo *wb_obj;
771fe6b9
JG
585 volatile uint32_t *wb;
586 uint64_t gpu_addr;
587};
588
c93bb85b
JG
589/**
590 * struct radeon_pm - power management datas
591 * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
592 * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
593 * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
594 * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
595 * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
596 * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
597 * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
598 * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
599 * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
600 * @sclk: GPU clock Mhz (core bandwith depends of this clock)
601 * @needed_bandwidth: current bandwidth needs
602 *
603 * It keeps track of various data needed to take powermanagement decision.
604 * Bandwith need is used to determine minimun clock of the GPU and memory.
605 * Equation between gpu/memory clock and available bandwidth is hw dependent
606 * (type of memory, bus size, efficiency, ...)
607 */
c913e23a
RM
608enum radeon_pm_state {
609 PM_STATE_DISABLED,
610 PM_STATE_MINIMUM,
611 PM_STATE_PAUSED,
612 PM_STATE_ACTIVE
613};
614enum radeon_pm_action {
615 PM_ACTION_NONE,
616 PM_ACTION_MINIMUM,
617 PM_ACTION_DOWNCLOCK,
58e21dff
AD
618 PM_ACTION_UPCLOCK,
619 PM_ACTION_DEFAULT
c913e23a 620};
56278a8e
AD
621
622enum radeon_voltage_type {
623 VOLTAGE_NONE = 0,
624 VOLTAGE_GPIO,
625 VOLTAGE_VDDC,
626 VOLTAGE_SW
627};
628
0ec0e74f
AD
629enum radeon_pm_state_type {
630 POWER_STATE_TYPE_DEFAULT,
631 POWER_STATE_TYPE_POWERSAVE,
632 POWER_STATE_TYPE_BATTERY,
633 POWER_STATE_TYPE_BALANCED,
634 POWER_STATE_TYPE_PERFORMANCE,
635};
636
516d0e46
AD
637enum radeon_pm_clock_mode_type {
638 POWER_MODE_TYPE_DEFAULT,
639 POWER_MODE_TYPE_LOW,
640 POWER_MODE_TYPE_MID,
641 POWER_MODE_TYPE_HIGH,
642};
643
56278a8e
AD
644struct radeon_voltage {
645 enum radeon_voltage_type type;
646 /* gpio voltage */
647 struct radeon_gpio_rec gpio;
648 u32 delay; /* delay in usec from voltage drop to sclk change */
649 bool active_high; /* voltage drop is active when bit is high */
650 /* VDDC voltage */
651 u8 vddc_id; /* index into vddc voltage table */
652 u8 vddci_id; /* index into vddci voltage table */
653 bool vddci_enabled;
654 /* r6xx+ sw */
655 u32 voltage;
656};
657
56278a8e
AD
658struct radeon_pm_clock_info {
659 /* memory clock */
660 u32 mclk;
661 /* engine clock */
662 u32 sclk;
663 /* voltage info */
664 struct radeon_voltage voltage;
665 /* standardized clock flags - not sure we'll need these */
666 u32 flags;
667};
668
a48b9b4e
AD
669/* state flags */
670#define RADEON_PM_SINGLE_DISPLAY_ONLY (1 << 0)
671
56278a8e 672struct radeon_power_state {
0ec0e74f 673 enum radeon_pm_state_type type;
56278a8e
AD
674 /* XXX: use a define for num clock modes */
675 struct radeon_pm_clock_info clock_info[8];
676 /* number of valid clock modes in this power state */
677 int num_clock_modes;
56278a8e 678 struct radeon_pm_clock_info *default_clock_mode;
a48b9b4e
AD
679 /* standardized state flags */
680 u32 flags;
79daedc9
AD
681 u32 misc; /* vbios specific flags */
682 u32 misc2; /* vbios specific flags */
683 int pcie_lanes; /* pcie lanes */
56278a8e
AD
684};
685
27459324
RM
686/*
687 * Some modes are overclocked by very low value, accept them
688 */
689#define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */
690
c93bb85b 691struct radeon_pm {
c913e23a 692 struct mutex mutex;
c913e23a
RM
693 struct delayed_work idle_work;
694 enum radeon_pm_state state;
695 enum radeon_pm_action planned_action;
696 unsigned long action_timeout;
a48b9b4e
AD
697 bool can_upclock;
698 bool can_downclock;
699 u32 active_crtcs;
700 int active_crtc_count;
c913e23a 701 int req_vblank;
839461d3 702 bool vblank_sync;
2031f77c 703 bool gui_idle;
c93bb85b
JG
704 fixed20_12 max_bandwidth;
705 fixed20_12 igp_sideport_mclk;
706 fixed20_12 igp_system_mclk;
707 fixed20_12 igp_ht_link_clk;
708 fixed20_12 igp_ht_link_width;
709 fixed20_12 k8_bandwidth;
710 fixed20_12 sideport_bandwidth;
711 fixed20_12 ht_bandwidth;
712 fixed20_12 core_bandwidth;
713 fixed20_12 sclk;
f47299c5 714 fixed20_12 mclk;
c93bb85b 715 fixed20_12 needed_bandwidth;
56278a8e
AD
716 /* XXX: use a define for num power modes */
717 struct radeon_power_state power_state[8];
718 /* number of valid power states */
719 int num_power_states;
a48b9b4e
AD
720 int current_power_state_index;
721 int current_clock_mode_index;
722 int requested_power_state_index;
723 int requested_clock_mode_index;
724 int default_power_state_index;
725 u32 current_sclk;
726 u32 current_mclk;
29fb52ca 727 struct radeon_i2c_chan *i2c_bus;
c93bb85b
JG
728};
729
771fe6b9
JG
730
731/*
732 * Benchmarking
733 */
734void radeon_benchmark(struct radeon_device *rdev);
735
736
ecc0b326
MD
737/*
738 * Testing
739 */
740void radeon_test_moves(struct radeon_device *rdev);
741
742
771fe6b9
JG
743/*
744 * Debugfs
745 */
746int radeon_debugfs_add_files(struct radeon_device *rdev,
747 struct drm_info_list *files,
748 unsigned nfiles);
749int radeon_debugfs_fence_init(struct radeon_device *rdev);
771fe6b9
JG
750
751
752/*
753 * ASIC specific functions.
754 */
755struct radeon_asic {
068a117c 756 int (*init)(struct radeon_device *rdev);
3ce0a23d
JG
757 void (*fini)(struct radeon_device *rdev);
758 int (*resume)(struct radeon_device *rdev);
759 int (*suspend)(struct radeon_device *rdev);
28d52043 760 void (*vga_set_state)(struct radeon_device *rdev, bool state);
225758d8 761 bool (*gpu_is_lockup)(struct radeon_device *rdev);
a2d07b74 762 int (*asic_reset)(struct radeon_device *rdev);
771fe6b9
JG
763 void (*gart_tlb_flush)(struct radeon_device *rdev);
764 int (*gart_set_page)(struct radeon_device *rdev, int i, uint64_t addr);
765 int (*cp_init)(struct radeon_device *rdev, unsigned ring_size);
766 void (*cp_fini)(struct radeon_device *rdev);
767 void (*cp_disable)(struct radeon_device *rdev);
3ce0a23d 768 void (*cp_commit)(struct radeon_device *rdev);
771fe6b9 769 void (*ring_start)(struct radeon_device *rdev);
3ce0a23d
JG
770 int (*ring_test)(struct radeon_device *rdev);
771 void (*ring_ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
771fe6b9
JG
772 int (*irq_set)(struct radeon_device *rdev);
773 int (*irq_process)(struct radeon_device *rdev);
7ed220d7 774 u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
771fe6b9
JG
775 void (*fence_ring_emit)(struct radeon_device *rdev, struct radeon_fence *fence);
776 int (*cs_parse)(struct radeon_cs_parser *p);
777 int (*copy_blit)(struct radeon_device *rdev,
778 uint64_t src_offset,
779 uint64_t dst_offset,
780 unsigned num_pages,
781 struct radeon_fence *fence);
782 int (*copy_dma)(struct radeon_device *rdev,
783 uint64_t src_offset,
784 uint64_t dst_offset,
785 unsigned num_pages,
786 struct radeon_fence *fence);
787 int (*copy)(struct radeon_device *rdev,
788 uint64_t src_offset,
789 uint64_t dst_offset,
790 unsigned num_pages,
791 struct radeon_fence *fence);
7433874e 792 uint32_t (*get_engine_clock)(struct radeon_device *rdev);
771fe6b9 793 void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
7433874e 794 uint32_t (*get_memory_clock)(struct radeon_device *rdev);
771fe6b9 795 void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
c836a412 796 int (*get_pcie_lanes)(struct radeon_device *rdev);
771fe6b9
JG
797 void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
798 void (*set_clock_gating)(struct radeon_device *rdev, int enable);
e024e110
DA
799 int (*set_surface_reg)(struct radeon_device *rdev, int reg,
800 uint32_t tiling_flags, uint32_t pitch,
801 uint32_t offset, uint32_t obj_size);
9479c54f 802 void (*clear_surface_reg)(struct radeon_device *rdev, int reg);
c93bb85b 803 void (*bandwidth_update)(struct radeon_device *rdev);
429770b3
AD
804 void (*hpd_init)(struct radeon_device *rdev);
805 void (*hpd_fini)(struct radeon_device *rdev);
806 bool (*hpd_sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
807 void (*hpd_set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
062b389c
JG
808 /* ioctl hw specific callback. Some hw might want to perform special
809 * operation on specific ioctl. For instance on wait idle some hw
810 * might want to perform and HDP flush through MMIO as it seems that
811 * some R6XX/R7XX hw doesn't take HDP flush into account if programmed
812 * through ring.
813 */
814 void (*ioctl_wait_idle)(struct radeon_device *rdev, struct radeon_bo *bo);
def9ba9c 815 bool (*gui_idle)(struct radeon_device *rdev);
a48b9b4e 816 void (*get_power_state)(struct radeon_device *rdev, enum radeon_pm_action action);
bae6b562 817 void (*set_power_state)(struct radeon_device *rdev);
49e02b73
AD
818 void (*pm_misc)(struct radeon_device *rdev);
819 void (*pm_prepare)(struct radeon_device *rdev);
820 void (*pm_finish)(struct radeon_device *rdev);
771fe6b9
JG
821};
822
21f9a437
JG
823/*
824 * Asic structures
825 */
225758d8
JG
826struct r100_gpu_lockup {
827 unsigned long last_jiffies;
828 u32 last_cp_rptr;
829};
830
551ebd83 831struct r100_asic {
225758d8
JG
832 const unsigned *reg_safe_bm;
833 unsigned reg_safe_bm_size;
834 u32 hdp_cntl;
835 struct r100_gpu_lockup lockup;
551ebd83
DA
836};
837
21f9a437 838struct r300_asic {
225758d8
JG
839 const unsigned *reg_safe_bm;
840 unsigned reg_safe_bm_size;
841 u32 resync_scratch;
842 u32 hdp_cntl;
843 struct r100_gpu_lockup lockup;
21f9a437
JG
844};
845
846struct r600_asic {
225758d8
JG
847 unsigned max_pipes;
848 unsigned max_tile_pipes;
849 unsigned max_simds;
850 unsigned max_backends;
851 unsigned max_gprs;
852 unsigned max_threads;
853 unsigned max_stack_entries;
854 unsigned max_hw_contexts;
855 unsigned max_gs_threads;
856 unsigned sx_max_export_size;
857 unsigned sx_max_export_pos_size;
858 unsigned sx_max_export_smx_size;
859 unsigned sq_num_cf_insts;
860 unsigned tiling_nbanks;
861 unsigned tiling_npipes;
862 unsigned tiling_group_size;
863 struct r100_gpu_lockup lockup;
21f9a437
JG
864};
865
866struct rv770_asic {
225758d8
JG
867 unsigned max_pipes;
868 unsigned max_tile_pipes;
869 unsigned max_simds;
870 unsigned max_backends;
871 unsigned max_gprs;
872 unsigned max_threads;
873 unsigned max_stack_entries;
874 unsigned max_hw_contexts;
875 unsigned max_gs_threads;
876 unsigned sx_max_export_size;
877 unsigned sx_max_export_pos_size;
878 unsigned sx_max_export_smx_size;
879 unsigned sq_num_cf_insts;
880 unsigned sx_num_of_sets;
881 unsigned sc_prim_fifo_size;
882 unsigned sc_hiz_tile_fifo_size;
883 unsigned sc_earlyz_tile_fifo_fize;
884 unsigned tiling_nbanks;
885 unsigned tiling_npipes;
886 unsigned tiling_group_size;
887 struct r100_gpu_lockup lockup;
21f9a437
JG
888};
889
32fcdbf4
AD
890struct evergreen_asic {
891 unsigned num_ses;
892 unsigned max_pipes;
893 unsigned max_tile_pipes;
894 unsigned max_simds;
895 unsigned max_backends;
896 unsigned max_gprs;
897 unsigned max_threads;
898 unsigned max_stack_entries;
899 unsigned max_hw_contexts;
900 unsigned max_gs_threads;
901 unsigned sx_max_export_size;
902 unsigned sx_max_export_pos_size;
903 unsigned sx_max_export_smx_size;
904 unsigned sq_num_cf_insts;
905 unsigned sx_num_of_sets;
906 unsigned sc_prim_fifo_size;
907 unsigned sc_hiz_tile_fifo_size;
908 unsigned sc_earlyz_tile_fifo_size;
909 unsigned tiling_nbanks;
910 unsigned tiling_npipes;
911 unsigned tiling_group_size;
912};
913
068a117c
JG
914union radeon_asic_config {
915 struct r300_asic r300;
551ebd83 916 struct r100_asic r100;
3ce0a23d
JG
917 struct r600_asic r600;
918 struct rv770_asic rv770;
32fcdbf4 919 struct evergreen_asic evergreen;
068a117c
JG
920};
921
0a10c851
DV
922/*
923 * asic initizalization from radeon_asic.c
924 */
925void radeon_agp_disable(struct radeon_device *rdev);
926int radeon_asic_init(struct radeon_device *rdev);
927
771fe6b9
JG
928
929/*
930 * IOCTL.
931 */
932int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
933 struct drm_file *filp);
934int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
935 struct drm_file *filp);
936int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
937 struct drm_file *file_priv);
938int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
939 struct drm_file *file_priv);
940int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
941 struct drm_file *file_priv);
942int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
943 struct drm_file *file_priv);
944int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
945 struct drm_file *filp);
946int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
947 struct drm_file *filp);
948int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
949 struct drm_file *filp);
950int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
951 struct drm_file *filp);
952int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
e024e110
DA
953int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
954 struct drm_file *filp);
955int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
956 struct drm_file *filp);
771fe6b9
JG
957
958
959/*
960 * Core structure, functions and helpers.
961 */
962typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
963typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
964
965struct radeon_device {
9f022ddf 966 struct device *dev;
771fe6b9
JG
967 struct drm_device *ddev;
968 struct pci_dev *pdev;
969 /* ASIC */
068a117c 970 union radeon_asic_config config;
771fe6b9
JG
971 enum radeon_family family;
972 unsigned long flags;
973 int usec_timeout;
974 enum radeon_pll_errata pll_errata;
975 int num_gb_pipes;
f779b3e5 976 int num_z_pipes;
771fe6b9
JG
977 int disp_priority;
978 /* BIOS */
979 uint8_t *bios;
980 bool is_atom_bios;
981 uint16_t bios_header_start;
4c788679 982 struct radeon_bo *stollen_vga_memory;
771fe6b9 983 /* Register mmio */
4c9bc75c
DA
984 resource_size_t rmmio_base;
985 resource_size_t rmmio_size;
771fe6b9 986 void *rmmio;
771fe6b9
JG
987 radeon_rreg_t mc_rreg;
988 radeon_wreg_t mc_wreg;
989 radeon_rreg_t pll_rreg;
990 radeon_wreg_t pll_wreg;
de1b2898 991 uint32_t pcie_reg_mask;
771fe6b9
JG
992 radeon_rreg_t pciep_rreg;
993 radeon_wreg_t pciep_wreg;
994 struct radeon_clock clock;
995 struct radeon_mc mc;
996 struct radeon_gart gart;
997 struct radeon_mode_info mode_info;
998 struct radeon_scratch scratch;
999 struct radeon_mman mman;
1000 struct radeon_fence_driver fence_drv;
1001 struct radeon_cp cp;
1002 struct radeon_ib_pool ib_pool;
1003 struct radeon_irq irq;
1004 struct radeon_asic *asic;
1005 struct radeon_gem gem;
c93bb85b 1006 struct radeon_pm pm;
f657c2a7 1007 uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
771fe6b9
JG
1008 struct mutex cs_mutex;
1009 struct radeon_wb wb;
3ce0a23d 1010 struct radeon_dummy_page dummy_page;
771fe6b9
JG
1011 bool gpu_lockup;
1012 bool shutdown;
1013 bool suspend;
ad49f501 1014 bool need_dma32;
733289c2 1015 bool accel_working;
e024e110 1016 struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
3ce0a23d
JG
1017 const struct firmware *me_fw; /* all family ME firmware */
1018 const struct firmware *pfp_fw; /* r6/700 PFP firmware */
d8f60cfc 1019 const struct firmware *rlc_fw; /* r6/700 RLC firmware */
3ce0a23d 1020 struct r600_blit r600_blit;
3e5cb98d 1021 int msi_enabled; /* msi enabled */
d8f60cfc 1022 struct r600_ih ih; /* r6/700 interrupt ring */
d4877cf2
AD
1023 struct workqueue_struct *wq;
1024 struct work_struct hotplug_work;
18917b60 1025 int num_crtc; /* number of crtcs */
40bacf16 1026 struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
dafc3bd5
CK
1027
1028 /* audio stuff */
1029 struct timer_list audio_timer;
1030 int audio_channels;
1031 int audio_rate;
1032 int audio_bits_per_sample;
1033 uint8_t audio_status_bits;
1034 uint8_t audio_category_code;
6a9ee8af
DA
1035
1036 bool powered_down;
771fe6b9
JG
1037};
1038
1039int radeon_device_init(struct radeon_device *rdev,
1040 struct drm_device *ddev,
1041 struct pci_dev *pdev,
1042 uint32_t flags);
1043void radeon_device_fini(struct radeon_device *rdev);
1044int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
1045
3ce0a23d
JG
1046/* r600 blit */
1047int r600_blit_prepare_copy(struct radeon_device *rdev, int size_bytes);
1048void r600_blit_done_copy(struct radeon_device *rdev, struct radeon_fence *fence);
1049void r600_kms_blit_copy(struct radeon_device *rdev,
1050 u64 src_gpu_addr, u64 dst_gpu_addr,
1051 int size_bytes);
1052
de1b2898
DA
1053static inline uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg)
1054{
07bec2df 1055 if (reg < rdev->rmmio_size)
de1b2898
DA
1056 return readl(((void __iomem *)rdev->rmmio) + reg);
1057 else {
1058 writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
1059 return readl(((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
1060 }
1061}
1062
1063static inline void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
1064{
07bec2df 1065 if (reg < rdev->rmmio_size)
de1b2898
DA
1066 writel(v, ((void __iomem *)rdev->rmmio) + reg);
1067 else {
1068 writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
1069 writel(v, ((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
1070 }
1071}
1072
4c788679
JG
1073/*
1074 * Cast helper
1075 */
1076#define to_radeon_fence(p) ((struct radeon_fence *)(p))
771fe6b9
JG
1077
1078/*
1079 * Registers read & write functions.
1080 */
1081#define RREG8(reg) readb(((void __iomem *)rdev->rmmio) + (reg))
1082#define WREG8(reg, v) writeb(v, ((void __iomem *)rdev->rmmio) + (reg))
de1b2898 1083#define RREG32(reg) r100_mm_rreg(rdev, (reg))
3ce0a23d 1084#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg)))
de1b2898 1085#define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v))
771fe6b9
JG
1086#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1087#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1088#define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
1089#define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
1090#define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
1091#define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
de1b2898
DA
1092#define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
1093#define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
aa5120d2
RM
1094#define RREG32_PCIE_P(reg) rdev->pciep_rreg(rdev, (reg))
1095#define WREG32_PCIE_P(reg, v) rdev->pciep_wreg(rdev, (reg), (v))
771fe6b9
JG
1096#define WREG32_P(reg, val, mask) \
1097 do { \
1098 uint32_t tmp_ = RREG32(reg); \
1099 tmp_ &= (mask); \
1100 tmp_ |= ((val) & ~(mask)); \
1101 WREG32(reg, tmp_); \
1102 } while (0)
1103#define WREG32_PLL_P(reg, val, mask) \
1104 do { \
1105 uint32_t tmp_ = RREG32_PLL(reg); \
1106 tmp_ &= (mask); \
1107 tmp_ |= ((val) & ~(mask)); \
1108 WREG32_PLL(reg, tmp_); \
1109 } while (0)
3ce0a23d 1110#define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg)))
771fe6b9 1111
de1b2898
DA
1112/*
1113 * Indirect registers accessor
1114 */
1115static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
1116{
1117 uint32_t r;
1118
1119 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
1120 r = RREG32(RADEON_PCIE_DATA);
1121 return r;
1122}
1123
1124static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
1125{
1126 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
1127 WREG32(RADEON_PCIE_DATA, (v));
1128}
1129
771fe6b9
JG
1130void r100_pll_errata_after_index(struct radeon_device *rdev);
1131
1132
1133/*
1134 * ASICs helpers.
1135 */
b995e433
DA
1136#define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
1137 (rdev->pdev->device == 0x5969))
771fe6b9
JG
1138#define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
1139 (rdev->family == CHIP_RV200) || \
1140 (rdev->family == CHIP_RS100) || \
1141 (rdev->family == CHIP_RS200) || \
1142 (rdev->family == CHIP_RV250) || \
1143 (rdev->family == CHIP_RV280) || \
1144 (rdev->family == CHIP_RS300))
1145#define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
1146 (rdev->family == CHIP_RV350) || \
1147 (rdev->family == CHIP_R350) || \
1148 (rdev->family == CHIP_RV380) || \
1149 (rdev->family == CHIP_R420) || \
1150 (rdev->family == CHIP_R423) || \
1151 (rdev->family == CHIP_RV410) || \
1152 (rdev->family == CHIP_RS400) || \
1153 (rdev->family == CHIP_RS480))
1154#define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
1155#define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
1156#define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
bcc1c2a1 1157#define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR))
771fe6b9
JG
1158
1159/*
1160 * BIOS helpers.
1161 */
1162#define RBIOS8(i) (rdev->bios[i])
1163#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
1164#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
1165
1166int radeon_combios_init(struct radeon_device *rdev);
1167void radeon_combios_fini(struct radeon_device *rdev);
1168int radeon_atombios_init(struct radeon_device *rdev);
1169void radeon_atombios_fini(struct radeon_device *rdev);
1170
1171
1172/*
1173 * RING helpers.
1174 */
771fe6b9
JG
1175static inline void radeon_ring_write(struct radeon_device *rdev, uint32_t v)
1176{
1177#if DRM_DEBUG_CODE
1178 if (rdev->cp.count_dw <= 0) {
1179 DRM_ERROR("radeon: writting more dword to ring than expected !\n");
1180 }
1181#endif
1182 rdev->cp.ring[rdev->cp.wptr++] = v;
1183 rdev->cp.wptr &= rdev->cp.ptr_mask;
1184 rdev->cp.count_dw--;
1185 rdev->cp.ring_free_dw--;
1186}
1187
1188
1189/*
1190 * ASICs macro.
1191 */
068a117c 1192#define radeon_init(rdev) (rdev)->asic->init((rdev))
3ce0a23d
JG
1193#define radeon_fini(rdev) (rdev)->asic->fini((rdev))
1194#define radeon_resume(rdev) (rdev)->asic->resume((rdev))
1195#define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
771fe6b9 1196#define radeon_cs_parse(p) rdev->asic->cs_parse((p))
28d52043 1197#define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
225758d8 1198#define radeon_gpu_is_lockup(rdev) (rdev)->asic->gpu_is_lockup((rdev))
a2d07b74 1199#define radeon_asic_reset(rdev) (rdev)->asic->asic_reset((rdev))
771fe6b9
JG
1200#define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart_tlb_flush((rdev))
1201#define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart_set_page((rdev), (i), (p))
3ce0a23d 1202#define radeon_cp_commit(rdev) (rdev)->asic->cp_commit((rdev))
771fe6b9 1203#define radeon_ring_start(rdev) (rdev)->asic->ring_start((rdev))
3ce0a23d
JG
1204#define radeon_ring_test(rdev) (rdev)->asic->ring_test((rdev))
1205#define radeon_ring_ib_execute(rdev, ib) (rdev)->asic->ring_ib_execute((rdev), (ib))
771fe6b9
JG
1206#define radeon_irq_set(rdev) (rdev)->asic->irq_set((rdev))
1207#define radeon_irq_process(rdev) (rdev)->asic->irq_process((rdev))
7ed220d7 1208#define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->get_vblank_counter((rdev), (crtc))
771fe6b9
JG
1209#define radeon_fence_ring_emit(rdev, fence) (rdev)->asic->fence_ring_emit((rdev), (fence))
1210#define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy_blit((rdev), (s), (d), (np), (f))
1211#define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy_dma((rdev), (s), (d), (np), (f))
1212#define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy((rdev), (s), (d), (np), (f))
7433874e 1213#define radeon_get_engine_clock(rdev) (rdev)->asic->get_engine_clock((rdev))
771fe6b9 1214#define radeon_set_engine_clock(rdev, e) (rdev)->asic->set_engine_clock((rdev), (e))
7433874e 1215#define radeon_get_memory_clock(rdev) (rdev)->asic->get_memory_clock((rdev))
93e7de7b 1216#define radeon_set_memory_clock(rdev, e) (rdev)->asic->set_memory_clock((rdev), (e))
c836a412 1217#define radeon_get_pcie_lanes(rdev) (rdev)->asic->get_pcie_lanes((rdev))
771fe6b9
JG
1218#define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->set_pcie_lanes((rdev), (l))
1219#define radeon_set_clock_gating(rdev, e) (rdev)->asic->set_clock_gating((rdev), (e))
e024e110
DA
1220#define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->set_surface_reg((rdev), (r), (f), (p), (o), (s)))
1221#define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->clear_surface_reg((rdev), (r)))
c93bb85b 1222#define radeon_bandwidth_update(rdev) (rdev)->asic->bandwidth_update((rdev))
429770b3
AD
1223#define radeon_hpd_init(rdev) (rdev)->asic->hpd_init((rdev))
1224#define radeon_hpd_fini(rdev) (rdev)->asic->hpd_fini((rdev))
1225#define radeon_hpd_sense(rdev, hpd) (rdev)->asic->hpd_sense((rdev), (hpd))
1226#define radeon_hpd_set_polarity(rdev, hpd) (rdev)->asic->hpd_set_polarity((rdev), (hpd))
def9ba9c 1227#define radeon_gui_idle(rdev) (rdev)->asic->gui_idle((rdev))
a48b9b4e 1228#define radeon_get_power_state(rdev, a) (rdev)->asic->get_power_state((rdev), (a))
bae6b562 1229#define radeon_set_power_state(rdev) (rdev)->asic->set_power_state((rdev))
771fe6b9 1230
6cf8a3f5 1231/* Common functions */
700a0cc0 1232/* AGP */
90aca4d2 1233extern int radeon_gpu_reset(struct radeon_device *rdev);
700a0cc0 1234extern void radeon_agp_disable(struct radeon_device *rdev);
4aac0473 1235extern int radeon_gart_table_vram_pin(struct radeon_device *rdev);
82568565 1236extern void radeon_gart_restore(struct radeon_device *rdev);
21f9a437
JG
1237extern int radeon_modeset_init(struct radeon_device *rdev);
1238extern void radeon_modeset_fini(struct radeon_device *rdev);
9f022ddf 1239extern bool radeon_card_posted(struct radeon_device *rdev);
f47299c5 1240extern void radeon_update_bandwidth_info(struct radeon_device *rdev);
f46c0120 1241extern void radeon_update_display_priority(struct radeon_device *rdev);
72542d77 1242extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
21f9a437
JG
1243extern int radeon_clocks_init(struct radeon_device *rdev);
1244extern void radeon_clocks_fini(struct radeon_device *rdev);
1245extern void radeon_scratch_init(struct radeon_device *rdev);
1246extern void radeon_surface_init(struct radeon_device *rdev);
1247extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
ca6ffc64 1248extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
d39c3b89 1249extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
312ea8da 1250extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
d03d8589 1251extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
d594e46a
JG
1252extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base);
1253extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
6a9ee8af
DA
1254extern int radeon_resume_kms(struct drm_device *dev);
1255extern int radeon_suspend_kms(struct drm_device *dev, pm_message_t state);
6cf8a3f5 1256
a18d7ea1 1257/* r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280 */
225758d8
JG
1258extern void r100_gpu_lockup_update(struct r100_gpu_lockup *lockup, struct radeon_cp *cp);
1259extern bool r100_gpu_cp_is_lockup(struct radeon_device *rdev, struct r100_gpu_lockup *lockup, struct radeon_cp *cp);
9f022ddf 1260
d4550907
JG
1261/* rv200,rv250,rv280 */
1262extern void r200_set_safe_registers(struct radeon_device *rdev);
9f022ddf
JG
1263
1264/* r300,r350,rv350,rv370,rv380 */
1265extern void r300_set_reg_safe(struct radeon_device *rdev);
1266extern void r300_mc_program(struct radeon_device *rdev);
d594e46a 1267extern void r300_mc_init(struct radeon_device *rdev);
ca6ffc64
JG
1268extern void r300_clock_startup(struct radeon_device *rdev);
1269extern int r300_mc_wait_for_idle(struct radeon_device *rdev);
4aac0473
JG
1270extern int rv370_pcie_gart_init(struct radeon_device *rdev);
1271extern void rv370_pcie_gart_fini(struct radeon_device *rdev);
1272extern int rv370_pcie_gart_enable(struct radeon_device *rdev);
9f022ddf 1273extern void rv370_pcie_gart_disable(struct radeon_device *rdev);
a18d7ea1 1274
905b6822 1275/* r420,r423,rv410 */
21f9a437
JG
1276extern u32 r420_mc_rreg(struct radeon_device *rdev, u32 reg);
1277extern void r420_mc_wreg(struct radeon_device *rdev, u32 reg, u32 v);
9f022ddf 1278extern int r420_debugfs_pipes_info_init(struct radeon_device *rdev);
d39c3b89 1279extern void r420_pipes_init(struct radeon_device *rdev);
905b6822 1280
21f9a437 1281/* rv515 */
d39c3b89
JG
1282struct rv515_mc_save {
1283 u32 d1vga_control;
1284 u32 d2vga_control;
1285 u32 vga_render_control;
1286 u32 vga_hdp_control;
1287 u32 d1crtc_control;
1288 u32 d2crtc_control;
1289};
21f9a437 1290extern void rv515_bandwidth_avivo_update(struct radeon_device *rdev);
d39c3b89
JG
1291extern void rv515_vga_render_disable(struct radeon_device *rdev);
1292extern void rv515_set_safe_registers(struct radeon_device *rdev);
f0ed1f65
JG
1293extern void rv515_mc_stop(struct radeon_device *rdev, struct rv515_mc_save *save);
1294extern void rv515_mc_resume(struct radeon_device *rdev, struct rv515_mc_save *save);
1295extern void rv515_clock_startup(struct radeon_device *rdev);
1296extern void rv515_debugfs(struct radeon_device *rdev);
1297extern int rv515_suspend(struct radeon_device *rdev);
21f9a437 1298
3bc68535
JG
1299/* rs400 */
1300extern int rs400_gart_init(struct radeon_device *rdev);
1301extern int rs400_gart_enable(struct radeon_device *rdev);
1302extern void rs400_gart_adjust_size(struct radeon_device *rdev);
1303extern void rs400_gart_disable(struct radeon_device *rdev);
1304extern void rs400_gart_fini(struct radeon_device *rdev);
1305
1306/* rs600 */
1307extern void rs600_set_safe_registers(struct radeon_device *rdev);
ac447df4
JG
1308extern int rs600_irq_set(struct radeon_device *rdev);
1309extern void rs600_irq_disable(struct radeon_device *rdev);
3bc68535 1310
21f9a437
JG
1311/* rs690, rs740 */
1312extern void rs690_line_buffer_adjust(struct radeon_device *rdev,
1313 struct drm_display_mode *mode1,
1314 struct drm_display_mode *mode2);
1315
1316/* r600, rv610, rv630, rv620, rv635, rv670, rs780, rs880 */
d594e46a 1317extern void r600_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
21f9a437
JG
1318extern bool r600_card_posted(struct radeon_device *rdev);
1319extern void r600_cp_stop(struct radeon_device *rdev);
fe251e2f 1320extern int r600_cp_start(struct radeon_device *rdev);
21f9a437
JG
1321extern void r600_ring_init(struct radeon_device *rdev, unsigned ring_size);
1322extern int r600_cp_resume(struct radeon_device *rdev);
655efd3d 1323extern void r600_cp_fini(struct radeon_device *rdev);
21f9a437 1324extern int r600_count_pipe_bits(uint32_t val);
21f9a437 1325extern int r600_mc_wait_for_idle(struct radeon_device *rdev);
4aac0473 1326extern int r600_pcie_gart_init(struct radeon_device *rdev);
21f9a437
JG
1327extern void r600_pcie_gart_tlb_flush(struct radeon_device *rdev);
1328extern int r600_ib_test(struct radeon_device *rdev);
1329extern int r600_ring_test(struct radeon_device *rdev);
21f9a437 1330extern void r600_wb_fini(struct radeon_device *rdev);
81cc35bf
JG
1331extern int r600_wb_enable(struct radeon_device *rdev);
1332extern void r600_wb_disable(struct radeon_device *rdev);
21f9a437
JG
1333extern void r600_scratch_init(struct radeon_device *rdev);
1334extern int r600_blit_init(struct radeon_device *rdev);
1335extern void r600_blit_fini(struct radeon_device *rdev);
d8f60cfc 1336extern int r600_init_microcode(struct radeon_device *rdev);
a2d07b74 1337extern int r600_asic_reset(struct radeon_device *rdev);
d8f60cfc
AD
1338/* r600 irq */
1339extern int r600_irq_init(struct radeon_device *rdev);
1340extern void r600_irq_fini(struct radeon_device *rdev);
1341extern void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size);
1342extern int r600_irq_set(struct radeon_device *rdev);
0c45249f 1343extern void r600_irq_suspend(struct radeon_device *rdev);
45f9a39b
AD
1344extern void r600_disable_interrupts(struct radeon_device *rdev);
1345extern void r600_rlc_stop(struct radeon_device *rdev);
0c45249f 1346/* r600 audio */
dafc3bd5
CK
1347extern int r600_audio_init(struct radeon_device *rdev);
1348extern int r600_audio_tmds_index(struct drm_encoder *encoder);
1349extern void r600_audio_set_clock(struct drm_encoder *encoder, int clock);
58bd0863
CK
1350extern int r600_audio_channels(struct radeon_device *rdev);
1351extern int r600_audio_bits_per_sample(struct radeon_device *rdev);
1352extern int r600_audio_rate(struct radeon_device *rdev);
1353extern uint8_t r600_audio_status_bits(struct radeon_device *rdev);
1354extern uint8_t r600_audio_category_code(struct radeon_device *rdev);
f2594933 1355extern void r600_audio_schedule_polling(struct radeon_device *rdev);
58bd0863
CK
1356extern void r600_audio_enable_polling(struct drm_encoder *encoder);
1357extern void r600_audio_disable_polling(struct drm_encoder *encoder);
dafc3bd5
CK
1358extern void r600_audio_fini(struct radeon_device *rdev);
1359extern void r600_hdmi_init(struct drm_encoder *encoder);
2cd6218c
RM
1360extern void r600_hdmi_enable(struct drm_encoder *encoder);
1361extern void r600_hdmi_disable(struct drm_encoder *encoder);
dafc3bd5
CK
1362extern void r600_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode);
1363extern int r600_hdmi_buffer_status_changed(struct drm_encoder *encoder);
58bd0863 1364extern void r600_hdmi_update_audio_settings(struct drm_encoder *encoder);
dafc3bd5 1365
fe251e2f
AD
1366extern void r700_cp_stop(struct radeon_device *rdev);
1367extern void r700_cp_fini(struct radeon_device *rdev);
0ca2ab52
AD
1368extern void evergreen_disable_interrupt_state(struct radeon_device *rdev);
1369extern int evergreen_irq_set(struct radeon_device *rdev);
fe251e2f 1370
bcc1c2a1
AD
1371/* evergreen */
1372struct evergreen_mc_save {
1373 u32 vga_control[6];
1374 u32 vga_render_control;
1375 u32 vga_hdp_control;
1376 u32 crtc_control[6];
1377};
1378
4c788679
JG
1379#include "radeon_object.h"
1380
771fe6b9 1381#endif