]> bbs.cooldavid.org Git - net-next-2.6.git/blame - drivers/gpu/drm/radeon/radeon.h
drm/radeon/kms: remove useless clock code
[net-next-2.6.git] / drivers / gpu / drm / radeon / radeon.h
CommitLineData
771fe6b9
JG
1/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __RADEON_H__
29#define __RADEON_H__
30
771fe6b9
JG
31/* TODO: Here are things that needs to be done :
32 * - surface allocator & initializer : (bit like scratch reg) should
33 * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
34 * related to surface
35 * - WB : write back stuff (do it bit like scratch reg things)
36 * - Vblank : look at Jesse's rework and what we should do
37 * - r600/r700: gart & cp
38 * - cs : clean cs ioctl use bitmap & things like that.
39 * - power management stuff
40 * - Barrier in gart code
41 * - Unmappabled vram ?
42 * - TESTING, TESTING, TESTING
43 */
44
d39c3b89
JG
45/* Initialization path:
46 * We expect that acceleration initialization might fail for various
47 * reasons even thought we work hard to make it works on most
48 * configurations. In order to still have a working userspace in such
49 * situation the init path must succeed up to the memory controller
50 * initialization point. Failure before this point are considered as
51 * fatal error. Here is the init callchain :
52 * radeon_device_init perform common structure, mutex initialization
53 * asic_init setup the GPU memory layout and perform all
54 * one time initialization (failure in this
55 * function are considered fatal)
56 * asic_startup setup the GPU acceleration, in order to
57 * follow guideline the first thing this
58 * function should do is setting the GPU
59 * memory controller (only MC setup failure
60 * are considered as fatal)
61 */
62
771fe6b9
JG
63#include <asm/atomic.h>
64#include <linux/wait.h>
65#include <linux/list.h>
66#include <linux/kref.h>
67
4c788679
JG
68#include <ttm/ttm_bo_api.h>
69#include <ttm/ttm_bo_driver.h>
70#include <ttm/ttm_placement.h>
71#include <ttm/ttm_module.h>
72
c2142715 73#include "radeon_family.h"
771fe6b9
JG
74#include "radeon_mode.h"
75#include "radeon_reg.h"
771fe6b9
JG
76
77/*
78 * Modules parameters.
79 */
80extern int radeon_no_wb;
81extern int radeon_modeset;
82extern int radeon_dynclks;
83extern int radeon_r4xx_atom;
84extern int radeon_agpmode;
85extern int radeon_vram_limit;
86extern int radeon_gart_size;
87extern int radeon_benchmarking;
ecc0b326 88extern int radeon_testing;
771fe6b9 89extern int radeon_connector_table;
4ce001ab 90extern int radeon_tv;
b27b6375 91extern int radeon_new_pll;
dafc3bd5 92extern int radeon_audio;
f46c0120 93extern int radeon_disp_priority;
e2b0a8e1 94extern int radeon_hw_i2c;
771fe6b9
JG
95
96/*
97 * Copy from radeon_drv.h so we don't have to include both and have conflicting
98 * symbol;
99 */
100#define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
225758d8 101#define RADEON_FENCE_JIFFIES_TIMEOUT (HZ / 2)
e821767b 102/* RADEON_IB_POOL_SIZE must be a power of 2 */
771fe6b9
JG
103#define RADEON_IB_POOL_SIZE 16
104#define RADEON_DEBUGFS_MAX_NUM_FILES 32
105#define RADEONFB_CONN_LIMIT 4
f657c2a7 106#define RADEON_BIOS_NUM_SCRATCH 8
771fe6b9 107
771fe6b9
JG
108/*
109 * Errata workarounds.
110 */
111enum radeon_pll_errata {
112 CHIP_ERRATA_R300_CG = 0x00000001,
113 CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
114 CHIP_ERRATA_PLL_DELAY = 0x00000004
115};
116
117
118struct radeon_device;
119
120
121/*
122 * BIOS.
123 */
6a9ee8af
DA
124#define ATRM_BIOS_PAGE 4096
125
8edb381d 126#if defined(CONFIG_VGA_SWITCHEROO)
6a9ee8af
DA
127bool radeon_atrm_supported(struct pci_dev *pdev);
128int radeon_atrm_get_bios_chunk(uint8_t *bios, int offset, int len);
8edb381d
DA
129#else
130static inline bool radeon_atrm_supported(struct pci_dev *pdev)
131{
132 return false;
133}
134
135static inline int radeon_atrm_get_bios_chunk(uint8_t *bios, int offset, int len){
136 return -EINVAL;
137}
138#endif
771fe6b9
JG
139bool radeon_get_bios(struct radeon_device *rdev);
140
3ce0a23d 141
771fe6b9 142/*
3ce0a23d 143 * Dummy page
771fe6b9 144 */
3ce0a23d
JG
145struct radeon_dummy_page {
146 struct page *page;
147 dma_addr_t addr;
148};
149int radeon_dummy_page_init(struct radeon_device *rdev);
150void radeon_dummy_page_fini(struct radeon_device *rdev);
151
771fe6b9 152
3ce0a23d
JG
153/*
154 * Clocks
155 */
771fe6b9
JG
156struct radeon_clock {
157 struct radeon_pll p1pll;
158 struct radeon_pll p2pll;
bcc1c2a1 159 struct radeon_pll dcpll;
771fe6b9
JG
160 struct radeon_pll spll;
161 struct radeon_pll mpll;
162 /* 10 Khz units */
163 uint32_t default_mclk;
164 uint32_t default_sclk;
bcc1c2a1
AD
165 uint32_t default_dispclk;
166 uint32_t dp_extclk;
771fe6b9
JG
167};
168
7433874e
RM
169/*
170 * Power management
171 */
172int radeon_pm_init(struct radeon_device *rdev);
29fb52ca 173void radeon_pm_fini(struct radeon_device *rdev);
c913e23a 174void radeon_pm_compute_clocks(struct radeon_device *rdev);
ce8f5370
AD
175void radeon_pm_suspend(struct radeon_device *rdev);
176void radeon_pm_resume(struct radeon_device *rdev);
56278a8e
AD
177void radeon_combios_get_power_modes(struct radeon_device *rdev);
178void radeon_atombios_get_power_modes(struct radeon_device *rdev);
7ac9aa5a 179void radeon_atom_set_voltage(struct radeon_device *rdev, u16 level);
f892034a 180void rs690_pm_info(struct radeon_device *rdev);
21a8122a
AD
181extern u32 rv6xx_get_temp(struct radeon_device *rdev);
182extern u32 rv770_get_temp(struct radeon_device *rdev);
183extern u32 evergreen_get_temp(struct radeon_device *rdev);
3ce0a23d 184
771fe6b9
JG
185/*
186 * Fences.
187 */
188struct radeon_fence_driver {
189 uint32_t scratch_reg;
190 atomic_t seq;
191 uint32_t last_seq;
225758d8
JG
192 unsigned long last_jiffies;
193 unsigned long last_timeout;
771fe6b9
JG
194 wait_queue_head_t queue;
195 rwlock_t lock;
196 struct list_head created;
197 struct list_head emited;
198 struct list_head signaled;
0a0c7596 199 bool initialized;
771fe6b9
JG
200};
201
202struct radeon_fence {
203 struct radeon_device *rdev;
204 struct kref kref;
205 struct list_head list;
206 /* protected by radeon_fence.lock */
207 uint32_t seq;
771fe6b9
JG
208 bool emited;
209 bool signaled;
210};
211
212int radeon_fence_driver_init(struct radeon_device *rdev);
213void radeon_fence_driver_fini(struct radeon_device *rdev);
214int radeon_fence_create(struct radeon_device *rdev, struct radeon_fence **fence);
215int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence *fence);
216void radeon_fence_process(struct radeon_device *rdev);
217bool radeon_fence_signaled(struct radeon_fence *fence);
218int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
219int radeon_fence_wait_next(struct radeon_device *rdev);
220int radeon_fence_wait_last(struct radeon_device *rdev);
221struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
222void radeon_fence_unref(struct radeon_fence **fence);
223
e024e110
DA
224/*
225 * Tiling registers
226 */
227struct radeon_surface_reg {
4c788679 228 struct radeon_bo *bo;
e024e110
DA
229};
230
231#define RADEON_GEM_MAX_SURFACES 8
771fe6b9
JG
232
233/*
4c788679 234 * TTM.
771fe6b9 235 */
4c788679
JG
236struct radeon_mman {
237 struct ttm_bo_global_ref bo_global_ref;
ba4420c2 238 struct drm_global_reference mem_global_ref;
4c788679 239 struct ttm_bo_device bdev;
0a0c7596
JG
240 bool mem_global_referenced;
241 bool initialized;
4c788679
JG
242};
243
244struct radeon_bo {
245 /* Protected by gem.mutex */
246 struct list_head list;
247 /* Protected by tbo.reserved */
312ea8da
JG
248 u32 placements[3];
249 struct ttm_placement placement;
4c788679
JG
250 struct ttm_buffer_object tbo;
251 struct ttm_bo_kmap_obj kmap;
252 unsigned pin_count;
253 void *kptr;
254 u32 tiling_flags;
255 u32 pitch;
256 int surface_reg;
257 /* Constant after initialization */
258 struct radeon_device *rdev;
259 struct drm_gem_object *gobj;
260};
771fe6b9 261
4c788679 262struct radeon_bo_list {
771fe6b9 263 struct list_head list;
4c788679 264 struct radeon_bo *bo;
771fe6b9
JG
265 uint64_t gpu_offset;
266 unsigned rdomain;
267 unsigned wdomain;
4c788679 268 u32 tiling_flags;
e8652753 269 bool reserved;
771fe6b9
JG
270};
271
771fe6b9
JG
272/*
273 * GEM objects.
274 */
275struct radeon_gem {
4c788679 276 struct mutex mutex;
771fe6b9
JG
277 struct list_head objects;
278};
279
280int radeon_gem_init(struct radeon_device *rdev);
281void radeon_gem_fini(struct radeon_device *rdev);
282int radeon_gem_object_create(struct radeon_device *rdev, int size,
4c788679
JG
283 int alignment, int initial_domain,
284 bool discardable, bool kernel,
285 struct drm_gem_object **obj);
771fe6b9
JG
286int radeon_gem_object_pin(struct drm_gem_object *obj, uint32_t pin_domain,
287 uint64_t *gpu_addr);
288void radeon_gem_object_unpin(struct drm_gem_object *obj);
289
290
291/*
292 * GART structures, functions & helpers
293 */
294struct radeon_mc;
295
296struct radeon_gart_table_ram {
297 volatile uint32_t *ptr;
298};
299
300struct radeon_gart_table_vram {
4c788679 301 struct radeon_bo *robj;
771fe6b9
JG
302 volatile uint32_t *ptr;
303};
304
305union radeon_gart_table {
306 struct radeon_gart_table_ram ram;
307 struct radeon_gart_table_vram vram;
308};
309
a77f1718 310#define RADEON_GPU_PAGE_SIZE 4096
d594e46a 311#define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1)
a77f1718 312
771fe6b9
JG
313struct radeon_gart {
314 dma_addr_t table_addr;
315 unsigned num_gpu_pages;
316 unsigned num_cpu_pages;
317 unsigned table_size;
318 union radeon_gart_table table;
319 struct page **pages;
320 dma_addr_t *pages_addr;
321 bool ready;
322};
323
324int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
325void radeon_gart_table_ram_free(struct radeon_device *rdev);
326int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
327void radeon_gart_table_vram_free(struct radeon_device *rdev);
328int radeon_gart_init(struct radeon_device *rdev);
329void radeon_gart_fini(struct radeon_device *rdev);
330void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
331 int pages);
332int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
333 int pages, struct page **pagelist);
334
335
336/*
337 * GPU MC structures, functions & helpers
338 */
339struct radeon_mc {
340 resource_size_t aper_size;
341 resource_size_t aper_base;
342 resource_size_t agp_base;
7a50f01a
DA
343 /* for some chips with <= 32MB we need to lie
344 * about vram size near mc fb location */
3ce0a23d 345 u64 mc_vram_size;
d594e46a 346 u64 visible_vram_size;
3ce0a23d
JG
347 u64 gtt_size;
348 u64 gtt_start;
349 u64 gtt_end;
3ce0a23d
JG
350 u64 vram_start;
351 u64 vram_end;
771fe6b9 352 unsigned vram_width;
3ce0a23d 353 u64 real_vram_size;
771fe6b9
JG
354 int vram_mtrr;
355 bool vram_is_ddr;
d594e46a 356 bool igp_sideport_enabled;
8d369bb1 357 u64 gtt_base_align;
771fe6b9
JG
358};
359
06b6476d
AD
360bool radeon_combios_sideport_present(struct radeon_device *rdev);
361bool radeon_atombios_sideport_present(struct radeon_device *rdev);
771fe6b9
JG
362
363/*
364 * GPU scratch registers structures, functions & helpers
365 */
366struct radeon_scratch {
367 unsigned num_reg;
368 bool free[32];
369 uint32_t reg[32];
370};
371
372int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
373void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
374
375
376/*
377 * IRQS.
378 */
379struct radeon_irq {
380 bool installed;
381 bool sw_int;
382 /* FIXME: use a define max crtc rather than hardcode it */
45f9a39b 383 bool crtc_vblank_int[6];
73a6d3fc 384 wait_queue_head_t vblank_queue;
b500f680
AD
385 /* FIXME: use defines for max hpd/dacs */
386 bool hpd[6];
2031f77c
AD
387 bool gui_idle;
388 bool gui_idle_acked;
389 wait_queue_head_t idle_queue;
f2594933
CK
390 /* FIXME: use defines for max HDMI blocks */
391 bool hdmi[2];
1614f8b1
DA
392 spinlock_t sw_lock;
393 int sw_refcount;
771fe6b9
JG
394};
395
396int radeon_irq_kms_init(struct radeon_device *rdev);
397void radeon_irq_kms_fini(struct radeon_device *rdev);
1614f8b1
DA
398void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev);
399void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev);
771fe6b9
JG
400
401/*
402 * CP & ring.
403 */
404struct radeon_ib {
405 struct list_head list;
e821767b 406 unsigned idx;
771fe6b9
JG
407 uint64_t gpu_addr;
408 struct radeon_fence *fence;
e821767b 409 uint32_t *ptr;
771fe6b9 410 uint32_t length_dw;
e821767b 411 bool free;
771fe6b9
JG
412};
413
ecb114a1
DA
414/*
415 * locking -
416 * mutex protects scheduled_ibs, ready, alloc_bm
417 */
771fe6b9
JG
418struct radeon_ib_pool {
419 struct mutex mutex;
4c788679 420 struct radeon_bo *robj;
9f93ed39 421 struct list_head bogus_ib;
771fe6b9
JG
422 struct radeon_ib ibs[RADEON_IB_POOL_SIZE];
423 bool ready;
e821767b 424 unsigned head_id;
771fe6b9
JG
425};
426
427struct radeon_cp {
4c788679 428 struct radeon_bo *ring_obj;
771fe6b9
JG
429 volatile uint32_t *ring;
430 unsigned rptr;
431 unsigned wptr;
432 unsigned wptr_old;
433 unsigned ring_size;
434 unsigned ring_free_dw;
435 int count_dw;
436 uint64_t gpu_addr;
437 uint32_t align_mask;
438 uint32_t ptr_mask;
439 struct mutex mutex;
440 bool ready;
441};
442
d8f60cfc
AD
443/*
444 * R6xx+ IH ring
445 */
446struct r600_ih {
4c788679 447 struct radeon_bo *ring_obj;
d8f60cfc
AD
448 volatile uint32_t *ring;
449 unsigned rptr;
450 unsigned wptr;
451 unsigned wptr_old;
452 unsigned ring_size;
453 uint64_t gpu_addr;
d8f60cfc
AD
454 uint32_t ptr_mask;
455 spinlock_t lock;
456 bool enabled;
457};
458
3ce0a23d 459struct r600_blit {
ff82f052 460 struct mutex mutex;
4c788679 461 struct radeon_bo *shader_obj;
3ce0a23d
JG
462 u64 shader_gpu_addr;
463 u32 vs_offset, ps_offset;
464 u32 state_offset;
465 u32 state_len;
466 u32 vb_used, vb_total;
467 struct radeon_ib *vb_ib;
468};
469
771fe6b9
JG
470int radeon_ib_get(struct radeon_device *rdev, struct radeon_ib **ib);
471void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib **ib);
472int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib);
473int radeon_ib_pool_init(struct radeon_device *rdev);
474void radeon_ib_pool_fini(struct radeon_device *rdev);
475int radeon_ib_test(struct radeon_device *rdev);
9f93ed39 476extern void radeon_ib_bogus_add(struct radeon_device *rdev, struct radeon_ib *ib);
771fe6b9
JG
477/* Ring access between begin & end cannot sleep */
478void radeon_ring_free_size(struct radeon_device *rdev);
91700f3c 479int radeon_ring_alloc(struct radeon_device *rdev, unsigned ndw);
771fe6b9 480int radeon_ring_lock(struct radeon_device *rdev, unsigned ndw);
91700f3c 481void radeon_ring_commit(struct radeon_device *rdev);
771fe6b9
JG
482void radeon_ring_unlock_commit(struct radeon_device *rdev);
483void radeon_ring_unlock_undo(struct radeon_device *rdev);
484int radeon_ring_test(struct radeon_device *rdev);
485int radeon_ring_init(struct radeon_device *rdev, unsigned ring_size);
486void radeon_ring_fini(struct radeon_device *rdev);
487
488
489/*
490 * CS.
491 */
492struct radeon_cs_reloc {
493 struct drm_gem_object *gobj;
4c788679
JG
494 struct radeon_bo *robj;
495 struct radeon_bo_list lobj;
771fe6b9
JG
496 uint32_t handle;
497 uint32_t flags;
498};
499
500struct radeon_cs_chunk {
501 uint32_t chunk_id;
502 uint32_t length_dw;
513bcb46
DA
503 int kpage_idx[2];
504 uint32_t *kpage[2];
771fe6b9 505 uint32_t *kdata;
513bcb46
DA
506 void __user *user_ptr;
507 int last_copied_page;
508 int last_page_index;
771fe6b9
JG
509};
510
511struct radeon_cs_parser {
c8c15ff1 512 struct device *dev;
771fe6b9
JG
513 struct radeon_device *rdev;
514 struct drm_file *filp;
515 /* chunks */
516 unsigned nchunks;
517 struct radeon_cs_chunk *chunks;
518 uint64_t *chunks_array;
519 /* IB */
520 unsigned idx;
521 /* relocations */
522 unsigned nrelocs;
523 struct radeon_cs_reloc *relocs;
524 struct radeon_cs_reloc **relocs_ptr;
525 struct list_head validated;
526 /* indices of various chunks */
527 int chunk_ib_idx;
528 int chunk_relocs_idx;
529 struct radeon_ib *ib;
530 void *track;
3ce0a23d 531 unsigned family;
513bcb46 532 int parser_error;
771fe6b9
JG
533};
534
513bcb46
DA
535extern int radeon_cs_update_pages(struct radeon_cs_parser *p, int pg_idx);
536extern int radeon_cs_finish_pages(struct radeon_cs_parser *p);
537
538
539static inline u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx)
540{
541 struct radeon_cs_chunk *ibc = &p->chunks[p->chunk_ib_idx];
542 u32 pg_idx, pg_offset;
543 u32 idx_value = 0;
544 int new_page;
545
546 pg_idx = (idx * 4) / PAGE_SIZE;
547 pg_offset = (idx * 4) % PAGE_SIZE;
548
549 if (ibc->kpage_idx[0] == pg_idx)
550 return ibc->kpage[0][pg_offset/4];
551 if (ibc->kpage_idx[1] == pg_idx)
552 return ibc->kpage[1][pg_offset/4];
553
554 new_page = radeon_cs_update_pages(p, pg_idx);
555 if (new_page < 0) {
556 p->parser_error = new_page;
557 return 0;
558 }
559
560 idx_value = ibc->kpage[new_page][pg_offset/4];
561 return idx_value;
562}
563
771fe6b9
JG
564struct radeon_cs_packet {
565 unsigned idx;
566 unsigned type;
567 unsigned reg;
568 unsigned opcode;
569 int count;
570 unsigned one_reg_wr;
571};
572
573typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
574 struct radeon_cs_packet *pkt,
575 unsigned idx, unsigned reg);
576typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
577 struct radeon_cs_packet *pkt);
578
579
580/*
581 * AGP
582 */
583int radeon_agp_init(struct radeon_device *rdev);
0ebf1717 584void radeon_agp_resume(struct radeon_device *rdev);
10b06122 585void radeon_agp_suspend(struct radeon_device *rdev);
771fe6b9
JG
586void radeon_agp_fini(struct radeon_device *rdev);
587
588
589/*
590 * Writeback
591 */
592struct radeon_wb {
4c788679 593 struct radeon_bo *wb_obj;
771fe6b9
JG
594 volatile uint32_t *wb;
595 uint64_t gpu_addr;
596};
597
c93bb85b
JG
598/**
599 * struct radeon_pm - power management datas
600 * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
601 * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
602 * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
603 * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
604 * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
605 * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
606 * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
607 * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
608 * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
609 * @sclk: GPU clock Mhz (core bandwith depends of this clock)
610 * @needed_bandwidth: current bandwidth needs
611 *
612 * It keeps track of various data needed to take powermanagement decision.
613 * Bandwith need is used to determine minimun clock of the GPU and memory.
614 * Equation between gpu/memory clock and available bandwidth is hw dependent
615 * (type of memory, bus size, efficiency, ...)
616 */
ce8f5370
AD
617
618enum radeon_pm_method {
619 PM_METHOD_PROFILE,
620 PM_METHOD_DYNPM,
621};
622
623enum radeon_dynpm_state {
624 DYNPM_STATE_DISABLED,
625 DYNPM_STATE_MINIMUM,
626 DYNPM_STATE_PAUSED,
3f53eb6f
RW
627 DYNPM_STATE_ACTIVE,
628 DYNPM_STATE_SUSPENDED,
c913e23a 629};
ce8f5370
AD
630enum radeon_dynpm_action {
631 DYNPM_ACTION_NONE,
632 DYNPM_ACTION_MINIMUM,
633 DYNPM_ACTION_DOWNCLOCK,
634 DYNPM_ACTION_UPCLOCK,
635 DYNPM_ACTION_DEFAULT
c913e23a 636};
56278a8e
AD
637
638enum radeon_voltage_type {
639 VOLTAGE_NONE = 0,
640 VOLTAGE_GPIO,
641 VOLTAGE_VDDC,
642 VOLTAGE_SW
643};
644
0ec0e74f
AD
645enum radeon_pm_state_type {
646 POWER_STATE_TYPE_DEFAULT,
647 POWER_STATE_TYPE_POWERSAVE,
648 POWER_STATE_TYPE_BATTERY,
649 POWER_STATE_TYPE_BALANCED,
650 POWER_STATE_TYPE_PERFORMANCE,
651};
652
ce8f5370
AD
653enum radeon_pm_profile_type {
654 PM_PROFILE_DEFAULT,
655 PM_PROFILE_AUTO,
656 PM_PROFILE_LOW,
c9e75b21 657 PM_PROFILE_MID,
ce8f5370
AD
658 PM_PROFILE_HIGH,
659};
660
661#define PM_PROFILE_DEFAULT_IDX 0
662#define PM_PROFILE_LOW_SH_IDX 1
c9e75b21
AD
663#define PM_PROFILE_MID_SH_IDX 2
664#define PM_PROFILE_HIGH_SH_IDX 3
665#define PM_PROFILE_LOW_MH_IDX 4
666#define PM_PROFILE_MID_MH_IDX 5
667#define PM_PROFILE_HIGH_MH_IDX 6
668#define PM_PROFILE_MAX 7
ce8f5370
AD
669
670struct radeon_pm_profile {
671 int dpms_off_ps_idx;
672 int dpms_on_ps_idx;
673 int dpms_off_cm_idx;
674 int dpms_on_cm_idx;
516d0e46
AD
675};
676
21a8122a
AD
677enum radeon_int_thermal_type {
678 THERMAL_TYPE_NONE,
679 THERMAL_TYPE_RV6XX,
680 THERMAL_TYPE_RV770,
681 THERMAL_TYPE_EVERGREEN,
682};
683
56278a8e
AD
684struct radeon_voltage {
685 enum radeon_voltage_type type;
686 /* gpio voltage */
687 struct radeon_gpio_rec gpio;
688 u32 delay; /* delay in usec from voltage drop to sclk change */
689 bool active_high; /* voltage drop is active when bit is high */
690 /* VDDC voltage */
691 u8 vddc_id; /* index into vddc voltage table */
692 u8 vddci_id; /* index into vddci voltage table */
693 bool vddci_enabled;
694 /* r6xx+ sw */
695 u32 voltage;
696};
697
d7311171
AD
698/* clock mode flags */
699#define RADEON_PM_MODE_NO_DISPLAY (1 << 0)
700
56278a8e
AD
701struct radeon_pm_clock_info {
702 /* memory clock */
703 u32 mclk;
704 /* engine clock */
705 u32 sclk;
706 /* voltage info */
707 struct radeon_voltage voltage;
d7311171 708 /* standardized clock flags */
56278a8e
AD
709 u32 flags;
710};
711
a48b9b4e 712/* state flags */
d7311171 713#define RADEON_PM_STATE_SINGLE_DISPLAY_ONLY (1 << 0)
a48b9b4e 714
56278a8e 715struct radeon_power_state {
0ec0e74f 716 enum radeon_pm_state_type type;
56278a8e
AD
717 /* XXX: use a define for num clock modes */
718 struct radeon_pm_clock_info clock_info[8];
719 /* number of valid clock modes in this power state */
720 int num_clock_modes;
56278a8e 721 struct radeon_pm_clock_info *default_clock_mode;
a48b9b4e
AD
722 /* standardized state flags */
723 u32 flags;
79daedc9
AD
724 u32 misc; /* vbios specific flags */
725 u32 misc2; /* vbios specific flags */
726 int pcie_lanes; /* pcie lanes */
56278a8e
AD
727};
728
27459324
RM
729/*
730 * Some modes are overclocked by very low value, accept them
731 */
732#define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */
733
c93bb85b 734struct radeon_pm {
c913e23a 735 struct mutex mutex;
a48b9b4e
AD
736 u32 active_crtcs;
737 int active_crtc_count;
c913e23a 738 int req_vblank;
839461d3 739 bool vblank_sync;
2031f77c 740 bool gui_idle;
c93bb85b
JG
741 fixed20_12 max_bandwidth;
742 fixed20_12 igp_sideport_mclk;
743 fixed20_12 igp_system_mclk;
744 fixed20_12 igp_ht_link_clk;
745 fixed20_12 igp_ht_link_width;
746 fixed20_12 k8_bandwidth;
747 fixed20_12 sideport_bandwidth;
748 fixed20_12 ht_bandwidth;
749 fixed20_12 core_bandwidth;
750 fixed20_12 sclk;
f47299c5 751 fixed20_12 mclk;
c93bb85b 752 fixed20_12 needed_bandwidth;
56278a8e
AD
753 /* XXX: use a define for num power modes */
754 struct radeon_power_state power_state[8];
755 /* number of valid power states */
756 int num_power_states;
a48b9b4e
AD
757 int current_power_state_index;
758 int current_clock_mode_index;
759 int requested_power_state_index;
760 int requested_clock_mode_index;
761 int default_power_state_index;
762 u32 current_sclk;
763 u32 current_mclk;
4d60173f 764 u32 current_vddc;
29fb52ca 765 struct radeon_i2c_chan *i2c_bus;
ce8f5370
AD
766 /* selected pm method */
767 enum radeon_pm_method pm_method;
768 /* dynpm power management */
769 struct delayed_work dynpm_idle_work;
770 enum radeon_dynpm_state dynpm_state;
771 enum radeon_dynpm_action dynpm_planned_action;
772 unsigned long dynpm_action_timeout;
773 bool dynpm_can_upclock;
774 bool dynpm_can_downclock;
775 /* profile-based power management */
776 enum radeon_pm_profile_type profile;
777 int profile_index;
778 struct radeon_pm_profile profiles[PM_PROFILE_MAX];
21a8122a
AD
779 /* internal thermal controller on rv6xx+ */
780 enum radeon_int_thermal_type int_thermal_type;
781 struct device *int_hwmon_dev;
c93bb85b
JG
782};
783
771fe6b9
JG
784
785/*
786 * Benchmarking
787 */
788void radeon_benchmark(struct radeon_device *rdev);
789
790
ecc0b326
MD
791/*
792 * Testing
793 */
794void radeon_test_moves(struct radeon_device *rdev);
795
796
771fe6b9
JG
797/*
798 * Debugfs
799 */
800int radeon_debugfs_add_files(struct radeon_device *rdev,
801 struct drm_info_list *files,
802 unsigned nfiles);
803int radeon_debugfs_fence_init(struct radeon_device *rdev);
771fe6b9
JG
804
805
806/*
807 * ASIC specific functions.
808 */
809struct radeon_asic {
068a117c 810 int (*init)(struct radeon_device *rdev);
3ce0a23d
JG
811 void (*fini)(struct radeon_device *rdev);
812 int (*resume)(struct radeon_device *rdev);
813 int (*suspend)(struct radeon_device *rdev);
28d52043 814 void (*vga_set_state)(struct radeon_device *rdev, bool state);
225758d8 815 bool (*gpu_is_lockup)(struct radeon_device *rdev);
a2d07b74 816 int (*asic_reset)(struct radeon_device *rdev);
771fe6b9
JG
817 void (*gart_tlb_flush)(struct radeon_device *rdev);
818 int (*gart_set_page)(struct radeon_device *rdev, int i, uint64_t addr);
819 int (*cp_init)(struct radeon_device *rdev, unsigned ring_size);
820 void (*cp_fini)(struct radeon_device *rdev);
821 void (*cp_disable)(struct radeon_device *rdev);
3ce0a23d 822 void (*cp_commit)(struct radeon_device *rdev);
771fe6b9 823 void (*ring_start)(struct radeon_device *rdev);
3ce0a23d
JG
824 int (*ring_test)(struct radeon_device *rdev);
825 void (*ring_ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
771fe6b9
JG
826 int (*irq_set)(struct radeon_device *rdev);
827 int (*irq_process)(struct radeon_device *rdev);
7ed220d7 828 u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
771fe6b9
JG
829 void (*fence_ring_emit)(struct radeon_device *rdev, struct radeon_fence *fence);
830 int (*cs_parse)(struct radeon_cs_parser *p);
831 int (*copy_blit)(struct radeon_device *rdev,
832 uint64_t src_offset,
833 uint64_t dst_offset,
834 unsigned num_pages,
835 struct radeon_fence *fence);
836 int (*copy_dma)(struct radeon_device *rdev,
837 uint64_t src_offset,
838 uint64_t dst_offset,
839 unsigned num_pages,
840 struct radeon_fence *fence);
841 int (*copy)(struct radeon_device *rdev,
842 uint64_t src_offset,
843 uint64_t dst_offset,
844 unsigned num_pages,
845 struct radeon_fence *fence);
7433874e 846 uint32_t (*get_engine_clock)(struct radeon_device *rdev);
771fe6b9 847 void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
7433874e 848 uint32_t (*get_memory_clock)(struct radeon_device *rdev);
771fe6b9 849 void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
c836a412 850 int (*get_pcie_lanes)(struct radeon_device *rdev);
771fe6b9
JG
851 void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
852 void (*set_clock_gating)(struct radeon_device *rdev, int enable);
e024e110
DA
853 int (*set_surface_reg)(struct radeon_device *rdev, int reg,
854 uint32_t tiling_flags, uint32_t pitch,
855 uint32_t offset, uint32_t obj_size);
9479c54f 856 void (*clear_surface_reg)(struct radeon_device *rdev, int reg);
c93bb85b 857 void (*bandwidth_update)(struct radeon_device *rdev);
429770b3
AD
858 void (*hpd_init)(struct radeon_device *rdev);
859 void (*hpd_fini)(struct radeon_device *rdev);
860 bool (*hpd_sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
861 void (*hpd_set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
062b389c
JG
862 /* ioctl hw specific callback. Some hw might want to perform special
863 * operation on specific ioctl. For instance on wait idle some hw
864 * might want to perform and HDP flush through MMIO as it seems that
865 * some R6XX/R7XX hw doesn't take HDP flush into account if programmed
866 * through ring.
867 */
868 void (*ioctl_wait_idle)(struct radeon_device *rdev, struct radeon_bo *bo);
def9ba9c 869 bool (*gui_idle)(struct radeon_device *rdev);
ce8f5370 870 /* power management */
49e02b73
AD
871 void (*pm_misc)(struct radeon_device *rdev);
872 void (*pm_prepare)(struct radeon_device *rdev);
873 void (*pm_finish)(struct radeon_device *rdev);
ce8f5370
AD
874 void (*pm_init_profile)(struct radeon_device *rdev);
875 void (*pm_get_dynpm_state)(struct radeon_device *rdev);
771fe6b9
JG
876};
877
21f9a437
JG
878/*
879 * Asic structures
880 */
225758d8
JG
881struct r100_gpu_lockup {
882 unsigned long last_jiffies;
883 u32 last_cp_rptr;
884};
885
551ebd83 886struct r100_asic {
225758d8
JG
887 const unsigned *reg_safe_bm;
888 unsigned reg_safe_bm_size;
889 u32 hdp_cntl;
890 struct r100_gpu_lockup lockup;
551ebd83
DA
891};
892
21f9a437 893struct r300_asic {
225758d8
JG
894 const unsigned *reg_safe_bm;
895 unsigned reg_safe_bm_size;
896 u32 resync_scratch;
897 u32 hdp_cntl;
898 struct r100_gpu_lockup lockup;
21f9a437
JG
899};
900
901struct r600_asic {
225758d8
JG
902 unsigned max_pipes;
903 unsigned max_tile_pipes;
904 unsigned max_simds;
905 unsigned max_backends;
906 unsigned max_gprs;
907 unsigned max_threads;
908 unsigned max_stack_entries;
909 unsigned max_hw_contexts;
910 unsigned max_gs_threads;
911 unsigned sx_max_export_size;
912 unsigned sx_max_export_pos_size;
913 unsigned sx_max_export_smx_size;
914 unsigned sq_num_cf_insts;
915 unsigned tiling_nbanks;
916 unsigned tiling_npipes;
917 unsigned tiling_group_size;
e7aeeba6 918 unsigned tile_config;
225758d8 919 struct r100_gpu_lockup lockup;
21f9a437
JG
920};
921
922struct rv770_asic {
225758d8
JG
923 unsigned max_pipes;
924 unsigned max_tile_pipes;
925 unsigned max_simds;
926 unsigned max_backends;
927 unsigned max_gprs;
928 unsigned max_threads;
929 unsigned max_stack_entries;
930 unsigned max_hw_contexts;
931 unsigned max_gs_threads;
932 unsigned sx_max_export_size;
933 unsigned sx_max_export_pos_size;
934 unsigned sx_max_export_smx_size;
935 unsigned sq_num_cf_insts;
936 unsigned sx_num_of_sets;
937 unsigned sc_prim_fifo_size;
938 unsigned sc_hiz_tile_fifo_size;
939 unsigned sc_earlyz_tile_fifo_fize;
940 unsigned tiling_nbanks;
941 unsigned tiling_npipes;
942 unsigned tiling_group_size;
e7aeeba6 943 unsigned tile_config;
225758d8 944 struct r100_gpu_lockup lockup;
21f9a437
JG
945};
946
32fcdbf4
AD
947struct evergreen_asic {
948 unsigned num_ses;
949 unsigned max_pipes;
950 unsigned max_tile_pipes;
951 unsigned max_simds;
952 unsigned max_backends;
953 unsigned max_gprs;
954 unsigned max_threads;
955 unsigned max_stack_entries;
956 unsigned max_hw_contexts;
957 unsigned max_gs_threads;
958 unsigned sx_max_export_size;
959 unsigned sx_max_export_pos_size;
960 unsigned sx_max_export_smx_size;
961 unsigned sq_num_cf_insts;
962 unsigned sx_num_of_sets;
963 unsigned sc_prim_fifo_size;
964 unsigned sc_hiz_tile_fifo_size;
965 unsigned sc_earlyz_tile_fifo_size;
966 unsigned tiling_nbanks;
967 unsigned tiling_npipes;
968 unsigned tiling_group_size;
e7aeeba6 969 unsigned tile_config;
32fcdbf4
AD
970};
971
068a117c
JG
972union radeon_asic_config {
973 struct r300_asic r300;
551ebd83 974 struct r100_asic r100;
3ce0a23d
JG
975 struct r600_asic r600;
976 struct rv770_asic rv770;
32fcdbf4 977 struct evergreen_asic evergreen;
068a117c
JG
978};
979
0a10c851
DV
980/*
981 * asic initizalization from radeon_asic.c
982 */
983void radeon_agp_disable(struct radeon_device *rdev);
984int radeon_asic_init(struct radeon_device *rdev);
985
771fe6b9
JG
986
987/*
988 * IOCTL.
989 */
990int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
991 struct drm_file *filp);
992int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
993 struct drm_file *filp);
994int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
995 struct drm_file *file_priv);
996int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
997 struct drm_file *file_priv);
998int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
999 struct drm_file *file_priv);
1000int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
1001 struct drm_file *file_priv);
1002int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1003 struct drm_file *filp);
1004int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
1005 struct drm_file *filp);
1006int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
1007 struct drm_file *filp);
1008int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
1009 struct drm_file *filp);
1010int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
e024e110
DA
1011int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
1012 struct drm_file *filp);
1013int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
1014 struct drm_file *filp);
771fe6b9 1015
87cbf8f2
AD
1016/* VRAM scratch page for HDP bug */
1017struct r700_vram_scratch {
1018 struct radeon_bo *robj;
1019 volatile uint32_t *ptr;
1020};
771fe6b9
JG
1021
1022/*
1023 * Core structure, functions and helpers.
1024 */
1025typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
1026typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
1027
1028struct radeon_device {
9f022ddf 1029 struct device *dev;
771fe6b9
JG
1030 struct drm_device *ddev;
1031 struct pci_dev *pdev;
1032 /* ASIC */
068a117c 1033 union radeon_asic_config config;
771fe6b9
JG
1034 enum radeon_family family;
1035 unsigned long flags;
1036 int usec_timeout;
1037 enum radeon_pll_errata pll_errata;
1038 int num_gb_pipes;
f779b3e5 1039 int num_z_pipes;
771fe6b9
JG
1040 int disp_priority;
1041 /* BIOS */
1042 uint8_t *bios;
1043 bool is_atom_bios;
1044 uint16_t bios_header_start;
4c788679 1045 struct radeon_bo *stollen_vga_memory;
771fe6b9 1046 /* Register mmio */
4c9bc75c
DA
1047 resource_size_t rmmio_base;
1048 resource_size_t rmmio_size;
771fe6b9 1049 void *rmmio;
771fe6b9
JG
1050 radeon_rreg_t mc_rreg;
1051 radeon_wreg_t mc_wreg;
1052 radeon_rreg_t pll_rreg;
1053 radeon_wreg_t pll_wreg;
de1b2898 1054 uint32_t pcie_reg_mask;
771fe6b9
JG
1055 radeon_rreg_t pciep_rreg;
1056 radeon_wreg_t pciep_wreg;
351a52a2
AD
1057 /* io port */
1058 void __iomem *rio_mem;
1059 resource_size_t rio_mem_size;
771fe6b9
JG
1060 struct radeon_clock clock;
1061 struct radeon_mc mc;
1062 struct radeon_gart gart;
1063 struct radeon_mode_info mode_info;
1064 struct radeon_scratch scratch;
1065 struct radeon_mman mman;
1066 struct radeon_fence_driver fence_drv;
1067 struct radeon_cp cp;
1068 struct radeon_ib_pool ib_pool;
1069 struct radeon_irq irq;
1070 struct radeon_asic *asic;
1071 struct radeon_gem gem;
c93bb85b 1072 struct radeon_pm pm;
f657c2a7 1073 uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
771fe6b9
JG
1074 struct mutex cs_mutex;
1075 struct radeon_wb wb;
3ce0a23d 1076 struct radeon_dummy_page dummy_page;
771fe6b9
JG
1077 bool gpu_lockup;
1078 bool shutdown;
1079 bool suspend;
ad49f501 1080 bool need_dma32;
733289c2 1081 bool accel_working;
e024e110 1082 struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
3ce0a23d
JG
1083 const struct firmware *me_fw; /* all family ME firmware */
1084 const struct firmware *pfp_fw; /* r6/700 PFP firmware */
d8f60cfc 1085 const struct firmware *rlc_fw; /* r6/700 RLC firmware */
3ce0a23d 1086 struct r600_blit r600_blit;
87cbf8f2 1087 struct r700_vram_scratch vram_scratch;
3e5cb98d 1088 int msi_enabled; /* msi enabled */
d8f60cfc 1089 struct r600_ih ih; /* r6/700 interrupt ring */
d4877cf2
AD
1090 struct workqueue_struct *wq;
1091 struct work_struct hotplug_work;
18917b60 1092 int num_crtc; /* number of crtcs */
40bacf16 1093 struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
5876dd24 1094 struct mutex vram_mutex;
dafc3bd5
CK
1095
1096 /* audio stuff */
7eea7e9e 1097 bool audio_enabled;
dafc3bd5
CK
1098 struct timer_list audio_timer;
1099 int audio_channels;
1100 int audio_rate;
1101 int audio_bits_per_sample;
1102 uint8_t audio_status_bits;
1103 uint8_t audio_category_code;
6a9ee8af
DA
1104
1105 bool powered_down;
ce8f5370 1106 struct notifier_block acpi_nb;
ab9e1f59
DA
1107 /* only one userspace can use Hyperz features at a time */
1108 struct drm_file *hyperz_filp;
f376b94f
AD
1109 /* i2c buses */
1110 struct radeon_i2c_chan *i2c_bus[RADEON_MAX_I2C_BUS];
771fe6b9
JG
1111};
1112
1113int radeon_device_init(struct radeon_device *rdev,
1114 struct drm_device *ddev,
1115 struct pci_dev *pdev,
1116 uint32_t flags);
1117void radeon_device_fini(struct radeon_device *rdev);
1118int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
1119
3ce0a23d
JG
1120/* r600 blit */
1121int r600_blit_prepare_copy(struct radeon_device *rdev, int size_bytes);
1122void r600_blit_done_copy(struct radeon_device *rdev, struct radeon_fence *fence);
1123void r600_kms_blit_copy(struct radeon_device *rdev,
1124 u64 src_gpu_addr, u64 dst_gpu_addr,
1125 int size_bytes);
1126
de1b2898
DA
1127static inline uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg)
1128{
07bec2df 1129 if (reg < rdev->rmmio_size)
de1b2898
DA
1130 return readl(((void __iomem *)rdev->rmmio) + reg);
1131 else {
1132 writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
1133 return readl(((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
1134 }
1135}
1136
1137static inline void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
1138{
07bec2df 1139 if (reg < rdev->rmmio_size)
de1b2898
DA
1140 writel(v, ((void __iomem *)rdev->rmmio) + reg);
1141 else {
1142 writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
1143 writel(v, ((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
1144 }
1145}
1146
351a52a2
AD
1147static inline u32 r100_io_rreg(struct radeon_device *rdev, u32 reg)
1148{
1149 if (reg < rdev->rio_mem_size)
1150 return ioread32(rdev->rio_mem + reg);
1151 else {
1152 iowrite32(reg, rdev->rio_mem + RADEON_MM_INDEX);
1153 return ioread32(rdev->rio_mem + RADEON_MM_DATA);
1154 }
1155}
1156
1157static inline void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v)
1158{
1159 if (reg < rdev->rio_mem_size)
1160 iowrite32(v, rdev->rio_mem + reg);
1161 else {
1162 iowrite32(reg, rdev->rio_mem + RADEON_MM_INDEX);
1163 iowrite32(v, rdev->rio_mem + RADEON_MM_DATA);
1164 }
1165}
1166
4c788679
JG
1167/*
1168 * Cast helper
1169 */
1170#define to_radeon_fence(p) ((struct radeon_fence *)(p))
771fe6b9
JG
1171
1172/*
1173 * Registers read & write functions.
1174 */
1175#define RREG8(reg) readb(((void __iomem *)rdev->rmmio) + (reg))
1176#define WREG8(reg, v) writeb(v, ((void __iomem *)rdev->rmmio) + (reg))
de1b2898 1177#define RREG32(reg) r100_mm_rreg(rdev, (reg))
3ce0a23d 1178#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg)))
de1b2898 1179#define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v))
771fe6b9
JG
1180#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1181#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1182#define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
1183#define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
1184#define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
1185#define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
de1b2898
DA
1186#define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
1187#define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
aa5120d2
RM
1188#define RREG32_PCIE_P(reg) rdev->pciep_rreg(rdev, (reg))
1189#define WREG32_PCIE_P(reg, v) rdev->pciep_wreg(rdev, (reg), (v))
771fe6b9
JG
1190#define WREG32_P(reg, val, mask) \
1191 do { \
1192 uint32_t tmp_ = RREG32(reg); \
1193 tmp_ &= (mask); \
1194 tmp_ |= ((val) & ~(mask)); \
1195 WREG32(reg, tmp_); \
1196 } while (0)
1197#define WREG32_PLL_P(reg, val, mask) \
1198 do { \
1199 uint32_t tmp_ = RREG32_PLL(reg); \
1200 tmp_ &= (mask); \
1201 tmp_ |= ((val) & ~(mask)); \
1202 WREG32_PLL(reg, tmp_); \
1203 } while (0)
3ce0a23d 1204#define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg)))
351a52a2
AD
1205#define RREG32_IO(reg) r100_io_rreg(rdev, (reg))
1206#define WREG32_IO(reg, v) r100_io_wreg(rdev, (reg), (v))
771fe6b9 1207
de1b2898
DA
1208/*
1209 * Indirect registers accessor
1210 */
1211static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
1212{
1213 uint32_t r;
1214
1215 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
1216 r = RREG32(RADEON_PCIE_DATA);
1217 return r;
1218}
1219
1220static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
1221{
1222 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
1223 WREG32(RADEON_PCIE_DATA, (v));
1224}
1225
771fe6b9
JG
1226void r100_pll_errata_after_index(struct radeon_device *rdev);
1227
1228
1229/*
1230 * ASICs helpers.
1231 */
b995e433
DA
1232#define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
1233 (rdev->pdev->device == 0x5969))
771fe6b9
JG
1234#define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
1235 (rdev->family == CHIP_RV200) || \
1236 (rdev->family == CHIP_RS100) || \
1237 (rdev->family == CHIP_RS200) || \
1238 (rdev->family == CHIP_RV250) || \
1239 (rdev->family == CHIP_RV280) || \
1240 (rdev->family == CHIP_RS300))
1241#define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
1242 (rdev->family == CHIP_RV350) || \
1243 (rdev->family == CHIP_R350) || \
1244 (rdev->family == CHIP_RV380) || \
1245 (rdev->family == CHIP_R420) || \
1246 (rdev->family == CHIP_R423) || \
1247 (rdev->family == CHIP_RV410) || \
1248 (rdev->family == CHIP_RS400) || \
1249 (rdev->family == CHIP_RS480))
1250#define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
1251#define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
1252#define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
bcc1c2a1 1253#define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR))
771fe6b9
JG
1254
1255/*
1256 * BIOS helpers.
1257 */
1258#define RBIOS8(i) (rdev->bios[i])
1259#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
1260#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
1261
1262int radeon_combios_init(struct radeon_device *rdev);
1263void radeon_combios_fini(struct radeon_device *rdev);
1264int radeon_atombios_init(struct radeon_device *rdev);
1265void radeon_atombios_fini(struct radeon_device *rdev);
1266
1267
1268/*
1269 * RING helpers.
1270 */
771fe6b9
JG
1271static inline void radeon_ring_write(struct radeon_device *rdev, uint32_t v)
1272{
1273#if DRM_DEBUG_CODE
1274 if (rdev->cp.count_dw <= 0) {
1275 DRM_ERROR("radeon: writting more dword to ring than expected !\n");
1276 }
1277#endif
1278 rdev->cp.ring[rdev->cp.wptr++] = v;
1279 rdev->cp.wptr &= rdev->cp.ptr_mask;
1280 rdev->cp.count_dw--;
1281 rdev->cp.ring_free_dw--;
1282}
1283
1284
1285/*
1286 * ASICs macro.
1287 */
068a117c 1288#define radeon_init(rdev) (rdev)->asic->init((rdev))
3ce0a23d
JG
1289#define radeon_fini(rdev) (rdev)->asic->fini((rdev))
1290#define radeon_resume(rdev) (rdev)->asic->resume((rdev))
1291#define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
771fe6b9 1292#define radeon_cs_parse(p) rdev->asic->cs_parse((p))
28d52043 1293#define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
225758d8 1294#define radeon_gpu_is_lockup(rdev) (rdev)->asic->gpu_is_lockup((rdev))
a2d07b74 1295#define radeon_asic_reset(rdev) (rdev)->asic->asic_reset((rdev))
771fe6b9
JG
1296#define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart_tlb_flush((rdev))
1297#define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart_set_page((rdev), (i), (p))
3ce0a23d 1298#define radeon_cp_commit(rdev) (rdev)->asic->cp_commit((rdev))
771fe6b9 1299#define radeon_ring_start(rdev) (rdev)->asic->ring_start((rdev))
3ce0a23d
JG
1300#define radeon_ring_test(rdev) (rdev)->asic->ring_test((rdev))
1301#define radeon_ring_ib_execute(rdev, ib) (rdev)->asic->ring_ib_execute((rdev), (ib))
771fe6b9
JG
1302#define radeon_irq_set(rdev) (rdev)->asic->irq_set((rdev))
1303#define radeon_irq_process(rdev) (rdev)->asic->irq_process((rdev))
7ed220d7 1304#define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->get_vblank_counter((rdev), (crtc))
771fe6b9
JG
1305#define radeon_fence_ring_emit(rdev, fence) (rdev)->asic->fence_ring_emit((rdev), (fence))
1306#define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy_blit((rdev), (s), (d), (np), (f))
1307#define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy_dma((rdev), (s), (d), (np), (f))
1308#define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy((rdev), (s), (d), (np), (f))
7433874e 1309#define radeon_get_engine_clock(rdev) (rdev)->asic->get_engine_clock((rdev))
771fe6b9 1310#define radeon_set_engine_clock(rdev, e) (rdev)->asic->set_engine_clock((rdev), (e))
7433874e 1311#define radeon_get_memory_clock(rdev) (rdev)->asic->get_memory_clock((rdev))
93e7de7b 1312#define radeon_set_memory_clock(rdev, e) (rdev)->asic->set_memory_clock((rdev), (e))
c836a412 1313#define radeon_get_pcie_lanes(rdev) (rdev)->asic->get_pcie_lanes((rdev))
771fe6b9
JG
1314#define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->set_pcie_lanes((rdev), (l))
1315#define radeon_set_clock_gating(rdev, e) (rdev)->asic->set_clock_gating((rdev), (e))
e024e110
DA
1316#define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->set_surface_reg((rdev), (r), (f), (p), (o), (s)))
1317#define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->clear_surface_reg((rdev), (r)))
c93bb85b 1318#define radeon_bandwidth_update(rdev) (rdev)->asic->bandwidth_update((rdev))
429770b3
AD
1319#define radeon_hpd_init(rdev) (rdev)->asic->hpd_init((rdev))
1320#define radeon_hpd_fini(rdev) (rdev)->asic->hpd_fini((rdev))
1321#define radeon_hpd_sense(rdev, hpd) (rdev)->asic->hpd_sense((rdev), (hpd))
1322#define radeon_hpd_set_polarity(rdev, hpd) (rdev)->asic->hpd_set_polarity((rdev), (hpd))
def9ba9c 1323#define radeon_gui_idle(rdev) (rdev)->asic->gui_idle((rdev))
a424816f
AD
1324#define radeon_pm_misc(rdev) (rdev)->asic->pm_misc((rdev))
1325#define radeon_pm_prepare(rdev) (rdev)->asic->pm_prepare((rdev))
1326#define radeon_pm_finish(rdev) (rdev)->asic->pm_finish((rdev))
ce8f5370
AD
1327#define radeon_pm_init_profile(rdev) (rdev)->asic->pm_init_profile((rdev))
1328#define radeon_pm_get_dynpm_state(rdev) (rdev)->asic->pm_get_dynpm_state((rdev))
771fe6b9 1329
6cf8a3f5 1330/* Common functions */
700a0cc0 1331/* AGP */
90aca4d2 1332extern int radeon_gpu_reset(struct radeon_device *rdev);
700a0cc0 1333extern void radeon_agp_disable(struct radeon_device *rdev);
4aac0473 1334extern int radeon_gart_table_vram_pin(struct radeon_device *rdev);
82568565 1335extern void radeon_gart_restore(struct radeon_device *rdev);
21f9a437
JG
1336extern int radeon_modeset_init(struct radeon_device *rdev);
1337extern void radeon_modeset_fini(struct radeon_device *rdev);
9f022ddf 1338extern bool radeon_card_posted(struct radeon_device *rdev);
f47299c5 1339extern void radeon_update_bandwidth_info(struct radeon_device *rdev);
f46c0120 1340extern void radeon_update_display_priority(struct radeon_device *rdev);
72542d77 1341extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
21f9a437
JG
1342extern void radeon_scratch_init(struct radeon_device *rdev);
1343extern void radeon_surface_init(struct radeon_device *rdev);
1344extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
ca6ffc64 1345extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
d39c3b89 1346extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
312ea8da 1347extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
d03d8589 1348extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
d594e46a
JG
1349extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base);
1350extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
6a9ee8af
DA
1351extern int radeon_resume_kms(struct drm_device *dev);
1352extern int radeon_suspend_kms(struct drm_device *dev, pm_message_t state);
6cf8a3f5 1353
a18d7ea1 1354/* r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280 */
225758d8
JG
1355extern void r100_gpu_lockup_update(struct r100_gpu_lockup *lockup, struct radeon_cp *cp);
1356extern bool r100_gpu_cp_is_lockup(struct radeon_device *rdev, struct r100_gpu_lockup *lockup, struct radeon_cp *cp);
9f022ddf 1357
d4550907
JG
1358/* rv200,rv250,rv280 */
1359extern void r200_set_safe_registers(struct radeon_device *rdev);
9f022ddf
JG
1360
1361/* r300,r350,rv350,rv370,rv380 */
1362extern void r300_set_reg_safe(struct radeon_device *rdev);
1363extern void r300_mc_program(struct radeon_device *rdev);
d594e46a 1364extern void r300_mc_init(struct radeon_device *rdev);
ca6ffc64
JG
1365extern void r300_clock_startup(struct radeon_device *rdev);
1366extern int r300_mc_wait_for_idle(struct radeon_device *rdev);
4aac0473
JG
1367extern int rv370_pcie_gart_init(struct radeon_device *rdev);
1368extern void rv370_pcie_gart_fini(struct radeon_device *rdev);
1369extern int rv370_pcie_gart_enable(struct radeon_device *rdev);
9f022ddf 1370extern void rv370_pcie_gart_disable(struct radeon_device *rdev);
a18d7ea1 1371
905b6822 1372/* r420,r423,rv410 */
21f9a437
JG
1373extern u32 r420_mc_rreg(struct radeon_device *rdev, u32 reg);
1374extern void r420_mc_wreg(struct radeon_device *rdev, u32 reg, u32 v);
9f022ddf 1375extern int r420_debugfs_pipes_info_init(struct radeon_device *rdev);
d39c3b89 1376extern void r420_pipes_init(struct radeon_device *rdev);
905b6822 1377
21f9a437 1378/* rv515 */
d39c3b89
JG
1379struct rv515_mc_save {
1380 u32 d1vga_control;
1381 u32 d2vga_control;
1382 u32 vga_render_control;
1383 u32 vga_hdp_control;
1384 u32 d1crtc_control;
1385 u32 d2crtc_control;
1386};
21f9a437 1387extern void rv515_bandwidth_avivo_update(struct radeon_device *rdev);
d39c3b89
JG
1388extern void rv515_vga_render_disable(struct radeon_device *rdev);
1389extern void rv515_set_safe_registers(struct radeon_device *rdev);
f0ed1f65
JG
1390extern void rv515_mc_stop(struct radeon_device *rdev, struct rv515_mc_save *save);
1391extern void rv515_mc_resume(struct radeon_device *rdev, struct rv515_mc_save *save);
1392extern void rv515_clock_startup(struct radeon_device *rdev);
1393extern void rv515_debugfs(struct radeon_device *rdev);
1394extern int rv515_suspend(struct radeon_device *rdev);
21f9a437 1395
3bc68535
JG
1396/* rs400 */
1397extern int rs400_gart_init(struct radeon_device *rdev);
1398extern int rs400_gart_enable(struct radeon_device *rdev);
1399extern void rs400_gart_adjust_size(struct radeon_device *rdev);
1400extern void rs400_gart_disable(struct radeon_device *rdev);
1401extern void rs400_gart_fini(struct radeon_device *rdev);
1402
1403/* rs600 */
1404extern void rs600_set_safe_registers(struct radeon_device *rdev);
ac447df4
JG
1405extern int rs600_irq_set(struct radeon_device *rdev);
1406extern void rs600_irq_disable(struct radeon_device *rdev);
3bc68535 1407
21f9a437
JG
1408/* rs690, rs740 */
1409extern void rs690_line_buffer_adjust(struct radeon_device *rdev,
1410 struct drm_display_mode *mode1,
1411 struct drm_display_mode *mode2);
1412
1413/* r600, rv610, rv630, rv620, rv635, rv670, rs780, rs880 */
d594e46a 1414extern void r600_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
21f9a437
JG
1415extern bool r600_card_posted(struct radeon_device *rdev);
1416extern void r600_cp_stop(struct radeon_device *rdev);
fe251e2f 1417extern int r600_cp_start(struct radeon_device *rdev);
21f9a437
JG
1418extern void r600_ring_init(struct radeon_device *rdev, unsigned ring_size);
1419extern int r600_cp_resume(struct radeon_device *rdev);
655efd3d 1420extern void r600_cp_fini(struct radeon_device *rdev);
21f9a437 1421extern int r600_count_pipe_bits(uint32_t val);
21f9a437 1422extern int r600_mc_wait_for_idle(struct radeon_device *rdev);
4aac0473 1423extern int r600_pcie_gart_init(struct radeon_device *rdev);
21f9a437
JG
1424extern void r600_pcie_gart_tlb_flush(struct radeon_device *rdev);
1425extern int r600_ib_test(struct radeon_device *rdev);
1426extern int r600_ring_test(struct radeon_device *rdev);
21f9a437 1427extern void r600_wb_fini(struct radeon_device *rdev);
81cc35bf
JG
1428extern int r600_wb_enable(struct radeon_device *rdev);
1429extern void r600_wb_disable(struct radeon_device *rdev);
21f9a437
JG
1430extern void r600_scratch_init(struct radeon_device *rdev);
1431extern int r600_blit_init(struct radeon_device *rdev);
1432extern void r600_blit_fini(struct radeon_device *rdev);
d8f60cfc 1433extern int r600_init_microcode(struct radeon_device *rdev);
a2d07b74 1434extern int r600_asic_reset(struct radeon_device *rdev);
d8f60cfc
AD
1435/* r600 irq */
1436extern int r600_irq_init(struct radeon_device *rdev);
1437extern void r600_irq_fini(struct radeon_device *rdev);
1438extern void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size);
1439extern int r600_irq_set(struct radeon_device *rdev);
0c45249f 1440extern void r600_irq_suspend(struct radeon_device *rdev);
45f9a39b
AD
1441extern void r600_disable_interrupts(struct radeon_device *rdev);
1442extern void r600_rlc_stop(struct radeon_device *rdev);
0c45249f 1443/* r600 audio */
dafc3bd5
CK
1444extern int r600_audio_init(struct radeon_device *rdev);
1445extern int r600_audio_tmds_index(struct drm_encoder *encoder);
1446extern void r600_audio_set_clock(struct drm_encoder *encoder, int clock);
58bd0863
CK
1447extern int r600_audio_channels(struct radeon_device *rdev);
1448extern int r600_audio_bits_per_sample(struct radeon_device *rdev);
1449extern int r600_audio_rate(struct radeon_device *rdev);
1450extern uint8_t r600_audio_status_bits(struct radeon_device *rdev);
1451extern uint8_t r600_audio_category_code(struct radeon_device *rdev);
f2594933 1452extern void r600_audio_schedule_polling(struct radeon_device *rdev);
58bd0863
CK
1453extern void r600_audio_enable_polling(struct drm_encoder *encoder);
1454extern void r600_audio_disable_polling(struct drm_encoder *encoder);
dafc3bd5
CK
1455extern void r600_audio_fini(struct radeon_device *rdev);
1456extern void r600_hdmi_init(struct drm_encoder *encoder);
2cd6218c
RM
1457extern void r600_hdmi_enable(struct drm_encoder *encoder);
1458extern void r600_hdmi_disable(struct drm_encoder *encoder);
dafc3bd5
CK
1459extern void r600_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode);
1460extern int r600_hdmi_buffer_status_changed(struct drm_encoder *encoder);
58bd0863 1461extern void r600_hdmi_update_audio_settings(struct drm_encoder *encoder);
dafc3bd5 1462
fe251e2f
AD
1463extern void r700_cp_stop(struct radeon_device *rdev);
1464extern void r700_cp_fini(struct radeon_device *rdev);
0ca2ab52
AD
1465extern void evergreen_disable_interrupt_state(struct radeon_device *rdev);
1466extern int evergreen_irq_set(struct radeon_device *rdev);
fe251e2f 1467
d7a2952f
AM
1468/* radeon_acpi.c */
1469#if defined(CONFIG_ACPI)
1470extern int radeon_acpi_init(struct radeon_device *rdev);
1471#else
1472static inline int radeon_acpi_init(struct radeon_device *rdev) { return 0; }
1473#endif
1474
bcc1c2a1
AD
1475/* evergreen */
1476struct evergreen_mc_save {
1477 u32 vga_control[6];
1478 u32 vga_render_control;
1479 u32 vga_hdp_control;
1480 u32 crtc_control[6];
1481};
1482
4c788679
JG
1483#include "radeon_object.h"
1484
771fe6b9 1485#endif