]> bbs.cooldavid.org Git - net-next-2.6.git/blame - drivers/gpu/drm/nouveau/nouveau_drv.c
drm/nouveau: remove left-over !DRIVER_MODESET paths
[net-next-2.6.git] / drivers / gpu / drm / nouveau / nouveau_drv.c
CommitLineData
6ee73861
BS
1/*
2 * Copyright 2005 Stephane Marchesin.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#include <linux/console.h>
26
27#include "drmP.h"
28#include "drm.h"
29#include "drm_crtc_helper.h"
30#include "nouveau_drv.h"
31#include "nouveau_hw.h"
32#include "nouveau_fb.h"
33#include "nouveau_fbcon.h"
34#include "nv50_display.h"
35
36#include "drm_pciids.h"
37
054b93e4
BS
38MODULE_PARM_DESC(ctxfw, "Use external firmware blob for grctx init (NV40)");
39int nouveau_ctxfw = 0;
40module_param_named(ctxfw, nouveau_ctxfw, int, 0400);
41
6ee73861
BS
42MODULE_PARM_DESC(noagp, "Disable AGP");
43int nouveau_noagp;
44module_param_named(noagp, nouveau_noagp, int, 0400);
45
46MODULE_PARM_DESC(modeset, "Enable kernel modesetting");
47static int nouveau_modeset = -1; /* kms */
48module_param_named(modeset, nouveau_modeset, int, 0400);
49
50MODULE_PARM_DESC(vbios, "Override default VBIOS location");
51char *nouveau_vbios;
52module_param_named(vbios, nouveau_vbios, charp, 0400);
53
54MODULE_PARM_DESC(vram_pushbuf, "Force DMA push buffers to be in VRAM");
55int nouveau_vram_pushbuf;
56module_param_named(vram_pushbuf, nouveau_vram_pushbuf, int, 0400);
57
58MODULE_PARM_DESC(vram_notify, "Force DMA notifiers to be in VRAM");
2dfe36b1 59int nouveau_vram_notify = 0;
6ee73861
BS
60module_param_named(vram_notify, nouveau_vram_notify, int, 0400);
61
62MODULE_PARM_DESC(duallink, "Allow dual-link TMDS (>=GeForce 8)");
63int nouveau_duallink = 1;
64module_param_named(duallink, nouveau_duallink, int, 0400);
65
66MODULE_PARM_DESC(uscript_lvds, "LVDS output script table ID (>=GeForce 8)");
67int nouveau_uscript_lvds = -1;
68module_param_named(uscript_lvds, nouveau_uscript_lvds, int, 0400);
69
70MODULE_PARM_DESC(uscript_tmds, "TMDS output script table ID (>=GeForce 8)");
71int nouveau_uscript_tmds = -1;
72module_param_named(uscript_tmds, nouveau_uscript_tmds, int, 0400);
73
a1470890
BS
74MODULE_PARM_DESC(ignorelid, "Ignore ACPI lid status");
75int nouveau_ignorelid = 0;
76module_param_named(ignorelid, nouveau_ignorelid, int, 0400);
77
81e2d422 78MODULE_PARM_DESC(noaccel, "Disable all acceleration");
a32ed69d
MK
79int nouveau_noaccel = 0;
80module_param_named(noaccel, nouveau_noaccel, int, 0400);
81
81e2d422 82MODULE_PARM_DESC(nofbaccel, "Disable fbcon acceleration");
a32ed69d
MK
83int nouveau_nofbaccel = 0;
84module_param_named(nofbaccel, nouveau_nofbaccel, int, 0400);
85
da647d5b
BS
86MODULE_PARM_DESC(override_conntype, "Ignore DCB connector type");
87int nouveau_override_conntype = 0;
88module_param_named(override_conntype, nouveau_override_conntype, int, 0400);
89
f4053509
BS
90MODULE_PARM_DESC(tv_disable, "Disable TV-out detection\n");
91int nouveau_tv_disable = 0;
92module_param_named(tv_disable, nouveau_tv_disable, int, 0400);
93
6ee73861
BS
94MODULE_PARM_DESC(tv_norm, "Default TV norm.\n"
95 "\t\tSupported: PAL, PAL-M, PAL-N, PAL-Nc, NTSC-M, NTSC-J,\n"
96 "\t\t\thd480i, hd480p, hd576i, hd576p, hd720p, hd1080i.\n"
97 "\t\tDefault: PAL\n"
98 "\t\t*NOTE* Ignored for cards with external TV encoders.");
99char *nouveau_tv_norm;
100module_param_named(tv_norm, nouveau_tv_norm, charp, 0400);
101
102MODULE_PARM_DESC(reg_debug, "Register access debug bitmask:\n"
103 "\t\t0x1 mc, 0x2 video, 0x4 fb, 0x8 extdev,\n"
104 "\t\t0x10 crtc, 0x20 ramdac, 0x40 vgacrtc, 0x80 rmvio,\n"
105 "\t\t0x100 vgaattr, 0x200 EVO (G80+). ");
106int nouveau_reg_debug;
107module_param_named(reg_debug, nouveau_reg_debug, int, 0600);
108
109int nouveau_fbpercrtc;
110#if 0
111module_param_named(fbpercrtc, nouveau_fbpercrtc, int, 0400);
112#endif
113
114static struct pci_device_id pciidlist[] = {
115 {
116 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID),
117 .class = PCI_BASE_CLASS_DISPLAY << 16,
118 .class_mask = 0xff << 16,
119 },
120 {
121 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA_SGS, PCI_ANY_ID),
122 .class = PCI_BASE_CLASS_DISPLAY << 16,
123 .class_mask = 0xff << 16,
124 },
125 {}
126};
127
128MODULE_DEVICE_TABLE(pci, pciidlist);
129
130static struct drm_driver driver;
131
132static int __devinit
133nouveau_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
134{
dcdb1674 135 return drm_get_pci_dev(pdev, ent, &driver);
6ee73861
BS
136}
137
138static void
139nouveau_pci_remove(struct pci_dev *pdev)
140{
141 struct drm_device *dev = pci_get_drvdata(pdev);
142
143 drm_put_dev(dev);
144}
145
6a9ee8af 146int
6ee73861
BS
147nouveau_pci_suspend(struct pci_dev *pdev, pm_message_t pm_state)
148{
149 struct drm_device *dev = pci_get_drvdata(pdev);
150 struct drm_nouveau_private *dev_priv = dev->dev_private;
151 struct nouveau_instmem_engine *pinstmem = &dev_priv->engine.instmem;
152 struct nouveau_pgraph_engine *pgraph = &dev_priv->engine.graph;
153 struct nouveau_fifo_engine *pfifo = &dev_priv->engine.fifo;
154 struct nouveau_channel *chan;
155 struct drm_crtc *crtc;
6ee73861
BS
156 int ret, i;
157
6ee73861
BS
158 if (pm_state.event == PM_EVENT_PRETHAW)
159 return 0;
160
81441570 161 NV_INFO(dev, "Disabling fbcon acceleration...\n");
38651674 162 nouveau_fbcon_save_disable_accel(dev);
6ee73861 163
81441570 164 NV_INFO(dev, "Unpinning framebuffer(s)...\n");
6ee73861
BS
165 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
166 struct nouveau_framebuffer *nouveau_fb;
167
168 nouveau_fb = nouveau_framebuffer(crtc->fb);
169 if (!nouveau_fb || !nouveau_fb->nvbo)
170 continue;
171
172 nouveau_bo_unpin(nouveau_fb->nvbo);
173 }
174
b334f2b3
MM
175 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
176 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
177
178 nouveau_bo_unmap(nv_crtc->cursor.nvbo);
179 nouveau_bo_unpin(nv_crtc->cursor.nvbo);
180 }
181
6ee73861
BS
182 NV_INFO(dev, "Evicting buffers...\n");
183 ttm_bo_evict_mm(&dev_priv->ttm.bdev, TTM_PL_VRAM);
184
185 NV_INFO(dev, "Idling channels...\n");
186 for (i = 0; i < pfifo->channels; i++) {
187 struct nouveau_fence *fence = NULL;
188
189 chan = dev_priv->fifos[i];
190 if (!chan || (dev_priv->card_type >= NV_50 &&
191 chan == dev_priv->fifos[0]))
192 continue;
193
194 ret = nouveau_fence_new(chan, &fence, true);
195 if (ret == 0) {
196 ret = nouveau_fence_wait(fence, NULL, false, false);
197 nouveau_fence_unref((void *)&fence);
198 }
199
200 if (ret) {
201 NV_ERROR(dev, "Failed to idle channel %d for suspend\n",
202 chan->id);
203 }
204 }
205
206 pgraph->fifo_access(dev, false);
207 nouveau_wait_for_idle(dev);
208 pfifo->reassign(dev, false);
209 pfifo->disable(dev);
210 pfifo->unload_context(dev);
211 pgraph->unload_context(dev);
212
213 NV_INFO(dev, "Suspending GPU objects...\n");
214 ret = nouveau_gpuobj_suspend(dev);
215 if (ret) {
216 NV_ERROR(dev, "... failed: %d\n", ret);
217 goto out_abort;
218 }
219
220 ret = pinstmem->suspend(dev);
221 if (ret) {
222 NV_ERROR(dev, "... failed: %d\n", ret);
223 nouveau_gpuobj_suspend_cleanup(dev);
224 goto out_abort;
225 }
226
227 NV_INFO(dev, "And we're gone!\n");
228 pci_save_state(pdev);
229 if (pm_state.event == PM_EVENT_SUSPEND) {
230 pci_disable_device(pdev);
231 pci_set_power_state(pdev, PCI_D3hot);
232 }
233
234 acquire_console_sem();
38651674 235 nouveau_fbcon_set_suspend(dev, 1);
6ee73861 236 release_console_sem();
38651674 237 nouveau_fbcon_restore_accel(dev);
6ee73861
BS
238 return 0;
239
240out_abort:
241 NV_INFO(dev, "Re-enabling acceleration..\n");
242 pfifo->enable(dev);
243 pfifo->reassign(dev, true);
244 pgraph->fifo_access(dev, true);
245 return ret;
246}
247
6a9ee8af 248int
6ee73861
BS
249nouveau_pci_resume(struct pci_dev *pdev)
250{
251 struct drm_device *dev = pci_get_drvdata(pdev);
252 struct drm_nouveau_private *dev_priv = dev->dev_private;
253 struct nouveau_engine *engine = &dev_priv->engine;
254 struct drm_crtc *crtc;
6ee73861
BS
255 int ret, i;
256
38651674 257 nouveau_fbcon_save_disable_accel(dev);
6ee73861
BS
258
259 NV_INFO(dev, "We're back, enabling device...\n");
260 pci_set_power_state(pdev, PCI_D0);
261 pci_restore_state(pdev);
262 if (pci_enable_device(pdev))
263 return -1;
264 pci_set_master(dev->pdev);
265
266 NV_INFO(dev, "POSTing device...\n");
267 ret = nouveau_run_vbios_init(dev);
268 if (ret)
269 return ret;
270
271 if (dev_priv->gart_info.type == NOUVEAU_GART_AGP) {
272 ret = nouveau_mem_init_agp(dev);
273 if (ret) {
274 NV_ERROR(dev, "error reinitialising AGP: %d\n", ret);
275 return ret;
276 }
277 }
278
279 NV_INFO(dev, "Reinitialising engines...\n");
280 engine->instmem.resume(dev);
281 engine->mc.init(dev);
282 engine->timer.init(dev);
283 engine->fb.init(dev);
284 engine->graph.init(dev);
285 engine->fifo.init(dev);
286
287 NV_INFO(dev, "Restoring GPU objects...\n");
288 nouveau_gpuobj_resume(dev);
289
290 nouveau_irq_postinstall(dev);
291
292 /* Re-write SKIPS, they'll have been lost over the suspend */
293 if (nouveau_vram_pushbuf) {
294 struct nouveau_channel *chan;
295 int j;
296
297 for (i = 0; i < dev_priv->engine.fifo.channels; i++) {
298 chan = dev_priv->fifos[i];
3c8868d3 299 if (!chan || !chan->pushbuf_bo)
6ee73861
BS
300 continue;
301
302 for (j = 0; j < NOUVEAU_DMA_SKIPS; j++)
303 nouveau_bo_wr32(chan->pushbuf_bo, i, 0);
304 }
305 }
306
307 NV_INFO(dev, "Restoring mode...\n");
308 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
309 struct nouveau_framebuffer *nouveau_fb;
310
311 nouveau_fb = nouveau_framebuffer(crtc->fb);
312 if (!nouveau_fb || !nouveau_fb->nvbo)
313 continue;
314
315 nouveau_bo_pin(nouveau_fb->nvbo, TTM_PL_FLAG_VRAM);
316 }
317
b334f2b3
MM
318 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
319 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
320 int ret;
321
322 ret = nouveau_bo_pin(nv_crtc->cursor.nvbo, TTM_PL_FLAG_VRAM);
323 if (!ret)
324 ret = nouveau_bo_map(nv_crtc->cursor.nvbo);
325 if (ret)
326 NV_ERROR(dev, "Could not pin/map cursor.\n");
327 }
328
6ee73861
BS
329 if (dev_priv->card_type < NV_50) {
330 nv04_display_restore(dev);
331 NVLockVgaCrtcs(dev, false);
332 } else
333 nv50_display_init(dev);
334
b334f2b3
MM
335 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
336 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
337
338 nv_crtc->cursor.set_offset(nv_crtc,
339 nv_crtc->cursor.nvbo->bo.offset -
340 dev_priv->vm_vram_base);
341
342 nv_crtc->cursor.set_pos(nv_crtc, nv_crtc->cursor_saved_x,
343 nv_crtc->cursor_saved_y);
344 }
345
6ee73861
BS
346 /* Force CLUT to get re-loaded during modeset */
347 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
348 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
349
350 nv_crtc->lut.depth = 0;
351 }
352
353 acquire_console_sem();
38651674 354 nouveau_fbcon_set_suspend(dev, 0);
6ee73861
BS
355 release_console_sem();
356
38651674 357 nouveau_fbcon_zfill_all(dev);
6ee73861
BS
358
359 drm_helper_resume_force_mode(dev);
38651674
DA
360
361 nouveau_fbcon_restore_accel(dev);
6ee73861
BS
362 return 0;
363}
364
365static struct drm_driver driver = {
366 .driver_features =
367 DRIVER_USE_AGP | DRIVER_PCI_DMA | DRIVER_SG |
cd0b072f
BS
368 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM |
369 DRIVER_MODESET,
6ee73861
BS
370 .load = nouveau_load,
371 .firstopen = nouveau_firstopen,
372 .lastclose = nouveau_lastclose,
373 .unload = nouveau_unload,
374 .preclose = nouveau_preclose,
375#if defined(CONFIG_DRM_NOUVEAU_DEBUG)
376 .debugfs_init = nouveau_debugfs_init,
377 .debugfs_cleanup = nouveau_debugfs_takedown,
378#endif
379 .irq_preinstall = nouveau_irq_preinstall,
380 .irq_postinstall = nouveau_irq_postinstall,
381 .irq_uninstall = nouveau_irq_uninstall,
382 .irq_handler = nouveau_irq_handler,
383 .reclaim_buffers = drm_core_reclaim_buffers,
384 .get_map_ofs = drm_core_get_map_ofs,
385 .get_reg_ofs = drm_core_get_reg_ofs,
386 .ioctls = nouveau_ioctls,
387 .fops = {
388 .owner = THIS_MODULE,
389 .open = drm_open,
390 .release = drm_release,
ed8b6704 391 .unlocked_ioctl = drm_ioctl,
6ee73861
BS
392 .mmap = nouveau_ttm_mmap,
393 .poll = drm_poll,
394 .fasync = drm_fasync,
395#if defined(CONFIG_COMPAT)
396 .compat_ioctl = nouveau_compat_ioctl,
397#endif
398 },
399 .pci_driver = {
400 .name = DRIVER_NAME,
401 .id_table = pciidlist,
402 .probe = nouveau_pci_probe,
403 .remove = nouveau_pci_remove,
404 .suspend = nouveau_pci_suspend,
405 .resume = nouveau_pci_resume
406 },
407
408 .gem_init_object = nouveau_gem_object_new,
409 .gem_free_object = nouveau_gem_object_del,
410
411 .name = DRIVER_NAME,
412 .desc = DRIVER_DESC,
413#ifdef GIT_REVISION
414 .date = GIT_REVISION,
415#else
416 .date = DRIVER_DATE,
417#endif
418 .major = DRIVER_MAJOR,
419 .minor = DRIVER_MINOR,
420 .patchlevel = DRIVER_PATCHLEVEL,
421};
422
423static int __init nouveau_init(void)
424{
425 driver.num_ioctls = nouveau_max_ioctl;
426
427 if (nouveau_modeset == -1) {
428#ifdef CONFIG_VGA_CONSOLE
429 if (vgacon_text_force())
430 nouveau_modeset = 0;
431 else
432#endif
433 nouveau_modeset = 1;
434 }
435
cd0b072f
BS
436 if (!nouveau_modeset)
437 return 0;
6ee73861 438
cd0b072f 439 nouveau_register_dsm_handler();
6ee73861
BS
440 return drm_init(&driver);
441}
442
443static void __exit nouveau_exit(void)
444{
cd0b072f
BS
445 if (!nouveau_modeset)
446 return;
447
6ee73861 448 drm_exit(&driver);
6a9ee8af 449 nouveau_unregister_dsm_handler();
6ee73861
BS
450}
451
452module_init(nouveau_init);
453module_exit(nouveau_exit);
454
455MODULE_AUTHOR(DRIVER_AUTHOR);
456MODULE_DESCRIPTION(DRIVER_DESC);
457MODULE_LICENSE("GPL and additional rights");