]> bbs.cooldavid.org Git - net-next-2.6.git/blame - drivers/gpu/drm/i915/intel_display.c
drm/i915: Add new helper to return current attached encoder for connector
[net-next-2.6.git] / drivers / gpu / drm / i915 / intel_display.c
CommitLineData
79e53945
JB
1/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
c1c7af60
JB
27#include <linux/module.h>
28#include <linux/input.h>
79e53945 29#include <linux/i2c.h>
7662c8bd 30#include <linux/kernel.h>
79e53945
JB
31#include "drmP.h"
32#include "intel_drv.h"
33#include "i915_drm.h"
34#include "i915_drv.h"
ab2c0672 35#include "drm_dp_helper.h"
79e53945
JB
36
37#include "drm_crtc_helper.h"
38
32f9d658
ZW
39#define HAS_eDP (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
40
79e53945 41bool intel_pipe_has_type (struct drm_crtc *crtc, int type);
7662c8bd 42static void intel_update_watermarks(struct drm_device *dev);
652c393a 43static void intel_increase_pllclock(struct drm_crtc *crtc, bool schedule);
79e53945
JB
44
45typedef struct {
46 /* given values */
47 int n;
48 int m1, m2;
49 int p1, p2;
50 /* derived values */
51 int dot;
52 int vco;
53 int m;
54 int p;
55} intel_clock_t;
56
57typedef struct {
58 int min, max;
59} intel_range_t;
60
61typedef struct {
62 int dot_limit;
63 int p2_slow, p2_fast;
64} intel_p2_t;
65
66#define INTEL_P2_NUM 2
d4906093
ML
67typedef struct intel_limit intel_limit_t;
68struct intel_limit {
79e53945
JB
69 intel_range_t dot, vco, n, m, m1, m2, p, p1;
70 intel_p2_t p2;
d4906093
ML
71 bool (* find_pll)(const intel_limit_t *, struct drm_crtc *,
72 int, int, intel_clock_t *);
73};
79e53945
JB
74
75#define I8XX_DOT_MIN 25000
76#define I8XX_DOT_MAX 350000
77#define I8XX_VCO_MIN 930000
78#define I8XX_VCO_MAX 1400000
79#define I8XX_N_MIN 3
80#define I8XX_N_MAX 16
81#define I8XX_M_MIN 96
82#define I8XX_M_MAX 140
83#define I8XX_M1_MIN 18
84#define I8XX_M1_MAX 26
85#define I8XX_M2_MIN 6
86#define I8XX_M2_MAX 16
87#define I8XX_P_MIN 4
88#define I8XX_P_MAX 128
89#define I8XX_P1_MIN 2
90#define I8XX_P1_MAX 33
91#define I8XX_P1_LVDS_MIN 1
92#define I8XX_P1_LVDS_MAX 6
93#define I8XX_P2_SLOW 4
94#define I8XX_P2_FAST 2
95#define I8XX_P2_LVDS_SLOW 14
0c2e3952 96#define I8XX_P2_LVDS_FAST 7
79e53945
JB
97#define I8XX_P2_SLOW_LIMIT 165000
98
99#define I9XX_DOT_MIN 20000
100#define I9XX_DOT_MAX 400000
101#define I9XX_VCO_MIN 1400000
102#define I9XX_VCO_MAX 2800000
f2b115e6
AJ
103#define PINEVIEW_VCO_MIN 1700000
104#define PINEVIEW_VCO_MAX 3500000
f3cade5c
KH
105#define I9XX_N_MIN 1
106#define I9XX_N_MAX 6
f2b115e6
AJ
107/* Pineview's Ncounter is a ring counter */
108#define PINEVIEW_N_MIN 3
109#define PINEVIEW_N_MAX 6
79e53945
JB
110#define I9XX_M_MIN 70
111#define I9XX_M_MAX 120
f2b115e6
AJ
112#define PINEVIEW_M_MIN 2
113#define PINEVIEW_M_MAX 256
79e53945 114#define I9XX_M1_MIN 10
f3cade5c 115#define I9XX_M1_MAX 22
79e53945
JB
116#define I9XX_M2_MIN 5
117#define I9XX_M2_MAX 9
f2b115e6
AJ
118/* Pineview M1 is reserved, and must be 0 */
119#define PINEVIEW_M1_MIN 0
120#define PINEVIEW_M1_MAX 0
121#define PINEVIEW_M2_MIN 0
122#define PINEVIEW_M2_MAX 254
79e53945
JB
123#define I9XX_P_SDVO_DAC_MIN 5
124#define I9XX_P_SDVO_DAC_MAX 80
125#define I9XX_P_LVDS_MIN 7
126#define I9XX_P_LVDS_MAX 98
f2b115e6
AJ
127#define PINEVIEW_P_LVDS_MIN 7
128#define PINEVIEW_P_LVDS_MAX 112
79e53945
JB
129#define I9XX_P1_MIN 1
130#define I9XX_P1_MAX 8
131#define I9XX_P2_SDVO_DAC_SLOW 10
132#define I9XX_P2_SDVO_DAC_FAST 5
133#define I9XX_P2_SDVO_DAC_SLOW_LIMIT 200000
134#define I9XX_P2_LVDS_SLOW 14
135#define I9XX_P2_LVDS_FAST 7
136#define I9XX_P2_LVDS_SLOW_LIMIT 112000
137
044c7c41
ML
138/*The parameter is for SDVO on G4x platform*/
139#define G4X_DOT_SDVO_MIN 25000
140#define G4X_DOT_SDVO_MAX 270000
141#define G4X_VCO_MIN 1750000
142#define G4X_VCO_MAX 3500000
143#define G4X_N_SDVO_MIN 1
144#define G4X_N_SDVO_MAX 4
145#define G4X_M_SDVO_MIN 104
146#define G4X_M_SDVO_MAX 138
147#define G4X_M1_SDVO_MIN 17
148#define G4X_M1_SDVO_MAX 23
149#define G4X_M2_SDVO_MIN 5
150#define G4X_M2_SDVO_MAX 11
151#define G4X_P_SDVO_MIN 10
152#define G4X_P_SDVO_MAX 30
153#define G4X_P1_SDVO_MIN 1
154#define G4X_P1_SDVO_MAX 3
155#define G4X_P2_SDVO_SLOW 10
156#define G4X_P2_SDVO_FAST 10
157#define G4X_P2_SDVO_LIMIT 270000
158
159/*The parameter is for HDMI_DAC on G4x platform*/
160#define G4X_DOT_HDMI_DAC_MIN 22000
161#define G4X_DOT_HDMI_DAC_MAX 400000
162#define G4X_N_HDMI_DAC_MIN 1
163#define G4X_N_HDMI_DAC_MAX 4
164#define G4X_M_HDMI_DAC_MIN 104
165#define G4X_M_HDMI_DAC_MAX 138
166#define G4X_M1_HDMI_DAC_MIN 16
167#define G4X_M1_HDMI_DAC_MAX 23
168#define G4X_M2_HDMI_DAC_MIN 5
169#define G4X_M2_HDMI_DAC_MAX 11
170#define G4X_P_HDMI_DAC_MIN 5
171#define G4X_P_HDMI_DAC_MAX 80
172#define G4X_P1_HDMI_DAC_MIN 1
173#define G4X_P1_HDMI_DAC_MAX 8
174#define G4X_P2_HDMI_DAC_SLOW 10
175#define G4X_P2_HDMI_DAC_FAST 5
176#define G4X_P2_HDMI_DAC_LIMIT 165000
177
178/*The parameter is for SINGLE_CHANNEL_LVDS on G4x platform*/
179#define G4X_DOT_SINGLE_CHANNEL_LVDS_MIN 20000
180#define G4X_DOT_SINGLE_CHANNEL_LVDS_MAX 115000
181#define G4X_N_SINGLE_CHANNEL_LVDS_MIN 1
182#define G4X_N_SINGLE_CHANNEL_LVDS_MAX 3
183#define G4X_M_SINGLE_CHANNEL_LVDS_MIN 104
184#define G4X_M_SINGLE_CHANNEL_LVDS_MAX 138
185#define G4X_M1_SINGLE_CHANNEL_LVDS_MIN 17
186#define G4X_M1_SINGLE_CHANNEL_LVDS_MAX 23
187#define G4X_M2_SINGLE_CHANNEL_LVDS_MIN 5
188#define G4X_M2_SINGLE_CHANNEL_LVDS_MAX 11
189#define G4X_P_SINGLE_CHANNEL_LVDS_MIN 28
190#define G4X_P_SINGLE_CHANNEL_LVDS_MAX 112
191#define G4X_P1_SINGLE_CHANNEL_LVDS_MIN 2
192#define G4X_P1_SINGLE_CHANNEL_LVDS_MAX 8
193#define G4X_P2_SINGLE_CHANNEL_LVDS_SLOW 14
194#define G4X_P2_SINGLE_CHANNEL_LVDS_FAST 14
195#define G4X_P2_SINGLE_CHANNEL_LVDS_LIMIT 0
196
197/*The parameter is for DUAL_CHANNEL_LVDS on G4x platform*/
198#define G4X_DOT_DUAL_CHANNEL_LVDS_MIN 80000
199#define G4X_DOT_DUAL_CHANNEL_LVDS_MAX 224000
200#define G4X_N_DUAL_CHANNEL_LVDS_MIN 1
201#define G4X_N_DUAL_CHANNEL_LVDS_MAX 3
202#define G4X_M_DUAL_CHANNEL_LVDS_MIN 104
203#define G4X_M_DUAL_CHANNEL_LVDS_MAX 138
204#define G4X_M1_DUAL_CHANNEL_LVDS_MIN 17
205#define G4X_M1_DUAL_CHANNEL_LVDS_MAX 23
206#define G4X_M2_DUAL_CHANNEL_LVDS_MIN 5
207#define G4X_M2_DUAL_CHANNEL_LVDS_MAX 11
208#define G4X_P_DUAL_CHANNEL_LVDS_MIN 14
209#define G4X_P_DUAL_CHANNEL_LVDS_MAX 42
210#define G4X_P1_DUAL_CHANNEL_LVDS_MIN 2
211#define G4X_P1_DUAL_CHANNEL_LVDS_MAX 6
212#define G4X_P2_DUAL_CHANNEL_LVDS_SLOW 7
213#define G4X_P2_DUAL_CHANNEL_LVDS_FAST 7
214#define G4X_P2_DUAL_CHANNEL_LVDS_LIMIT 0
215
a4fc5ed6
KP
216/*The parameter is for DISPLAY PORT on G4x platform*/
217#define G4X_DOT_DISPLAY_PORT_MIN 161670
218#define G4X_DOT_DISPLAY_PORT_MAX 227000
219#define G4X_N_DISPLAY_PORT_MIN 1
220#define G4X_N_DISPLAY_PORT_MAX 2
221#define G4X_M_DISPLAY_PORT_MIN 97
222#define G4X_M_DISPLAY_PORT_MAX 108
223#define G4X_M1_DISPLAY_PORT_MIN 0x10
224#define G4X_M1_DISPLAY_PORT_MAX 0x12
225#define G4X_M2_DISPLAY_PORT_MIN 0x05
226#define G4X_M2_DISPLAY_PORT_MAX 0x06
227#define G4X_P_DISPLAY_PORT_MIN 10
228#define G4X_P_DISPLAY_PORT_MAX 20
229#define G4X_P1_DISPLAY_PORT_MIN 1
230#define G4X_P1_DISPLAY_PORT_MAX 2
231#define G4X_P2_DISPLAY_PORT_SLOW 10
232#define G4X_P2_DISPLAY_PORT_FAST 10
233#define G4X_P2_DISPLAY_PORT_LIMIT 0
234
bad720ff 235/* Ironlake / Sandybridge */
2c07245f
ZW
236/* as we calculate clock using (register_value + 2) for
237 N/M1/M2, so here the range value for them is (actual_value-2).
238 */
f2b115e6
AJ
239#define IRONLAKE_DOT_MIN 25000
240#define IRONLAKE_DOT_MAX 350000
241#define IRONLAKE_VCO_MIN 1760000
242#define IRONLAKE_VCO_MAX 3510000
f2b115e6 243#define IRONLAKE_M1_MIN 12
a59e385e 244#define IRONLAKE_M1_MAX 22
f2b115e6
AJ
245#define IRONLAKE_M2_MIN 5
246#define IRONLAKE_M2_MAX 9
f2b115e6 247#define IRONLAKE_P2_DOT_LIMIT 225000 /* 225Mhz */
2c07245f 248
b91ad0ec
ZW
249/* We have parameter ranges for different type of outputs. */
250
251/* DAC & HDMI Refclk 120Mhz */
252#define IRONLAKE_DAC_N_MIN 1
253#define IRONLAKE_DAC_N_MAX 5
254#define IRONLAKE_DAC_M_MIN 79
255#define IRONLAKE_DAC_M_MAX 127
256#define IRONLAKE_DAC_P_MIN 5
257#define IRONLAKE_DAC_P_MAX 80
258#define IRONLAKE_DAC_P1_MIN 1
259#define IRONLAKE_DAC_P1_MAX 8
260#define IRONLAKE_DAC_P2_SLOW 10
261#define IRONLAKE_DAC_P2_FAST 5
262
263/* LVDS single-channel 120Mhz refclk */
264#define IRONLAKE_LVDS_S_N_MIN 1
265#define IRONLAKE_LVDS_S_N_MAX 3
266#define IRONLAKE_LVDS_S_M_MIN 79
267#define IRONLAKE_LVDS_S_M_MAX 118
268#define IRONLAKE_LVDS_S_P_MIN 28
269#define IRONLAKE_LVDS_S_P_MAX 112
270#define IRONLAKE_LVDS_S_P1_MIN 2
271#define IRONLAKE_LVDS_S_P1_MAX 8
272#define IRONLAKE_LVDS_S_P2_SLOW 14
273#define IRONLAKE_LVDS_S_P2_FAST 14
274
275/* LVDS dual-channel 120Mhz refclk */
276#define IRONLAKE_LVDS_D_N_MIN 1
277#define IRONLAKE_LVDS_D_N_MAX 3
278#define IRONLAKE_LVDS_D_M_MIN 79
279#define IRONLAKE_LVDS_D_M_MAX 127
280#define IRONLAKE_LVDS_D_P_MIN 14
281#define IRONLAKE_LVDS_D_P_MAX 56
282#define IRONLAKE_LVDS_D_P1_MIN 2
283#define IRONLAKE_LVDS_D_P1_MAX 8
284#define IRONLAKE_LVDS_D_P2_SLOW 7
285#define IRONLAKE_LVDS_D_P2_FAST 7
286
287/* LVDS single-channel 100Mhz refclk */
288#define IRONLAKE_LVDS_S_SSC_N_MIN 1
289#define IRONLAKE_LVDS_S_SSC_N_MAX 2
290#define IRONLAKE_LVDS_S_SSC_M_MIN 79
291#define IRONLAKE_LVDS_S_SSC_M_MAX 126
292#define IRONLAKE_LVDS_S_SSC_P_MIN 28
293#define IRONLAKE_LVDS_S_SSC_P_MAX 112
294#define IRONLAKE_LVDS_S_SSC_P1_MIN 2
295#define IRONLAKE_LVDS_S_SSC_P1_MAX 8
296#define IRONLAKE_LVDS_S_SSC_P2_SLOW 14
297#define IRONLAKE_LVDS_S_SSC_P2_FAST 14
298
299/* LVDS dual-channel 100Mhz refclk */
300#define IRONLAKE_LVDS_D_SSC_N_MIN 1
301#define IRONLAKE_LVDS_D_SSC_N_MAX 3
302#define IRONLAKE_LVDS_D_SSC_M_MIN 79
303#define IRONLAKE_LVDS_D_SSC_M_MAX 126
304#define IRONLAKE_LVDS_D_SSC_P_MIN 14
305#define IRONLAKE_LVDS_D_SSC_P_MAX 42
306#define IRONLAKE_LVDS_D_SSC_P1_MIN 2
307#define IRONLAKE_LVDS_D_SSC_P1_MAX 6
308#define IRONLAKE_LVDS_D_SSC_P2_SLOW 7
309#define IRONLAKE_LVDS_D_SSC_P2_FAST 7
310
311/* DisplayPort */
312#define IRONLAKE_DP_N_MIN 1
313#define IRONLAKE_DP_N_MAX 2
314#define IRONLAKE_DP_M_MIN 81
315#define IRONLAKE_DP_M_MAX 90
316#define IRONLAKE_DP_P_MIN 10
317#define IRONLAKE_DP_P_MAX 20
318#define IRONLAKE_DP_P2_FAST 10
319#define IRONLAKE_DP_P2_SLOW 10
320#define IRONLAKE_DP_P2_LIMIT 0
321#define IRONLAKE_DP_P1_MIN 1
322#define IRONLAKE_DP_P1_MAX 2
4547668a 323
d4906093
ML
324static bool
325intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
326 int target, int refclk, intel_clock_t *best_clock);
327static bool
328intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
329 int target, int refclk, intel_clock_t *best_clock);
79e53945 330
a4fc5ed6
KP
331static bool
332intel_find_pll_g4x_dp(const intel_limit_t *, struct drm_crtc *crtc,
333 int target, int refclk, intel_clock_t *best_clock);
5eb08b69 334static bool
f2b115e6
AJ
335intel_find_pll_ironlake_dp(const intel_limit_t *, struct drm_crtc *crtc,
336 int target, int refclk, intel_clock_t *best_clock);
a4fc5ed6 337
e4b36699 338static const intel_limit_t intel_limits_i8xx_dvo = {
79e53945
JB
339 .dot = { .min = I8XX_DOT_MIN, .max = I8XX_DOT_MAX },
340 .vco = { .min = I8XX_VCO_MIN, .max = I8XX_VCO_MAX },
341 .n = { .min = I8XX_N_MIN, .max = I8XX_N_MAX },
342 .m = { .min = I8XX_M_MIN, .max = I8XX_M_MAX },
343 .m1 = { .min = I8XX_M1_MIN, .max = I8XX_M1_MAX },
344 .m2 = { .min = I8XX_M2_MIN, .max = I8XX_M2_MAX },
345 .p = { .min = I8XX_P_MIN, .max = I8XX_P_MAX },
346 .p1 = { .min = I8XX_P1_MIN, .max = I8XX_P1_MAX },
347 .p2 = { .dot_limit = I8XX_P2_SLOW_LIMIT,
348 .p2_slow = I8XX_P2_SLOW, .p2_fast = I8XX_P2_FAST },
d4906093 349 .find_pll = intel_find_best_PLL,
e4b36699
KP
350};
351
352static const intel_limit_t intel_limits_i8xx_lvds = {
79e53945
JB
353 .dot = { .min = I8XX_DOT_MIN, .max = I8XX_DOT_MAX },
354 .vco = { .min = I8XX_VCO_MIN, .max = I8XX_VCO_MAX },
355 .n = { .min = I8XX_N_MIN, .max = I8XX_N_MAX },
356 .m = { .min = I8XX_M_MIN, .max = I8XX_M_MAX },
357 .m1 = { .min = I8XX_M1_MIN, .max = I8XX_M1_MAX },
358 .m2 = { .min = I8XX_M2_MIN, .max = I8XX_M2_MAX },
359 .p = { .min = I8XX_P_MIN, .max = I8XX_P_MAX },
360 .p1 = { .min = I8XX_P1_LVDS_MIN, .max = I8XX_P1_LVDS_MAX },
361 .p2 = { .dot_limit = I8XX_P2_SLOW_LIMIT,
362 .p2_slow = I8XX_P2_LVDS_SLOW, .p2_fast = I8XX_P2_LVDS_FAST },
d4906093 363 .find_pll = intel_find_best_PLL,
e4b36699
KP
364};
365
366static const intel_limit_t intel_limits_i9xx_sdvo = {
79e53945
JB
367 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
368 .vco = { .min = I9XX_VCO_MIN, .max = I9XX_VCO_MAX },
369 .n = { .min = I9XX_N_MIN, .max = I9XX_N_MAX },
370 .m = { .min = I9XX_M_MIN, .max = I9XX_M_MAX },
371 .m1 = { .min = I9XX_M1_MIN, .max = I9XX_M1_MAX },
372 .m2 = { .min = I9XX_M2_MIN, .max = I9XX_M2_MAX },
373 .p = { .min = I9XX_P_SDVO_DAC_MIN, .max = I9XX_P_SDVO_DAC_MAX },
374 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
375 .p2 = { .dot_limit = I9XX_P2_SDVO_DAC_SLOW_LIMIT,
376 .p2_slow = I9XX_P2_SDVO_DAC_SLOW, .p2_fast = I9XX_P2_SDVO_DAC_FAST },
d4906093 377 .find_pll = intel_find_best_PLL,
e4b36699
KP
378};
379
380static const intel_limit_t intel_limits_i9xx_lvds = {
79e53945
JB
381 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
382 .vco = { .min = I9XX_VCO_MIN, .max = I9XX_VCO_MAX },
383 .n = { .min = I9XX_N_MIN, .max = I9XX_N_MAX },
384 .m = { .min = I9XX_M_MIN, .max = I9XX_M_MAX },
385 .m1 = { .min = I9XX_M1_MIN, .max = I9XX_M1_MAX },
386 .m2 = { .min = I9XX_M2_MIN, .max = I9XX_M2_MAX },
387 .p = { .min = I9XX_P_LVDS_MIN, .max = I9XX_P_LVDS_MAX },
388 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
389 /* The single-channel range is 25-112Mhz, and dual-channel
390 * is 80-224Mhz. Prefer single channel as much as possible.
391 */
392 .p2 = { .dot_limit = I9XX_P2_LVDS_SLOW_LIMIT,
393 .p2_slow = I9XX_P2_LVDS_SLOW, .p2_fast = I9XX_P2_LVDS_FAST },
d4906093 394 .find_pll = intel_find_best_PLL,
e4b36699
KP
395};
396
044c7c41 397 /* below parameter and function is for G4X Chipset Family*/
e4b36699 398static const intel_limit_t intel_limits_g4x_sdvo = {
044c7c41
ML
399 .dot = { .min = G4X_DOT_SDVO_MIN, .max = G4X_DOT_SDVO_MAX },
400 .vco = { .min = G4X_VCO_MIN, .max = G4X_VCO_MAX},
401 .n = { .min = G4X_N_SDVO_MIN, .max = G4X_N_SDVO_MAX },
402 .m = { .min = G4X_M_SDVO_MIN, .max = G4X_M_SDVO_MAX },
403 .m1 = { .min = G4X_M1_SDVO_MIN, .max = G4X_M1_SDVO_MAX },
404 .m2 = { .min = G4X_M2_SDVO_MIN, .max = G4X_M2_SDVO_MAX },
405 .p = { .min = G4X_P_SDVO_MIN, .max = G4X_P_SDVO_MAX },
406 .p1 = { .min = G4X_P1_SDVO_MIN, .max = G4X_P1_SDVO_MAX},
407 .p2 = { .dot_limit = G4X_P2_SDVO_LIMIT,
408 .p2_slow = G4X_P2_SDVO_SLOW,
409 .p2_fast = G4X_P2_SDVO_FAST
410 },
d4906093 411 .find_pll = intel_g4x_find_best_PLL,
e4b36699
KP
412};
413
414static const intel_limit_t intel_limits_g4x_hdmi = {
044c7c41
ML
415 .dot = { .min = G4X_DOT_HDMI_DAC_MIN, .max = G4X_DOT_HDMI_DAC_MAX },
416 .vco = { .min = G4X_VCO_MIN, .max = G4X_VCO_MAX},
417 .n = { .min = G4X_N_HDMI_DAC_MIN, .max = G4X_N_HDMI_DAC_MAX },
418 .m = { .min = G4X_M_HDMI_DAC_MIN, .max = G4X_M_HDMI_DAC_MAX },
419 .m1 = { .min = G4X_M1_HDMI_DAC_MIN, .max = G4X_M1_HDMI_DAC_MAX },
420 .m2 = { .min = G4X_M2_HDMI_DAC_MIN, .max = G4X_M2_HDMI_DAC_MAX },
421 .p = { .min = G4X_P_HDMI_DAC_MIN, .max = G4X_P_HDMI_DAC_MAX },
422 .p1 = { .min = G4X_P1_HDMI_DAC_MIN, .max = G4X_P1_HDMI_DAC_MAX},
423 .p2 = { .dot_limit = G4X_P2_HDMI_DAC_LIMIT,
424 .p2_slow = G4X_P2_HDMI_DAC_SLOW,
425 .p2_fast = G4X_P2_HDMI_DAC_FAST
426 },
d4906093 427 .find_pll = intel_g4x_find_best_PLL,
e4b36699
KP
428};
429
430static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
044c7c41
ML
431 .dot = { .min = G4X_DOT_SINGLE_CHANNEL_LVDS_MIN,
432 .max = G4X_DOT_SINGLE_CHANNEL_LVDS_MAX },
433 .vco = { .min = G4X_VCO_MIN,
434 .max = G4X_VCO_MAX },
435 .n = { .min = G4X_N_SINGLE_CHANNEL_LVDS_MIN,
436 .max = G4X_N_SINGLE_CHANNEL_LVDS_MAX },
437 .m = { .min = G4X_M_SINGLE_CHANNEL_LVDS_MIN,
438 .max = G4X_M_SINGLE_CHANNEL_LVDS_MAX },
439 .m1 = { .min = G4X_M1_SINGLE_CHANNEL_LVDS_MIN,
440 .max = G4X_M1_SINGLE_CHANNEL_LVDS_MAX },
441 .m2 = { .min = G4X_M2_SINGLE_CHANNEL_LVDS_MIN,
442 .max = G4X_M2_SINGLE_CHANNEL_LVDS_MAX },
443 .p = { .min = G4X_P_SINGLE_CHANNEL_LVDS_MIN,
444 .max = G4X_P_SINGLE_CHANNEL_LVDS_MAX },
445 .p1 = { .min = G4X_P1_SINGLE_CHANNEL_LVDS_MIN,
446 .max = G4X_P1_SINGLE_CHANNEL_LVDS_MAX },
447 .p2 = { .dot_limit = G4X_P2_SINGLE_CHANNEL_LVDS_LIMIT,
448 .p2_slow = G4X_P2_SINGLE_CHANNEL_LVDS_SLOW,
449 .p2_fast = G4X_P2_SINGLE_CHANNEL_LVDS_FAST
450 },
d4906093 451 .find_pll = intel_g4x_find_best_PLL,
e4b36699
KP
452};
453
454static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
044c7c41
ML
455 .dot = { .min = G4X_DOT_DUAL_CHANNEL_LVDS_MIN,
456 .max = G4X_DOT_DUAL_CHANNEL_LVDS_MAX },
457 .vco = { .min = G4X_VCO_MIN,
458 .max = G4X_VCO_MAX },
459 .n = { .min = G4X_N_DUAL_CHANNEL_LVDS_MIN,
460 .max = G4X_N_DUAL_CHANNEL_LVDS_MAX },
461 .m = { .min = G4X_M_DUAL_CHANNEL_LVDS_MIN,
462 .max = G4X_M_DUAL_CHANNEL_LVDS_MAX },
463 .m1 = { .min = G4X_M1_DUAL_CHANNEL_LVDS_MIN,
464 .max = G4X_M1_DUAL_CHANNEL_LVDS_MAX },
465 .m2 = { .min = G4X_M2_DUAL_CHANNEL_LVDS_MIN,
466 .max = G4X_M2_DUAL_CHANNEL_LVDS_MAX },
467 .p = { .min = G4X_P_DUAL_CHANNEL_LVDS_MIN,
468 .max = G4X_P_DUAL_CHANNEL_LVDS_MAX },
469 .p1 = { .min = G4X_P1_DUAL_CHANNEL_LVDS_MIN,
470 .max = G4X_P1_DUAL_CHANNEL_LVDS_MAX },
471 .p2 = { .dot_limit = G4X_P2_DUAL_CHANNEL_LVDS_LIMIT,
472 .p2_slow = G4X_P2_DUAL_CHANNEL_LVDS_SLOW,
473 .p2_fast = G4X_P2_DUAL_CHANNEL_LVDS_FAST
474 },
d4906093 475 .find_pll = intel_g4x_find_best_PLL,
e4b36699
KP
476};
477
478static const intel_limit_t intel_limits_g4x_display_port = {
a4fc5ed6
KP
479 .dot = { .min = G4X_DOT_DISPLAY_PORT_MIN,
480 .max = G4X_DOT_DISPLAY_PORT_MAX },
481 .vco = { .min = G4X_VCO_MIN,
482 .max = G4X_VCO_MAX},
483 .n = { .min = G4X_N_DISPLAY_PORT_MIN,
484 .max = G4X_N_DISPLAY_PORT_MAX },
485 .m = { .min = G4X_M_DISPLAY_PORT_MIN,
486 .max = G4X_M_DISPLAY_PORT_MAX },
487 .m1 = { .min = G4X_M1_DISPLAY_PORT_MIN,
488 .max = G4X_M1_DISPLAY_PORT_MAX },
489 .m2 = { .min = G4X_M2_DISPLAY_PORT_MIN,
490 .max = G4X_M2_DISPLAY_PORT_MAX },
491 .p = { .min = G4X_P_DISPLAY_PORT_MIN,
492 .max = G4X_P_DISPLAY_PORT_MAX },
493 .p1 = { .min = G4X_P1_DISPLAY_PORT_MIN,
494 .max = G4X_P1_DISPLAY_PORT_MAX},
495 .p2 = { .dot_limit = G4X_P2_DISPLAY_PORT_LIMIT,
496 .p2_slow = G4X_P2_DISPLAY_PORT_SLOW,
497 .p2_fast = G4X_P2_DISPLAY_PORT_FAST },
498 .find_pll = intel_find_pll_g4x_dp,
e4b36699
KP
499};
500
f2b115e6 501static const intel_limit_t intel_limits_pineview_sdvo = {
2177832f 502 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX},
f2b115e6
AJ
503 .vco = { .min = PINEVIEW_VCO_MIN, .max = PINEVIEW_VCO_MAX },
504 .n = { .min = PINEVIEW_N_MIN, .max = PINEVIEW_N_MAX },
505 .m = { .min = PINEVIEW_M_MIN, .max = PINEVIEW_M_MAX },
506 .m1 = { .min = PINEVIEW_M1_MIN, .max = PINEVIEW_M1_MAX },
507 .m2 = { .min = PINEVIEW_M2_MIN, .max = PINEVIEW_M2_MAX },
2177832f
SL
508 .p = { .min = I9XX_P_SDVO_DAC_MIN, .max = I9XX_P_SDVO_DAC_MAX },
509 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
510 .p2 = { .dot_limit = I9XX_P2_SDVO_DAC_SLOW_LIMIT,
511 .p2_slow = I9XX_P2_SDVO_DAC_SLOW, .p2_fast = I9XX_P2_SDVO_DAC_FAST },
6115707b 512 .find_pll = intel_find_best_PLL,
e4b36699
KP
513};
514
f2b115e6 515static const intel_limit_t intel_limits_pineview_lvds = {
2177832f 516 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
f2b115e6
AJ
517 .vco = { .min = PINEVIEW_VCO_MIN, .max = PINEVIEW_VCO_MAX },
518 .n = { .min = PINEVIEW_N_MIN, .max = PINEVIEW_N_MAX },
519 .m = { .min = PINEVIEW_M_MIN, .max = PINEVIEW_M_MAX },
520 .m1 = { .min = PINEVIEW_M1_MIN, .max = PINEVIEW_M1_MAX },
521 .m2 = { .min = PINEVIEW_M2_MIN, .max = PINEVIEW_M2_MAX },
522 .p = { .min = PINEVIEW_P_LVDS_MIN, .max = PINEVIEW_P_LVDS_MAX },
2177832f 523 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
f2b115e6 524 /* Pineview only supports single-channel mode. */
2177832f
SL
525 .p2 = { .dot_limit = I9XX_P2_LVDS_SLOW_LIMIT,
526 .p2_slow = I9XX_P2_LVDS_SLOW, .p2_fast = I9XX_P2_LVDS_SLOW },
6115707b 527 .find_pll = intel_find_best_PLL,
e4b36699
KP
528};
529
b91ad0ec 530static const intel_limit_t intel_limits_ironlake_dac = {
f2b115e6
AJ
531 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
532 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
b91ad0ec
ZW
533 .n = { .min = IRONLAKE_DAC_N_MIN, .max = IRONLAKE_DAC_N_MAX },
534 .m = { .min = IRONLAKE_DAC_M_MIN, .max = IRONLAKE_DAC_M_MAX },
f2b115e6
AJ
535 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
536 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
b91ad0ec
ZW
537 .p = { .min = IRONLAKE_DAC_P_MIN, .max = IRONLAKE_DAC_P_MAX },
538 .p1 = { .min = IRONLAKE_DAC_P1_MIN, .max = IRONLAKE_DAC_P1_MAX },
f2b115e6 539 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
b91ad0ec
ZW
540 .p2_slow = IRONLAKE_DAC_P2_SLOW,
541 .p2_fast = IRONLAKE_DAC_P2_FAST },
4547668a 542 .find_pll = intel_g4x_find_best_PLL,
e4b36699
KP
543};
544
b91ad0ec 545static const intel_limit_t intel_limits_ironlake_single_lvds = {
f2b115e6
AJ
546 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
547 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
b91ad0ec
ZW
548 .n = { .min = IRONLAKE_LVDS_S_N_MIN, .max = IRONLAKE_LVDS_S_N_MAX },
549 .m = { .min = IRONLAKE_LVDS_S_M_MIN, .max = IRONLAKE_LVDS_S_M_MAX },
f2b115e6
AJ
550 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
551 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
b91ad0ec
ZW
552 .p = { .min = IRONLAKE_LVDS_S_P_MIN, .max = IRONLAKE_LVDS_S_P_MAX },
553 .p1 = { .min = IRONLAKE_LVDS_S_P1_MIN, .max = IRONLAKE_LVDS_S_P1_MAX },
f2b115e6 554 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
b91ad0ec
ZW
555 .p2_slow = IRONLAKE_LVDS_S_P2_SLOW,
556 .p2_fast = IRONLAKE_LVDS_S_P2_FAST },
557 .find_pll = intel_g4x_find_best_PLL,
558};
559
560static const intel_limit_t intel_limits_ironlake_dual_lvds = {
561 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
562 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
563 .n = { .min = IRONLAKE_LVDS_D_N_MIN, .max = IRONLAKE_LVDS_D_N_MAX },
564 .m = { .min = IRONLAKE_LVDS_D_M_MIN, .max = IRONLAKE_LVDS_D_M_MAX },
565 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
566 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
567 .p = { .min = IRONLAKE_LVDS_D_P_MIN, .max = IRONLAKE_LVDS_D_P_MAX },
568 .p1 = { .min = IRONLAKE_LVDS_D_P1_MIN, .max = IRONLAKE_LVDS_D_P1_MAX },
569 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
570 .p2_slow = IRONLAKE_LVDS_D_P2_SLOW,
571 .p2_fast = IRONLAKE_LVDS_D_P2_FAST },
572 .find_pll = intel_g4x_find_best_PLL,
573};
574
575static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
576 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
577 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
578 .n = { .min = IRONLAKE_LVDS_S_SSC_N_MIN, .max = IRONLAKE_LVDS_S_SSC_N_MAX },
579 .m = { .min = IRONLAKE_LVDS_S_SSC_M_MIN, .max = IRONLAKE_LVDS_S_SSC_M_MAX },
580 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
581 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
582 .p = { .min = IRONLAKE_LVDS_S_SSC_P_MIN, .max = IRONLAKE_LVDS_S_SSC_P_MAX },
583 .p1 = { .min = IRONLAKE_LVDS_S_SSC_P1_MIN,.max = IRONLAKE_LVDS_S_SSC_P1_MAX },
584 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
585 .p2_slow = IRONLAKE_LVDS_S_SSC_P2_SLOW,
586 .p2_fast = IRONLAKE_LVDS_S_SSC_P2_FAST },
587 .find_pll = intel_g4x_find_best_PLL,
588};
589
590static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
591 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
592 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
593 .n = { .min = IRONLAKE_LVDS_D_SSC_N_MIN, .max = IRONLAKE_LVDS_D_SSC_N_MAX },
594 .m = { .min = IRONLAKE_LVDS_D_SSC_M_MIN, .max = IRONLAKE_LVDS_D_SSC_M_MAX },
595 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
596 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
597 .p = { .min = IRONLAKE_LVDS_D_SSC_P_MIN, .max = IRONLAKE_LVDS_D_SSC_P_MAX },
598 .p1 = { .min = IRONLAKE_LVDS_D_SSC_P1_MIN,.max = IRONLAKE_LVDS_D_SSC_P1_MAX },
599 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
600 .p2_slow = IRONLAKE_LVDS_D_SSC_P2_SLOW,
601 .p2_fast = IRONLAKE_LVDS_D_SSC_P2_FAST },
4547668a
ZY
602 .find_pll = intel_g4x_find_best_PLL,
603};
604
605static const intel_limit_t intel_limits_ironlake_display_port = {
606 .dot = { .min = IRONLAKE_DOT_MIN,
607 .max = IRONLAKE_DOT_MAX },
608 .vco = { .min = IRONLAKE_VCO_MIN,
609 .max = IRONLAKE_VCO_MAX},
b91ad0ec
ZW
610 .n = { .min = IRONLAKE_DP_N_MIN,
611 .max = IRONLAKE_DP_N_MAX },
612 .m = { .min = IRONLAKE_DP_M_MIN,
613 .max = IRONLAKE_DP_M_MAX },
4547668a
ZY
614 .m1 = { .min = IRONLAKE_M1_MIN,
615 .max = IRONLAKE_M1_MAX },
616 .m2 = { .min = IRONLAKE_M2_MIN,
617 .max = IRONLAKE_M2_MAX },
b91ad0ec
ZW
618 .p = { .min = IRONLAKE_DP_P_MIN,
619 .max = IRONLAKE_DP_P_MAX },
620 .p1 = { .min = IRONLAKE_DP_P1_MIN,
621 .max = IRONLAKE_DP_P1_MAX},
622 .p2 = { .dot_limit = IRONLAKE_DP_P2_LIMIT,
623 .p2_slow = IRONLAKE_DP_P2_SLOW,
624 .p2_fast = IRONLAKE_DP_P2_FAST },
4547668a 625 .find_pll = intel_find_pll_ironlake_dp,
79e53945
JB
626};
627
f2b115e6 628static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc)
2c07245f 629{
b91ad0ec
ZW
630 struct drm_device *dev = crtc->dev;
631 struct drm_i915_private *dev_priv = dev->dev_private;
2c07245f 632 const intel_limit_t *limit;
b91ad0ec
ZW
633 int refclk = 120;
634
635 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
636 if (dev_priv->lvds_use_ssc && dev_priv->lvds_ssc_freq == 100)
637 refclk = 100;
638
639 if ((I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) ==
640 LVDS_CLKB_POWER_UP) {
641 /* LVDS dual channel */
642 if (refclk == 100)
643 limit = &intel_limits_ironlake_dual_lvds_100m;
644 else
645 limit = &intel_limits_ironlake_dual_lvds;
646 } else {
647 if (refclk == 100)
648 limit = &intel_limits_ironlake_single_lvds_100m;
649 else
650 limit = &intel_limits_ironlake_single_lvds;
651 }
652 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
4547668a
ZY
653 HAS_eDP)
654 limit = &intel_limits_ironlake_display_port;
2c07245f 655 else
b91ad0ec 656 limit = &intel_limits_ironlake_dac;
2c07245f
ZW
657
658 return limit;
659}
660
044c7c41
ML
661static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
662{
663 struct drm_device *dev = crtc->dev;
664 struct drm_i915_private *dev_priv = dev->dev_private;
665 const intel_limit_t *limit;
666
667 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
668 if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
669 LVDS_CLKB_POWER_UP)
670 /* LVDS with dual channel */
e4b36699 671 limit = &intel_limits_g4x_dual_channel_lvds;
044c7c41
ML
672 else
673 /* LVDS with dual channel */
e4b36699 674 limit = &intel_limits_g4x_single_channel_lvds;
044c7c41
ML
675 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
676 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
e4b36699 677 limit = &intel_limits_g4x_hdmi;
044c7c41 678 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
e4b36699 679 limit = &intel_limits_g4x_sdvo;
a4fc5ed6 680 } else if (intel_pipe_has_type (crtc, INTEL_OUTPUT_DISPLAYPORT)) {
e4b36699 681 limit = &intel_limits_g4x_display_port;
044c7c41 682 } else /* The option is for other outputs */
e4b36699 683 limit = &intel_limits_i9xx_sdvo;
044c7c41
ML
684
685 return limit;
686}
687
79e53945
JB
688static const intel_limit_t *intel_limit(struct drm_crtc *crtc)
689{
690 struct drm_device *dev = crtc->dev;
691 const intel_limit_t *limit;
692
bad720ff 693 if (HAS_PCH_SPLIT(dev))
f2b115e6 694 limit = intel_ironlake_limit(crtc);
2c07245f 695 else if (IS_G4X(dev)) {
044c7c41 696 limit = intel_g4x_limit(crtc);
f2b115e6 697 } else if (IS_I9XX(dev) && !IS_PINEVIEW(dev)) {
79e53945 698 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
e4b36699 699 limit = &intel_limits_i9xx_lvds;
79e53945 700 else
e4b36699 701 limit = &intel_limits_i9xx_sdvo;
f2b115e6 702 } else if (IS_PINEVIEW(dev)) {
2177832f 703 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
f2b115e6 704 limit = &intel_limits_pineview_lvds;
2177832f 705 else
f2b115e6 706 limit = &intel_limits_pineview_sdvo;
79e53945
JB
707 } else {
708 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
e4b36699 709 limit = &intel_limits_i8xx_lvds;
79e53945 710 else
e4b36699 711 limit = &intel_limits_i8xx_dvo;
79e53945
JB
712 }
713 return limit;
714}
715
f2b115e6
AJ
716/* m1 is reserved as 0 in Pineview, n is a ring counter */
717static void pineview_clock(int refclk, intel_clock_t *clock)
79e53945 718{
2177832f
SL
719 clock->m = clock->m2 + 2;
720 clock->p = clock->p1 * clock->p2;
721 clock->vco = refclk * clock->m / clock->n;
722 clock->dot = clock->vco / clock->p;
723}
724
725static void intel_clock(struct drm_device *dev, int refclk, intel_clock_t *clock)
726{
f2b115e6
AJ
727 if (IS_PINEVIEW(dev)) {
728 pineview_clock(refclk, clock);
2177832f
SL
729 return;
730 }
79e53945
JB
731 clock->m = 5 * (clock->m1 + 2) + (clock->m2 + 2);
732 clock->p = clock->p1 * clock->p2;
733 clock->vco = refclk * clock->m / (clock->n + 2);
734 clock->dot = clock->vco / clock->p;
735}
736
79e53945
JB
737/**
738 * Returns whether any output on the specified pipe is of the specified type
739 */
740bool intel_pipe_has_type (struct drm_crtc *crtc, int type)
741{
742 struct drm_device *dev = crtc->dev;
743 struct drm_mode_config *mode_config = &dev->mode_config;
c5e4df33 744 struct drm_encoder *l_entry;
79e53945 745
c5e4df33
ZW
746 list_for_each_entry(l_entry, &mode_config->encoder_list, head) {
747 if (l_entry && l_entry->crtc == crtc) {
748 struct intel_encoder *intel_encoder = enc_to_intel_encoder(l_entry);
21d40d37 749 if (intel_encoder->type == type)
79e53945
JB
750 return true;
751 }
752 }
753 return false;
754}
755
c751ce4f
EA
756static struct drm_connector *
757intel_pipe_get_connector (struct drm_crtc *crtc)
32f9d658
ZW
758{
759 struct drm_device *dev = crtc->dev;
760 struct drm_mode_config *mode_config = &dev->mode_config;
761 struct drm_connector *l_entry, *ret = NULL;
762
763 list_for_each_entry(l_entry, &mode_config->connector_list, head) {
764 if (l_entry->encoder &&
765 l_entry->encoder->crtc == crtc) {
766 ret = l_entry;
767 break;
768 }
769 }
770 return ret;
771}
772
7c04d1d9 773#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
79e53945
JB
774/**
775 * Returns whether the given set of divisors are valid for a given refclk with
776 * the given connectors.
777 */
778
779static bool intel_PLL_is_valid(struct drm_crtc *crtc, intel_clock_t *clock)
780{
781 const intel_limit_t *limit = intel_limit (crtc);
2177832f 782 struct drm_device *dev = crtc->dev;
79e53945
JB
783
784 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
785 INTELPllInvalid ("p1 out of range\n");
786 if (clock->p < limit->p.min || limit->p.max < clock->p)
787 INTELPllInvalid ("p out of range\n");
788 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
789 INTELPllInvalid ("m2 out of range\n");
790 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
791 INTELPllInvalid ("m1 out of range\n");
f2b115e6 792 if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
79e53945
JB
793 INTELPllInvalid ("m1 <= m2\n");
794 if (clock->m < limit->m.min || limit->m.max < clock->m)
795 INTELPllInvalid ("m out of range\n");
796 if (clock->n < limit->n.min || limit->n.max < clock->n)
797 INTELPllInvalid ("n out of range\n");
798 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
799 INTELPllInvalid ("vco out of range\n");
800 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
801 * connector, etc., rather than just a single range.
802 */
803 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
804 INTELPllInvalid ("dot out of range\n");
805
806 return true;
807}
808
d4906093
ML
809static bool
810intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
811 int target, int refclk, intel_clock_t *best_clock)
812
79e53945
JB
813{
814 struct drm_device *dev = crtc->dev;
815 struct drm_i915_private *dev_priv = dev->dev_private;
816 intel_clock_t clock;
79e53945
JB
817 int err = target;
818
bc5e5718 819 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
832cc28d 820 (I915_READ(LVDS)) != 0) {
79e53945
JB
821 /*
822 * For LVDS, if the panel is on, just rely on its current
823 * settings for dual-channel. We haven't figured out how to
824 * reliably set up different single/dual channel state, if we
825 * even can.
826 */
827 if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
828 LVDS_CLKB_POWER_UP)
829 clock.p2 = limit->p2.p2_fast;
830 else
831 clock.p2 = limit->p2.p2_slow;
832 } else {
833 if (target < limit->p2.dot_limit)
834 clock.p2 = limit->p2.p2_slow;
835 else
836 clock.p2 = limit->p2.p2_fast;
837 }
838
839 memset (best_clock, 0, sizeof (*best_clock));
840
42158660
ZY
841 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
842 clock.m1++) {
843 for (clock.m2 = limit->m2.min;
844 clock.m2 <= limit->m2.max; clock.m2++) {
f2b115e6
AJ
845 /* m1 is always 0 in Pineview */
846 if (clock.m2 >= clock.m1 && !IS_PINEVIEW(dev))
42158660
ZY
847 break;
848 for (clock.n = limit->n.min;
849 clock.n <= limit->n.max; clock.n++) {
850 for (clock.p1 = limit->p1.min;
851 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
852 int this_err;
853
2177832f 854 intel_clock(dev, refclk, &clock);
79e53945
JB
855
856 if (!intel_PLL_is_valid(crtc, &clock))
857 continue;
858
859 this_err = abs(clock.dot - target);
860 if (this_err < err) {
861 *best_clock = clock;
862 err = this_err;
863 }
864 }
865 }
866 }
867 }
868
869 return (err != target);
870}
871
d4906093
ML
872static bool
873intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
874 int target, int refclk, intel_clock_t *best_clock)
875{
876 struct drm_device *dev = crtc->dev;
877 struct drm_i915_private *dev_priv = dev->dev_private;
878 intel_clock_t clock;
879 int max_n;
880 bool found;
881 /* approximately equals target * 0.00488 */
882 int err_most = (target >> 8) + (target >> 10);
883 found = false;
884
885 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
4547668a
ZY
886 int lvds_reg;
887
c619eed4 888 if (HAS_PCH_SPLIT(dev))
4547668a
ZY
889 lvds_reg = PCH_LVDS;
890 else
891 lvds_reg = LVDS;
892 if ((I915_READ(lvds_reg) & LVDS_CLKB_POWER_MASK) ==
d4906093
ML
893 LVDS_CLKB_POWER_UP)
894 clock.p2 = limit->p2.p2_fast;
895 else
896 clock.p2 = limit->p2.p2_slow;
897 } else {
898 if (target < limit->p2.dot_limit)
899 clock.p2 = limit->p2.p2_slow;
900 else
901 clock.p2 = limit->p2.p2_fast;
902 }
903
904 memset(best_clock, 0, sizeof(*best_clock));
905 max_n = limit->n.max;
906 /* based on hardware requriment prefer smaller n to precision */
907 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
652c393a 908 /* based on hardware requirment prefere larger m1,m2 */
d4906093
ML
909 for (clock.m1 = limit->m1.max;
910 clock.m1 >= limit->m1.min; clock.m1--) {
911 for (clock.m2 = limit->m2.max;
912 clock.m2 >= limit->m2.min; clock.m2--) {
913 for (clock.p1 = limit->p1.max;
914 clock.p1 >= limit->p1.min; clock.p1--) {
915 int this_err;
916
2177832f 917 intel_clock(dev, refclk, &clock);
d4906093
ML
918 if (!intel_PLL_is_valid(crtc, &clock))
919 continue;
920 this_err = abs(clock.dot - target) ;
921 if (this_err < err_most) {
922 *best_clock = clock;
923 err_most = this_err;
924 max_n = clock.n;
925 found = true;
926 }
927 }
928 }
929 }
930 }
2c07245f
ZW
931 return found;
932}
933
5eb08b69 934static bool
f2b115e6
AJ
935intel_find_pll_ironlake_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
936 int target, int refclk, intel_clock_t *best_clock)
5eb08b69
ZW
937{
938 struct drm_device *dev = crtc->dev;
939 intel_clock_t clock;
4547668a
ZY
940
941 /* return directly when it is eDP */
942 if (HAS_eDP)
943 return true;
944
5eb08b69
ZW
945 if (target < 200000) {
946 clock.n = 1;
947 clock.p1 = 2;
948 clock.p2 = 10;
949 clock.m1 = 12;
950 clock.m2 = 9;
951 } else {
952 clock.n = 2;
953 clock.p1 = 1;
954 clock.p2 = 10;
955 clock.m1 = 14;
956 clock.m2 = 8;
957 }
958 intel_clock(dev, refclk, &clock);
959 memcpy(best_clock, &clock, sizeof(intel_clock_t));
960 return true;
961}
962
a4fc5ed6
KP
963/* DisplayPort has only two frequencies, 162MHz and 270MHz */
964static bool
965intel_find_pll_g4x_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
966 int target, int refclk, intel_clock_t *best_clock)
967{
968 intel_clock_t clock;
969 if (target < 200000) {
a4fc5ed6
KP
970 clock.p1 = 2;
971 clock.p2 = 10;
b3d25495
KP
972 clock.n = 2;
973 clock.m1 = 23;
974 clock.m2 = 8;
a4fc5ed6 975 } else {
a4fc5ed6
KP
976 clock.p1 = 1;
977 clock.p2 = 10;
b3d25495
KP
978 clock.n = 1;
979 clock.m1 = 14;
980 clock.m2 = 2;
a4fc5ed6 981 }
b3d25495
KP
982 clock.m = 5 * (clock.m1 + 2) + (clock.m2 + 2);
983 clock.p = (clock.p1 * clock.p2);
984 clock.dot = 96000 * clock.m / (clock.n + 2) / clock.p;
fe798b97 985 clock.vco = 0;
a4fc5ed6
KP
986 memcpy(best_clock, &clock, sizeof(intel_clock_t));
987 return true;
988}
989
79e53945
JB
990void
991intel_wait_for_vblank(struct drm_device *dev)
992{
993 /* Wait for 20ms, i.e. one cycle at 50hz. */
311089d3 994 msleep(20);
79e53945
JB
995}
996
80824003
JB
997/* Parameters have changed, update FBC info */
998static void i8xx_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
999{
1000 struct drm_device *dev = crtc->dev;
1001 struct drm_i915_private *dev_priv = dev->dev_private;
1002 struct drm_framebuffer *fb = crtc->fb;
1003 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
23010e43 1004 struct drm_i915_gem_object *obj_priv = to_intel_bo(intel_fb->obj);
80824003
JB
1005 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1006 int plane, i;
1007 u32 fbc_ctl, fbc_ctl2;
1008
1009 dev_priv->cfb_pitch = dev_priv->cfb_size / FBC_LL_SIZE;
1010
1011 if (fb->pitch < dev_priv->cfb_pitch)
1012 dev_priv->cfb_pitch = fb->pitch;
1013
1014 /* FBC_CTL wants 64B units */
1015 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
1016 dev_priv->cfb_fence = obj_priv->fence_reg;
1017 dev_priv->cfb_plane = intel_crtc->plane;
1018 plane = dev_priv->cfb_plane == 0 ? FBC_CTL_PLANEA : FBC_CTL_PLANEB;
1019
1020 /* Clear old tags */
1021 for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
1022 I915_WRITE(FBC_TAG + (i * 4), 0);
1023
1024 /* Set it up... */
1025 fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | plane;
1026 if (obj_priv->tiling_mode != I915_TILING_NONE)
1027 fbc_ctl2 |= FBC_CTL_CPU_FENCE;
1028 I915_WRITE(FBC_CONTROL2, fbc_ctl2);
1029 I915_WRITE(FBC_FENCE_OFF, crtc->y);
1030
1031 /* enable it... */
1032 fbc_ctl = FBC_CTL_EN | FBC_CTL_PERIODIC;
ee25df2b 1033 if (IS_I945GM(dev))
49677901 1034 fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
80824003
JB
1035 fbc_ctl |= (dev_priv->cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
1036 fbc_ctl |= (interval & 0x2fff) << FBC_CTL_INTERVAL_SHIFT;
1037 if (obj_priv->tiling_mode != I915_TILING_NONE)
1038 fbc_ctl |= dev_priv->cfb_fence;
1039 I915_WRITE(FBC_CONTROL, fbc_ctl);
1040
28c97730 1041 DRM_DEBUG_KMS("enabled FBC, pitch %ld, yoff %d, plane %d, ",
80824003
JB
1042 dev_priv->cfb_pitch, crtc->y, dev_priv->cfb_plane);
1043}
1044
1045void i8xx_disable_fbc(struct drm_device *dev)
1046{
1047 struct drm_i915_private *dev_priv = dev->dev_private;
1048 u32 fbc_ctl;
1049
c1a1cdc1
JB
1050 if (!I915_HAS_FBC(dev))
1051 return;
1052
80824003
JB
1053 /* Disable compression */
1054 fbc_ctl = I915_READ(FBC_CONTROL);
1055 fbc_ctl &= ~FBC_CTL_EN;
1056 I915_WRITE(FBC_CONTROL, fbc_ctl);
1057
1058 /* Wait for compressing bit to clear */
1059 while (I915_READ(FBC_STATUS) & FBC_STAT_COMPRESSING)
1060 ; /* nothing */
1061
1062 intel_wait_for_vblank(dev);
1063
28c97730 1064 DRM_DEBUG_KMS("disabled FBC\n");
80824003
JB
1065}
1066
1067static bool i8xx_fbc_enabled(struct drm_crtc *crtc)
1068{
1069 struct drm_device *dev = crtc->dev;
1070 struct drm_i915_private *dev_priv = dev->dev_private;
1071
1072 return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
1073}
1074
74dff282
JB
1075static void g4x_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1076{
1077 struct drm_device *dev = crtc->dev;
1078 struct drm_i915_private *dev_priv = dev->dev_private;
1079 struct drm_framebuffer *fb = crtc->fb;
1080 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
23010e43 1081 struct drm_i915_gem_object *obj_priv = to_intel_bo(intel_fb->obj);
74dff282
JB
1082 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1083 int plane = (intel_crtc->plane == 0 ? DPFC_CTL_PLANEA :
1084 DPFC_CTL_PLANEB);
1085 unsigned long stall_watermark = 200;
1086 u32 dpfc_ctl;
1087
1088 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
1089 dev_priv->cfb_fence = obj_priv->fence_reg;
1090 dev_priv->cfb_plane = intel_crtc->plane;
1091
1092 dpfc_ctl = plane | DPFC_SR_EN | DPFC_CTL_LIMIT_1X;
1093 if (obj_priv->tiling_mode != I915_TILING_NONE) {
1094 dpfc_ctl |= DPFC_CTL_FENCE_EN | dev_priv->cfb_fence;
1095 I915_WRITE(DPFC_CHICKEN, DPFC_HT_MODIFY);
1096 } else {
1097 I915_WRITE(DPFC_CHICKEN, ~DPFC_HT_MODIFY);
1098 }
1099
1100 I915_WRITE(DPFC_CONTROL, dpfc_ctl);
1101 I915_WRITE(DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
1102 (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
1103 (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
1104 I915_WRITE(DPFC_FENCE_YOFF, crtc->y);
1105
1106 /* enable it... */
1107 I915_WRITE(DPFC_CONTROL, I915_READ(DPFC_CONTROL) | DPFC_CTL_EN);
1108
28c97730 1109 DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
74dff282
JB
1110}
1111
1112void g4x_disable_fbc(struct drm_device *dev)
1113{
1114 struct drm_i915_private *dev_priv = dev->dev_private;
1115 u32 dpfc_ctl;
1116
1117 /* Disable compression */
1118 dpfc_ctl = I915_READ(DPFC_CONTROL);
1119 dpfc_ctl &= ~DPFC_CTL_EN;
1120 I915_WRITE(DPFC_CONTROL, dpfc_ctl);
1121 intel_wait_for_vblank(dev);
1122
28c97730 1123 DRM_DEBUG_KMS("disabled FBC\n");
74dff282
JB
1124}
1125
1126static bool g4x_fbc_enabled(struct drm_crtc *crtc)
1127{
1128 struct drm_device *dev = crtc->dev;
1129 struct drm_i915_private *dev_priv = dev->dev_private;
1130
1131 return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
1132}
1133
80824003
JB
1134/**
1135 * intel_update_fbc - enable/disable FBC as needed
1136 * @crtc: CRTC to point the compressor at
1137 * @mode: mode in use
1138 *
1139 * Set up the framebuffer compression hardware at mode set time. We
1140 * enable it if possible:
1141 * - plane A only (on pre-965)
1142 * - no pixel mulitply/line duplication
1143 * - no alpha buffer discard
1144 * - no dual wide
1145 * - framebuffer <= 2048 in width, 1536 in height
1146 *
1147 * We can't assume that any compression will take place (worst case),
1148 * so the compressed buffer has to be the same size as the uncompressed
1149 * one. It also must reside (along with the line length buffer) in
1150 * stolen memory.
1151 *
1152 * We need to enable/disable FBC on a global basis.
1153 */
1154static void intel_update_fbc(struct drm_crtc *crtc,
1155 struct drm_display_mode *mode)
1156{
1157 struct drm_device *dev = crtc->dev;
1158 struct drm_i915_private *dev_priv = dev->dev_private;
1159 struct drm_framebuffer *fb = crtc->fb;
1160 struct intel_framebuffer *intel_fb;
1161 struct drm_i915_gem_object *obj_priv;
1162 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1163 int plane = intel_crtc->plane;
1164
1165 if (!i915_powersave)
1166 return;
1167
e70236a8
JB
1168 if (!dev_priv->display.fbc_enabled ||
1169 !dev_priv->display.enable_fbc ||
1170 !dev_priv->display.disable_fbc)
1171 return;
1172
80824003
JB
1173 if (!crtc->fb)
1174 return;
1175
1176 intel_fb = to_intel_framebuffer(fb);
23010e43 1177 obj_priv = to_intel_bo(intel_fb->obj);
80824003
JB
1178
1179 /*
1180 * If FBC is already on, we just have to verify that we can
1181 * keep it that way...
1182 * Need to disable if:
1183 * - changing FBC params (stride, fence, mode)
1184 * - new fb is too large to fit in compressed buffer
1185 * - going to an unsupported config (interlace, pixel multiply, etc.)
1186 */
1187 if (intel_fb->obj->size > dev_priv->cfb_size) {
28c97730
ZY
1188 DRM_DEBUG_KMS("framebuffer too large, disabling "
1189 "compression\n");
b5e50c3f 1190 dev_priv->no_fbc_reason = FBC_STOLEN_TOO_SMALL;
80824003
JB
1191 goto out_disable;
1192 }
1193 if ((mode->flags & DRM_MODE_FLAG_INTERLACE) ||
1194 (mode->flags & DRM_MODE_FLAG_DBLSCAN)) {
28c97730
ZY
1195 DRM_DEBUG_KMS("mode incompatible with compression, "
1196 "disabling\n");
b5e50c3f 1197 dev_priv->no_fbc_reason = FBC_UNSUPPORTED_MODE;
80824003
JB
1198 goto out_disable;
1199 }
1200 if ((mode->hdisplay > 2048) ||
1201 (mode->vdisplay > 1536)) {
28c97730 1202 DRM_DEBUG_KMS("mode too large for compression, disabling\n");
b5e50c3f 1203 dev_priv->no_fbc_reason = FBC_MODE_TOO_LARGE;
80824003
JB
1204 goto out_disable;
1205 }
74dff282 1206 if ((IS_I915GM(dev) || IS_I945GM(dev)) && plane != 0) {
28c97730 1207 DRM_DEBUG_KMS("plane not 0, disabling compression\n");
b5e50c3f 1208 dev_priv->no_fbc_reason = FBC_BAD_PLANE;
80824003
JB
1209 goto out_disable;
1210 }
1211 if (obj_priv->tiling_mode != I915_TILING_X) {
28c97730 1212 DRM_DEBUG_KMS("framebuffer not tiled, disabling compression\n");
b5e50c3f 1213 dev_priv->no_fbc_reason = FBC_NOT_TILED;
80824003
JB
1214 goto out_disable;
1215 }
1216
e70236a8 1217 if (dev_priv->display.fbc_enabled(crtc)) {
80824003
JB
1218 /* We can re-enable it in this case, but need to update pitch */
1219 if (fb->pitch > dev_priv->cfb_pitch)
e70236a8 1220 dev_priv->display.disable_fbc(dev);
80824003 1221 if (obj_priv->fence_reg != dev_priv->cfb_fence)
e70236a8 1222 dev_priv->display.disable_fbc(dev);
80824003 1223 if (plane != dev_priv->cfb_plane)
e70236a8 1224 dev_priv->display.disable_fbc(dev);
80824003
JB
1225 }
1226
e70236a8 1227 if (!dev_priv->display.fbc_enabled(crtc)) {
80824003 1228 /* Now try to turn it back on if possible */
e70236a8 1229 dev_priv->display.enable_fbc(crtc, 500);
80824003
JB
1230 }
1231
1232 return;
1233
1234out_disable:
28c97730 1235 DRM_DEBUG_KMS("unsupported config, disabling FBC\n");
80824003 1236 /* Multiple disables should be harmless */
e70236a8
JB
1237 if (dev_priv->display.fbc_enabled(crtc))
1238 dev_priv->display.disable_fbc(dev);
80824003
JB
1239}
1240
6b95a207
KH
1241static int
1242intel_pin_and_fence_fb_obj(struct drm_device *dev, struct drm_gem_object *obj)
1243{
23010e43 1244 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
6b95a207
KH
1245 u32 alignment;
1246 int ret;
1247
1248 switch (obj_priv->tiling_mode) {
1249 case I915_TILING_NONE:
1250 alignment = 64 * 1024;
1251 break;
1252 case I915_TILING_X:
1253 /* pin() will align the object as required by fence */
1254 alignment = 0;
1255 break;
1256 case I915_TILING_Y:
1257 /* FIXME: Is this true? */
1258 DRM_ERROR("Y tiled not allowed for scan out buffers\n");
1259 return -EINVAL;
1260 default:
1261 BUG();
1262 }
1263
6b95a207
KH
1264 ret = i915_gem_object_pin(obj, alignment);
1265 if (ret != 0)
1266 return ret;
1267
1268 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1269 * fence, whereas 965+ only requires a fence if using
1270 * framebuffer compression. For simplicity, we always install
1271 * a fence as the cost is not that onerous.
1272 */
1273 if (obj_priv->fence_reg == I915_FENCE_REG_NONE &&
1274 obj_priv->tiling_mode != I915_TILING_NONE) {
1275 ret = i915_gem_object_get_fence_reg(obj);
1276 if (ret != 0) {
1277 i915_gem_object_unpin(obj);
1278 return ret;
1279 }
1280 }
1281
1282 return 0;
1283}
1284
5c3b82e2 1285static int
3c4fdcfb
KH
1286intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
1287 struct drm_framebuffer *old_fb)
79e53945
JB
1288{
1289 struct drm_device *dev = crtc->dev;
1290 struct drm_i915_private *dev_priv = dev->dev_private;
1291 struct drm_i915_master_private *master_priv;
1292 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1293 struct intel_framebuffer *intel_fb;
1294 struct drm_i915_gem_object *obj_priv;
1295 struct drm_gem_object *obj;
1296 int pipe = intel_crtc->pipe;
80824003 1297 int plane = intel_crtc->plane;
79e53945 1298 unsigned long Start, Offset;
80824003
JB
1299 int dspbase = (plane == 0 ? DSPAADDR : DSPBADDR);
1300 int dspsurf = (plane == 0 ? DSPASURF : DSPBSURF);
1301 int dspstride = (plane == 0) ? DSPASTRIDE : DSPBSTRIDE;
1302 int dsptileoff = (plane == 0 ? DSPATILEOFF : DSPBTILEOFF);
1303 int dspcntr_reg = (plane == 0) ? DSPACNTR : DSPBCNTR;
6b95a207 1304 u32 dspcntr;
5c3b82e2 1305 int ret;
79e53945
JB
1306
1307 /* no fb bound */
1308 if (!crtc->fb) {
28c97730 1309 DRM_DEBUG_KMS("No FB bound\n");
5c3b82e2
CW
1310 return 0;
1311 }
1312
80824003 1313 switch (plane) {
5c3b82e2
CW
1314 case 0:
1315 case 1:
1316 break;
1317 default:
80824003 1318 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
5c3b82e2 1319 return -EINVAL;
79e53945
JB
1320 }
1321
1322 intel_fb = to_intel_framebuffer(crtc->fb);
79e53945 1323 obj = intel_fb->obj;
23010e43 1324 obj_priv = to_intel_bo(obj);
79e53945 1325
5c3b82e2 1326 mutex_lock(&dev->struct_mutex);
6b95a207 1327 ret = intel_pin_and_fence_fb_obj(dev, obj);
5c3b82e2
CW
1328 if (ret != 0) {
1329 mutex_unlock(&dev->struct_mutex);
1330 return ret;
1331 }
79e53945 1332
b9241ea3 1333 ret = i915_gem_object_set_to_display_plane(obj);
5c3b82e2 1334 if (ret != 0) {
8c4b8c3f 1335 i915_gem_object_unpin(obj);
5c3b82e2
CW
1336 mutex_unlock(&dev->struct_mutex);
1337 return ret;
1338 }
79e53945
JB
1339
1340 dspcntr = I915_READ(dspcntr_reg);
712531bf
JB
1341 /* Mask out pixel format bits in case we change it */
1342 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
79e53945
JB
1343 switch (crtc->fb->bits_per_pixel) {
1344 case 8:
1345 dspcntr |= DISPPLANE_8BPP;
1346 break;
1347 case 16:
1348 if (crtc->fb->depth == 15)
1349 dspcntr |= DISPPLANE_15_16BPP;
1350 else
1351 dspcntr |= DISPPLANE_16BPP;
1352 break;
1353 case 24:
1354 case 32:
a4f45cf1
KH
1355 if (crtc->fb->depth == 30)
1356 dspcntr |= DISPPLANE_32BPP_30BIT_NO_ALPHA;
1357 else
1358 dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
79e53945
JB
1359 break;
1360 default:
1361 DRM_ERROR("Unknown color depth\n");
8c4b8c3f 1362 i915_gem_object_unpin(obj);
5c3b82e2
CW
1363 mutex_unlock(&dev->struct_mutex);
1364 return -EINVAL;
79e53945 1365 }
f544847f
JB
1366 if (IS_I965G(dev)) {
1367 if (obj_priv->tiling_mode != I915_TILING_NONE)
1368 dspcntr |= DISPPLANE_TILED;
1369 else
1370 dspcntr &= ~DISPPLANE_TILED;
1371 }
1372
bad720ff 1373 if (HAS_PCH_SPLIT(dev))
553bd149
ZW
1374 /* must disable */
1375 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
1376
79e53945
JB
1377 I915_WRITE(dspcntr_reg, dspcntr);
1378
5c3b82e2
CW
1379 Start = obj_priv->gtt_offset;
1380 Offset = y * crtc->fb->pitch + x * (crtc->fb->bits_per_pixel / 8);
1381
28c97730 1382 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d\n", Start, Offset, x, y);
5c3b82e2 1383 I915_WRITE(dspstride, crtc->fb->pitch);
79e53945
JB
1384 if (IS_I965G(dev)) {
1385 I915_WRITE(dspbase, Offset);
1386 I915_READ(dspbase);
1387 I915_WRITE(dspsurf, Start);
1388 I915_READ(dspsurf);
f544847f 1389 I915_WRITE(dsptileoff, (y << 16) | x);
79e53945
JB
1390 } else {
1391 I915_WRITE(dspbase, Start + Offset);
1392 I915_READ(dspbase);
1393 }
1394
74dff282 1395 if ((IS_I965G(dev) || plane == 0))
edb81956
JB
1396 intel_update_fbc(crtc, &crtc->mode);
1397
3c4fdcfb
KH
1398 intel_wait_for_vblank(dev);
1399
1400 if (old_fb) {
1401 intel_fb = to_intel_framebuffer(old_fb);
23010e43 1402 obj_priv = to_intel_bo(intel_fb->obj);
3c4fdcfb
KH
1403 i915_gem_object_unpin(intel_fb->obj);
1404 }
652c393a
JB
1405 intel_increase_pllclock(crtc, true);
1406
5c3b82e2 1407 mutex_unlock(&dev->struct_mutex);
79e53945
JB
1408
1409 if (!dev->primary->master)
5c3b82e2 1410 return 0;
79e53945
JB
1411
1412 master_priv = dev->primary->master->driver_priv;
1413 if (!master_priv->sarea_priv)
5c3b82e2 1414 return 0;
79e53945 1415
5c3b82e2 1416 if (pipe) {
79e53945
JB
1417 master_priv->sarea_priv->pipeB_x = x;
1418 master_priv->sarea_priv->pipeB_y = y;
5c3b82e2
CW
1419 } else {
1420 master_priv->sarea_priv->pipeA_x = x;
1421 master_priv->sarea_priv->pipeA_y = y;
79e53945 1422 }
5c3b82e2
CW
1423
1424 return 0;
79e53945
JB
1425}
1426
24f119c7
ZW
1427/* Disable the VGA plane that we never use */
1428static void i915_disable_vga (struct drm_device *dev)
1429{
1430 struct drm_i915_private *dev_priv = dev->dev_private;
1431 u8 sr1;
1432 u32 vga_reg;
1433
bad720ff 1434 if (HAS_PCH_SPLIT(dev))
24f119c7
ZW
1435 vga_reg = CPU_VGACNTRL;
1436 else
1437 vga_reg = VGACNTRL;
1438
1439 if (I915_READ(vga_reg) & VGA_DISP_DISABLE)
1440 return;
1441
1442 I915_WRITE8(VGA_SR_INDEX, 1);
1443 sr1 = I915_READ8(VGA_SR_DATA);
1444 I915_WRITE8(VGA_SR_DATA, sr1 | (1 << 5));
1445 udelay(100);
1446
1447 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
1448}
1449
f2b115e6 1450static void ironlake_disable_pll_edp (struct drm_crtc *crtc)
32f9d658
ZW
1451{
1452 struct drm_device *dev = crtc->dev;
1453 struct drm_i915_private *dev_priv = dev->dev_private;
1454 u32 dpa_ctl;
1455
28c97730 1456 DRM_DEBUG_KMS("\n");
32f9d658
ZW
1457 dpa_ctl = I915_READ(DP_A);
1458 dpa_ctl &= ~DP_PLL_ENABLE;
1459 I915_WRITE(DP_A, dpa_ctl);
1460}
1461
f2b115e6 1462static void ironlake_enable_pll_edp (struct drm_crtc *crtc)
32f9d658
ZW
1463{
1464 struct drm_device *dev = crtc->dev;
1465 struct drm_i915_private *dev_priv = dev->dev_private;
1466 u32 dpa_ctl;
1467
1468 dpa_ctl = I915_READ(DP_A);
1469 dpa_ctl |= DP_PLL_ENABLE;
1470 I915_WRITE(DP_A, dpa_ctl);
1471 udelay(200);
1472}
1473
1474
f2b115e6 1475static void ironlake_set_pll_edp (struct drm_crtc *crtc, int clock)
32f9d658
ZW
1476{
1477 struct drm_device *dev = crtc->dev;
1478 struct drm_i915_private *dev_priv = dev->dev_private;
1479 u32 dpa_ctl;
1480
28c97730 1481 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", clock);
32f9d658
ZW
1482 dpa_ctl = I915_READ(DP_A);
1483 dpa_ctl &= ~DP_PLL_FREQ_MASK;
1484
1485 if (clock < 200000) {
1486 u32 temp;
1487 dpa_ctl |= DP_PLL_FREQ_160MHZ;
1488 /* workaround for 160Mhz:
1489 1) program 0x4600c bits 15:0 = 0x8124
1490 2) program 0x46010 bit 0 = 1
1491 3) program 0x46034 bit 24 = 1
1492 4) program 0x64000 bit 14 = 1
1493 */
1494 temp = I915_READ(0x4600c);
1495 temp &= 0xffff0000;
1496 I915_WRITE(0x4600c, temp | 0x8124);
1497
1498 temp = I915_READ(0x46010);
1499 I915_WRITE(0x46010, temp | 1);
1500
1501 temp = I915_READ(0x46034);
1502 I915_WRITE(0x46034, temp | (1 << 24));
1503 } else {
1504 dpa_ctl |= DP_PLL_FREQ_270MHZ;
1505 }
1506 I915_WRITE(DP_A, dpa_ctl);
1507
1508 udelay(500);
1509}
1510
f2b115e6 1511static void ironlake_crtc_dpms(struct drm_crtc *crtc, int mode)
2c07245f
ZW
1512{
1513 struct drm_device *dev = crtc->dev;
1514 struct drm_i915_private *dev_priv = dev->dev_private;
1515 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1516 int pipe = intel_crtc->pipe;
7662c8bd 1517 int plane = intel_crtc->plane;
2c07245f
ZW
1518 int pch_dpll_reg = (pipe == 0) ? PCH_DPLL_A : PCH_DPLL_B;
1519 int pipeconf_reg = (pipe == 0) ? PIPEACONF : PIPEBCONF;
1520 int dspcntr_reg = (plane == 0) ? DSPACNTR : DSPBCNTR;
1521 int dspbase_reg = (plane == 0) ? DSPAADDR : DSPBADDR;
1522 int fdi_tx_reg = (pipe == 0) ? FDI_TXA_CTL : FDI_TXB_CTL;
1523 int fdi_rx_reg = (pipe == 0) ? FDI_RXA_CTL : FDI_RXB_CTL;
1524 int fdi_rx_iir_reg = (pipe == 0) ? FDI_RXA_IIR : FDI_RXB_IIR;
1525 int fdi_rx_imr_reg = (pipe == 0) ? FDI_RXA_IMR : FDI_RXB_IMR;
1526 int transconf_reg = (pipe == 0) ? TRANSACONF : TRANSBCONF;
1527 int pf_ctl_reg = (pipe == 0) ? PFA_CTL_1 : PFB_CTL_1;
249c0e64 1528 int pf_win_size = (pipe == 0) ? PFA_WIN_SZ : PFB_WIN_SZ;
8dd81a38 1529 int pf_win_pos = (pipe == 0) ? PFA_WIN_POS : PFB_WIN_POS;
2c07245f
ZW
1530 int cpu_htot_reg = (pipe == 0) ? HTOTAL_A : HTOTAL_B;
1531 int cpu_hblank_reg = (pipe == 0) ? HBLANK_A : HBLANK_B;
1532 int cpu_hsync_reg = (pipe == 0) ? HSYNC_A : HSYNC_B;
1533 int cpu_vtot_reg = (pipe == 0) ? VTOTAL_A : VTOTAL_B;
1534 int cpu_vblank_reg = (pipe == 0) ? VBLANK_A : VBLANK_B;
1535 int cpu_vsync_reg = (pipe == 0) ? VSYNC_A : VSYNC_B;
1536 int trans_htot_reg = (pipe == 0) ? TRANS_HTOTAL_A : TRANS_HTOTAL_B;
1537 int trans_hblank_reg = (pipe == 0) ? TRANS_HBLANK_A : TRANS_HBLANK_B;
1538 int trans_hsync_reg = (pipe == 0) ? TRANS_HSYNC_A : TRANS_HSYNC_B;
1539 int trans_vtot_reg = (pipe == 0) ? TRANS_VTOTAL_A : TRANS_VTOTAL_B;
1540 int trans_vblank_reg = (pipe == 0) ? TRANS_VBLANK_A : TRANS_VBLANK_B;
1541 int trans_vsync_reg = (pipe == 0) ? TRANS_VSYNC_A : TRANS_VSYNC_B;
1542 u32 temp;
249c0e64 1543 int tries = 5, j, n;
8faf3b31
ZY
1544 u32 pipe_bpc;
1545
1546 temp = I915_READ(pipeconf_reg);
1547 pipe_bpc = temp & PIPE_BPC_MASK;
79e53945 1548
2c07245f
ZW
1549 /* XXX: When our outputs are all unaware of DPMS modes other than off
1550 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
1551 */
1552 switch (mode) {
1553 case DRM_MODE_DPMS_ON:
1554 case DRM_MODE_DPMS_STANDBY:
1555 case DRM_MODE_DPMS_SUSPEND:
28c97730 1556 DRM_DEBUG_KMS("crtc %d dpms on\n", pipe);
1b3c7a47
ZW
1557
1558 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
1559 temp = I915_READ(PCH_LVDS);
1560 if ((temp & LVDS_PORT_EN) == 0) {
1561 I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
1562 POSTING_READ(PCH_LVDS);
1563 }
1564 }
1565
32f9d658
ZW
1566 if (HAS_eDP) {
1567 /* enable eDP PLL */
f2b115e6 1568 ironlake_enable_pll_edp(crtc);
32f9d658
ZW
1569 } else {
1570 /* enable PCH DPLL */
1571 temp = I915_READ(pch_dpll_reg);
1572 if ((temp & DPLL_VCO_ENABLE) == 0) {
1573 I915_WRITE(pch_dpll_reg, temp | DPLL_VCO_ENABLE);
1574 I915_READ(pch_dpll_reg);
1575 }
2c07245f 1576
32f9d658
ZW
1577 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
1578 temp = I915_READ(fdi_rx_reg);
8faf3b31
ZY
1579 /*
1580 * make the BPC in FDI Rx be consistent with that in
1581 * pipeconf reg.
1582 */
1583 temp &= ~(0x7 << 16);
1584 temp |= (pipe_bpc << 11);
32f9d658
ZW
1585 I915_WRITE(fdi_rx_reg, temp | FDI_RX_PLL_ENABLE |
1586 FDI_SEL_PCDCLK |
1587 FDI_DP_PORT_WIDTH_X4); /* default 4 lanes */
1588 I915_READ(fdi_rx_reg);
1589 udelay(200);
1590
f2b115e6 1591 /* Enable CPU FDI TX PLL, always on for Ironlake */
32f9d658
ZW
1592 temp = I915_READ(fdi_tx_reg);
1593 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
1594 I915_WRITE(fdi_tx_reg, temp | FDI_TX_PLL_ENABLE);
1595 I915_READ(fdi_tx_reg);
1596 udelay(100);
1597 }
2c07245f
ZW
1598 }
1599
8dd81a38
ZW
1600 /* Enable panel fitting for LVDS */
1601 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
1602 temp = I915_READ(pf_ctl_reg);
b1f60b70 1603 I915_WRITE(pf_ctl_reg, temp | PF_ENABLE | PF_FILTER_MED_3x3);
8dd81a38
ZW
1604
1605 /* currently full aspect */
1606 I915_WRITE(pf_win_pos, 0);
1607
1608 I915_WRITE(pf_win_size,
1609 (dev_priv->panel_fixed_mode->hdisplay << 16) |
1610 (dev_priv->panel_fixed_mode->vdisplay));
1611 }
1612
2c07245f
ZW
1613 /* Enable CPU pipe */
1614 temp = I915_READ(pipeconf_reg);
1615 if ((temp & PIPEACONF_ENABLE) == 0) {
1616 I915_WRITE(pipeconf_reg, temp | PIPEACONF_ENABLE);
1617 I915_READ(pipeconf_reg);
1618 udelay(100);
1619 }
1620
1621 /* configure and enable CPU plane */
1622 temp = I915_READ(dspcntr_reg);
1623 if ((temp & DISPLAY_PLANE_ENABLE) == 0) {
1624 I915_WRITE(dspcntr_reg, temp | DISPLAY_PLANE_ENABLE);
1625 /* Flush the plane changes */
1626 I915_WRITE(dspbase_reg, I915_READ(dspbase_reg));
1627 }
1628
32f9d658
ZW
1629 if (!HAS_eDP) {
1630 /* enable CPU FDI TX and PCH FDI RX */
1631 temp = I915_READ(fdi_tx_reg);
1632 temp |= FDI_TX_ENABLE;
1633 temp |= FDI_DP_PORT_WIDTH_X4; /* default */
1634 temp &= ~FDI_LINK_TRAIN_NONE;
1635 temp |= FDI_LINK_TRAIN_PATTERN_1;
1636 I915_WRITE(fdi_tx_reg, temp);
1637 I915_READ(fdi_tx_reg);
2c07245f 1638
32f9d658
ZW
1639 temp = I915_READ(fdi_rx_reg);
1640 temp &= ~FDI_LINK_TRAIN_NONE;
1641 temp |= FDI_LINK_TRAIN_PATTERN_1;
1642 I915_WRITE(fdi_rx_reg, temp | FDI_RX_ENABLE);
1643 I915_READ(fdi_rx_reg);
2c07245f 1644
32f9d658 1645 udelay(150);
2c07245f 1646
32f9d658
ZW
1647 /* Train FDI. */
1648 /* umask FDI RX Interrupt symbol_lock and bit_lock bit
1649 for train result */
1650 temp = I915_READ(fdi_rx_imr_reg);
1651 temp &= ~FDI_RX_SYMBOL_LOCK;
1652 temp &= ~FDI_RX_BIT_LOCK;
1653 I915_WRITE(fdi_rx_imr_reg, temp);
1654 I915_READ(fdi_rx_imr_reg);
1655 udelay(150);
2c07245f 1656
32f9d658 1657 temp = I915_READ(fdi_rx_iir_reg);
28c97730 1658 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2c07245f 1659
32f9d658
ZW
1660 if ((temp & FDI_RX_BIT_LOCK) == 0) {
1661 for (j = 0; j < tries; j++) {
1662 temp = I915_READ(fdi_rx_iir_reg);
28c97730
ZY
1663 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n",
1664 temp);
32f9d658
ZW
1665 if (temp & FDI_RX_BIT_LOCK)
1666 break;
1667 udelay(200);
1668 }
1669 if (j != tries)
1670 I915_WRITE(fdi_rx_iir_reg,
1671 temp | FDI_RX_BIT_LOCK);
1672 else
28c97730 1673 DRM_DEBUG_KMS("train 1 fail\n");
32f9d658 1674 } else {
2c07245f
ZW
1675 I915_WRITE(fdi_rx_iir_reg,
1676 temp | FDI_RX_BIT_LOCK);
28c97730 1677 DRM_DEBUG_KMS("train 1 ok 2!\n");
32f9d658
ZW
1678 }
1679 temp = I915_READ(fdi_tx_reg);
1680 temp &= ~FDI_LINK_TRAIN_NONE;
1681 temp |= FDI_LINK_TRAIN_PATTERN_2;
1682 I915_WRITE(fdi_tx_reg, temp);
1683
1684 temp = I915_READ(fdi_rx_reg);
1685 temp &= ~FDI_LINK_TRAIN_NONE;
1686 temp |= FDI_LINK_TRAIN_PATTERN_2;
1687 I915_WRITE(fdi_rx_reg, temp);
2c07245f 1688
32f9d658 1689 udelay(150);
2c07245f 1690
32f9d658 1691 temp = I915_READ(fdi_rx_iir_reg);
28c97730 1692 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2c07245f 1693
32f9d658
ZW
1694 if ((temp & FDI_RX_SYMBOL_LOCK) == 0) {
1695 for (j = 0; j < tries; j++) {
1696 temp = I915_READ(fdi_rx_iir_reg);
28c97730
ZY
1697 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n",
1698 temp);
32f9d658
ZW
1699 if (temp & FDI_RX_SYMBOL_LOCK)
1700 break;
1701 udelay(200);
1702 }
1703 if (j != tries) {
1704 I915_WRITE(fdi_rx_iir_reg,
1705 temp | FDI_RX_SYMBOL_LOCK);
28c97730 1706 DRM_DEBUG_KMS("train 2 ok 1!\n");
32f9d658 1707 } else
28c97730 1708 DRM_DEBUG_KMS("train 2 fail\n");
32f9d658 1709 } else {
2c07245f
ZW
1710 I915_WRITE(fdi_rx_iir_reg,
1711 temp | FDI_RX_SYMBOL_LOCK);
28c97730 1712 DRM_DEBUG_KMS("train 2 ok 2!\n");
32f9d658 1713 }
28c97730 1714 DRM_DEBUG_KMS("train done\n");
2c07245f 1715
32f9d658
ZW
1716 /* set transcoder timing */
1717 I915_WRITE(trans_htot_reg, I915_READ(cpu_htot_reg));
1718 I915_WRITE(trans_hblank_reg, I915_READ(cpu_hblank_reg));
1719 I915_WRITE(trans_hsync_reg, I915_READ(cpu_hsync_reg));
2c07245f 1720
32f9d658
ZW
1721 I915_WRITE(trans_vtot_reg, I915_READ(cpu_vtot_reg));
1722 I915_WRITE(trans_vblank_reg, I915_READ(cpu_vblank_reg));
1723 I915_WRITE(trans_vsync_reg, I915_READ(cpu_vsync_reg));
2c07245f 1724
32f9d658
ZW
1725 /* enable PCH transcoder */
1726 temp = I915_READ(transconf_reg);
8faf3b31
ZY
1727 /*
1728 * make the BPC in transcoder be consistent with
1729 * that in pipeconf reg.
1730 */
1731 temp &= ~PIPE_BPC_MASK;
1732 temp |= pipe_bpc;
32f9d658
ZW
1733 I915_WRITE(transconf_reg, temp | TRANS_ENABLE);
1734 I915_READ(transconf_reg);
2c07245f 1735
32f9d658
ZW
1736 while ((I915_READ(transconf_reg) & TRANS_STATE_ENABLE) == 0)
1737 ;
2c07245f 1738
32f9d658 1739 /* enable normal */
2c07245f 1740
32f9d658
ZW
1741 temp = I915_READ(fdi_tx_reg);
1742 temp &= ~FDI_LINK_TRAIN_NONE;
1743 I915_WRITE(fdi_tx_reg, temp | FDI_LINK_TRAIN_NONE |
1744 FDI_TX_ENHANCE_FRAME_ENABLE);
1745 I915_READ(fdi_tx_reg);
2c07245f 1746
32f9d658
ZW
1747 temp = I915_READ(fdi_rx_reg);
1748 temp &= ~FDI_LINK_TRAIN_NONE;
1749 I915_WRITE(fdi_rx_reg, temp | FDI_LINK_TRAIN_NONE |
1750 FDI_RX_ENHANCE_FRAME_ENABLE);
1751 I915_READ(fdi_rx_reg);
2c07245f 1752
32f9d658
ZW
1753 /* wait one idle pattern time */
1754 udelay(100);
1755
1756 }
2c07245f
ZW
1757
1758 intel_crtc_load_lut(crtc);
1759
1760 break;
1761 case DRM_MODE_DPMS_OFF:
28c97730 1762 DRM_DEBUG_KMS("crtc %d dpms off\n", pipe);
2c07245f 1763
c062df61 1764 drm_vblank_off(dev, pipe);
2c07245f
ZW
1765 /* Disable display plane */
1766 temp = I915_READ(dspcntr_reg);
1767 if ((temp & DISPLAY_PLANE_ENABLE) != 0) {
1768 I915_WRITE(dspcntr_reg, temp & ~DISPLAY_PLANE_ENABLE);
1769 /* Flush the plane changes */
1770 I915_WRITE(dspbase_reg, I915_READ(dspbase_reg));
1771 I915_READ(dspbase_reg);
1772 }
1773
1b3c7a47
ZW
1774 i915_disable_vga(dev);
1775
2c07245f
ZW
1776 /* disable cpu pipe, disable after all planes disabled */
1777 temp = I915_READ(pipeconf_reg);
1778 if ((temp & PIPEACONF_ENABLE) != 0) {
1779 I915_WRITE(pipeconf_reg, temp & ~PIPEACONF_ENABLE);
1780 I915_READ(pipeconf_reg);
249c0e64 1781 n = 0;
2c07245f 1782 /* wait for cpu pipe off, pipe state */
249c0e64
ZW
1783 while ((I915_READ(pipeconf_reg) & I965_PIPECONF_ACTIVE) != 0) {
1784 n++;
1785 if (n < 60) {
1786 udelay(500);
1787 continue;
1788 } else {
28c97730
ZY
1789 DRM_DEBUG_KMS("pipe %d off delay\n",
1790 pipe);
249c0e64
ZW
1791 break;
1792 }
1793 }
2c07245f 1794 } else
28c97730 1795 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
2c07245f 1796
1b3c7a47
ZW
1797 udelay(100);
1798
1799 /* Disable PF */
1800 temp = I915_READ(pf_ctl_reg);
1801 if ((temp & PF_ENABLE) != 0) {
1802 I915_WRITE(pf_ctl_reg, temp & ~PF_ENABLE);
1803 I915_READ(pf_ctl_reg);
32f9d658 1804 }
1b3c7a47 1805 I915_WRITE(pf_win_size, 0);
32f9d658 1806
2c07245f
ZW
1807 /* disable CPU FDI tx and PCH FDI rx */
1808 temp = I915_READ(fdi_tx_reg);
1809 I915_WRITE(fdi_tx_reg, temp & ~FDI_TX_ENABLE);
1810 I915_READ(fdi_tx_reg);
1811
1812 temp = I915_READ(fdi_rx_reg);
8faf3b31
ZY
1813 /* BPC in FDI rx is consistent with that in pipeconf */
1814 temp &= ~(0x07 << 16);
1815 temp |= (pipe_bpc << 11);
2c07245f
ZW
1816 I915_WRITE(fdi_rx_reg, temp & ~FDI_RX_ENABLE);
1817 I915_READ(fdi_rx_reg);
1818
249c0e64
ZW
1819 udelay(100);
1820
2c07245f
ZW
1821 /* still set train pattern 1 */
1822 temp = I915_READ(fdi_tx_reg);
1823 temp &= ~FDI_LINK_TRAIN_NONE;
1824 temp |= FDI_LINK_TRAIN_PATTERN_1;
1825 I915_WRITE(fdi_tx_reg, temp);
1826
1827 temp = I915_READ(fdi_rx_reg);
1828 temp &= ~FDI_LINK_TRAIN_NONE;
1829 temp |= FDI_LINK_TRAIN_PATTERN_1;
1830 I915_WRITE(fdi_rx_reg, temp);
1831
249c0e64
ZW
1832 udelay(100);
1833
1b3c7a47
ZW
1834 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
1835 temp = I915_READ(PCH_LVDS);
1836 I915_WRITE(PCH_LVDS, temp & ~LVDS_PORT_EN);
1837 I915_READ(PCH_LVDS);
1838 udelay(100);
1839 }
1840
2c07245f
ZW
1841 /* disable PCH transcoder */
1842 temp = I915_READ(transconf_reg);
1843 if ((temp & TRANS_ENABLE) != 0) {
1844 I915_WRITE(transconf_reg, temp & ~TRANS_ENABLE);
1845 I915_READ(transconf_reg);
249c0e64 1846 n = 0;
2c07245f 1847 /* wait for PCH transcoder off, transcoder state */
249c0e64
ZW
1848 while ((I915_READ(transconf_reg) & TRANS_STATE_ENABLE) != 0) {
1849 n++;
1850 if (n < 60) {
1851 udelay(500);
1852 continue;
1853 } else {
28c97730
ZY
1854 DRM_DEBUG_KMS("transcoder %d off "
1855 "delay\n", pipe);
249c0e64
ZW
1856 break;
1857 }
1858 }
2c07245f 1859 }
8faf3b31
ZY
1860 temp = I915_READ(transconf_reg);
1861 /* BPC in transcoder is consistent with that in pipeconf */
1862 temp &= ~PIPE_BPC_MASK;
1863 temp |= pipe_bpc;
1864 I915_WRITE(transconf_reg, temp);
1865 I915_READ(transconf_reg);
1b3c7a47
ZW
1866 udelay(100);
1867
2c07245f
ZW
1868 /* disable PCH DPLL */
1869 temp = I915_READ(pch_dpll_reg);
1870 if ((temp & DPLL_VCO_ENABLE) != 0) {
1871 I915_WRITE(pch_dpll_reg, temp & ~DPLL_VCO_ENABLE);
1872 I915_READ(pch_dpll_reg);
1873 }
1874
1b3c7a47 1875 if (HAS_eDP) {
f2b115e6 1876 ironlake_disable_pll_edp(crtc);
2c07245f
ZW
1877 }
1878
1b3c7a47
ZW
1879 temp = I915_READ(fdi_rx_reg);
1880 temp &= ~FDI_SEL_PCDCLK;
1881 I915_WRITE(fdi_rx_reg, temp);
1882 I915_READ(fdi_rx_reg);
1883
1884 temp = I915_READ(fdi_rx_reg);
1885 temp &= ~FDI_RX_PLL_ENABLE;
1886 I915_WRITE(fdi_rx_reg, temp);
1887 I915_READ(fdi_rx_reg);
1888
249c0e64
ZW
1889 /* Disable CPU FDI TX PLL */
1890 temp = I915_READ(fdi_tx_reg);
1891 if ((temp & FDI_TX_PLL_ENABLE) != 0) {
1892 I915_WRITE(fdi_tx_reg, temp & ~FDI_TX_PLL_ENABLE);
1893 I915_READ(fdi_tx_reg);
1894 udelay(100);
1895 }
1896
2c07245f 1897 /* Wait for the clocks to turn off. */
1b3c7a47 1898 udelay(100);
2c07245f
ZW
1899 break;
1900 }
1901}
1902
02e792fb
DV
1903static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
1904{
1905 struct intel_overlay *overlay;
03f77ea5 1906 int ret;
02e792fb
DV
1907
1908 if (!enable && intel_crtc->overlay) {
1909 overlay = intel_crtc->overlay;
1910 mutex_lock(&overlay->dev->struct_mutex);
03f77ea5
DV
1911 for (;;) {
1912 ret = intel_overlay_switch_off(overlay);
1913 if (ret == 0)
1914 break;
1915
1916 ret = intel_overlay_recover_from_interrupt(overlay, 0);
1917 if (ret != 0) {
1918 /* overlay doesn't react anymore. Usually
1919 * results in a black screen and an unkillable
1920 * X server. */
1921 BUG();
1922 overlay->hw_wedged = HW_WEDGED;
1923 break;
1924 }
1925 }
02e792fb
DV
1926 mutex_unlock(&overlay->dev->struct_mutex);
1927 }
1928 /* Let userspace switch the overlay on again. In most cases userspace
1929 * has to recompute where to put it anyway. */
1930
1931 return;
1932}
1933
2c07245f 1934static void i9xx_crtc_dpms(struct drm_crtc *crtc, int mode)
79e53945
JB
1935{
1936 struct drm_device *dev = crtc->dev;
79e53945
JB
1937 struct drm_i915_private *dev_priv = dev->dev_private;
1938 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1939 int pipe = intel_crtc->pipe;
80824003 1940 int plane = intel_crtc->plane;
79e53945 1941 int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
80824003
JB
1942 int dspcntr_reg = (plane == 0) ? DSPACNTR : DSPBCNTR;
1943 int dspbase_reg = (plane == 0) ? DSPAADDR : DSPBADDR;
79e53945
JB
1944 int pipeconf_reg = (pipe == 0) ? PIPEACONF : PIPEBCONF;
1945 u32 temp;
79e53945
JB
1946
1947 /* XXX: When our outputs are all unaware of DPMS modes other than off
1948 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
1949 */
1950 switch (mode) {
1951 case DRM_MODE_DPMS_ON:
1952 case DRM_MODE_DPMS_STANDBY:
1953 case DRM_MODE_DPMS_SUSPEND:
629598da
JB
1954 intel_update_watermarks(dev);
1955
79e53945
JB
1956 /* Enable the DPLL */
1957 temp = I915_READ(dpll_reg);
1958 if ((temp & DPLL_VCO_ENABLE) == 0) {
1959 I915_WRITE(dpll_reg, temp);
1960 I915_READ(dpll_reg);
1961 /* Wait for the clocks to stabilize. */
1962 udelay(150);
1963 I915_WRITE(dpll_reg, temp | DPLL_VCO_ENABLE);
1964 I915_READ(dpll_reg);
1965 /* Wait for the clocks to stabilize. */
1966 udelay(150);
1967 I915_WRITE(dpll_reg, temp | DPLL_VCO_ENABLE);
1968 I915_READ(dpll_reg);
1969 /* Wait for the clocks to stabilize. */
1970 udelay(150);
1971 }
1972
1973 /* Enable the pipe */
1974 temp = I915_READ(pipeconf_reg);
1975 if ((temp & PIPEACONF_ENABLE) == 0)
1976 I915_WRITE(pipeconf_reg, temp | PIPEACONF_ENABLE);
1977
1978 /* Enable the plane */
1979 temp = I915_READ(dspcntr_reg);
1980 if ((temp & DISPLAY_PLANE_ENABLE) == 0) {
1981 I915_WRITE(dspcntr_reg, temp | DISPLAY_PLANE_ENABLE);
1982 /* Flush the plane changes */
1983 I915_WRITE(dspbase_reg, I915_READ(dspbase_reg));
1984 }
1985
1986 intel_crtc_load_lut(crtc);
1987
74dff282
JB
1988 if ((IS_I965G(dev) || plane == 0))
1989 intel_update_fbc(crtc, &crtc->mode);
80824003 1990
79e53945 1991 /* Give the overlay scaler a chance to enable if it's on this pipe */
02e792fb 1992 intel_crtc_dpms_overlay(intel_crtc, true);
79e53945
JB
1993 break;
1994 case DRM_MODE_DPMS_OFF:
7662c8bd 1995 intel_update_watermarks(dev);
02e792fb 1996
79e53945 1997 /* Give the overlay scaler a chance to disable if it's on this pipe */
02e792fb 1998 intel_crtc_dpms_overlay(intel_crtc, false);
778c9026 1999 drm_vblank_off(dev, pipe);
79e53945 2000
e70236a8
JB
2001 if (dev_priv->cfb_plane == plane &&
2002 dev_priv->display.disable_fbc)
2003 dev_priv->display.disable_fbc(dev);
80824003 2004
79e53945 2005 /* Disable the VGA plane that we never use */
24f119c7 2006 i915_disable_vga(dev);
79e53945
JB
2007
2008 /* Disable display plane */
2009 temp = I915_READ(dspcntr_reg);
2010 if ((temp & DISPLAY_PLANE_ENABLE) != 0) {
2011 I915_WRITE(dspcntr_reg, temp & ~DISPLAY_PLANE_ENABLE);
2012 /* Flush the plane changes */
2013 I915_WRITE(dspbase_reg, I915_READ(dspbase_reg));
2014 I915_READ(dspbase_reg);
2015 }
2016
2017 if (!IS_I9XX(dev)) {
2018 /* Wait for vblank for the disable to take effect */
2019 intel_wait_for_vblank(dev);
2020 }
2021
2022 /* Next, disable display pipes */
2023 temp = I915_READ(pipeconf_reg);
2024 if ((temp & PIPEACONF_ENABLE) != 0) {
2025 I915_WRITE(pipeconf_reg, temp & ~PIPEACONF_ENABLE);
2026 I915_READ(pipeconf_reg);
2027 }
2028
2029 /* Wait for vblank for the disable to take effect. */
2030 intel_wait_for_vblank(dev);
2031
2032 temp = I915_READ(dpll_reg);
2033 if ((temp & DPLL_VCO_ENABLE) != 0) {
2034 I915_WRITE(dpll_reg, temp & ~DPLL_VCO_ENABLE);
2035 I915_READ(dpll_reg);
2036 }
2037
2038 /* Wait for the clocks to turn off. */
2039 udelay(150);
2040 break;
2041 }
2c07245f
ZW
2042}
2043
2044/**
2045 * Sets the power management mode of the pipe and plane.
2046 *
2047 * This code should probably grow support for turning the cursor off and back
2048 * on appropriately at the same time as we're turning the pipe off/on.
2049 */
2050static void intel_crtc_dpms(struct drm_crtc *crtc, int mode)
2051{
2052 struct drm_device *dev = crtc->dev;
e70236a8 2053 struct drm_i915_private *dev_priv = dev->dev_private;
2c07245f
ZW
2054 struct drm_i915_master_private *master_priv;
2055 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2056 int pipe = intel_crtc->pipe;
2057 bool enabled;
2058
e70236a8 2059 dev_priv->display.dpms(crtc, mode);
79e53945 2060
65655d4a
DV
2061 intel_crtc->dpms_mode = mode;
2062
79e53945
JB
2063 if (!dev->primary->master)
2064 return;
2065
2066 master_priv = dev->primary->master->driver_priv;
2067 if (!master_priv->sarea_priv)
2068 return;
2069
2070 enabled = crtc->enabled && mode != DRM_MODE_DPMS_OFF;
2071
2072 switch (pipe) {
2073 case 0:
2074 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
2075 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
2076 break;
2077 case 1:
2078 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
2079 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
2080 break;
2081 default:
2082 DRM_ERROR("Can't update pipe %d in SAREA\n", pipe);
2083 break;
2084 }
79e53945
JB
2085}
2086
2087static void intel_crtc_prepare (struct drm_crtc *crtc)
2088{
2089 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
2090 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_OFF);
2091}
2092
2093static void intel_crtc_commit (struct drm_crtc *crtc)
2094{
2095 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
2096 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
2097}
2098
2099void intel_encoder_prepare (struct drm_encoder *encoder)
2100{
2101 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
2102 /* lvds has its own version of prepare see intel_lvds_prepare */
2103 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_OFF);
2104}
2105
2106void intel_encoder_commit (struct drm_encoder *encoder)
2107{
2108 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
2109 /* lvds has its own version of commit see intel_lvds_commit */
2110 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
2111}
2112
2113static bool intel_crtc_mode_fixup(struct drm_crtc *crtc,
2114 struct drm_display_mode *mode,
2115 struct drm_display_mode *adjusted_mode)
2116{
2c07245f 2117 struct drm_device *dev = crtc->dev;
bad720ff 2118 if (HAS_PCH_SPLIT(dev)) {
2c07245f
ZW
2119 /* FDI link clock is fixed at 2.7G */
2120 if (mode->clock * 3 > 27000 * 4)
2121 return MODE_CLOCK_HIGH;
2122 }
79e53945
JB
2123 return true;
2124}
2125
e70236a8
JB
2126static int i945_get_display_clock_speed(struct drm_device *dev)
2127{
2128 return 400000;
2129}
79e53945 2130
e70236a8 2131static int i915_get_display_clock_speed(struct drm_device *dev)
79e53945 2132{
e70236a8
JB
2133 return 333000;
2134}
79e53945 2135
e70236a8
JB
2136static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
2137{
2138 return 200000;
2139}
79e53945 2140
e70236a8
JB
2141static int i915gm_get_display_clock_speed(struct drm_device *dev)
2142{
2143 u16 gcfgc = 0;
79e53945 2144
e70236a8
JB
2145 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
2146
2147 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
2148 return 133000;
2149 else {
2150 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
2151 case GC_DISPLAY_CLOCK_333_MHZ:
2152 return 333000;
2153 default:
2154 case GC_DISPLAY_CLOCK_190_200_MHZ:
2155 return 190000;
79e53945 2156 }
e70236a8
JB
2157 }
2158}
2159
2160static int i865_get_display_clock_speed(struct drm_device *dev)
2161{
2162 return 266000;
2163}
2164
2165static int i855_get_display_clock_speed(struct drm_device *dev)
2166{
2167 u16 hpllcc = 0;
2168 /* Assume that the hardware is in the high speed state. This
2169 * should be the default.
2170 */
2171 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
2172 case GC_CLOCK_133_200:
2173 case GC_CLOCK_100_200:
2174 return 200000;
2175 case GC_CLOCK_166_250:
2176 return 250000;
2177 case GC_CLOCK_100_133:
79e53945 2178 return 133000;
e70236a8 2179 }
79e53945 2180
e70236a8
JB
2181 /* Shouldn't happen */
2182 return 0;
2183}
79e53945 2184
e70236a8
JB
2185static int i830_get_display_clock_speed(struct drm_device *dev)
2186{
2187 return 133000;
79e53945
JB
2188}
2189
79e53945
JB
2190/**
2191 * Return the pipe currently connected to the panel fitter,
2192 * or -1 if the panel fitter is not present or not in use
2193 */
02e792fb 2194int intel_panel_fitter_pipe (struct drm_device *dev)
79e53945
JB
2195{
2196 struct drm_i915_private *dev_priv = dev->dev_private;
2197 u32 pfit_control;
2198
2199 /* i830 doesn't have a panel fitter */
2200 if (IS_I830(dev))
2201 return -1;
2202
2203 pfit_control = I915_READ(PFIT_CONTROL);
2204
2205 /* See if the panel fitter is in use */
2206 if ((pfit_control & PFIT_ENABLE) == 0)
2207 return -1;
2208
2209 /* 965 can place panel fitter on either pipe */
2210 if (IS_I965G(dev))
2211 return (pfit_control >> 29) & 0x3;
2212
2213 /* older chips can only use pipe 1 */
2214 return 1;
2215}
2216
2c07245f
ZW
2217struct fdi_m_n {
2218 u32 tu;
2219 u32 gmch_m;
2220 u32 gmch_n;
2221 u32 link_m;
2222 u32 link_n;
2223};
2224
2225static void
2226fdi_reduce_ratio(u32 *num, u32 *den)
2227{
2228 while (*num > 0xffffff || *den > 0xffffff) {
2229 *num >>= 1;
2230 *den >>= 1;
2231 }
2232}
2233
2234#define DATA_N 0x800000
2235#define LINK_N 0x80000
2236
2237static void
f2b115e6
AJ
2238ironlake_compute_m_n(int bits_per_pixel, int nlanes, int pixel_clock,
2239 int link_clock, struct fdi_m_n *m_n)
2c07245f
ZW
2240{
2241 u64 temp;
2242
2243 m_n->tu = 64; /* default size */
2244
2245 temp = (u64) DATA_N * pixel_clock;
2246 temp = div_u64(temp, link_clock);
58a27471
ZW
2247 m_n->gmch_m = div_u64(temp * bits_per_pixel, nlanes);
2248 m_n->gmch_m >>= 3; /* convert to bytes_per_pixel */
2c07245f
ZW
2249 m_n->gmch_n = DATA_N;
2250 fdi_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
2251
2252 temp = (u64) LINK_N * pixel_clock;
2253 m_n->link_m = div_u64(temp, link_clock);
2254 m_n->link_n = LINK_N;
2255 fdi_reduce_ratio(&m_n->link_m, &m_n->link_n);
2256}
2257
2258
7662c8bd
SL
2259struct intel_watermark_params {
2260 unsigned long fifo_size;
2261 unsigned long max_wm;
2262 unsigned long default_wm;
2263 unsigned long guard_size;
2264 unsigned long cacheline_size;
2265};
2266
f2b115e6
AJ
2267/* Pineview has different values for various configs */
2268static struct intel_watermark_params pineview_display_wm = {
2269 PINEVIEW_DISPLAY_FIFO,
2270 PINEVIEW_MAX_WM,
2271 PINEVIEW_DFT_WM,
2272 PINEVIEW_GUARD_WM,
2273 PINEVIEW_FIFO_LINE_SIZE
7662c8bd 2274};
f2b115e6
AJ
2275static struct intel_watermark_params pineview_display_hplloff_wm = {
2276 PINEVIEW_DISPLAY_FIFO,
2277 PINEVIEW_MAX_WM,
2278 PINEVIEW_DFT_HPLLOFF_WM,
2279 PINEVIEW_GUARD_WM,
2280 PINEVIEW_FIFO_LINE_SIZE
7662c8bd 2281};
f2b115e6
AJ
2282static struct intel_watermark_params pineview_cursor_wm = {
2283 PINEVIEW_CURSOR_FIFO,
2284 PINEVIEW_CURSOR_MAX_WM,
2285 PINEVIEW_CURSOR_DFT_WM,
2286 PINEVIEW_CURSOR_GUARD_WM,
2287 PINEVIEW_FIFO_LINE_SIZE,
7662c8bd 2288};
f2b115e6
AJ
2289static struct intel_watermark_params pineview_cursor_hplloff_wm = {
2290 PINEVIEW_CURSOR_FIFO,
2291 PINEVIEW_CURSOR_MAX_WM,
2292 PINEVIEW_CURSOR_DFT_WM,
2293 PINEVIEW_CURSOR_GUARD_WM,
2294 PINEVIEW_FIFO_LINE_SIZE
7662c8bd 2295};
0e442c60
JB
2296static struct intel_watermark_params g4x_wm_info = {
2297 G4X_FIFO_SIZE,
2298 G4X_MAX_WM,
2299 G4X_MAX_WM,
2300 2,
2301 G4X_FIFO_LINE_SIZE,
2302};
7662c8bd 2303static struct intel_watermark_params i945_wm_info = {
dff33cfc 2304 I945_FIFO_SIZE,
7662c8bd
SL
2305 I915_MAX_WM,
2306 1,
dff33cfc
JB
2307 2,
2308 I915_FIFO_LINE_SIZE
7662c8bd
SL
2309};
2310static struct intel_watermark_params i915_wm_info = {
dff33cfc 2311 I915_FIFO_SIZE,
7662c8bd
SL
2312 I915_MAX_WM,
2313 1,
dff33cfc 2314 2,
7662c8bd
SL
2315 I915_FIFO_LINE_SIZE
2316};
2317static struct intel_watermark_params i855_wm_info = {
2318 I855GM_FIFO_SIZE,
2319 I915_MAX_WM,
2320 1,
dff33cfc 2321 2,
7662c8bd
SL
2322 I830_FIFO_LINE_SIZE
2323};
2324static struct intel_watermark_params i830_wm_info = {
2325 I830_FIFO_SIZE,
2326 I915_MAX_WM,
2327 1,
dff33cfc 2328 2,
7662c8bd
SL
2329 I830_FIFO_LINE_SIZE
2330};
2331
dff33cfc
JB
2332/**
2333 * intel_calculate_wm - calculate watermark level
2334 * @clock_in_khz: pixel clock
2335 * @wm: chip FIFO params
2336 * @pixel_size: display pixel size
2337 * @latency_ns: memory latency for the platform
2338 *
2339 * Calculate the watermark level (the level at which the display plane will
2340 * start fetching from memory again). Each chip has a different display
2341 * FIFO size and allocation, so the caller needs to figure that out and pass
2342 * in the correct intel_watermark_params structure.
2343 *
2344 * As the pixel clock runs, the FIFO will be drained at a rate that depends
2345 * on the pixel size. When it reaches the watermark level, it'll start
2346 * fetching FIFO line sized based chunks from memory until the FIFO fills
2347 * past the watermark point. If the FIFO drains completely, a FIFO underrun
2348 * will occur, and a display engine hang could result.
2349 */
7662c8bd
SL
2350static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
2351 struct intel_watermark_params *wm,
2352 int pixel_size,
2353 unsigned long latency_ns)
2354{
390c4dd4 2355 long entries_required, wm_size;
dff33cfc 2356
d660467c
JB
2357 /*
2358 * Note: we need to make sure we don't overflow for various clock &
2359 * latency values.
2360 * clocks go from a few thousand to several hundred thousand.
2361 * latency is usually a few thousand
2362 */
2363 entries_required = ((clock_in_khz / 1000) * pixel_size * latency_ns) /
2364 1000;
dff33cfc 2365 entries_required /= wm->cacheline_size;
7662c8bd 2366
28c97730 2367 DRM_DEBUG_KMS("FIFO entries required for mode: %d\n", entries_required);
dff33cfc
JB
2368
2369 wm_size = wm->fifo_size - (entries_required + wm->guard_size);
2370
28c97730 2371 DRM_DEBUG_KMS("FIFO watermark level: %d\n", wm_size);
7662c8bd 2372
390c4dd4
JB
2373 /* Don't promote wm_size to unsigned... */
2374 if (wm_size > (long)wm->max_wm)
7662c8bd 2375 wm_size = wm->max_wm;
390c4dd4 2376 if (wm_size <= 0)
7662c8bd
SL
2377 wm_size = wm->default_wm;
2378 return wm_size;
2379}
2380
2381struct cxsr_latency {
2382 int is_desktop;
2383 unsigned long fsb_freq;
2384 unsigned long mem_freq;
2385 unsigned long display_sr;
2386 unsigned long display_hpll_disable;
2387 unsigned long cursor_sr;
2388 unsigned long cursor_hpll_disable;
2389};
2390
2391static struct cxsr_latency cxsr_latency_table[] = {
2392 {1, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
2393 {1, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
2394 {1, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
2395
2396 {1, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
2397 {1, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
2398 {1, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
2399
2400 {1, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
2401 {1, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
2402 {1, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
2403
2404 {0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
2405 {0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
2406 {0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
2407
2408 {0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
2409 {0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
2410 {0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
2411
2412 {0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
2413 {0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
2414 {0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
2415};
2416
2417static struct cxsr_latency *intel_get_cxsr_latency(int is_desktop, int fsb,
2418 int mem)
2419{
2420 int i;
2421 struct cxsr_latency *latency;
2422
2423 if (fsb == 0 || mem == 0)
2424 return NULL;
2425
2426 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
2427 latency = &cxsr_latency_table[i];
2428 if (is_desktop == latency->is_desktop &&
decbbcda
JSR
2429 fsb == latency->fsb_freq && mem == latency->mem_freq)
2430 return latency;
7662c8bd 2431 }
decbbcda 2432
28c97730 2433 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
decbbcda
JSR
2434
2435 return NULL;
7662c8bd
SL
2436}
2437
f2b115e6 2438static void pineview_disable_cxsr(struct drm_device *dev)
7662c8bd
SL
2439{
2440 struct drm_i915_private *dev_priv = dev->dev_private;
2441 u32 reg;
2442
2443 /* deactivate cxsr */
2444 reg = I915_READ(DSPFW3);
f2b115e6 2445 reg &= ~(PINEVIEW_SELF_REFRESH_EN);
7662c8bd
SL
2446 I915_WRITE(DSPFW3, reg);
2447 DRM_INFO("Big FIFO is disabled\n");
2448}
2449
f2b115e6
AJ
2450static void pineview_enable_cxsr(struct drm_device *dev, unsigned long clock,
2451 int pixel_size)
7662c8bd
SL
2452{
2453 struct drm_i915_private *dev_priv = dev->dev_private;
2454 u32 reg;
2455 unsigned long wm;
2456 struct cxsr_latency *latency;
2457
f2b115e6 2458 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev), dev_priv->fsb_freq,
7662c8bd
SL
2459 dev_priv->mem_freq);
2460 if (!latency) {
28c97730 2461 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
f2b115e6 2462 pineview_disable_cxsr(dev);
7662c8bd
SL
2463 return;
2464 }
2465
2466 /* Display SR */
f2b115e6 2467 wm = intel_calculate_wm(clock, &pineview_display_wm, pixel_size,
7662c8bd
SL
2468 latency->display_sr);
2469 reg = I915_READ(DSPFW1);
2470 reg &= 0x7fffff;
2471 reg |= wm << 23;
2472 I915_WRITE(DSPFW1, reg);
28c97730 2473 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
7662c8bd
SL
2474
2475 /* cursor SR */
f2b115e6 2476 wm = intel_calculate_wm(clock, &pineview_cursor_wm, pixel_size,
7662c8bd
SL
2477 latency->cursor_sr);
2478 reg = I915_READ(DSPFW3);
2479 reg &= ~(0x3f << 24);
2480 reg |= (wm & 0x3f) << 24;
2481 I915_WRITE(DSPFW3, reg);
2482
2483 /* Display HPLL off SR */
f2b115e6 2484 wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
7662c8bd
SL
2485 latency->display_hpll_disable, I915_FIFO_LINE_SIZE);
2486 reg = I915_READ(DSPFW3);
2487 reg &= 0xfffffe00;
2488 reg |= wm & 0x1ff;
2489 I915_WRITE(DSPFW3, reg);
2490
2491 /* cursor HPLL off SR */
f2b115e6 2492 wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm, pixel_size,
7662c8bd
SL
2493 latency->cursor_hpll_disable);
2494 reg = I915_READ(DSPFW3);
2495 reg &= ~(0x3f << 16);
2496 reg |= (wm & 0x3f) << 16;
2497 I915_WRITE(DSPFW3, reg);
28c97730 2498 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
7662c8bd
SL
2499
2500 /* activate cxsr */
2501 reg = I915_READ(DSPFW3);
f2b115e6 2502 reg |= PINEVIEW_SELF_REFRESH_EN;
7662c8bd
SL
2503 I915_WRITE(DSPFW3, reg);
2504
2505 DRM_INFO("Big FIFO is enabled\n");
2506
2507 return;
2508}
2509
bcc24fb4
JB
2510/*
2511 * Latency for FIFO fetches is dependent on several factors:
2512 * - memory configuration (speed, channels)
2513 * - chipset
2514 * - current MCH state
2515 * It can be fairly high in some situations, so here we assume a fairly
2516 * pessimal value. It's a tradeoff between extra memory fetches (if we
2517 * set this value too high, the FIFO will fetch frequently to stay full)
2518 * and power consumption (set it too low to save power and we might see
2519 * FIFO underruns and display "flicker").
2520 *
2521 * A value of 5us seems to be a good balance; safe for very low end
2522 * platforms but not overly aggressive on lower latency configs.
2523 */
69e302a9 2524static const int latency_ns = 5000;
7662c8bd 2525
e70236a8 2526static int i9xx_get_fifo_size(struct drm_device *dev, int plane)
dff33cfc
JB
2527{
2528 struct drm_i915_private *dev_priv = dev->dev_private;
2529 uint32_t dsparb = I915_READ(DSPARB);
2530 int size;
2531
e70236a8 2532 if (plane == 0)
f3601326 2533 size = dsparb & 0x7f;
e70236a8
JB
2534 else
2535 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) -
2536 (dsparb & 0x7f);
dff33cfc 2537
28c97730
ZY
2538 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
2539 plane ? "B" : "A", size);
dff33cfc
JB
2540
2541 return size;
2542}
7662c8bd 2543
e70236a8
JB
2544static int i85x_get_fifo_size(struct drm_device *dev, int plane)
2545{
2546 struct drm_i915_private *dev_priv = dev->dev_private;
2547 uint32_t dsparb = I915_READ(DSPARB);
2548 int size;
2549
2550 if (plane == 0)
2551 size = dsparb & 0x1ff;
2552 else
2553 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) -
2554 (dsparb & 0x1ff);
2555 size >>= 1; /* Convert to cachelines */
dff33cfc 2556
28c97730
ZY
2557 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
2558 plane ? "B" : "A", size);
dff33cfc
JB
2559
2560 return size;
2561}
7662c8bd 2562
e70236a8
JB
2563static int i845_get_fifo_size(struct drm_device *dev, int plane)
2564{
2565 struct drm_i915_private *dev_priv = dev->dev_private;
2566 uint32_t dsparb = I915_READ(DSPARB);
2567 int size;
2568
2569 size = dsparb & 0x7f;
2570 size >>= 2; /* Convert to cachelines */
2571
28c97730
ZY
2572 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
2573 plane ? "B" : "A",
e70236a8
JB
2574 size);
2575
2576 return size;
2577}
2578
2579static int i830_get_fifo_size(struct drm_device *dev, int plane)
2580{
2581 struct drm_i915_private *dev_priv = dev->dev_private;
2582 uint32_t dsparb = I915_READ(DSPARB);
2583 int size;
2584
2585 size = dsparb & 0x7f;
2586 size >>= 1; /* Convert to cachelines */
2587
28c97730
ZY
2588 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
2589 plane ? "B" : "A", size);
e70236a8
JB
2590
2591 return size;
2592}
2593
0e442c60
JB
2594static void g4x_update_wm(struct drm_device *dev, int planea_clock,
2595 int planeb_clock, int sr_hdisplay, int pixel_size)
652c393a
JB
2596{
2597 struct drm_i915_private *dev_priv = dev->dev_private;
0e442c60
JB
2598 int total_size, cacheline_size;
2599 int planea_wm, planeb_wm, cursora_wm, cursorb_wm, cursor_sr;
2600 struct intel_watermark_params planea_params, planeb_params;
2601 unsigned long line_time_us;
2602 int sr_clock, sr_entries = 0, entries_required;
652c393a 2603
0e442c60
JB
2604 /* Create copies of the base settings for each pipe */
2605 planea_params = planeb_params = g4x_wm_info;
2606
2607 /* Grab a couple of global values before we overwrite them */
2608 total_size = planea_params.fifo_size;
2609 cacheline_size = planea_params.cacheline_size;
2610
2611 /*
2612 * Note: we need to make sure we don't overflow for various clock &
2613 * latency values.
2614 * clocks go from a few thousand to several hundred thousand.
2615 * latency is usually a few thousand
2616 */
2617 entries_required = ((planea_clock / 1000) * pixel_size * latency_ns) /
2618 1000;
2619 entries_required /= G4X_FIFO_LINE_SIZE;
2620 planea_wm = entries_required + planea_params.guard_size;
2621
2622 entries_required = ((planeb_clock / 1000) * pixel_size * latency_ns) /
2623 1000;
2624 entries_required /= G4X_FIFO_LINE_SIZE;
2625 planeb_wm = entries_required + planeb_params.guard_size;
2626
2627 cursora_wm = cursorb_wm = 16;
2628 cursor_sr = 32;
2629
2630 DRM_DEBUG("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
2631
2632 /* Calc sr entries for one plane configs */
2633 if (sr_hdisplay && (!planea_clock || !planeb_clock)) {
2634 /* self-refresh has much higher latency */
69e302a9 2635 static const int sr_latency_ns = 12000;
0e442c60
JB
2636
2637 sr_clock = planea_clock ? planea_clock : planeb_clock;
2638 line_time_us = ((sr_hdisplay * 1000) / sr_clock);
2639
2640 /* Use ns/us then divide to preserve precision */
2641 sr_entries = (((sr_latency_ns / line_time_us) + 1) *
2642 pixel_size * sr_hdisplay) / 1000;
2643 sr_entries = roundup(sr_entries / cacheline_size, 1);
2644 DRM_DEBUG("self-refresh entries: %d\n", sr_entries);
2645 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
33c5fd12
DJ
2646 } else {
2647 /* Turn off self refresh if both pipes are enabled */
2648 I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
2649 & ~FW_BLC_SELF_EN);
0e442c60
JB
2650 }
2651
2652 DRM_DEBUG("Setting FIFO watermarks - A: %d, B: %d, SR %d\n",
2653 planea_wm, planeb_wm, sr_entries);
2654
2655 planea_wm &= 0x3f;
2656 planeb_wm &= 0x3f;
2657
2658 I915_WRITE(DSPFW1, (sr_entries << DSPFW_SR_SHIFT) |
2659 (cursorb_wm << DSPFW_CURSORB_SHIFT) |
2660 (planeb_wm << DSPFW_PLANEB_SHIFT) | planea_wm);
2661 I915_WRITE(DSPFW2, (I915_READ(DSPFW2) & DSPFW_CURSORA_MASK) |
2662 (cursora_wm << DSPFW_CURSORA_SHIFT));
2663 /* HPLL off in SR has some issues on G4x... disable it */
2664 I915_WRITE(DSPFW3, (I915_READ(DSPFW3) & ~DSPFW_HPLL_SR_EN) |
2665 (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
652c393a
JB
2666}
2667
1dc7546d
JB
2668static void i965_update_wm(struct drm_device *dev, int planea_clock,
2669 int planeb_clock, int sr_hdisplay, int pixel_size)
7662c8bd
SL
2670{
2671 struct drm_i915_private *dev_priv = dev->dev_private;
1dc7546d
JB
2672 unsigned long line_time_us;
2673 int sr_clock, sr_entries, srwm = 1;
2674
2675 /* Calc sr entries for one plane configs */
2676 if (sr_hdisplay && (!planea_clock || !planeb_clock)) {
2677 /* self-refresh has much higher latency */
69e302a9 2678 static const int sr_latency_ns = 12000;
1dc7546d
JB
2679
2680 sr_clock = planea_clock ? planea_clock : planeb_clock;
2681 line_time_us = ((sr_hdisplay * 1000) / sr_clock);
2682
2683 /* Use ns/us then divide to preserve precision */
2684 sr_entries = (((sr_latency_ns / line_time_us) + 1) *
2685 pixel_size * sr_hdisplay) / 1000;
2686 sr_entries = roundup(sr_entries / I915_FIFO_LINE_SIZE, 1);
2687 DRM_DEBUG("self-refresh entries: %d\n", sr_entries);
2688 srwm = I945_FIFO_SIZE - sr_entries;
2689 if (srwm < 0)
2690 srwm = 1;
2691 srwm &= 0x3f;
2692 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
33c5fd12
DJ
2693 } else {
2694 /* Turn off self refresh if both pipes are enabled */
2695 I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
2696 & ~FW_BLC_SELF_EN);
1dc7546d 2697 }
7662c8bd 2698
1dc7546d
JB
2699 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
2700 srwm);
7662c8bd
SL
2701
2702 /* 965 has limitations... */
1dc7546d
JB
2703 I915_WRITE(DSPFW1, (srwm << DSPFW_SR_SHIFT) | (8 << 16) | (8 << 8) |
2704 (8 << 0));
7662c8bd
SL
2705 I915_WRITE(DSPFW2, (8 << 8) | (8 << 0));
2706}
2707
2708static void i9xx_update_wm(struct drm_device *dev, int planea_clock,
2709 int planeb_clock, int sr_hdisplay, int pixel_size)
2710{
2711 struct drm_i915_private *dev_priv = dev->dev_private;
dff33cfc
JB
2712 uint32_t fwater_lo;
2713 uint32_t fwater_hi;
2714 int total_size, cacheline_size, cwm, srwm = 1;
2715 int planea_wm, planeb_wm;
2716 struct intel_watermark_params planea_params, planeb_params;
7662c8bd
SL
2717 unsigned long line_time_us;
2718 int sr_clock, sr_entries = 0;
2719
dff33cfc 2720 /* Create copies of the base settings for each pipe */
7662c8bd 2721 if (IS_I965GM(dev) || IS_I945GM(dev))
dff33cfc 2722 planea_params = planeb_params = i945_wm_info;
7662c8bd 2723 else if (IS_I9XX(dev))
dff33cfc 2724 planea_params = planeb_params = i915_wm_info;
7662c8bd 2725 else
dff33cfc 2726 planea_params = planeb_params = i855_wm_info;
7662c8bd 2727
dff33cfc
JB
2728 /* Grab a couple of global values before we overwrite them */
2729 total_size = planea_params.fifo_size;
2730 cacheline_size = planea_params.cacheline_size;
7662c8bd 2731
dff33cfc 2732 /* Update per-plane FIFO sizes */
e70236a8
JB
2733 planea_params.fifo_size = dev_priv->display.get_fifo_size(dev, 0);
2734 planeb_params.fifo_size = dev_priv->display.get_fifo_size(dev, 1);
7662c8bd 2735
dff33cfc
JB
2736 planea_wm = intel_calculate_wm(planea_clock, &planea_params,
2737 pixel_size, latency_ns);
2738 planeb_wm = intel_calculate_wm(planeb_clock, &planeb_params,
2739 pixel_size, latency_ns);
28c97730 2740 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
7662c8bd
SL
2741
2742 /*
2743 * Overlay gets an aggressive default since video jitter is bad.
2744 */
2745 cwm = 2;
2746
dff33cfc 2747 /* Calc sr entries for one plane configs */
652c393a
JB
2748 if (HAS_FW_BLC(dev) && sr_hdisplay &&
2749 (!planea_clock || !planeb_clock)) {
dff33cfc 2750 /* self-refresh has much higher latency */
69e302a9 2751 static const int sr_latency_ns = 6000;
dff33cfc 2752
7662c8bd 2753 sr_clock = planea_clock ? planea_clock : planeb_clock;
dff33cfc
JB
2754 line_time_us = ((sr_hdisplay * 1000) / sr_clock);
2755
2756 /* Use ns/us then divide to preserve precision */
2757 sr_entries = (((sr_latency_ns / line_time_us) + 1) *
2758 pixel_size * sr_hdisplay) / 1000;
2759 sr_entries = roundup(sr_entries / cacheline_size, 1);
28c97730 2760 DRM_DEBUG_KMS("self-refresh entries: %d\n", sr_entries);
dff33cfc
JB
2761 srwm = total_size - sr_entries;
2762 if (srwm < 0)
2763 srwm = 1;
ee980b80
LP
2764
2765 if (IS_I945G(dev) || IS_I945GM(dev))
2766 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
2767 else if (IS_I915GM(dev)) {
2768 /* 915M has a smaller SRWM field */
2769 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
2770 I915_WRITE(INSTPM, I915_READ(INSTPM) | INSTPM_SELF_EN);
2771 }
33c5fd12
DJ
2772 } else {
2773 /* Turn off self refresh if both pipes are enabled */
ee980b80
LP
2774 if (IS_I945G(dev) || IS_I945GM(dev)) {
2775 I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
2776 & ~FW_BLC_SELF_EN);
2777 } else if (IS_I915GM(dev)) {
2778 I915_WRITE(INSTPM, I915_READ(INSTPM) & ~INSTPM_SELF_EN);
2779 }
7662c8bd
SL
2780 }
2781
28c97730 2782 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
dff33cfc 2783 planea_wm, planeb_wm, cwm, srwm);
7662c8bd 2784
dff33cfc
JB
2785 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
2786 fwater_hi = (cwm & 0x1f);
2787
2788 /* Set request length to 8 cachelines per fetch */
2789 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
2790 fwater_hi = fwater_hi | (1 << 8);
7662c8bd
SL
2791
2792 I915_WRITE(FW_BLC, fwater_lo);
2793 I915_WRITE(FW_BLC2, fwater_hi);
7662c8bd
SL
2794}
2795
e70236a8
JB
2796static void i830_update_wm(struct drm_device *dev, int planea_clock, int unused,
2797 int unused2, int pixel_size)
7662c8bd
SL
2798{
2799 struct drm_i915_private *dev_priv = dev->dev_private;
f3601326 2800 uint32_t fwater_lo = I915_READ(FW_BLC) & ~0xfff;
dff33cfc 2801 int planea_wm;
7662c8bd 2802
e70236a8 2803 i830_wm_info.fifo_size = dev_priv->display.get_fifo_size(dev, 0);
7662c8bd 2804
dff33cfc
JB
2805 planea_wm = intel_calculate_wm(planea_clock, &i830_wm_info,
2806 pixel_size, latency_ns);
f3601326
JB
2807 fwater_lo |= (3<<8) | planea_wm;
2808
28c97730 2809 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
7662c8bd
SL
2810
2811 I915_WRITE(FW_BLC, fwater_lo);
2812}
2813
2814/**
2815 * intel_update_watermarks - update FIFO watermark values based on current modes
2816 *
2817 * Calculate watermark values for the various WM regs based on current mode
2818 * and plane configuration.
2819 *
2820 * There are several cases to deal with here:
2821 * - normal (i.e. non-self-refresh)
2822 * - self-refresh (SR) mode
2823 * - lines are large relative to FIFO size (buffer can hold up to 2)
2824 * - lines are small relative to FIFO size (buffer can hold more than 2
2825 * lines), so need to account for TLB latency
2826 *
2827 * The normal calculation is:
2828 * watermark = dotclock * bytes per pixel * latency
2829 * where latency is platform & configuration dependent (we assume pessimal
2830 * values here).
2831 *
2832 * The SR calculation is:
2833 * watermark = (trunc(latency/line time)+1) * surface width *
2834 * bytes per pixel
2835 * where
2836 * line time = htotal / dotclock
2837 * and latency is assumed to be high, as above.
2838 *
2839 * The final value programmed to the register should always be rounded up,
2840 * and include an extra 2 entries to account for clock crossings.
2841 *
2842 * We don't use the sprite, so we can ignore that. And on Crestline we have
2843 * to set the non-SR watermarks to 8.
2844 */
2845static void intel_update_watermarks(struct drm_device *dev)
2846{
e70236a8 2847 struct drm_i915_private *dev_priv = dev->dev_private;
7662c8bd
SL
2848 struct drm_crtc *crtc;
2849 struct intel_crtc *intel_crtc;
2850 int sr_hdisplay = 0;
2851 unsigned long planea_clock = 0, planeb_clock = 0, sr_clock = 0;
2852 int enabled = 0, pixel_size = 0;
2853
c03342fa
ZW
2854 if (!dev_priv->display.update_wm)
2855 return;
2856
7662c8bd
SL
2857 /* Get the clock config from both planes */
2858 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2859 intel_crtc = to_intel_crtc(crtc);
2860 if (crtc->enabled) {
2861 enabled++;
2862 if (intel_crtc->plane == 0) {
28c97730 2863 DRM_DEBUG_KMS("plane A (pipe %d) clock: %d\n",
7662c8bd
SL
2864 intel_crtc->pipe, crtc->mode.clock);
2865 planea_clock = crtc->mode.clock;
2866 } else {
28c97730 2867 DRM_DEBUG_KMS("plane B (pipe %d) clock: %d\n",
7662c8bd
SL
2868 intel_crtc->pipe, crtc->mode.clock);
2869 planeb_clock = crtc->mode.clock;
2870 }
2871 sr_hdisplay = crtc->mode.hdisplay;
2872 sr_clock = crtc->mode.clock;
2873 if (crtc->fb)
2874 pixel_size = crtc->fb->bits_per_pixel / 8;
2875 else
2876 pixel_size = 4; /* by default */
2877 }
2878 }
2879
2880 if (enabled <= 0)
2881 return;
2882
dff33cfc 2883 /* Single plane configs can enable self refresh */
f2b115e6
AJ
2884 if (enabled == 1 && IS_PINEVIEW(dev))
2885 pineview_enable_cxsr(dev, sr_clock, pixel_size);
2886 else if (IS_PINEVIEW(dev))
2887 pineview_disable_cxsr(dev);
7662c8bd 2888
e70236a8
JB
2889 dev_priv->display.update_wm(dev, planea_clock, planeb_clock,
2890 sr_hdisplay, pixel_size);
7662c8bd
SL
2891}
2892
5c3b82e2
CW
2893static int intel_crtc_mode_set(struct drm_crtc *crtc,
2894 struct drm_display_mode *mode,
2895 struct drm_display_mode *adjusted_mode,
2896 int x, int y,
2897 struct drm_framebuffer *old_fb)
79e53945
JB
2898{
2899 struct drm_device *dev = crtc->dev;
2900 struct drm_i915_private *dev_priv = dev->dev_private;
2901 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2902 int pipe = intel_crtc->pipe;
80824003 2903 int plane = intel_crtc->plane;
79e53945
JB
2904 int fp_reg = (pipe == 0) ? FPA0 : FPB0;
2905 int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
2906 int dpll_md_reg = (intel_crtc->pipe == 0) ? DPLL_A_MD : DPLL_B_MD;
80824003 2907 int dspcntr_reg = (plane == 0) ? DSPACNTR : DSPBCNTR;
79e53945
JB
2908 int pipeconf_reg = (pipe == 0) ? PIPEACONF : PIPEBCONF;
2909 int htot_reg = (pipe == 0) ? HTOTAL_A : HTOTAL_B;
2910 int hblank_reg = (pipe == 0) ? HBLANK_A : HBLANK_B;
2911 int hsync_reg = (pipe == 0) ? HSYNC_A : HSYNC_B;
2912 int vtot_reg = (pipe == 0) ? VTOTAL_A : VTOTAL_B;
2913 int vblank_reg = (pipe == 0) ? VBLANK_A : VBLANK_B;
2914 int vsync_reg = (pipe == 0) ? VSYNC_A : VSYNC_B;
80824003
JB
2915 int dspsize_reg = (plane == 0) ? DSPASIZE : DSPBSIZE;
2916 int dsppos_reg = (plane == 0) ? DSPAPOS : DSPBPOS;
79e53945 2917 int pipesrc_reg = (pipe == 0) ? PIPEASRC : PIPEBSRC;
c751ce4f 2918 int refclk, num_connectors = 0;
652c393a
JB
2919 intel_clock_t clock, reduced_clock;
2920 u32 dpll = 0, fp = 0, fp2 = 0, dspcntr, pipeconf;
2921 bool ok, has_reduced_clock = false, is_sdvo = false, is_dvo = false;
a4fc5ed6 2922 bool is_crt = false, is_lvds = false, is_tv = false, is_dp = false;
32f9d658 2923 bool is_edp = false;
79e53945 2924 struct drm_mode_config *mode_config = &dev->mode_config;
c5e4df33
ZW
2925 struct drm_encoder *encoder;
2926 struct intel_encoder *intel_encoder;
d4906093 2927 const intel_limit_t *limit;
5c3b82e2 2928 int ret;
2c07245f
ZW
2929 struct fdi_m_n m_n = {0};
2930 int data_m1_reg = (pipe == 0) ? PIPEA_DATA_M1 : PIPEB_DATA_M1;
2931 int data_n1_reg = (pipe == 0) ? PIPEA_DATA_N1 : PIPEB_DATA_N1;
2932 int link_m1_reg = (pipe == 0) ? PIPEA_LINK_M1 : PIPEB_LINK_M1;
2933 int link_n1_reg = (pipe == 0) ? PIPEA_LINK_N1 : PIPEB_LINK_N1;
2934 int pch_fp_reg = (pipe == 0) ? PCH_FPA0 : PCH_FPB0;
2935 int pch_dpll_reg = (pipe == 0) ? PCH_DPLL_A : PCH_DPLL_B;
2936 int fdi_rx_reg = (pipe == 0) ? FDI_RXA_CTL : FDI_RXB_CTL;
541998a1 2937 int lvds_reg = LVDS;
2c07245f
ZW
2938 u32 temp;
2939 int sdvo_pixel_multiply;
5eb08b69 2940 int target_clock;
79e53945
JB
2941
2942 drm_vblank_pre_modeset(dev, pipe);
2943
c5e4df33 2944 list_for_each_entry(encoder, &mode_config->encoder_list, head) {
79e53945 2945
c5e4df33 2946 if (!encoder || encoder->crtc != crtc)
79e53945
JB
2947 continue;
2948
c5e4df33
ZW
2949 intel_encoder = enc_to_intel_encoder(encoder);
2950
21d40d37 2951 switch (intel_encoder->type) {
79e53945
JB
2952 case INTEL_OUTPUT_LVDS:
2953 is_lvds = true;
2954 break;
2955 case INTEL_OUTPUT_SDVO:
7d57382e 2956 case INTEL_OUTPUT_HDMI:
79e53945 2957 is_sdvo = true;
21d40d37 2958 if (intel_encoder->needs_tv_clock)
e2f0ba97 2959 is_tv = true;
79e53945
JB
2960 break;
2961 case INTEL_OUTPUT_DVO:
2962 is_dvo = true;
2963 break;
2964 case INTEL_OUTPUT_TVOUT:
2965 is_tv = true;
2966 break;
2967 case INTEL_OUTPUT_ANALOG:
2968 is_crt = true;
2969 break;
a4fc5ed6
KP
2970 case INTEL_OUTPUT_DISPLAYPORT:
2971 is_dp = true;
2972 break;
32f9d658
ZW
2973 case INTEL_OUTPUT_EDP:
2974 is_edp = true;
2975 break;
79e53945 2976 }
43565a06 2977
c751ce4f 2978 num_connectors++;
79e53945
JB
2979 }
2980
c751ce4f 2981 if (is_lvds && dev_priv->lvds_use_ssc && num_connectors < 2) {
43565a06 2982 refclk = dev_priv->lvds_ssc_freq * 1000;
28c97730
ZY
2983 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
2984 refclk / 1000);
43565a06 2985 } else if (IS_I9XX(dev)) {
79e53945 2986 refclk = 96000;
bad720ff 2987 if (HAS_PCH_SPLIT(dev))
2c07245f 2988 refclk = 120000; /* 120Mhz refclk */
79e53945
JB
2989 } else {
2990 refclk = 48000;
2991 }
a4fc5ed6 2992
79e53945 2993
d4906093
ML
2994 /*
2995 * Returns a set of divisors for the desired target clock with the given
2996 * refclk, or FALSE. The returned values represent the clock equation:
2997 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
2998 */
2999 limit = intel_limit(crtc);
3000 ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, &clock);
79e53945
JB
3001 if (!ok) {
3002 DRM_ERROR("Couldn't find PLL settings for mode!\n");
1f803ee5 3003 drm_vblank_post_modeset(dev, pipe);
5c3b82e2 3004 return -EINVAL;
79e53945
JB
3005 }
3006
ddc9003c
ZY
3007 if (is_lvds && dev_priv->lvds_downclock_avail) {
3008 has_reduced_clock = limit->find_pll(limit, crtc,
18f9ed12 3009 dev_priv->lvds_downclock,
652c393a
JB
3010 refclk,
3011 &reduced_clock);
18f9ed12
ZY
3012 if (has_reduced_clock && (clock.p != reduced_clock.p)) {
3013 /*
3014 * If the different P is found, it means that we can't
3015 * switch the display clock by using the FP0/FP1.
3016 * In such case we will disable the LVDS downclock
3017 * feature.
3018 */
3019 DRM_DEBUG_KMS("Different P is found for "
3020 "LVDS clock/downclock\n");
3021 has_reduced_clock = 0;
3022 }
652c393a 3023 }
7026d4ac
ZW
3024 /* SDVO TV has fixed PLL values depend on its clock range,
3025 this mirrors vbios setting. */
3026 if (is_sdvo && is_tv) {
3027 if (adjusted_mode->clock >= 100000
3028 && adjusted_mode->clock < 140500) {
3029 clock.p1 = 2;
3030 clock.p2 = 10;
3031 clock.n = 3;
3032 clock.m1 = 16;
3033 clock.m2 = 8;
3034 } else if (adjusted_mode->clock >= 140500
3035 && adjusted_mode->clock <= 200000) {
3036 clock.p1 = 1;
3037 clock.p2 = 10;
3038 clock.n = 6;
3039 clock.m1 = 12;
3040 clock.m2 = 8;
3041 }
3042 }
3043
2c07245f 3044 /* FDI link */
bad720ff 3045 if (HAS_PCH_SPLIT(dev)) {
58a27471 3046 int lane, link_bw, bpp;
32f9d658
ZW
3047 /* eDP doesn't require FDI link, so just set DP M/N
3048 according to current link config */
3049 if (is_edp) {
3050 struct drm_connector *edp;
5eb08b69 3051 target_clock = mode->clock;
c751ce4f 3052 edp = intel_pipe_get_connector(crtc);
21d40d37 3053 intel_edp_link_config(to_intel_encoder(edp),
32f9d658
ZW
3054 &lane, &link_bw);
3055 } else {
3056 /* DP over FDI requires target mode clock
3057 instead of link clock */
3058 if (is_dp)
3059 target_clock = mode->clock;
3060 else
3061 target_clock = adjusted_mode->clock;
3062 lane = 4;
3063 link_bw = 270000;
3064 }
58a27471
ZW
3065
3066 /* determine panel color depth */
3067 temp = I915_READ(pipeconf_reg);
e5a95eb7
ZY
3068 temp &= ~PIPE_BPC_MASK;
3069 if (is_lvds) {
3070 int lvds_reg = I915_READ(PCH_LVDS);
3071 /* the BPC will be 6 if it is 18-bit LVDS panel */
3072 if ((lvds_reg & LVDS_A3_POWER_MASK) == LVDS_A3_POWER_UP)
3073 temp |= PIPE_8BPC;
3074 else
3075 temp |= PIPE_6BPC;
885a5fb5
ZW
3076 } else if (is_edp) {
3077 switch (dev_priv->edp_bpp/3) {
3078 case 8:
3079 temp |= PIPE_8BPC;
3080 break;
3081 case 10:
3082 temp |= PIPE_10BPC;
3083 break;
3084 case 6:
3085 temp |= PIPE_6BPC;
3086 break;
3087 case 12:
3088 temp |= PIPE_12BPC;
3089 break;
3090 }
e5a95eb7
ZY
3091 } else
3092 temp |= PIPE_8BPC;
3093 I915_WRITE(pipeconf_reg, temp);
3094 I915_READ(pipeconf_reg);
58a27471
ZW
3095
3096 switch (temp & PIPE_BPC_MASK) {
3097 case PIPE_8BPC:
3098 bpp = 24;
3099 break;
3100 case PIPE_10BPC:
3101 bpp = 30;
3102 break;
3103 case PIPE_6BPC:
3104 bpp = 18;
3105 break;
3106 case PIPE_12BPC:
3107 bpp = 36;
3108 break;
3109 default:
3110 DRM_ERROR("unknown pipe bpc value\n");
3111 bpp = 24;
3112 }
3113
f2b115e6 3114 ironlake_compute_m_n(bpp, lane, target_clock, link_bw, &m_n);
5eb08b69 3115 }
2c07245f 3116
c038e51e
ZW
3117 /* Ironlake: try to setup display ref clock before DPLL
3118 * enabling. This is only under driver's control after
3119 * PCH B stepping, previous chipset stepping should be
3120 * ignoring this setting.
3121 */
bad720ff 3122 if (HAS_PCH_SPLIT(dev)) {
c038e51e
ZW
3123 temp = I915_READ(PCH_DREF_CONTROL);
3124 /* Always enable nonspread source */
3125 temp &= ~DREF_NONSPREAD_SOURCE_MASK;
3126 temp |= DREF_NONSPREAD_SOURCE_ENABLE;
3127 I915_WRITE(PCH_DREF_CONTROL, temp);
3128 POSTING_READ(PCH_DREF_CONTROL);
3129
3130 temp &= ~DREF_SSC_SOURCE_MASK;
3131 temp |= DREF_SSC_SOURCE_ENABLE;
3132 I915_WRITE(PCH_DREF_CONTROL, temp);
3133 POSTING_READ(PCH_DREF_CONTROL);
3134
3135 udelay(200);
3136
3137 if (is_edp) {
3138 if (dev_priv->lvds_use_ssc) {
3139 temp |= DREF_SSC1_ENABLE;
3140 I915_WRITE(PCH_DREF_CONTROL, temp);
3141 POSTING_READ(PCH_DREF_CONTROL);
3142
3143 udelay(200);
3144
3145 temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
3146 temp |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
3147 I915_WRITE(PCH_DREF_CONTROL, temp);
3148 POSTING_READ(PCH_DREF_CONTROL);
3149 } else {
3150 temp |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
3151 I915_WRITE(PCH_DREF_CONTROL, temp);
3152 POSTING_READ(PCH_DREF_CONTROL);
3153 }
3154 }
3155 }
3156
f2b115e6 3157 if (IS_PINEVIEW(dev)) {
2177832f 3158 fp = (1 << clock.n) << 16 | clock.m1 << 8 | clock.m2;
652c393a
JB
3159 if (has_reduced_clock)
3160 fp2 = (1 << reduced_clock.n) << 16 |
3161 reduced_clock.m1 << 8 | reduced_clock.m2;
3162 } else {
2177832f 3163 fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
652c393a
JB
3164 if (has_reduced_clock)
3165 fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
3166 reduced_clock.m2;
3167 }
79e53945 3168
bad720ff 3169 if (!HAS_PCH_SPLIT(dev))
2c07245f
ZW
3170 dpll = DPLL_VGA_MODE_DIS;
3171
79e53945
JB
3172 if (IS_I9XX(dev)) {
3173 if (is_lvds)
3174 dpll |= DPLLB_MODE_LVDS;
3175 else
3176 dpll |= DPLLB_MODE_DAC_SERIAL;
3177 if (is_sdvo) {
3178 dpll |= DPLL_DVO_HIGH_SPEED;
2c07245f 3179 sdvo_pixel_multiply = adjusted_mode->clock / mode->clock;
942642a4 3180 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
79e53945 3181 dpll |= (sdvo_pixel_multiply - 1) << SDVO_MULTIPLIER_SHIFT_HIRES;
bad720ff 3182 else if (HAS_PCH_SPLIT(dev))
2c07245f 3183 dpll |= (sdvo_pixel_multiply - 1) << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
79e53945 3184 }
a4fc5ed6
KP
3185 if (is_dp)
3186 dpll |= DPLL_DVO_HIGH_SPEED;
79e53945
JB
3187
3188 /* compute bitmask from p1 value */
f2b115e6
AJ
3189 if (IS_PINEVIEW(dev))
3190 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
2c07245f 3191 else {
2177832f 3192 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
2c07245f 3193 /* also FPA1 */
bad720ff 3194 if (HAS_PCH_SPLIT(dev))
2c07245f 3195 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
652c393a
JB
3196 if (IS_G4X(dev) && has_reduced_clock)
3197 dpll |= (1 << (reduced_clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
2c07245f 3198 }
79e53945
JB
3199 switch (clock.p2) {
3200 case 5:
3201 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
3202 break;
3203 case 7:
3204 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
3205 break;
3206 case 10:
3207 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
3208 break;
3209 case 14:
3210 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
3211 break;
3212 }
bad720ff 3213 if (IS_I965G(dev) && !HAS_PCH_SPLIT(dev))
79e53945
JB
3214 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
3215 } else {
3216 if (is_lvds) {
3217 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
3218 } else {
3219 if (clock.p1 == 2)
3220 dpll |= PLL_P1_DIVIDE_BY_TWO;
3221 else
3222 dpll |= (clock.p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
3223 if (clock.p2 == 4)
3224 dpll |= PLL_P2_DIVIDE_BY_4;
3225 }
3226 }
3227
43565a06
KH
3228 if (is_sdvo && is_tv)
3229 dpll |= PLL_REF_INPUT_TVCLKINBC;
3230 else if (is_tv)
79e53945 3231 /* XXX: just matching BIOS for now */
43565a06 3232 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
79e53945 3233 dpll |= 3;
c751ce4f 3234 else if (is_lvds && dev_priv->lvds_use_ssc && num_connectors < 2)
43565a06 3235 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
79e53945
JB
3236 else
3237 dpll |= PLL_REF_INPUT_DREFCLK;
3238
3239 /* setup pipeconf */
3240 pipeconf = I915_READ(pipeconf_reg);
3241
3242 /* Set up the display plane register */
3243 dspcntr = DISPPLANE_GAMMA_ENABLE;
3244
f2b115e6 3245 /* Ironlake's plane is forced to pipe, bit 24 is to
2c07245f 3246 enable color space conversion */
bad720ff 3247 if (!HAS_PCH_SPLIT(dev)) {
2c07245f 3248 if (pipe == 0)
80824003 3249 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
2c07245f
ZW
3250 else
3251 dspcntr |= DISPPLANE_SEL_PIPE_B;
3252 }
79e53945
JB
3253
3254 if (pipe == 0 && !IS_I965G(dev)) {
3255 /* Enable pixel doubling when the dot clock is > 90% of the (display)
3256 * core speed.
3257 *
3258 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
3259 * pipe == 0 check?
3260 */
e70236a8
JB
3261 if (mode->clock >
3262 dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
79e53945
JB
3263 pipeconf |= PIPEACONF_DOUBLE_WIDE;
3264 else
3265 pipeconf &= ~PIPEACONF_DOUBLE_WIDE;
3266 }
3267
3268 dspcntr |= DISPLAY_PLANE_ENABLE;
3269 pipeconf |= PIPEACONF_ENABLE;
3270 dpll |= DPLL_VCO_ENABLE;
3271
3272
3273 /* Disable the panel fitter if it was on our pipe */
bad720ff 3274 if (!HAS_PCH_SPLIT(dev) && intel_panel_fitter_pipe(dev) == pipe)
79e53945
JB
3275 I915_WRITE(PFIT_CONTROL, 0);
3276
28c97730 3277 DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe == 0 ? 'A' : 'B');
79e53945
JB
3278 drm_mode_debug_printmodeline(mode);
3279
f2b115e6 3280 /* assign to Ironlake registers */
bad720ff 3281 if (HAS_PCH_SPLIT(dev)) {
2c07245f
ZW
3282 fp_reg = pch_fp_reg;
3283 dpll_reg = pch_dpll_reg;
3284 }
79e53945 3285
32f9d658 3286 if (is_edp) {
f2b115e6 3287 ironlake_disable_pll_edp(crtc);
32f9d658 3288 } else if ((dpll & DPLL_VCO_ENABLE)) {
79e53945
JB
3289 I915_WRITE(fp_reg, fp);
3290 I915_WRITE(dpll_reg, dpll & ~DPLL_VCO_ENABLE);
3291 I915_READ(dpll_reg);
3292 udelay(150);
3293 }
3294
3295 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
3296 * This is an exception to the general rule that mode_set doesn't turn
3297 * things on.
3298 */
3299 if (is_lvds) {
541998a1 3300 u32 lvds;
79e53945 3301
bad720ff 3302 if (HAS_PCH_SPLIT(dev))
541998a1
ZW
3303 lvds_reg = PCH_LVDS;
3304
3305 lvds = I915_READ(lvds_reg);
79e53945 3306 lvds |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP | LVDS_PIPEB_SELECT;
a3e17eb8
ZY
3307 /* set the corresponsding LVDS_BORDER bit */
3308 lvds |= dev_priv->lvds_border_bits;
79e53945
JB
3309 /* Set the B0-B3 data pairs corresponding to whether we're going to
3310 * set the DPLLs for dual-channel mode or not.
3311 */
3312 if (clock.p2 == 7)
3313 lvds |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
3314 else
3315 lvds &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
3316
3317 /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
3318 * appropriately here, but we need to look more thoroughly into how
3319 * panels behave in the two modes.
3320 */
898822ce
ZY
3321 /* set the dithering flag */
3322 if (IS_I965G(dev)) {
3323 if (dev_priv->lvds_dither) {
c619eed4 3324 if (HAS_PCH_SPLIT(dev))
898822ce
ZY
3325 pipeconf |= PIPE_ENABLE_DITHER;
3326 else
3327 lvds |= LVDS_ENABLE_DITHER;
3328 } else {
c619eed4 3329 if (HAS_PCH_SPLIT(dev))
898822ce
ZY
3330 pipeconf &= ~PIPE_ENABLE_DITHER;
3331 else
3332 lvds &= ~LVDS_ENABLE_DITHER;
3333 }
3334 }
541998a1
ZW
3335 I915_WRITE(lvds_reg, lvds);
3336 I915_READ(lvds_reg);
79e53945 3337 }
a4fc5ed6
KP
3338 if (is_dp)
3339 intel_dp_set_m_n(crtc, mode, adjusted_mode);
79e53945 3340
32f9d658
ZW
3341 if (!is_edp) {
3342 I915_WRITE(fp_reg, fp);
79e53945 3343 I915_WRITE(dpll_reg, dpll);
32f9d658
ZW
3344 I915_READ(dpll_reg);
3345 /* Wait for the clocks to stabilize. */
3346 udelay(150);
3347
bad720ff 3348 if (IS_I965G(dev) && !HAS_PCH_SPLIT(dev)) {
bb66c512
ZY
3349 if (is_sdvo) {
3350 sdvo_pixel_multiply = adjusted_mode->clock / mode->clock;
3351 I915_WRITE(dpll_md_reg, (0 << DPLL_MD_UDI_DIVIDER_SHIFT) |
32f9d658 3352 ((sdvo_pixel_multiply - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT));
bb66c512
ZY
3353 } else
3354 I915_WRITE(dpll_md_reg, 0);
32f9d658
ZW
3355 } else {
3356 /* write it again -- the BIOS does, after all */
3357 I915_WRITE(dpll_reg, dpll);
3358 }
3359 I915_READ(dpll_reg);
3360 /* Wait for the clocks to stabilize. */
3361 udelay(150);
79e53945 3362 }
79e53945 3363
652c393a
JB
3364 if (is_lvds && has_reduced_clock && i915_powersave) {
3365 I915_WRITE(fp_reg + 4, fp2);
3366 intel_crtc->lowfreq_avail = true;
3367 if (HAS_PIPE_CXSR(dev)) {
28c97730 3368 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
652c393a
JB
3369 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
3370 }
3371 } else {
3372 I915_WRITE(fp_reg + 4, fp);
3373 intel_crtc->lowfreq_avail = false;
3374 if (HAS_PIPE_CXSR(dev)) {
28c97730 3375 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
652c393a
JB
3376 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
3377 }
3378 }
3379
79e53945
JB
3380 I915_WRITE(htot_reg, (adjusted_mode->crtc_hdisplay - 1) |
3381 ((adjusted_mode->crtc_htotal - 1) << 16));
3382 I915_WRITE(hblank_reg, (adjusted_mode->crtc_hblank_start - 1) |
3383 ((adjusted_mode->crtc_hblank_end - 1) << 16));
3384 I915_WRITE(hsync_reg, (adjusted_mode->crtc_hsync_start - 1) |
3385 ((adjusted_mode->crtc_hsync_end - 1) << 16));
3386 I915_WRITE(vtot_reg, (adjusted_mode->crtc_vdisplay - 1) |
3387 ((adjusted_mode->crtc_vtotal - 1) << 16));
3388 I915_WRITE(vblank_reg, (adjusted_mode->crtc_vblank_start - 1) |
3389 ((adjusted_mode->crtc_vblank_end - 1) << 16));
3390 I915_WRITE(vsync_reg, (adjusted_mode->crtc_vsync_start - 1) |
3391 ((adjusted_mode->crtc_vsync_end - 1) << 16));
3392 /* pipesrc and dspsize control the size that is scaled from, which should
3393 * always be the user's requested size.
3394 */
bad720ff 3395 if (!HAS_PCH_SPLIT(dev)) {
2c07245f
ZW
3396 I915_WRITE(dspsize_reg, ((mode->vdisplay - 1) << 16) |
3397 (mode->hdisplay - 1));
3398 I915_WRITE(dsppos_reg, 0);
3399 }
79e53945 3400 I915_WRITE(pipesrc_reg, ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
2c07245f 3401
bad720ff 3402 if (HAS_PCH_SPLIT(dev)) {
2c07245f
ZW
3403 I915_WRITE(data_m1_reg, TU_SIZE(m_n.tu) | m_n.gmch_m);
3404 I915_WRITE(data_n1_reg, TU_SIZE(m_n.tu) | m_n.gmch_n);
3405 I915_WRITE(link_m1_reg, m_n.link_m);
3406 I915_WRITE(link_n1_reg, m_n.link_n);
3407
32f9d658 3408 if (is_edp) {
f2b115e6 3409 ironlake_set_pll_edp(crtc, adjusted_mode->clock);
32f9d658
ZW
3410 } else {
3411 /* enable FDI RX PLL too */
3412 temp = I915_READ(fdi_rx_reg);
3413 I915_WRITE(fdi_rx_reg, temp | FDI_RX_PLL_ENABLE);
3414 udelay(200);
3415 }
2c07245f
ZW
3416 }
3417
79e53945
JB
3418 I915_WRITE(pipeconf_reg, pipeconf);
3419 I915_READ(pipeconf_reg);
3420
3421 intel_wait_for_vblank(dev);
3422
c2416fc6 3423 if (IS_IRONLAKE(dev)) {
553bd149
ZW
3424 /* enable address swizzle for tiling buffer */
3425 temp = I915_READ(DISP_ARB_CTL);
3426 I915_WRITE(DISP_ARB_CTL, temp | DISP_TILE_SURFACE_SWIZZLING);
3427 }
3428
79e53945
JB
3429 I915_WRITE(dspcntr_reg, dspcntr);
3430
3431 /* Flush the plane changes */
5c3b82e2 3432 ret = intel_pipe_set_base(crtc, x, y, old_fb);
7662c8bd 3433
74dff282
JB
3434 if ((IS_I965G(dev) || plane == 0))
3435 intel_update_fbc(crtc, &crtc->mode);
e70236a8 3436
7662c8bd
SL
3437 intel_update_watermarks(dev);
3438
79e53945 3439 drm_vblank_post_modeset(dev, pipe);
5c3b82e2 3440
1f803ee5 3441 return ret;
79e53945
JB
3442}
3443
3444/** Loads the palette/gamma unit for the CRTC with the prepared values */
3445void intel_crtc_load_lut(struct drm_crtc *crtc)
3446{
3447 struct drm_device *dev = crtc->dev;
3448 struct drm_i915_private *dev_priv = dev->dev_private;
3449 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3450 int palreg = (intel_crtc->pipe == 0) ? PALETTE_A : PALETTE_B;
3451 int i;
3452
3453 /* The clocks have to be on to load the palette. */
3454 if (!crtc->enabled)
3455 return;
3456
f2b115e6 3457 /* use legacy palette for Ironlake */
bad720ff 3458 if (HAS_PCH_SPLIT(dev))
2c07245f
ZW
3459 palreg = (intel_crtc->pipe == 0) ? LGC_PALETTE_A :
3460 LGC_PALETTE_B;
3461
79e53945
JB
3462 for (i = 0; i < 256; i++) {
3463 I915_WRITE(palreg + 4 * i,
3464 (intel_crtc->lut_r[i] << 16) |
3465 (intel_crtc->lut_g[i] << 8) |
3466 intel_crtc->lut_b[i]);
3467 }
3468}
3469
3470static int intel_crtc_cursor_set(struct drm_crtc *crtc,
3471 struct drm_file *file_priv,
3472 uint32_t handle,
3473 uint32_t width, uint32_t height)
3474{
3475 struct drm_device *dev = crtc->dev;
3476 struct drm_i915_private *dev_priv = dev->dev_private;
3477 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3478 struct drm_gem_object *bo;
3479 struct drm_i915_gem_object *obj_priv;
3480 int pipe = intel_crtc->pipe;
3481 uint32_t control = (pipe == 0) ? CURACNTR : CURBCNTR;
3482 uint32_t base = (pipe == 0) ? CURABASE : CURBBASE;
14b60391 3483 uint32_t temp = I915_READ(control);
79e53945 3484 size_t addr;
3f8bc370 3485 int ret;
79e53945 3486
28c97730 3487 DRM_DEBUG_KMS("\n");
79e53945
JB
3488
3489 /* if we want to turn off the cursor ignore width and height */
3490 if (!handle) {
28c97730 3491 DRM_DEBUG_KMS("cursor off\n");
14b60391
JB
3492 if (IS_MOBILE(dev) || IS_I9XX(dev)) {
3493 temp &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
3494 temp |= CURSOR_MODE_DISABLE;
3495 } else {
3496 temp &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
3497 }
3f8bc370
KH
3498 addr = 0;
3499 bo = NULL;
5004417d 3500 mutex_lock(&dev->struct_mutex);
3f8bc370 3501 goto finish;
79e53945
JB
3502 }
3503
3504 /* Currently we only support 64x64 cursors */
3505 if (width != 64 || height != 64) {
3506 DRM_ERROR("we currently only support 64x64 cursors\n");
3507 return -EINVAL;
3508 }
3509
3510 bo = drm_gem_object_lookup(dev, file_priv, handle);
3511 if (!bo)
3512 return -ENOENT;
3513
23010e43 3514 obj_priv = to_intel_bo(bo);
79e53945
JB
3515
3516 if (bo->size < width * height * 4) {
3517 DRM_ERROR("buffer is to small\n");
34b8686e
DA
3518 ret = -ENOMEM;
3519 goto fail;
79e53945
JB
3520 }
3521
71acb5eb 3522 /* we only need to pin inside GTT if cursor is non-phy */
7f9872e0 3523 mutex_lock(&dev->struct_mutex);
b295d1b6 3524 if (!dev_priv->info->cursor_needs_physical) {
71acb5eb
DA
3525 ret = i915_gem_object_pin(bo, PAGE_SIZE);
3526 if (ret) {
3527 DRM_ERROR("failed to pin cursor bo\n");
7f9872e0 3528 goto fail_locked;
71acb5eb 3529 }
79e53945 3530 addr = obj_priv->gtt_offset;
71acb5eb
DA
3531 } else {
3532 ret = i915_gem_attach_phys_object(dev, bo, (pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1);
3533 if (ret) {
3534 DRM_ERROR("failed to attach phys object\n");
7f9872e0 3535 goto fail_locked;
71acb5eb
DA
3536 }
3537 addr = obj_priv->phys_obj->handle->busaddr;
3f8bc370
KH
3538 }
3539
14b60391
JB
3540 if (!IS_I9XX(dev))
3541 I915_WRITE(CURSIZE, (height << 12) | width);
3542
3543 /* Hooray for CUR*CNTR differences */
3544 if (IS_MOBILE(dev) || IS_I9XX(dev)) {
3545 temp &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
3546 temp |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
3547 temp |= (pipe << 28); /* Connect to correct pipe */
3548 } else {
3549 temp &= ~(CURSOR_FORMAT_MASK);
3550 temp |= CURSOR_ENABLE;
3551 temp |= CURSOR_FORMAT_ARGB | CURSOR_GAMMA_ENABLE;
3552 }
79e53945 3553
3f8bc370 3554 finish:
79e53945
JB
3555 I915_WRITE(control, temp);
3556 I915_WRITE(base, addr);
3557
3f8bc370 3558 if (intel_crtc->cursor_bo) {
b295d1b6 3559 if (dev_priv->info->cursor_needs_physical) {
71acb5eb
DA
3560 if (intel_crtc->cursor_bo != bo)
3561 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
3562 } else
3563 i915_gem_object_unpin(intel_crtc->cursor_bo);
3f8bc370
KH
3564 drm_gem_object_unreference(intel_crtc->cursor_bo);
3565 }
80824003 3566
7f9872e0 3567 mutex_unlock(&dev->struct_mutex);
3f8bc370
KH
3568
3569 intel_crtc->cursor_addr = addr;
3570 intel_crtc->cursor_bo = bo;
3571
79e53945 3572 return 0;
7f9872e0 3573fail_locked:
34b8686e 3574 mutex_unlock(&dev->struct_mutex);
bc9025bd
LB
3575fail:
3576 drm_gem_object_unreference_unlocked(bo);
34b8686e 3577 return ret;
79e53945
JB
3578}
3579
3580static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
3581{
3582 struct drm_device *dev = crtc->dev;
3583 struct drm_i915_private *dev_priv = dev->dev_private;
3584 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
652c393a 3585 struct intel_framebuffer *intel_fb;
79e53945
JB
3586 int pipe = intel_crtc->pipe;
3587 uint32_t temp = 0;
3588 uint32_t adder;
3589
652c393a
JB
3590 if (crtc->fb) {
3591 intel_fb = to_intel_framebuffer(crtc->fb);
3592 intel_mark_busy(dev, intel_fb->obj);
3593 }
3594
79e53945 3595 if (x < 0) {
2245fda8 3596 temp |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
79e53945
JB
3597 x = -x;
3598 }
3599 if (y < 0) {
2245fda8 3600 temp |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
79e53945
JB
3601 y = -y;
3602 }
3603
2245fda8
KP
3604 temp |= x << CURSOR_X_SHIFT;
3605 temp |= y << CURSOR_Y_SHIFT;
79e53945
JB
3606
3607 adder = intel_crtc->cursor_addr;
3608 I915_WRITE((pipe == 0) ? CURAPOS : CURBPOS, temp);
3609 I915_WRITE((pipe == 0) ? CURABASE : CURBBASE, adder);
3610
3611 return 0;
3612}
3613
3614/** Sets the color ramps on behalf of RandR */
3615void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
3616 u16 blue, int regno)
3617{
3618 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3619
3620 intel_crtc->lut_r[regno] = red >> 8;
3621 intel_crtc->lut_g[regno] = green >> 8;
3622 intel_crtc->lut_b[regno] = blue >> 8;
3623}
3624
b8c00ac5
DA
3625void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
3626 u16 *blue, int regno)
3627{
3628 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3629
3630 *red = intel_crtc->lut_r[regno] << 8;
3631 *green = intel_crtc->lut_g[regno] << 8;
3632 *blue = intel_crtc->lut_b[regno] << 8;
3633}
3634
79e53945
JB
3635static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
3636 u16 *blue, uint32_t size)
3637{
3638 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3639 int i;
3640
3641 if (size != 256)
3642 return;
3643
3644 for (i = 0; i < 256; i++) {
3645 intel_crtc->lut_r[i] = red[i] >> 8;
3646 intel_crtc->lut_g[i] = green[i] >> 8;
3647 intel_crtc->lut_b[i] = blue[i] >> 8;
3648 }
3649
3650 intel_crtc_load_lut(crtc);
3651}
3652
3653/**
3654 * Get a pipe with a simple mode set on it for doing load-based monitor
3655 * detection.
3656 *
3657 * It will be up to the load-detect code to adjust the pipe as appropriate for
c751ce4f 3658 * its requirements. The pipe will be connected to no other encoders.
79e53945 3659 *
c751ce4f 3660 * Currently this code will only succeed if there is a pipe with no encoders
79e53945
JB
3661 * configured for it. In the future, it could choose to temporarily disable
3662 * some outputs to free up a pipe for its use.
3663 *
3664 * \return crtc, or NULL if no pipes are available.
3665 */
3666
3667/* VESA 640x480x72Hz mode to set on the pipe */
3668static struct drm_display_mode load_detect_mode = {
3669 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
3670 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
3671};
3672
21d40d37 3673struct drm_crtc *intel_get_load_detect_pipe(struct intel_encoder *intel_encoder,
79e53945
JB
3674 struct drm_display_mode *mode,
3675 int *dpms_mode)
3676{
3677 struct intel_crtc *intel_crtc;
3678 struct drm_crtc *possible_crtc;
3679 struct drm_crtc *supported_crtc =NULL;
21d40d37 3680 struct drm_encoder *encoder = &intel_encoder->enc;
79e53945
JB
3681 struct drm_crtc *crtc = NULL;
3682 struct drm_device *dev = encoder->dev;
3683 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
3684 struct drm_crtc_helper_funcs *crtc_funcs;
3685 int i = -1;
3686
3687 /*
3688 * Algorithm gets a little messy:
3689 * - if the connector already has an assigned crtc, use it (but make
3690 * sure it's on first)
3691 * - try to find the first unused crtc that can drive this connector,
3692 * and use that if we find one
3693 * - if there are no unused crtcs available, try to use the first
3694 * one we found that supports the connector
3695 */
3696
3697 /* See if we already have a CRTC for this connector */
3698 if (encoder->crtc) {
3699 crtc = encoder->crtc;
3700 /* Make sure the crtc and connector are running */
3701 intel_crtc = to_intel_crtc(crtc);
3702 *dpms_mode = intel_crtc->dpms_mode;
3703 if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
3704 crtc_funcs = crtc->helper_private;
3705 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
3706 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
3707 }
3708 return crtc;
3709 }
3710
3711 /* Find an unused one (if possible) */
3712 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
3713 i++;
3714 if (!(encoder->possible_crtcs & (1 << i)))
3715 continue;
3716 if (!possible_crtc->enabled) {
3717 crtc = possible_crtc;
3718 break;
3719 }
3720 if (!supported_crtc)
3721 supported_crtc = possible_crtc;
3722 }
3723
3724 /*
3725 * If we didn't find an unused CRTC, don't use any.
3726 */
3727 if (!crtc) {
3728 return NULL;
3729 }
3730
3731 encoder->crtc = crtc;
21d40d37
EA
3732 intel_encoder->base.encoder = encoder;
3733 intel_encoder->load_detect_temp = true;
79e53945
JB
3734
3735 intel_crtc = to_intel_crtc(crtc);
3736 *dpms_mode = intel_crtc->dpms_mode;
3737
3738 if (!crtc->enabled) {
3739 if (!mode)
3740 mode = &load_detect_mode;
3c4fdcfb 3741 drm_crtc_helper_set_mode(crtc, mode, 0, 0, crtc->fb);
79e53945
JB
3742 } else {
3743 if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
3744 crtc_funcs = crtc->helper_private;
3745 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
3746 }
3747
3748 /* Add this connector to the crtc */
3749 encoder_funcs->mode_set(encoder, &crtc->mode, &crtc->mode);
3750 encoder_funcs->commit(encoder);
3751 }
3752 /* let the connector get through one full cycle before testing */
3753 intel_wait_for_vblank(dev);
3754
3755 return crtc;
3756}
3757
21d40d37 3758void intel_release_load_detect_pipe(struct intel_encoder *intel_encoder, int dpms_mode)
79e53945 3759{
21d40d37 3760 struct drm_encoder *encoder = &intel_encoder->enc;
79e53945
JB
3761 struct drm_device *dev = encoder->dev;
3762 struct drm_crtc *crtc = encoder->crtc;
3763 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
3764 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
3765
21d40d37 3766 if (intel_encoder->load_detect_temp) {
79e53945 3767 encoder->crtc = NULL;
21d40d37
EA
3768 intel_encoder->base.encoder = NULL;
3769 intel_encoder->load_detect_temp = false;
79e53945
JB
3770 crtc->enabled = drm_helper_crtc_in_use(crtc);
3771 drm_helper_disable_unused_functions(dev);
3772 }
3773
c751ce4f 3774 /* Switch crtc and encoder back off if necessary */
79e53945
JB
3775 if (crtc->enabled && dpms_mode != DRM_MODE_DPMS_ON) {
3776 if (encoder->crtc == crtc)
3777 encoder_funcs->dpms(encoder, dpms_mode);
3778 crtc_funcs->dpms(crtc, dpms_mode);
3779 }
3780}
3781
3782/* Returns the clock of the currently programmed mode of the given pipe. */
3783static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
3784{
3785 struct drm_i915_private *dev_priv = dev->dev_private;
3786 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3787 int pipe = intel_crtc->pipe;
3788 u32 dpll = I915_READ((pipe == 0) ? DPLL_A : DPLL_B);
3789 u32 fp;
3790 intel_clock_t clock;
3791
3792 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
3793 fp = I915_READ((pipe == 0) ? FPA0 : FPB0);
3794 else
3795 fp = I915_READ((pipe == 0) ? FPA1 : FPB1);
3796
3797 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
f2b115e6
AJ
3798 if (IS_PINEVIEW(dev)) {
3799 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
3800 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
2177832f
SL
3801 } else {
3802 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
3803 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
3804 }
3805
79e53945 3806 if (IS_I9XX(dev)) {
f2b115e6
AJ
3807 if (IS_PINEVIEW(dev))
3808 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
3809 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
2177832f
SL
3810 else
3811 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
79e53945
JB
3812 DPLL_FPA01_P1_POST_DIV_SHIFT);
3813
3814 switch (dpll & DPLL_MODE_MASK) {
3815 case DPLLB_MODE_DAC_SERIAL:
3816 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
3817 5 : 10;
3818 break;
3819 case DPLLB_MODE_LVDS:
3820 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
3821 7 : 14;
3822 break;
3823 default:
28c97730 3824 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
79e53945
JB
3825 "mode\n", (int)(dpll & DPLL_MODE_MASK));
3826 return 0;
3827 }
3828
3829 /* XXX: Handle the 100Mhz refclk */
2177832f 3830 intel_clock(dev, 96000, &clock);
79e53945
JB
3831 } else {
3832 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
3833
3834 if (is_lvds) {
3835 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
3836 DPLL_FPA01_P1_POST_DIV_SHIFT);
3837 clock.p2 = 14;
3838
3839 if ((dpll & PLL_REF_INPUT_MASK) ==
3840 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
3841 /* XXX: might not be 66MHz */
2177832f 3842 intel_clock(dev, 66000, &clock);
79e53945 3843 } else
2177832f 3844 intel_clock(dev, 48000, &clock);
79e53945
JB
3845 } else {
3846 if (dpll & PLL_P1_DIVIDE_BY_TWO)
3847 clock.p1 = 2;
3848 else {
3849 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
3850 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
3851 }
3852 if (dpll & PLL_P2_DIVIDE_BY_4)
3853 clock.p2 = 4;
3854 else
3855 clock.p2 = 2;
3856
2177832f 3857 intel_clock(dev, 48000, &clock);
79e53945
JB
3858 }
3859 }
3860
3861 /* XXX: It would be nice to validate the clocks, but we can't reuse
3862 * i830PllIsValid() because it relies on the xf86_config connector
3863 * configuration being accurate, which it isn't necessarily.
3864 */
3865
3866 return clock.dot;
3867}
3868
3869/** Returns the currently programmed mode of the given pipe. */
3870struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
3871 struct drm_crtc *crtc)
3872{
3873 struct drm_i915_private *dev_priv = dev->dev_private;
3874 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3875 int pipe = intel_crtc->pipe;
3876 struct drm_display_mode *mode;
3877 int htot = I915_READ((pipe == 0) ? HTOTAL_A : HTOTAL_B);
3878 int hsync = I915_READ((pipe == 0) ? HSYNC_A : HSYNC_B);
3879 int vtot = I915_READ((pipe == 0) ? VTOTAL_A : VTOTAL_B);
3880 int vsync = I915_READ((pipe == 0) ? VSYNC_A : VSYNC_B);
3881
3882 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
3883 if (!mode)
3884 return NULL;
3885
3886 mode->clock = intel_crtc_clock_get(dev, crtc);
3887 mode->hdisplay = (htot & 0xffff) + 1;
3888 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
3889 mode->hsync_start = (hsync & 0xffff) + 1;
3890 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
3891 mode->vdisplay = (vtot & 0xffff) + 1;
3892 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
3893 mode->vsync_start = (vsync & 0xffff) + 1;
3894 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
3895
3896 drm_mode_set_name(mode);
3897 drm_mode_set_crtcinfo(mode, 0);
3898
3899 return mode;
3900}
3901
652c393a
JB
3902#define GPU_IDLE_TIMEOUT 500 /* ms */
3903
3904/* When this timer fires, we've been idle for awhile */
3905static void intel_gpu_idle_timer(unsigned long arg)
3906{
3907 struct drm_device *dev = (struct drm_device *)arg;
3908 drm_i915_private_t *dev_priv = dev->dev_private;
3909
44d98a61 3910 DRM_DEBUG_DRIVER("idle timer fired, downclocking\n");
652c393a
JB
3911
3912 dev_priv->busy = false;
3913
01dfba93 3914 queue_work(dev_priv->wq, &dev_priv->idle_work);
652c393a
JB
3915}
3916
652c393a
JB
3917#define CRTC_IDLE_TIMEOUT 1000 /* ms */
3918
3919static void intel_crtc_idle_timer(unsigned long arg)
3920{
3921 struct intel_crtc *intel_crtc = (struct intel_crtc *)arg;
3922 struct drm_crtc *crtc = &intel_crtc->base;
3923 drm_i915_private_t *dev_priv = crtc->dev->dev_private;
3924
44d98a61 3925 DRM_DEBUG_DRIVER("idle timer fired, downclocking\n");
652c393a
JB
3926
3927 intel_crtc->busy = false;
3928
01dfba93 3929 queue_work(dev_priv->wq, &dev_priv->idle_work);
652c393a
JB
3930}
3931
3932static void intel_increase_pllclock(struct drm_crtc *crtc, bool schedule)
3933{
3934 struct drm_device *dev = crtc->dev;
3935 drm_i915_private_t *dev_priv = dev->dev_private;
3936 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3937 int pipe = intel_crtc->pipe;
3938 int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
3939 int dpll = I915_READ(dpll_reg);
3940
bad720ff 3941 if (HAS_PCH_SPLIT(dev))
652c393a
JB
3942 return;
3943
3944 if (!dev_priv->lvds_downclock_avail)
3945 return;
3946
3947 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
44d98a61 3948 DRM_DEBUG_DRIVER("upclocking LVDS\n");
652c393a
JB
3949
3950 /* Unlock panel regs */
3951 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) | (0xabcd << 16));
3952
3953 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
3954 I915_WRITE(dpll_reg, dpll);
3955 dpll = I915_READ(dpll_reg);
3956 intel_wait_for_vblank(dev);
3957 dpll = I915_READ(dpll_reg);
3958 if (dpll & DISPLAY_RATE_SELECT_FPA1)
44d98a61 3959 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
652c393a
JB
3960
3961 /* ...and lock them again */
3962 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
3963 }
3964
3965 /* Schedule downclock */
3966 if (schedule)
3967 mod_timer(&intel_crtc->idle_timer, jiffies +
3968 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
3969}
3970
3971static void intel_decrease_pllclock(struct drm_crtc *crtc)
3972{
3973 struct drm_device *dev = crtc->dev;
3974 drm_i915_private_t *dev_priv = dev->dev_private;
3975 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3976 int pipe = intel_crtc->pipe;
3977 int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
3978 int dpll = I915_READ(dpll_reg);
3979
bad720ff 3980 if (HAS_PCH_SPLIT(dev))
652c393a
JB
3981 return;
3982
3983 if (!dev_priv->lvds_downclock_avail)
3984 return;
3985
3986 /*
3987 * Since this is called by a timer, we should never get here in
3988 * the manual case.
3989 */
3990 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
44d98a61 3991 DRM_DEBUG_DRIVER("downclocking LVDS\n");
652c393a
JB
3992
3993 /* Unlock panel regs */
3994 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) | (0xabcd << 16));
3995
3996 dpll |= DISPLAY_RATE_SELECT_FPA1;
3997 I915_WRITE(dpll_reg, dpll);
3998 dpll = I915_READ(dpll_reg);
3999 intel_wait_for_vblank(dev);
4000 dpll = I915_READ(dpll_reg);
4001 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
44d98a61 4002 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
652c393a
JB
4003
4004 /* ...and lock them again */
4005 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
4006 }
4007
4008}
4009
4010/**
4011 * intel_idle_update - adjust clocks for idleness
4012 * @work: work struct
4013 *
4014 * Either the GPU or display (or both) went idle. Check the busy status
4015 * here and adjust the CRTC and GPU clocks as necessary.
4016 */
4017static void intel_idle_update(struct work_struct *work)
4018{
4019 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
4020 idle_work);
4021 struct drm_device *dev = dev_priv->dev;
4022 struct drm_crtc *crtc;
4023 struct intel_crtc *intel_crtc;
4024
4025 if (!i915_powersave)
4026 return;
4027
4028 mutex_lock(&dev->struct_mutex);
4029
ee980b80
LP
4030 if (IS_I945G(dev) || IS_I945GM(dev)) {
4031 DRM_DEBUG_DRIVER("enable memory self refresh on 945\n");
4032 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN_MASK | FW_BLC_SELF_EN);
4033 }
4034
652c393a
JB
4035 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
4036 /* Skip inactive CRTCs */
4037 if (!crtc->fb)
4038 continue;
4039
4040 intel_crtc = to_intel_crtc(crtc);
4041 if (!intel_crtc->busy)
4042 intel_decrease_pllclock(crtc);
4043 }
4044
4045 mutex_unlock(&dev->struct_mutex);
4046}
4047
4048/**
4049 * intel_mark_busy - mark the GPU and possibly the display busy
4050 * @dev: drm device
4051 * @obj: object we're operating on
4052 *
4053 * Callers can use this function to indicate that the GPU is busy processing
4054 * commands. If @obj matches one of the CRTC objects (i.e. it's a scanout
4055 * buffer), we'll also mark the display as busy, so we know to increase its
4056 * clock frequency.
4057 */
4058void intel_mark_busy(struct drm_device *dev, struct drm_gem_object *obj)
4059{
4060 drm_i915_private_t *dev_priv = dev->dev_private;
4061 struct drm_crtc *crtc = NULL;
4062 struct intel_framebuffer *intel_fb;
4063 struct intel_crtc *intel_crtc;
4064
5e17ee74
ZW
4065 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4066 return;
4067
060e645a
LP
4068 if (!dev_priv->busy) {
4069 if (IS_I945G(dev) || IS_I945GM(dev)) {
4070 u32 fw_blc_self;
ee980b80 4071
060e645a
LP
4072 DRM_DEBUG_DRIVER("disable memory self refresh on 945\n");
4073 fw_blc_self = I915_READ(FW_BLC_SELF);
4074 fw_blc_self &= ~FW_BLC_SELF_EN;
4075 I915_WRITE(FW_BLC_SELF, fw_blc_self | FW_BLC_SELF_EN_MASK);
4076 }
28cf798f 4077 dev_priv->busy = true;
060e645a 4078 } else
28cf798f
CW
4079 mod_timer(&dev_priv->idle_timer, jiffies +
4080 msecs_to_jiffies(GPU_IDLE_TIMEOUT));
652c393a
JB
4081
4082 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
4083 if (!crtc->fb)
4084 continue;
4085
4086 intel_crtc = to_intel_crtc(crtc);
4087 intel_fb = to_intel_framebuffer(crtc->fb);
4088 if (intel_fb->obj == obj) {
4089 if (!intel_crtc->busy) {
060e645a
LP
4090 if (IS_I945G(dev) || IS_I945GM(dev)) {
4091 u32 fw_blc_self;
4092
4093 DRM_DEBUG_DRIVER("disable memory self refresh on 945\n");
4094 fw_blc_self = I915_READ(FW_BLC_SELF);
4095 fw_blc_self &= ~FW_BLC_SELF_EN;
4096 I915_WRITE(FW_BLC_SELF, fw_blc_self | FW_BLC_SELF_EN_MASK);
4097 }
652c393a
JB
4098 /* Non-busy -> busy, upclock */
4099 intel_increase_pllclock(crtc, true);
4100 intel_crtc->busy = true;
4101 } else {
4102 /* Busy -> busy, put off timer */
4103 mod_timer(&intel_crtc->idle_timer, jiffies +
4104 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
4105 }
4106 }
4107 }
4108}
4109
79e53945
JB
4110static void intel_crtc_destroy(struct drm_crtc *crtc)
4111{
4112 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4113
4114 drm_crtc_cleanup(crtc);
4115 kfree(intel_crtc);
4116}
4117
6b95a207
KH
4118struct intel_unpin_work {
4119 struct work_struct work;
4120 struct drm_device *dev;
b1b87f6b
JB
4121 struct drm_gem_object *old_fb_obj;
4122 struct drm_gem_object *pending_flip_obj;
6b95a207
KH
4123 struct drm_pending_vblank_event *event;
4124 int pending;
4125};
4126
4127static void intel_unpin_work_fn(struct work_struct *__work)
4128{
4129 struct intel_unpin_work *work =
4130 container_of(__work, struct intel_unpin_work, work);
4131
4132 mutex_lock(&work->dev->struct_mutex);
b1b87f6b 4133 i915_gem_object_unpin(work->old_fb_obj);
75dfca80 4134 drm_gem_object_unreference(work->pending_flip_obj);
b1b87f6b 4135 drm_gem_object_unreference(work->old_fb_obj);
6b95a207
KH
4136 mutex_unlock(&work->dev->struct_mutex);
4137 kfree(work);
4138}
4139
4140void intel_finish_page_flip(struct drm_device *dev, int pipe)
4141{
4142 drm_i915_private_t *dev_priv = dev->dev_private;
4143 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
4144 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4145 struct intel_unpin_work *work;
4146 struct drm_i915_gem_object *obj_priv;
4147 struct drm_pending_vblank_event *e;
4148 struct timeval now;
4149 unsigned long flags;
4150
4151 /* Ignore early vblank irqs */
4152 if (intel_crtc == NULL)
4153 return;
4154
4155 spin_lock_irqsave(&dev->event_lock, flags);
4156 work = intel_crtc->unpin_work;
4157 if (work == NULL || !work->pending) {
de3f440f 4158 if (work && !work->pending) {
23010e43 4159 obj_priv = to_intel_bo(work->pending_flip_obj);
de3f440f
JB
4160 DRM_DEBUG_DRIVER("flip finish: %p (%d) not pending?\n",
4161 obj_priv,
4162 atomic_read(&obj_priv->pending_flip));
4163 }
6b95a207
KH
4164 spin_unlock_irqrestore(&dev->event_lock, flags);
4165 return;
4166 }
4167
4168 intel_crtc->unpin_work = NULL;
4169 drm_vblank_put(dev, intel_crtc->pipe);
4170
4171 if (work->event) {
4172 e = work->event;
4173 do_gettimeofday(&now);
4174 e->event.sequence = drm_vblank_count(dev, intel_crtc->pipe);
4175 e->event.tv_sec = now.tv_sec;
4176 e->event.tv_usec = now.tv_usec;
4177 list_add_tail(&e->base.link,
4178 &e->base.file_priv->event_list);
4179 wake_up_interruptible(&e->base.file_priv->event_wait);
4180 }
4181
4182 spin_unlock_irqrestore(&dev->event_lock, flags);
4183
23010e43 4184 obj_priv = to_intel_bo(work->pending_flip_obj);
de3f440f
JB
4185
4186 /* Initial scanout buffer will have a 0 pending flip count */
4187 if ((atomic_read(&obj_priv->pending_flip) == 0) ||
4188 atomic_dec_and_test(&obj_priv->pending_flip))
6b95a207
KH
4189 DRM_WAKEUP(&dev_priv->pending_flip_queue);
4190 schedule_work(&work->work);
4191}
4192
4193void intel_prepare_page_flip(struct drm_device *dev, int plane)
4194{
4195 drm_i915_private_t *dev_priv = dev->dev_private;
4196 struct intel_crtc *intel_crtc =
4197 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
4198 unsigned long flags;
4199
4200 spin_lock_irqsave(&dev->event_lock, flags);
de3f440f 4201 if (intel_crtc->unpin_work) {
6b95a207 4202 intel_crtc->unpin_work->pending = 1;
de3f440f
JB
4203 } else {
4204 DRM_DEBUG_DRIVER("preparing flip with no unpin work?\n");
4205 }
6b95a207
KH
4206 spin_unlock_irqrestore(&dev->event_lock, flags);
4207}
4208
4209static int intel_crtc_page_flip(struct drm_crtc *crtc,
4210 struct drm_framebuffer *fb,
4211 struct drm_pending_vblank_event *event)
4212{
4213 struct drm_device *dev = crtc->dev;
4214 struct drm_i915_private *dev_priv = dev->dev_private;
4215 struct intel_framebuffer *intel_fb;
4216 struct drm_i915_gem_object *obj_priv;
4217 struct drm_gem_object *obj;
4218 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4219 struct intel_unpin_work *work;
4220 unsigned long flags;
aacef09b
ZW
4221 int pipesrc_reg = (intel_crtc->pipe == 0) ? PIPEASRC : PIPEBSRC;
4222 int ret, pipesrc;
6b95a207
KH
4223 RING_LOCALS;
4224
4225 work = kzalloc(sizeof *work, GFP_KERNEL);
4226 if (work == NULL)
4227 return -ENOMEM;
4228
4229 mutex_lock(&dev->struct_mutex);
4230
4231 work->event = event;
4232 work->dev = crtc->dev;
4233 intel_fb = to_intel_framebuffer(crtc->fb);
b1b87f6b 4234 work->old_fb_obj = intel_fb->obj;
6b95a207
KH
4235 INIT_WORK(&work->work, intel_unpin_work_fn);
4236
4237 /* We borrow the event spin lock for protecting unpin_work */
4238 spin_lock_irqsave(&dev->event_lock, flags);
4239 if (intel_crtc->unpin_work) {
de3f440f 4240 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
6b95a207
KH
4241 spin_unlock_irqrestore(&dev->event_lock, flags);
4242 kfree(work);
4243 mutex_unlock(&dev->struct_mutex);
4244 return -EBUSY;
4245 }
4246 intel_crtc->unpin_work = work;
4247 spin_unlock_irqrestore(&dev->event_lock, flags);
4248
4249 intel_fb = to_intel_framebuffer(fb);
4250 obj = intel_fb->obj;
4251
4252 ret = intel_pin_and_fence_fb_obj(dev, obj);
4253 if (ret != 0) {
de3f440f 4254 DRM_DEBUG_DRIVER("flip queue: %p pin & fence failed\n",
23010e43 4255 to_intel_bo(obj));
6b95a207 4256 kfree(work);
de3f440f 4257 intel_crtc->unpin_work = NULL;
6b95a207
KH
4258 mutex_unlock(&dev->struct_mutex);
4259 return ret;
4260 }
4261
75dfca80 4262 /* Reference the objects for the scheduled work. */
b1b87f6b 4263 drm_gem_object_reference(work->old_fb_obj);
75dfca80 4264 drm_gem_object_reference(obj);
6b95a207
KH
4265
4266 crtc->fb = fb;
4267 i915_gem_object_flush_write_domain(obj);
4268 drm_vblank_get(dev, intel_crtc->pipe);
23010e43 4269 obj_priv = to_intel_bo(obj);
6b95a207 4270 atomic_inc(&obj_priv->pending_flip);
b1b87f6b 4271 work->pending_flip_obj = obj;
6b95a207
KH
4272
4273 BEGIN_LP_RING(4);
4274 OUT_RING(MI_DISPLAY_FLIP |
4275 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
4276 OUT_RING(fb->pitch);
22fd0fab
JB
4277 if (IS_I965G(dev)) {
4278 OUT_RING(obj_priv->gtt_offset | obj_priv->tiling_mode);
aacef09b
ZW
4279 pipesrc = I915_READ(pipesrc_reg);
4280 OUT_RING(pipesrc & 0x0fff0fff);
22fd0fab
JB
4281 } else {
4282 OUT_RING(obj_priv->gtt_offset);
4283 OUT_RING(MI_NOOP);
4284 }
6b95a207
KH
4285 ADVANCE_LP_RING();
4286
4287 mutex_unlock(&dev->struct_mutex);
4288
4289 return 0;
4290}
4291
79e53945
JB
4292static const struct drm_crtc_helper_funcs intel_helper_funcs = {
4293 .dpms = intel_crtc_dpms,
4294 .mode_fixup = intel_crtc_mode_fixup,
4295 .mode_set = intel_crtc_mode_set,
4296 .mode_set_base = intel_pipe_set_base,
4297 .prepare = intel_crtc_prepare,
4298 .commit = intel_crtc_commit,
068143d3 4299 .load_lut = intel_crtc_load_lut,
79e53945
JB
4300};
4301
4302static const struct drm_crtc_funcs intel_crtc_funcs = {
4303 .cursor_set = intel_crtc_cursor_set,
4304 .cursor_move = intel_crtc_cursor_move,
4305 .gamma_set = intel_crtc_gamma_set,
4306 .set_config = drm_crtc_helper_set_config,
4307 .destroy = intel_crtc_destroy,
6b95a207 4308 .page_flip = intel_crtc_page_flip,
79e53945
JB
4309};
4310
4311
b358d0a6 4312static void intel_crtc_init(struct drm_device *dev, int pipe)
79e53945 4313{
22fd0fab 4314 drm_i915_private_t *dev_priv = dev->dev_private;
79e53945
JB
4315 struct intel_crtc *intel_crtc;
4316 int i;
4317
4318 intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
4319 if (intel_crtc == NULL)
4320 return;
4321
4322 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
4323
4324 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
4325 intel_crtc->pipe = pipe;
7662c8bd 4326 intel_crtc->plane = pipe;
79e53945
JB
4327 for (i = 0; i < 256; i++) {
4328 intel_crtc->lut_r[i] = i;
4329 intel_crtc->lut_g[i] = i;
4330 intel_crtc->lut_b[i] = i;
4331 }
4332
80824003
JB
4333 /* Swap pipes & planes for FBC on pre-965 */
4334 intel_crtc->pipe = pipe;
4335 intel_crtc->plane = pipe;
4336 if (IS_MOBILE(dev) && (IS_I9XX(dev) && !IS_I965G(dev))) {
28c97730 4337 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
80824003
JB
4338 intel_crtc->plane = ((pipe == 0) ? 1 : 0);
4339 }
4340
22fd0fab
JB
4341 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
4342 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
4343 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
4344 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
4345
79e53945
JB
4346 intel_crtc->cursor_addr = 0;
4347 intel_crtc->dpms_mode = DRM_MODE_DPMS_OFF;
4348 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
4349
652c393a
JB
4350 intel_crtc->busy = false;
4351
4352 setup_timer(&intel_crtc->idle_timer, intel_crtc_idle_timer,
4353 (unsigned long)intel_crtc);
79e53945
JB
4354}
4355
08d7b3d1
CW
4356int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
4357 struct drm_file *file_priv)
4358{
4359 drm_i915_private_t *dev_priv = dev->dev_private;
4360 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
c05422d5
DV
4361 struct drm_mode_object *drmmode_obj;
4362 struct intel_crtc *crtc;
08d7b3d1
CW
4363
4364 if (!dev_priv) {
4365 DRM_ERROR("called with no initialization\n");
4366 return -EINVAL;
4367 }
4368
c05422d5
DV
4369 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
4370 DRM_MODE_OBJECT_CRTC);
08d7b3d1 4371
c05422d5 4372 if (!drmmode_obj) {
08d7b3d1
CW
4373 DRM_ERROR("no such CRTC id\n");
4374 return -EINVAL;
4375 }
4376
c05422d5
DV
4377 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
4378 pipe_from_crtc_id->pipe = crtc->pipe;
08d7b3d1 4379
c05422d5 4380 return 0;
08d7b3d1
CW
4381}
4382
79e53945
JB
4383struct drm_crtc *intel_get_crtc_from_pipe(struct drm_device *dev, int pipe)
4384{
4385 struct drm_crtc *crtc = NULL;
4386
4387 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
4388 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4389 if (intel_crtc->pipe == pipe)
4390 break;
4391 }
4392 return crtc;
4393}
4394
c5e4df33 4395static int intel_encoder_clones(struct drm_device *dev, int type_mask)
79e53945
JB
4396{
4397 int index_mask = 0;
c5e4df33 4398 struct drm_encoder *encoder;
79e53945
JB
4399 int entry = 0;
4400
c5e4df33
ZW
4401 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
4402 struct intel_encoder *intel_encoder = enc_to_intel_encoder(encoder);
21d40d37 4403 if (type_mask & intel_encoder->clone_mask)
79e53945
JB
4404 index_mask |= (1 << entry);
4405 entry++;
4406 }
4407 return index_mask;
4408}
4409
4410
4411static void intel_setup_outputs(struct drm_device *dev)
4412{
725e30ad 4413 struct drm_i915_private *dev_priv = dev->dev_private;
c5e4df33 4414 struct drm_encoder *encoder;
79e53945
JB
4415
4416 intel_crt_init(dev);
4417
4418 /* Set up integrated LVDS */
541998a1 4419 if (IS_MOBILE(dev) && !IS_I830(dev))
79e53945
JB
4420 intel_lvds_init(dev);
4421
bad720ff 4422 if (HAS_PCH_SPLIT(dev)) {
30ad48b7
ZW
4423 int found;
4424
32f9d658
ZW
4425 if (IS_MOBILE(dev) && (I915_READ(DP_A) & DP_DETECTED))
4426 intel_dp_init(dev, DP_A);
4427
30ad48b7
ZW
4428 if (I915_READ(HDMIB) & PORT_DETECTED) {
4429 /* check SDVOB */
4430 /* found = intel_sdvo_init(dev, HDMIB); */
4431 found = 0;
4432 if (!found)
4433 intel_hdmi_init(dev, HDMIB);
5eb08b69
ZW
4434 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
4435 intel_dp_init(dev, PCH_DP_B);
30ad48b7
ZW
4436 }
4437
4438 if (I915_READ(HDMIC) & PORT_DETECTED)
4439 intel_hdmi_init(dev, HDMIC);
4440
4441 if (I915_READ(HDMID) & PORT_DETECTED)
4442 intel_hdmi_init(dev, HDMID);
4443
5eb08b69
ZW
4444 if (I915_READ(PCH_DP_C) & DP_DETECTED)
4445 intel_dp_init(dev, PCH_DP_C);
4446
4447 if (I915_READ(PCH_DP_D) & DP_DETECTED)
4448 intel_dp_init(dev, PCH_DP_D);
4449
103a196f 4450 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
27185ae1 4451 bool found = false;
7d57382e 4452
725e30ad 4453 if (I915_READ(SDVOB) & SDVO_DETECTED) {
b01f2c3a 4454 DRM_DEBUG_KMS("probing SDVOB\n");
725e30ad 4455 found = intel_sdvo_init(dev, SDVOB);
b01f2c3a
JB
4456 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
4457 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
725e30ad 4458 intel_hdmi_init(dev, SDVOB);
b01f2c3a 4459 }
27185ae1 4460
b01f2c3a
JB
4461 if (!found && SUPPORTS_INTEGRATED_DP(dev)) {
4462 DRM_DEBUG_KMS("probing DP_B\n");
a4fc5ed6 4463 intel_dp_init(dev, DP_B);
b01f2c3a 4464 }
725e30ad 4465 }
13520b05
KH
4466
4467 /* Before G4X SDVOC doesn't have its own detect register */
13520b05 4468
b01f2c3a
JB
4469 if (I915_READ(SDVOB) & SDVO_DETECTED) {
4470 DRM_DEBUG_KMS("probing SDVOC\n");
725e30ad 4471 found = intel_sdvo_init(dev, SDVOC);
b01f2c3a 4472 }
27185ae1
ML
4473
4474 if (!found && (I915_READ(SDVOC) & SDVO_DETECTED)) {
4475
b01f2c3a
JB
4476 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
4477 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
725e30ad 4478 intel_hdmi_init(dev, SDVOC);
b01f2c3a
JB
4479 }
4480 if (SUPPORTS_INTEGRATED_DP(dev)) {
4481 DRM_DEBUG_KMS("probing DP_C\n");
a4fc5ed6 4482 intel_dp_init(dev, DP_C);
b01f2c3a 4483 }
725e30ad 4484 }
27185ae1 4485
b01f2c3a
JB
4486 if (SUPPORTS_INTEGRATED_DP(dev) &&
4487 (I915_READ(DP_D) & DP_DETECTED)) {
4488 DRM_DEBUG_KMS("probing DP_D\n");
a4fc5ed6 4489 intel_dp_init(dev, DP_D);
b01f2c3a 4490 }
bad720ff 4491 } else if (IS_GEN2(dev))
79e53945
JB
4492 intel_dvo_init(dev);
4493
103a196f 4494 if (SUPPORTS_TV(dev))
79e53945
JB
4495 intel_tv_init(dev);
4496
c5e4df33
ZW
4497 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
4498 struct intel_encoder *intel_encoder = enc_to_intel_encoder(encoder);
79e53945 4499
21d40d37 4500 encoder->possible_crtcs = intel_encoder->crtc_mask;
c5e4df33 4501 encoder->possible_clones = intel_encoder_clones(dev,
21d40d37 4502 intel_encoder->clone_mask);
79e53945
JB
4503 }
4504}
4505
4506static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
4507{
4508 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
4509 struct drm_device *dev = fb->dev;
4510
4511 if (fb->fbdev)
4512 intelfb_remove(dev, fb);
4513
4514 drm_framebuffer_cleanup(fb);
bc9025bd 4515 drm_gem_object_unreference_unlocked(intel_fb->obj);
79e53945
JB
4516
4517 kfree(intel_fb);
4518}
4519
4520static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
4521 struct drm_file *file_priv,
4522 unsigned int *handle)
4523{
4524 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
4525 struct drm_gem_object *object = intel_fb->obj;
4526
4527 return drm_gem_handle_create(file_priv, object, handle);
4528}
4529
4530static const struct drm_framebuffer_funcs intel_fb_funcs = {
4531 .destroy = intel_user_framebuffer_destroy,
4532 .create_handle = intel_user_framebuffer_create_handle,
4533};
4534
4535int intel_framebuffer_create(struct drm_device *dev,
4536 struct drm_mode_fb_cmd *mode_cmd,
4537 struct drm_framebuffer **fb,
4538 struct drm_gem_object *obj)
4539{
4540 struct intel_framebuffer *intel_fb;
4541 int ret;
4542
4543 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
4544 if (!intel_fb)
4545 return -ENOMEM;
4546
4547 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
4548 if (ret) {
4549 DRM_ERROR("framebuffer init failed %d\n", ret);
4550 return ret;
4551 }
4552
4553 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
4554
4555 intel_fb->obj = obj;
4556
4557 *fb = &intel_fb->base;
4558
4559 return 0;
4560}
4561
4562
4563static struct drm_framebuffer *
4564intel_user_framebuffer_create(struct drm_device *dev,
4565 struct drm_file *filp,
4566 struct drm_mode_fb_cmd *mode_cmd)
4567{
4568 struct drm_gem_object *obj;
4569 struct drm_framebuffer *fb;
4570 int ret;
4571
4572 obj = drm_gem_object_lookup(dev, filp, mode_cmd->handle);
4573 if (!obj)
4574 return NULL;
4575
4576 ret = intel_framebuffer_create(dev, mode_cmd, &fb, obj);
4577 if (ret) {
bc9025bd 4578 drm_gem_object_unreference_unlocked(obj);
79e53945
JB
4579 return NULL;
4580 }
4581
4582 return fb;
4583}
4584
79e53945 4585static const struct drm_mode_config_funcs intel_mode_funcs = {
79e53945
JB
4586 .fb_create = intel_user_framebuffer_create,
4587 .fb_changed = intelfb_probe,
4588};
4589
9ea8d059
CW
4590static struct drm_gem_object *
4591intel_alloc_power_context(struct drm_device *dev)
4592{
4593 struct drm_gem_object *pwrctx;
4594 int ret;
4595
4596 pwrctx = drm_gem_object_alloc(dev, 4096);
4597 if (!pwrctx) {
4598 DRM_DEBUG("failed to alloc power context, RC6 disabled\n");
4599 return NULL;
4600 }
4601
4602 mutex_lock(&dev->struct_mutex);
4603 ret = i915_gem_object_pin(pwrctx, 4096);
4604 if (ret) {
4605 DRM_ERROR("failed to pin power context: %d\n", ret);
4606 goto err_unref;
4607 }
4608
4609 ret = i915_gem_object_set_to_gtt_domain(pwrctx, 1);
4610 if (ret) {
4611 DRM_ERROR("failed to set-domain on power context: %d\n", ret);
4612 goto err_unpin;
4613 }
4614 mutex_unlock(&dev->struct_mutex);
4615
4616 return pwrctx;
4617
4618err_unpin:
4619 i915_gem_object_unpin(pwrctx);
4620err_unref:
4621 drm_gem_object_unreference(pwrctx);
4622 mutex_unlock(&dev->struct_mutex);
4623 return NULL;
4624}
4625
f97108d1
JB
4626void ironlake_enable_drps(struct drm_device *dev)
4627{
4628 struct drm_i915_private *dev_priv = dev->dev_private;
4629 u32 rgvmodectl = I915_READ(MEMMODECTL), rgvswctl;
4630 u8 fmax, fmin, fstart, vstart;
4631 int i = 0;
4632
4633 /* 100ms RC evaluation intervals */
4634 I915_WRITE(RCUPEI, 100000);
4635 I915_WRITE(RCDNEI, 100000);
4636
4637 /* Set max/min thresholds to 90ms and 80ms respectively */
4638 I915_WRITE(RCBMAXAVG, 90000);
4639 I915_WRITE(RCBMINAVG, 80000);
4640
4641 I915_WRITE(MEMIHYST, 1);
4642
4643 /* Set up min, max, and cur for interrupt handling */
4644 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
4645 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
4646 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
4647 MEMMODE_FSTART_SHIFT;
4648 vstart = (I915_READ(PXVFREQ_BASE + (fstart * 4)) & PXVFREQ_PX_MASK) >>
4649 PXVFREQ_PX_SHIFT;
4650
4651 dev_priv->max_delay = fstart; /* can't go to fmax w/o IPS */
4652 dev_priv->min_delay = fmin;
4653 dev_priv->cur_delay = fstart;
4654
4655 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
4656
4657 /*
4658 * Interrupts will be enabled in ironlake_irq_postinstall
4659 */
4660
4661 I915_WRITE(VIDSTART, vstart);
4662 POSTING_READ(VIDSTART);
4663
4664 rgvmodectl |= MEMMODE_SWMODE_EN;
4665 I915_WRITE(MEMMODECTL, rgvmodectl);
4666
4667 while (I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) {
4668 if (i++ > 100) {
4669 DRM_ERROR("stuck trying to change perf mode\n");
4670 break;
4671 }
4672 msleep(1);
4673 }
4674 msleep(1);
4675
4676 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
4677 (fstart << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
4678 I915_WRITE(MEMSWCTL, rgvswctl);
4679 POSTING_READ(MEMSWCTL);
4680
4681 rgvswctl |= MEMCTL_CMD_STS;
4682 I915_WRITE(MEMSWCTL, rgvswctl);
4683}
4684
4685void ironlake_disable_drps(struct drm_device *dev)
4686{
4687 struct drm_i915_private *dev_priv = dev->dev_private;
4688 u32 rgvswctl;
4689 u8 fstart;
4690
4691 /* Ack interrupts, disable EFC interrupt */
4692 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
4693 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
4694 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
4695 I915_WRITE(DEIIR, DE_PCU_EVENT);
4696 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
4697
4698 /* Go back to the starting frequency */
4699 fstart = (I915_READ(MEMMODECTL) & MEMMODE_FSTART_MASK) >>
4700 MEMMODE_FSTART_SHIFT;
4701 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
357b13c3 4702 (fstart << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
f97108d1
JB
4703 I915_WRITE(MEMSWCTL, rgvswctl);
4704 msleep(1);
4705 rgvswctl |= MEMCTL_CMD_STS;
4706 I915_WRITE(MEMSWCTL, rgvswctl);
4707 msleep(1);
4708
4709}
4710
652c393a
JB
4711void intel_init_clock_gating(struct drm_device *dev)
4712{
4713 struct drm_i915_private *dev_priv = dev->dev_private;
4714
4715 /*
4716 * Disable clock gating reported to work incorrectly according to the
4717 * specs, but enable as much else as we can.
4718 */
bad720ff 4719 if (HAS_PCH_SPLIT(dev)) {
8956c8bb
EA
4720 uint32_t dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE;
4721
4722 if (IS_IRONLAKE(dev)) {
4723 /* Required for FBC */
4724 dspclk_gate |= DPFDUNIT_CLOCK_GATE_DISABLE;
4725 /* Required for CxSR */
4726 dspclk_gate |= DPARBUNIT_CLOCK_GATE_DISABLE;
4727
4728 I915_WRITE(PCH_3DCGDIS0,
4729 MARIUNIT_CLOCK_GATE_DISABLE |
4730 SVSMUNIT_CLOCK_GATE_DISABLE);
4731 }
4732
4733 I915_WRITE(PCH_DSPCLK_GATE_D, dspclk_gate);
c03342fa
ZW
4734 return;
4735 } else if (IS_G4X(dev)) {
652c393a
JB
4736 uint32_t dspclk_gate;
4737 I915_WRITE(RENCLK_GATE_D1, 0);
4738 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
4739 GS_UNIT_CLOCK_GATE_DISABLE |
4740 CL_UNIT_CLOCK_GATE_DISABLE);
4741 I915_WRITE(RAMCLK_GATE_D, 0);
4742 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
4743 OVRUNIT_CLOCK_GATE_DISABLE |
4744 OVCUNIT_CLOCK_GATE_DISABLE;
4745 if (IS_GM45(dev))
4746 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
4747 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
4748 } else if (IS_I965GM(dev)) {
4749 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
4750 I915_WRITE(RENCLK_GATE_D2, 0);
4751 I915_WRITE(DSPCLK_GATE_D, 0);
4752 I915_WRITE(RAMCLK_GATE_D, 0);
4753 I915_WRITE16(DEUC, 0);
4754 } else if (IS_I965G(dev)) {
4755 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
4756 I965_RCC_CLOCK_GATE_DISABLE |
4757 I965_RCPB_CLOCK_GATE_DISABLE |
4758 I965_ISC_CLOCK_GATE_DISABLE |
4759 I965_FBC_CLOCK_GATE_DISABLE);
4760 I915_WRITE(RENCLK_GATE_D2, 0);
4761 } else if (IS_I9XX(dev)) {
4762 u32 dstate = I915_READ(D_STATE);
4763
4764 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
4765 DSTATE_DOT_CLOCK_GATING;
4766 I915_WRITE(D_STATE, dstate);
f0f8a9ce 4767 } else if (IS_I85X(dev) || IS_I865G(dev)) {
652c393a
JB
4768 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
4769 } else if (IS_I830(dev)) {
4770 I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
4771 }
97f5ab66
JB
4772
4773 /*
4774 * GPU can automatically power down the render unit if given a page
4775 * to save state.
4776 */
1d3c36ad 4777 if (I915_HAS_RC6(dev) && drm_core_check_feature(dev, DRIVER_MODESET)) {
9ea8d059 4778 struct drm_i915_gem_object *obj_priv = NULL;
97f5ab66 4779
7e8b60fa 4780 if (dev_priv->pwrctx) {
23010e43 4781 obj_priv = to_intel_bo(dev_priv->pwrctx);
7e8b60fa 4782 } else {
9ea8d059 4783 struct drm_gem_object *pwrctx;
97f5ab66 4784
9ea8d059
CW
4785 pwrctx = intel_alloc_power_context(dev);
4786 if (pwrctx) {
4787 dev_priv->pwrctx = pwrctx;
23010e43 4788 obj_priv = to_intel_bo(pwrctx);
7e8b60fa 4789 }
7e8b60fa 4790 }
97f5ab66 4791
9ea8d059
CW
4792 if (obj_priv) {
4793 I915_WRITE(PWRCTXA, obj_priv->gtt_offset | PWRCTX_EN);
4794 I915_WRITE(MCHBAR_RENDER_STANDBY,
4795 I915_READ(MCHBAR_RENDER_STANDBY) & ~RCX_SW_EXIT);
4796 }
97f5ab66 4797 }
652c393a
JB
4798}
4799
e70236a8
JB
4800/* Set up chip specific display functions */
4801static void intel_init_display(struct drm_device *dev)
4802{
4803 struct drm_i915_private *dev_priv = dev->dev_private;
4804
4805 /* We always want a DPMS function */
bad720ff 4806 if (HAS_PCH_SPLIT(dev))
f2b115e6 4807 dev_priv->display.dpms = ironlake_crtc_dpms;
e70236a8
JB
4808 else
4809 dev_priv->display.dpms = i9xx_crtc_dpms;
4810
4811 /* Only mobile has FBC, leave pointers NULL for other chips */
4812 if (IS_MOBILE(dev)) {
74dff282
JB
4813 if (IS_GM45(dev)) {
4814 dev_priv->display.fbc_enabled = g4x_fbc_enabled;
4815 dev_priv->display.enable_fbc = g4x_enable_fbc;
4816 dev_priv->display.disable_fbc = g4x_disable_fbc;
8d06a1e1 4817 } else if (IS_I965GM(dev)) {
e70236a8
JB
4818 dev_priv->display.fbc_enabled = i8xx_fbc_enabled;
4819 dev_priv->display.enable_fbc = i8xx_enable_fbc;
4820 dev_priv->display.disable_fbc = i8xx_disable_fbc;
4821 }
74dff282 4822 /* 855GM needs testing */
e70236a8
JB
4823 }
4824
4825 /* Returns the core display clock speed */
f2b115e6 4826 if (IS_I945G(dev) || (IS_G33(dev) && ! IS_PINEVIEW_M(dev)))
e70236a8
JB
4827 dev_priv->display.get_display_clock_speed =
4828 i945_get_display_clock_speed;
4829 else if (IS_I915G(dev))
4830 dev_priv->display.get_display_clock_speed =
4831 i915_get_display_clock_speed;
f2b115e6 4832 else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
e70236a8
JB
4833 dev_priv->display.get_display_clock_speed =
4834 i9xx_misc_get_display_clock_speed;
4835 else if (IS_I915GM(dev))
4836 dev_priv->display.get_display_clock_speed =
4837 i915gm_get_display_clock_speed;
4838 else if (IS_I865G(dev))
4839 dev_priv->display.get_display_clock_speed =
4840 i865_get_display_clock_speed;
f0f8a9ce 4841 else if (IS_I85X(dev))
e70236a8
JB
4842 dev_priv->display.get_display_clock_speed =
4843 i855_get_display_clock_speed;
4844 else /* 852, 830 */
4845 dev_priv->display.get_display_clock_speed =
4846 i830_get_display_clock_speed;
4847
4848 /* For FIFO watermark updates */
bad720ff 4849 if (HAS_PCH_SPLIT(dev))
c03342fa
ZW
4850 dev_priv->display.update_wm = NULL;
4851 else if (IS_G4X(dev))
e70236a8
JB
4852 dev_priv->display.update_wm = g4x_update_wm;
4853 else if (IS_I965G(dev))
4854 dev_priv->display.update_wm = i965_update_wm;
4855 else if (IS_I9XX(dev) || IS_MOBILE(dev)) {
4856 dev_priv->display.update_wm = i9xx_update_wm;
4857 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
4858 } else {
4859 if (IS_I85X(dev))
4860 dev_priv->display.get_fifo_size = i85x_get_fifo_size;
4861 else if (IS_845G(dev))
4862 dev_priv->display.get_fifo_size = i845_get_fifo_size;
4863 else
4864 dev_priv->display.get_fifo_size = i830_get_fifo_size;
4865 dev_priv->display.update_wm = i830_update_wm;
4866 }
4867}
4868
79e53945
JB
4869void intel_modeset_init(struct drm_device *dev)
4870{
652c393a 4871 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945
JB
4872 int num_pipe;
4873 int i;
4874
4875 drm_mode_config_init(dev);
4876
4877 dev->mode_config.min_width = 0;
4878 dev->mode_config.min_height = 0;
4879
4880 dev->mode_config.funcs = (void *)&intel_mode_funcs;
4881
e70236a8
JB
4882 intel_init_display(dev);
4883
79e53945
JB
4884 if (IS_I965G(dev)) {
4885 dev->mode_config.max_width = 8192;
4886 dev->mode_config.max_height = 8192;
5e4d6fa7
KP
4887 } else if (IS_I9XX(dev)) {
4888 dev->mode_config.max_width = 4096;
4889 dev->mode_config.max_height = 4096;
79e53945
JB
4890 } else {
4891 dev->mode_config.max_width = 2048;
4892 dev->mode_config.max_height = 2048;
4893 }
4894
4895 /* set memory base */
4896 if (IS_I9XX(dev))
4897 dev->mode_config.fb_base = pci_resource_start(dev->pdev, 2);
4898 else
4899 dev->mode_config.fb_base = pci_resource_start(dev->pdev, 0);
4900
4901 if (IS_MOBILE(dev) || IS_I9XX(dev))
4902 num_pipe = 2;
4903 else
4904 num_pipe = 1;
28c97730 4905 DRM_DEBUG_KMS("%d display pipe%s available.\n",
79e53945
JB
4906 num_pipe, num_pipe > 1 ? "s" : "");
4907
4908 for (i = 0; i < num_pipe; i++) {
4909 intel_crtc_init(dev, i);
4910 }
4911
4912 intel_setup_outputs(dev);
652c393a
JB
4913
4914 intel_init_clock_gating(dev);
4915
f97108d1
JB
4916 if (IS_IRONLAKE_M(dev))
4917 ironlake_enable_drps(dev);
4918
652c393a
JB
4919 INIT_WORK(&dev_priv->idle_work, intel_idle_update);
4920 setup_timer(&dev_priv->idle_timer, intel_gpu_idle_timer,
4921 (unsigned long)dev);
02e792fb
DV
4922
4923 intel_setup_overlay(dev);
85364905 4924
f2b115e6
AJ
4925 if (IS_PINEVIEW(dev) && !intel_get_cxsr_latency(IS_PINEVIEW_G(dev),
4926 dev_priv->fsb_freq,
4927 dev_priv->mem_freq))
85364905
JB
4928 DRM_INFO("failed to find known CxSR latency "
4929 "(found fsb freq %d, mem freq %d), disabling CxSR\n",
4930 dev_priv->fsb_freq, dev_priv->mem_freq);
79e53945
JB
4931}
4932
4933void intel_modeset_cleanup(struct drm_device *dev)
4934{
652c393a
JB
4935 struct drm_i915_private *dev_priv = dev->dev_private;
4936 struct drm_crtc *crtc;
4937 struct intel_crtc *intel_crtc;
4938
4939 mutex_lock(&dev->struct_mutex);
4940
4941 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
4942 /* Skip inactive CRTCs */
4943 if (!crtc->fb)
4944 continue;
4945
4946 intel_crtc = to_intel_crtc(crtc);
4947 intel_increase_pllclock(crtc, false);
4948 del_timer_sync(&intel_crtc->idle_timer);
4949 }
4950
652c393a
JB
4951 del_timer_sync(&dev_priv->idle_timer);
4952
e70236a8
JB
4953 if (dev_priv->display.disable_fbc)
4954 dev_priv->display.disable_fbc(dev);
4955
97f5ab66 4956 if (dev_priv->pwrctx) {
c1b5dea0
KH
4957 struct drm_i915_gem_object *obj_priv;
4958
23010e43 4959 obj_priv = to_intel_bo(dev_priv->pwrctx);
c1b5dea0
KH
4960 I915_WRITE(PWRCTXA, obj_priv->gtt_offset &~ PWRCTX_EN);
4961 I915_READ(PWRCTXA);
97f5ab66
JB
4962 i915_gem_object_unpin(dev_priv->pwrctx);
4963 drm_gem_object_unreference(dev_priv->pwrctx);
4964 }
4965
f97108d1
JB
4966 if (IS_IRONLAKE_M(dev))
4967 ironlake_disable_drps(dev);
4968
69341a5e
KH
4969 mutex_unlock(&dev->struct_mutex);
4970
79e53945
JB
4971 drm_mode_config_cleanup(dev);
4972}
4973
4974
4975/* current intel driver doesn't take advantage of encoders
4976 always give back the encoder for the connector
4977*/
4978struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
4979{
21d40d37 4980 struct intel_encoder *intel_encoder = to_intel_encoder(connector);
79e53945 4981
21d40d37 4982 return &intel_encoder->enc;
79e53945 4983}
28d52043 4984
f1c79df3
ZW
4985/*
4986 * Return which encoder is currently attached for connector.
4987 */
4988struct drm_encoder *intel_attached_encoder (struct drm_connector *connector)
4989{
4990 struct drm_mode_object *obj;
4991 struct drm_encoder *encoder;
4992 int i;
4993
4994 for (i = 0; i < DRM_CONNECTOR_MAX_ENCODER; i++) {
4995 if (connector->encoder_ids[i] == 0)
4996 break;
4997
4998 obj = drm_mode_object_find(connector->dev,
4999 connector->encoder_ids[i],
5000 DRM_MODE_OBJECT_ENCODER);
5001 if (!obj)
5002 continue;
5003
5004 encoder = obj_to_encoder(obj);
5005 return encoder;
5006 }
5007 return NULL;
5008}
5009
28d52043
DA
5010/*
5011 * set vga decode state - true == enable VGA decode
5012 */
5013int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
5014{
5015 struct drm_i915_private *dev_priv = dev->dev_private;
5016 u16 gmch_ctrl;
5017
5018 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
5019 if (state)
5020 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
5021 else
5022 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
5023 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
5024 return 0;
5025}