]> bbs.cooldavid.org Git - net-next-2.6.git/blame - drivers/gpu/drm/i915/i915_reg.h
drm/i915: allocate large pointer arrays with vmalloc
[net-next-2.6.git] / drivers / gpu / drm / i915 / i915_reg.h
CommitLineData
585fb111
JB
1/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
585fb111
JB
28/*
29 * The Bridge device's PCI config space has information about the
30 * fb aperture size and the amount of pre-reserved memory.
31 */
32#define INTEL_GMCH_CTRL 0x52
33#define INTEL_GMCH_ENABLED 0x4
34#define INTEL_GMCH_MEM_MASK 0x1
35#define INTEL_GMCH_MEM_64M 0x1
36#define INTEL_GMCH_MEM_128M 0
37
241fa85b 38#define INTEL_GMCH_GMS_MASK (0xf << 4)
585fb111
JB
39#define INTEL_855_GMCH_GMS_DISABLED (0x0 << 4)
40#define INTEL_855_GMCH_GMS_STOLEN_1M (0x1 << 4)
41#define INTEL_855_GMCH_GMS_STOLEN_4M (0x2 << 4)
42#define INTEL_855_GMCH_GMS_STOLEN_8M (0x3 << 4)
43#define INTEL_855_GMCH_GMS_STOLEN_16M (0x4 << 4)
44#define INTEL_855_GMCH_GMS_STOLEN_32M (0x5 << 4)
45
46#define INTEL_915G_GMCH_GMS_STOLEN_48M (0x6 << 4)
47#define INTEL_915G_GMCH_GMS_STOLEN_64M (0x7 << 4)
241fa85b
EA
48#define INTEL_GMCH_GMS_STOLEN_128M (0x8 << 4)
49#define INTEL_GMCH_GMS_STOLEN_256M (0x9 << 4)
50#define INTEL_GMCH_GMS_STOLEN_96M (0xa << 4)
51#define INTEL_GMCH_GMS_STOLEN_160M (0xb << 4)
52#define INTEL_GMCH_GMS_STOLEN_224M (0xc << 4)
53#define INTEL_GMCH_GMS_STOLEN_352M (0xd << 4)
585fb111
JB
54
55/* PCI config space */
56
57#define HPLLCC 0xc0 /* 855 only */
58#define GC_CLOCK_CONTROL_MASK (3 << 0)
59#define GC_CLOCK_133_200 (0 << 0)
60#define GC_CLOCK_100_200 (1 << 0)
61#define GC_CLOCK_100_133 (2 << 0)
62#define GC_CLOCK_166_250 (3 << 0)
63#define GCFGC 0xf0 /* 915+ only */
64#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
65#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
66#define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
67#define GC_DISPLAY_CLOCK_MASK (7 << 4)
68#define LBB 0xf4
69
70/* VGA stuff */
71
72#define VGA_ST01_MDA 0x3ba
73#define VGA_ST01_CGA 0x3da
74
75#define VGA_MSR_WRITE 0x3c2
76#define VGA_MSR_READ 0x3cc
77#define VGA_MSR_MEM_EN (1<<1)
78#define VGA_MSR_CGA_MODE (1<<0)
79
80#define VGA_SR_INDEX 0x3c4
81#define VGA_SR_DATA 0x3c5
82
83#define VGA_AR_INDEX 0x3c0
84#define VGA_AR_VID_EN (1<<5)
85#define VGA_AR_DATA_WRITE 0x3c0
86#define VGA_AR_DATA_READ 0x3c1
87
88#define VGA_GR_INDEX 0x3ce
89#define VGA_GR_DATA 0x3cf
90/* GR05 */
91#define VGA_GR_MEM_READ_MODE_SHIFT 3
92#define VGA_GR_MEM_READ_MODE_PLANE 1
93/* GR06 */
94#define VGA_GR_MEM_MODE_MASK 0xc
95#define VGA_GR_MEM_MODE_SHIFT 2
96#define VGA_GR_MEM_A0000_AFFFF 0
97#define VGA_GR_MEM_A0000_BFFFF 1
98#define VGA_GR_MEM_B0000_B7FFF 2
99#define VGA_GR_MEM_B0000_BFFFF 3
100
101#define VGA_DACMASK 0x3c6
102#define VGA_DACRX 0x3c7
103#define VGA_DACWX 0x3c8
104#define VGA_DACDATA 0x3c9
105
106#define VGA_CR_INDEX_MDA 0x3b4
107#define VGA_CR_DATA_MDA 0x3b5
108#define VGA_CR_INDEX_CGA 0x3d4
109#define VGA_CR_DATA_CGA 0x3d5
110
111/*
112 * Memory interface instructions used by the kernel
113 */
114#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
115
116#define MI_NOOP MI_INSTR(0, 0)
117#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
118#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
119#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
120#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
121#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
122#define MI_FLUSH MI_INSTR(0x04, 0)
123#define MI_READ_FLUSH (1 << 0)
124#define MI_EXE_FLUSH (1 << 1)
125#define MI_NO_WRITE_FLUSH (1 << 2)
126#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
127#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
128#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
129#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
130#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
131#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
132#define MI_MEM_VIRTUAL (1 << 22) /* 965+ only */
133#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
134#define MI_STORE_DWORD_INDEX_SHIFT 2
135#define MI_LOAD_REGISTER_IMM MI_INSTR(0x22, 1)
136#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
137#define MI_BATCH_NON_SECURE (1)
138#define MI_BATCH_NON_SECURE_I965 (1<<8)
139#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
140
141/*
142 * 3D instructions used by the kernel
143 */
144#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
145
146#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
147#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
148#define SC_UPDATE_SCISSOR (0x1<<1)
149#define SC_ENABLE_MASK (0x1<<0)
150#define SC_ENABLE (0x1<<0)
151#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
152#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
153#define SCI_YMIN_MASK (0xffff<<16)
154#define SCI_XMIN_MASK (0xffff<<0)
155#define SCI_YMAX_MASK (0xffff<<16)
156#define SCI_XMAX_MASK (0xffff<<0)
157#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
158#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
159#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
160#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
161#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
162#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
163#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
164#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
165#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
166#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
167#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
168#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
169#define XY_SRC_COPY_BLT_WRITE_ALPHA (1<<21)
170#define XY_SRC_COPY_BLT_WRITE_RGB (1<<20)
171#define BLT_DEPTH_8 (0<<24)
172#define BLT_DEPTH_16_565 (1<<24)
173#define BLT_DEPTH_16_1555 (2<<24)
174#define BLT_DEPTH_32 (3<<24)
175#define BLT_ROP_GXCOPY (0xcc<<16)
176#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
177#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
178#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
179#define ASYNC_FLIP (1<<22)
180#define DISPLAY_PLANE_A (0<<20)
181#define DISPLAY_PLANE_B (1<<20)
182
183/*
de151cf6 184 * Fence registers
585fb111 185 */
de151cf6 186#define FENCE_REG_830_0 0x2000
dc529a4f 187#define FENCE_REG_945_8 0x3000
de151cf6
JB
188#define I830_FENCE_START_MASK 0x07f80000
189#define I830_FENCE_TILING_Y_SHIFT 12
0f973f27 190#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
de151cf6
JB
191#define I830_FENCE_PITCH_SHIFT 4
192#define I830_FENCE_REG_VALID (1<<0)
8d7773a3
DV
193#define I830_FENCE_MAX_PITCH_VAL 0x10
194#define I830_FENCE_MAX_SIZE_VAL (1<<8)
de151cf6
JB
195
196#define I915_FENCE_START_MASK 0x0ff00000
0f973f27 197#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
585fb111 198
de151cf6
JB
199#define FENCE_REG_965_0 0x03000
200#define I965_FENCE_PITCH_SHIFT 2
201#define I965_FENCE_TILING_Y_SHIFT 1
202#define I965_FENCE_REG_VALID (1<<0)
8d7773a3 203#define I965_FENCE_MAX_PITCH_VAL 0x0400
de151cf6
JB
204
205/*
206 * Instruction and interrupt control regs
207 */
585fb111
JB
208#define PRB0_TAIL 0x02030
209#define PRB0_HEAD 0x02034
210#define PRB0_START 0x02038
211#define PRB0_CTL 0x0203c
212#define TAIL_ADDR 0x001FFFF8
213#define HEAD_WRAP_COUNT 0xFFE00000
214#define HEAD_WRAP_ONE 0x00200000
215#define HEAD_ADDR 0x001FFFFC
216#define RING_NR_PAGES 0x001FF000
217#define RING_REPORT_MASK 0x00000006
218#define RING_REPORT_64K 0x00000002
219#define RING_REPORT_128K 0x00000004
220#define RING_NO_REPORT 0x00000000
221#define RING_VALID_MASK 0x00000001
222#define RING_VALID 0x00000001
223#define RING_INVALID 0x00000000
224#define PRB1_TAIL 0x02040 /* 915+ only */
225#define PRB1_HEAD 0x02044 /* 915+ only */
226#define PRB1_START 0x02048 /* 915+ only */
227#define PRB1_CTL 0x0204c /* 915+ only */
228#define ACTHD_I965 0x02074
229#define HWS_PGA 0x02080
230#define HWS_ADDRESS_MASK 0xfffff000
231#define HWS_START_ADDRESS_SHIFT 4
232#define IPEIR 0x02088
233#define NOPID 0x02094
234#define HWSTAM 0x02098
235#define SCPD0 0x0209c /* 915+ only */
236#define IER 0x020a0
237#define IIR 0x020a4
238#define IMR 0x020a8
239#define ISR 0x020ac
240#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
241#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
242#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
243#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14)
244#define I915_HWB_OOM_INTERRUPT (1<<13)
245#define I915_SYNC_STATUS_INTERRUPT (1<<12)
246#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
247#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
248#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
249#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
250#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
251#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
252#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
253#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
254#define I915_DEBUG_INTERRUPT (1<<2)
255#define I915_USER_INTERRUPT (1<<1)
256#define I915_ASLE_INTERRUPT (1<<0)
257#define EIR 0x020b0
258#define EMR 0x020b4
259#define ESR 0x020b8
260#define INSTPM 0x020c0
261#define ACTHD 0x020c8
262#define FW_BLC 0x020d8
263#define FW_BLC_SELF 0x020e0 /* 915+ only */
264#define MI_ARB_STATE 0x020e4 /* 915+ only */
265#define CACHE_MODE_0 0x02120 /* 915+ only */
266#define CM0_MASK_SHIFT 16
267#define CM0_IZ_OPT_DISABLE (1<<6)
268#define CM0_ZR_OPT_DISABLE (1<<5)
269#define CM0_DEPTH_EVICT_DISABLE (1<<4)
270#define CM0_COLOR_EVICT_DISABLE (1<<3)
271#define CM0_DEPTH_WRITE_DISABLE (1<<1)
272#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
273#define GFX_FLSH_CNTL 0x02170 /* 915+ only */
274
de151cf6 275
585fb111
JB
276/*
277 * Framebuffer compression (915+ only)
278 */
279
280#define FBC_CFB_BASE 0x03200 /* 4k page aligned */
281#define FBC_LL_BASE 0x03204 /* 4k page aligned */
282#define FBC_CONTROL 0x03208
283#define FBC_CTL_EN (1<<31)
284#define FBC_CTL_PERIODIC (1<<30)
285#define FBC_CTL_INTERVAL_SHIFT (16)
286#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
287#define FBC_CTL_STRIDE_SHIFT (5)
288#define FBC_CTL_FENCENO (1<<0)
289#define FBC_COMMAND 0x0320c
290#define FBC_CMD_COMPRESS (1<<0)
291#define FBC_STATUS 0x03210
292#define FBC_STAT_COMPRESSING (1<<31)
293#define FBC_STAT_COMPRESSED (1<<30)
294#define FBC_STAT_MODIFIED (1<<29)
295#define FBC_STAT_CURRENT_LINE (1<<0)
296#define FBC_CONTROL2 0x03214
297#define FBC_CTL_FENCE_DBL (0<<4)
298#define FBC_CTL_IDLE_IMM (0<<2)
299#define FBC_CTL_IDLE_FULL (1<<2)
300#define FBC_CTL_IDLE_LINE (2<<2)
301#define FBC_CTL_IDLE_DEBUG (3<<2)
302#define FBC_CTL_CPU_FENCE (1<<1)
303#define FBC_CTL_PLANEA (0<<0)
304#define FBC_CTL_PLANEB (1<<0)
305#define FBC_FENCE_OFF 0x0321b
306
307#define FBC_LL_SIZE (1536)
308
309/*
310 * GPIO regs
311 */
312#define GPIOA 0x5010
313#define GPIOB 0x5014
314#define GPIOC 0x5018
315#define GPIOD 0x501c
316#define GPIOE 0x5020
317#define GPIOF 0x5024
318#define GPIOG 0x5028
319#define GPIOH 0x502c
320# define GPIO_CLOCK_DIR_MASK (1 << 0)
321# define GPIO_CLOCK_DIR_IN (0 << 1)
322# define GPIO_CLOCK_DIR_OUT (1 << 1)
323# define GPIO_CLOCK_VAL_MASK (1 << 2)
324# define GPIO_CLOCK_VAL_OUT (1 << 3)
325# define GPIO_CLOCK_VAL_IN (1 << 4)
326# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
327# define GPIO_DATA_DIR_MASK (1 << 8)
328# define GPIO_DATA_DIR_IN (0 << 9)
329# define GPIO_DATA_DIR_OUT (1 << 9)
330# define GPIO_DATA_VAL_MASK (1 << 10)
331# define GPIO_DATA_VAL_OUT (1 << 11)
332# define GPIO_DATA_VAL_IN (1 << 12)
333# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
334
335/*
336 * Clock control & power management
337 */
338
339#define VGA0 0x6000
340#define VGA1 0x6004
341#define VGA_PD 0x6010
342#define VGA0_PD_P2_DIV_4 (1 << 7)
343#define VGA0_PD_P1_DIV_2 (1 << 5)
344#define VGA0_PD_P1_SHIFT 0
345#define VGA0_PD_P1_MASK (0x1f << 0)
346#define VGA1_PD_P2_DIV_4 (1 << 15)
347#define VGA1_PD_P1_DIV_2 (1 << 13)
348#define VGA1_PD_P1_SHIFT 8
349#define VGA1_PD_P1_MASK (0x1f << 8)
350#define DPLL_A 0x06014
351#define DPLL_B 0x06018
352#define DPLL_VCO_ENABLE (1 << 31)
353#define DPLL_DVO_HIGH_SPEED (1 << 30)
354#define DPLL_SYNCLOCK_ENABLE (1 << 29)
355#define DPLL_VGA_MODE_DIS (1 << 28)
356#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
357#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
358#define DPLL_MODE_MASK (3 << 26)
359#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
360#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
361#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
362#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
363#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
364#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
2177832f 365#define DPLL_FPA01_P1_POST_DIV_MASK_IGD 0x00ff8000 /* IGD */
585fb111
JB
366
367#define I915_FIFO_UNDERRUN_STATUS (1UL<<31)
368#define I915_CRC_ERROR_ENABLE (1UL<<29)
369#define I915_CRC_DONE_ENABLE (1UL<<28)
370#define I915_GMBUS_EVENT_ENABLE (1UL<<27)
371#define I915_VSYNC_INTERRUPT_ENABLE (1UL<<25)
372#define I915_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
373#define I915_DPST_EVENT_ENABLE (1UL<<23)
374#define I915_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
375#define I915_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
376#define I915_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
377#define I915_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
378#define I915_VBLANK_INTERRUPT_ENABLE (1UL<<17)
379#define I915_OVERLAY_UPDATED_ENABLE (1UL<<16)
380#define I915_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
381#define I915_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
382#define I915_GMBUS_INTERRUPT_STATUS (1UL<<11)
383#define I915_VSYNC_INTERRUPT_STATUS (1UL<<9)
384#define I915_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
385#define I915_DPST_EVENT_STATUS (1UL<<7)
386#define I915_LEGACY_BLC_EVENT_STATUS (1UL<<6)
387#define I915_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
388#define I915_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
389#define I915_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
390#define I915_VBLANK_INTERRUPT_STATUS (1UL<<1)
391#define I915_OVERLAY_UPDATED_STATUS (1UL<<0)
392
393#define SRX_INDEX 0x3c4
394#define SRX_DATA 0x3c5
395#define SR01 1
396#define SR01_SCREEN_OFF (1<<5)
397
398#define PPCR 0x61204
399#define PPCR_ON (1<<0)
400
401#define DVOB 0x61140
402#define DVOB_ON (1<<31)
403#define DVOC 0x61160
404#define DVOC_ON (1<<31)
405#define LVDS 0x61180
406#define LVDS_ON (1<<31)
407
408#define ADPA 0x61100
409#define ADPA_DPMS_MASK (~(3<<10))
410#define ADPA_DPMS_ON (0<<10)
411#define ADPA_DPMS_SUSPEND (1<<10)
412#define ADPA_DPMS_STANDBY (2<<10)
413#define ADPA_DPMS_OFF (3<<10)
414
415#define RING_TAIL 0x00
416#define TAIL_ADDR 0x001FFFF8
417#define RING_HEAD 0x04
418#define HEAD_WRAP_COUNT 0xFFE00000
419#define HEAD_WRAP_ONE 0x00200000
420#define HEAD_ADDR 0x001FFFFC
421#define RING_START 0x08
422#define START_ADDR 0xFFFFF000
423#define RING_LEN 0x0C
424#define RING_NR_PAGES 0x001FF000
425#define RING_REPORT_MASK 0x00000006
426#define RING_REPORT_64K 0x00000002
427#define RING_REPORT_128K 0x00000004
428#define RING_NO_REPORT 0x00000000
429#define RING_VALID_MASK 0x00000001
430#define RING_VALID 0x00000001
431#define RING_INVALID 0x00000000
432
433/* Scratch pad debug 0 reg:
434 */
435#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
436/*
437 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
438 * this field (only one bit may be set).
439 */
440#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
441#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
2177832f 442#define DPLL_FPA01_P1_POST_DIV_SHIFT_IGD 15
585fb111
JB
443/* i830, required in DVO non-gang */
444#define PLL_P2_DIVIDE_BY_4 (1 << 23)
445#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
446#define PLL_REF_INPUT_DREFCLK (0 << 13)
447#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
448#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
449#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
450#define PLL_REF_INPUT_MASK (3 << 13)
451#define PLL_LOAD_PULSE_PHASE_SHIFT 9
452/*
453 * Parallel to Serial Load Pulse phase selection.
454 * Selects the phase for the 10X DPLL clock for the PCIe
455 * digital display port. The range is 4 to 13; 10 or more
456 * is just a flip delay. The default is 6
457 */
458#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
459#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
460/*
461 * SDVO multiplier for 945G/GM. Not used on 965.
462 */
463#define SDVO_MULTIPLIER_MASK 0x000000ff
464#define SDVO_MULTIPLIER_SHIFT_HIRES 4
465#define SDVO_MULTIPLIER_SHIFT_VGA 0
466#define DPLL_A_MD 0x0601c /* 965+ only */
467/*
468 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
469 *
470 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
471 */
472#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
473#define DPLL_MD_UDI_DIVIDER_SHIFT 24
474/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
475#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
476#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
477/*
478 * SDVO/UDI pixel multiplier.
479 *
480 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
481 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
482 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
483 * dummy bytes in the datastream at an increased clock rate, with both sides of
484 * the link knowing how many bytes are fill.
485 *
486 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
487 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
488 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
489 * through an SDVO command.
490 *
491 * This register field has values of multiplication factor minus 1, with
492 * a maximum multiplier of 5 for SDVO.
493 */
494#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
495#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
496/*
497 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
498 * This best be set to the default value (3) or the CRT won't work. No,
499 * I don't entirely understand what this does...
500 */
501#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
502#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
503#define DPLL_B_MD 0x06020 /* 965+ only */
504#define FPA0 0x06040
505#define FPA1 0x06044
506#define FPB0 0x06048
507#define FPB1 0x0604c
508#define FP_N_DIV_MASK 0x003f0000
2177832f 509#define FP_N_IGD_DIV_MASK 0x00ff0000
585fb111
JB
510#define FP_N_DIV_SHIFT 16
511#define FP_M1_DIV_MASK 0x00003f00
512#define FP_M1_DIV_SHIFT 8
513#define FP_M2_DIV_MASK 0x0000003f
2177832f 514#define FP_M2_IGD_DIV_MASK 0x000000ff
585fb111
JB
515#define FP_M2_DIV_SHIFT 0
516#define DPLL_TEST 0x606c
517#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
518#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
519#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
520#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
521#define DPLLB_TEST_N_BYPASS (1 << 19)
522#define DPLLB_TEST_M_BYPASS (1 << 18)
523#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
524#define DPLLA_TEST_N_BYPASS (1 << 3)
525#define DPLLA_TEST_M_BYPASS (1 << 2)
526#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
527#define D_STATE 0x6104
528#define CG_2D_DIS 0x6200
0ba0e9e1 529#define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24)
585fb111
JB
530#define CG_3D_DIS 0x6204
531
532/*
533 * Palette regs
534 */
535
536#define PALETTE_A 0x0a000
537#define PALETTE_B 0x0a800
538
673a394b
EA
539/* MCH MMIO space */
540
541/*
542 * MCHBAR mirror.
543 *
544 * This mirrors the MCHBAR MMIO space whose location is determined by
545 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
546 * every way. It is not accessible from the CP register read instructions.
547 *
548 */
549#define MCHBAR_MIRROR_BASE 0x10000
550
551/** 915-945 and GM965 MCH register controlling DRAM channel access */
552#define DCC 0x10200
553#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
554#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
555#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
556#define DCC_ADDRESSING_MODE_MASK (3 << 0)
557#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
a7f014f2 558#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
673a394b
EA
559
560/** 965 MCH register controlling DRAM channel configuration */
561#define C0DRB3 0x10206
562#define C1DRB3 0x10606
563
881ee988
KP
564/** GM965 GM45 render standby register */
565#define MCHBAR_RENDER_STANDBY 0x111B8
566
7d57382e
EA
567#define PEG_BAND_GAP_DATA 0x14d68
568
585fb111
JB
569/*
570 * Overlay regs
571 */
572
573#define OVADD 0x30000
574#define DOVSTA 0x30008
575#define OC_BUF (0x3<<20)
576#define OGAMC5 0x30010
577#define OGAMC4 0x30014
578#define OGAMC3 0x30018
579#define OGAMC2 0x3001c
580#define OGAMC1 0x30020
581#define OGAMC0 0x30024
582
583/*
584 * Display engine regs
585 */
586
587/* Pipe A timing regs */
588#define HTOTAL_A 0x60000
589#define HBLANK_A 0x60004
590#define HSYNC_A 0x60008
591#define VTOTAL_A 0x6000c
592#define VBLANK_A 0x60010
593#define VSYNC_A 0x60014
594#define PIPEASRC 0x6001c
595#define BCLRPAT_A 0x60020
596
597/* Pipe B timing regs */
598#define HTOTAL_B 0x61000
599#define HBLANK_B 0x61004
600#define HSYNC_B 0x61008
601#define VTOTAL_B 0x6100c
602#define VBLANK_B 0x61010
603#define VSYNC_B 0x61014
604#define PIPEBSRC 0x6101c
605#define BCLRPAT_B 0x61020
606
607/* VGA port control */
608#define ADPA 0x61100
609#define ADPA_DAC_ENABLE (1<<31)
610#define ADPA_DAC_DISABLE 0
611#define ADPA_PIPE_SELECT_MASK (1<<30)
612#define ADPA_PIPE_A_SELECT 0
613#define ADPA_PIPE_B_SELECT (1<<30)
614#define ADPA_USE_VGA_HVPOLARITY (1<<15)
615#define ADPA_SETS_HVPOLARITY 0
616#define ADPA_VSYNC_CNTL_DISABLE (1<<11)
617#define ADPA_VSYNC_CNTL_ENABLE 0
618#define ADPA_HSYNC_CNTL_DISABLE (1<<10)
619#define ADPA_HSYNC_CNTL_ENABLE 0
620#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
621#define ADPA_VSYNC_ACTIVE_LOW 0
622#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
623#define ADPA_HSYNC_ACTIVE_LOW 0
624#define ADPA_DPMS_MASK (~(3<<10))
625#define ADPA_DPMS_ON (0<<10)
626#define ADPA_DPMS_SUSPEND (1<<10)
627#define ADPA_DPMS_STANDBY (2<<10)
628#define ADPA_DPMS_OFF (3<<10)
629
630/* Hotplug control (945+ only) */
631#define PORT_HOTPLUG_EN 0x61110
7d57382e
EA
632#define HDMIB_HOTPLUG_INT_EN (1 << 29)
633#define HDMIC_HOTPLUG_INT_EN (1 << 28)
634#define HDMID_HOTPLUG_INT_EN (1 << 27)
585fb111
JB
635#define SDVOB_HOTPLUG_INT_EN (1 << 26)
636#define SDVOC_HOTPLUG_INT_EN (1 << 25)
637#define TV_HOTPLUG_INT_EN (1 << 18)
638#define CRT_HOTPLUG_INT_EN (1 << 9)
639#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
771cb081
ZY
640#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
641/* must use period 64 on GM45 according to docs */
642#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
643#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
644#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
645#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
646#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
647#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
648#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
649#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
650#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
651#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
652#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
653#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
654#define CRT_HOTPLUG_MASK (0x3fc) /* Bits 9-2 */
5ca58282
JB
655#define CRT_FORCE_HOTPLUG_MASK 0xfffffe1f
656#define HOTPLUG_EN_MASK (HDMIB_HOTPLUG_INT_EN | \
657 HDMIC_HOTPLUG_INT_EN | \
658 HDMID_HOTPLUG_INT_EN | \
659 SDVOB_HOTPLUG_INT_EN | \
660 SDVOC_HOTPLUG_INT_EN | \
661 TV_HOTPLUG_INT_EN | \
662 CRT_HOTPLUG_INT_EN)
771cb081 663
585fb111
JB
664
665#define PORT_HOTPLUG_STAT 0x61114
7d57382e
EA
666#define HDMIB_HOTPLUG_INT_STATUS (1 << 29)
667#define HDMIC_HOTPLUG_INT_STATUS (1 << 28)
668#define HDMID_HOTPLUG_INT_STATUS (1 << 27)
585fb111
JB
669#define CRT_HOTPLUG_INT_STATUS (1 << 11)
670#define TV_HOTPLUG_INT_STATUS (1 << 10)
671#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
672#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
673#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
674#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
675#define SDVOC_HOTPLUG_INT_STATUS (1 << 7)
676#define SDVOB_HOTPLUG_INT_STATUS (1 << 6)
677
678/* SDVO port control */
679#define SDVOB 0x61140
680#define SDVOC 0x61160
681#define SDVO_ENABLE (1 << 31)
682#define SDVO_PIPE_B_SELECT (1 << 30)
683#define SDVO_STALL_SELECT (1 << 29)
684#define SDVO_INTERRUPT_ENABLE (1 << 26)
685/**
686 * 915G/GM SDVO pixel multiplier.
687 *
688 * Programmed value is multiplier - 1, up to 5x.
689 *
690 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
691 */
692#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
693#define SDVO_PORT_MULTIPLY_SHIFT 23
694#define SDVO_PHASE_SELECT_MASK (15 << 19)
695#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
696#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
697#define SDVOC_GANG_MODE (1 << 16)
7d57382e
EA
698#define SDVO_ENCODING_SDVO (0x0 << 10)
699#define SDVO_ENCODING_HDMI (0x2 << 10)
700/** Requird for HDMI operation */
701#define SDVO_NULL_PACKETS_DURING_VSYNC (1 << 9)
585fb111 702#define SDVO_BORDER_ENABLE (1 << 7)
7d57382e
EA
703#define SDVO_AUDIO_ENABLE (1 << 6)
704/** New with 965, default is to be set */
705#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
706/** New with 965, default is to be set */
707#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
585fb111
JB
708#define SDVOB_PCIE_CONCURRENCY (1 << 3)
709#define SDVO_DETECTED (1 << 2)
710/* Bits to be preserved when writing */
711#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | (1 << 26))
712#define SDVOC_PRESERVE_MASK ((1 << 17) | (1 << 26))
713
714/* DVO port control */
715#define DVOA 0x61120
716#define DVOB 0x61140
717#define DVOC 0x61160
718#define DVO_ENABLE (1 << 31)
719#define DVO_PIPE_B_SELECT (1 << 30)
720#define DVO_PIPE_STALL_UNUSED (0 << 28)
721#define DVO_PIPE_STALL (1 << 28)
722#define DVO_PIPE_STALL_TV (2 << 28)
723#define DVO_PIPE_STALL_MASK (3 << 28)
724#define DVO_USE_VGA_SYNC (1 << 15)
725#define DVO_DATA_ORDER_I740 (0 << 14)
726#define DVO_DATA_ORDER_FP (1 << 14)
727#define DVO_VSYNC_DISABLE (1 << 11)
728#define DVO_HSYNC_DISABLE (1 << 10)
729#define DVO_VSYNC_TRISTATE (1 << 9)
730#define DVO_HSYNC_TRISTATE (1 << 8)
731#define DVO_BORDER_ENABLE (1 << 7)
732#define DVO_DATA_ORDER_GBRG (1 << 6)
733#define DVO_DATA_ORDER_RGGB (0 << 6)
734#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
735#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
736#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
737#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
738#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
739#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
740#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
741#define DVO_PRESERVE_MASK (0x7<<24)
742#define DVOA_SRCDIM 0x61124
743#define DVOB_SRCDIM 0x61144
744#define DVOC_SRCDIM 0x61164
745#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
746#define DVO_SRCDIM_VERTICAL_SHIFT 0
747
748/* LVDS port control */
749#define LVDS 0x61180
750/*
751 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
752 * the DPLL semantics change when the LVDS is assigned to that pipe.
753 */
754#define LVDS_PORT_EN (1 << 31)
755/* Selects pipe B for LVDS data. Must be set on pre-965. */
756#define LVDS_PIPEB_SELECT (1 << 30)
757/*
758 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
759 * pixel.
760 */
761#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
762#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
763#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
764/*
765 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
766 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
767 * on.
768 */
769#define LVDS_A3_POWER_MASK (3 << 6)
770#define LVDS_A3_POWER_DOWN (0 << 6)
771#define LVDS_A3_POWER_UP (3 << 6)
772/*
773 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
774 * is set.
775 */
776#define LVDS_CLKB_POWER_MASK (3 << 4)
777#define LVDS_CLKB_POWER_DOWN (0 << 4)
778#define LVDS_CLKB_POWER_UP (3 << 4)
779/*
780 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
781 * setting for whether we are in dual-channel mode. The B3 pair will
782 * additionally only be powered up when LVDS_A3_POWER_UP is set.
783 */
784#define LVDS_B0B3_POWER_MASK (3 << 2)
785#define LVDS_B0B3_POWER_DOWN (0 << 2)
786#define LVDS_B0B3_POWER_UP (3 << 2)
787
788/* Panel power sequencing */
789#define PP_STATUS 0x61200
790#define PP_ON (1 << 31)
791/*
792 * Indicates that all dependencies of the panel are on:
793 *
794 * - PLL enabled
795 * - pipe enabled
796 * - LVDS/DVOB/DVOC on
797 */
798#define PP_READY (1 << 30)
799#define PP_SEQUENCE_NONE (0 << 28)
800#define PP_SEQUENCE_ON (1 << 28)
801#define PP_SEQUENCE_OFF (2 << 28)
802#define PP_SEQUENCE_MASK 0x30000000
803#define PP_CONTROL 0x61204
804#define POWER_TARGET_ON (1 << 0)
805#define PP_ON_DELAYS 0x61208
806#define PP_OFF_DELAYS 0x6120c
807#define PP_DIVISOR 0x61210
808
809/* Panel fitting */
810#define PFIT_CONTROL 0x61230
811#define PFIT_ENABLE (1 << 31)
812#define PFIT_PIPE_MASK (3 << 29)
813#define PFIT_PIPE_SHIFT 29
814#define VERT_INTERP_DISABLE (0 << 10)
815#define VERT_INTERP_BILINEAR (1 << 10)
816#define VERT_INTERP_MASK (3 << 10)
817#define VERT_AUTO_SCALE (1 << 9)
818#define HORIZ_INTERP_DISABLE (0 << 6)
819#define HORIZ_INTERP_BILINEAR (1 << 6)
820#define HORIZ_INTERP_MASK (3 << 6)
821#define HORIZ_AUTO_SCALE (1 << 5)
822#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
823#define PFIT_PGM_RATIOS 0x61234
824#define PFIT_VERT_SCALE_MASK 0xfff00000
825#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
826#define PFIT_AUTO_RATIOS 0x61238
827
828/* Backlight control */
829#define BLC_PWM_CTL 0x61254
830#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
831#define BLC_PWM_CTL2 0x61250 /* 965+ only */
8ee1c3db 832#define BLM_COMBINATION_MODE (1 << 30)
585fb111
JB
833/*
834 * This is the most significant 15 bits of the number of backlight cycles in a
835 * complete cycle of the modulated backlight control.
836 *
837 * The actual value is this field multiplied by two.
838 */
839#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
840#define BLM_LEGACY_MODE (1 << 16)
841/*
842 * This is the number of cycles out of the backlight modulation cycle for which
843 * the backlight is on.
844 *
845 * This field must be no greater than the number of cycles in the complete
846 * backlight modulation cycle.
847 */
848#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
849#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
850
851/* TV port control */
852#define TV_CTL 0x68000
853/** Enables the TV encoder */
854# define TV_ENC_ENABLE (1 << 31)
855/** Sources the TV encoder input from pipe B instead of A. */
856# define TV_ENC_PIPEB_SELECT (1 << 30)
857/** Outputs composite video (DAC A only) */
858# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
859/** Outputs SVideo video (DAC B/C) */
860# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
861/** Outputs Component video (DAC A/B/C) */
862# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
863/** Outputs Composite and SVideo (DAC A/B/C) */
864# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
865# define TV_TRILEVEL_SYNC (1 << 21)
866/** Enables slow sync generation (945GM only) */
867# define TV_SLOW_SYNC (1 << 20)
868/** Selects 4x oversampling for 480i and 576p */
869# define TV_OVERSAMPLE_4X (0 << 18)
870/** Selects 2x oversampling for 720p and 1080i */
871# define TV_OVERSAMPLE_2X (1 << 18)
872/** Selects no oversampling for 1080p */
873# define TV_OVERSAMPLE_NONE (2 << 18)
874/** Selects 8x oversampling */
875# define TV_OVERSAMPLE_8X (3 << 18)
876/** Selects progressive mode rather than interlaced */
877# define TV_PROGRESSIVE (1 << 17)
878/** Sets the colorburst to PAL mode. Required for non-M PAL modes. */
879# define TV_PAL_BURST (1 << 16)
880/** Field for setting delay of Y compared to C */
881# define TV_YC_SKEW_MASK (7 << 12)
882/** Enables a fix for 480p/576p standard definition modes on the 915GM only */
883# define TV_ENC_SDP_FIX (1 << 11)
884/**
885 * Enables a fix for the 915GM only.
886 *
887 * Not sure what it does.
888 */
889# define TV_ENC_C0_FIX (1 << 10)
890/** Bits that must be preserved by software */
d2d9f232 891# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
585fb111
JB
892# define TV_FUSE_STATE_MASK (3 << 4)
893/** Read-only state that reports all features enabled */
894# define TV_FUSE_STATE_ENABLED (0 << 4)
895/** Read-only state that reports that Macrovision is disabled in hardware*/
896# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
897/** Read-only state that reports that TV-out is disabled in hardware. */
898# define TV_FUSE_STATE_DISABLED (2 << 4)
899/** Normal operation */
900# define TV_TEST_MODE_NORMAL (0 << 0)
901/** Encoder test pattern 1 - combo pattern */
902# define TV_TEST_MODE_PATTERN_1 (1 << 0)
903/** Encoder test pattern 2 - full screen vertical 75% color bars */
904# define TV_TEST_MODE_PATTERN_2 (2 << 0)
905/** Encoder test pattern 3 - full screen horizontal 75% color bars */
906# define TV_TEST_MODE_PATTERN_3 (3 << 0)
907/** Encoder test pattern 4 - random noise */
908# define TV_TEST_MODE_PATTERN_4 (4 << 0)
909/** Encoder test pattern 5 - linear color ramps */
910# define TV_TEST_MODE_PATTERN_5 (5 << 0)
911/**
912 * This test mode forces the DACs to 50% of full output.
913 *
914 * This is used for load detection in combination with TVDAC_SENSE_MASK
915 */
916# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
917# define TV_TEST_MODE_MASK (7 << 0)
918
919#define TV_DAC 0x68004
920/**
921 * Reports that DAC state change logic has reported change (RO).
922 *
923 * This gets cleared when TV_DAC_STATE_EN is cleared
924*/
925# define TVDAC_STATE_CHG (1 << 31)
926# define TVDAC_SENSE_MASK (7 << 28)
927/** Reports that DAC A voltage is above the detect threshold */
928# define TVDAC_A_SENSE (1 << 30)
929/** Reports that DAC B voltage is above the detect threshold */
930# define TVDAC_B_SENSE (1 << 29)
931/** Reports that DAC C voltage is above the detect threshold */
932# define TVDAC_C_SENSE (1 << 28)
933/**
934 * Enables DAC state detection logic, for load-based TV detection.
935 *
936 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
937 * to off, for load detection to work.
938 */
939# define TVDAC_STATE_CHG_EN (1 << 27)
940/** Sets the DAC A sense value to high */
941# define TVDAC_A_SENSE_CTL (1 << 26)
942/** Sets the DAC B sense value to high */
943# define TVDAC_B_SENSE_CTL (1 << 25)
944/** Sets the DAC C sense value to high */
945# define TVDAC_C_SENSE_CTL (1 << 24)
946/** Overrides the ENC_ENABLE and DAC voltage levels */
947# define DAC_CTL_OVERRIDE (1 << 7)
948/** Sets the slew rate. Must be preserved in software */
949# define ENC_TVDAC_SLEW_FAST (1 << 6)
950# define DAC_A_1_3_V (0 << 4)
951# define DAC_A_1_1_V (1 << 4)
952# define DAC_A_0_7_V (2 << 4)
953# define DAC_A_OFF (3 << 4)
954# define DAC_B_1_3_V (0 << 2)
955# define DAC_B_1_1_V (1 << 2)
956# define DAC_B_0_7_V (2 << 2)
957# define DAC_B_OFF (3 << 2)
958# define DAC_C_1_3_V (0 << 0)
959# define DAC_C_1_1_V (1 << 0)
960# define DAC_C_0_7_V (2 << 0)
961# define DAC_C_OFF (3 << 0)
962
963/**
964 * CSC coefficients are stored in a floating point format with 9 bits of
965 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
966 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
967 * -1 (0x3) being the only legal negative value.
968 */
969#define TV_CSC_Y 0x68010
970# define TV_RY_MASK 0x07ff0000
971# define TV_RY_SHIFT 16
972# define TV_GY_MASK 0x00000fff
973# define TV_GY_SHIFT 0
974
975#define TV_CSC_Y2 0x68014
976# define TV_BY_MASK 0x07ff0000
977# define TV_BY_SHIFT 16
978/**
979 * Y attenuation for component video.
980 *
981 * Stored in 1.9 fixed point.
982 */
983# define TV_AY_MASK 0x000003ff
984# define TV_AY_SHIFT 0
985
986#define TV_CSC_U 0x68018
987# define TV_RU_MASK 0x07ff0000
988# define TV_RU_SHIFT 16
989# define TV_GU_MASK 0x000007ff
990# define TV_GU_SHIFT 0
991
992#define TV_CSC_U2 0x6801c
993# define TV_BU_MASK 0x07ff0000
994# define TV_BU_SHIFT 16
995/**
996 * U attenuation for component video.
997 *
998 * Stored in 1.9 fixed point.
999 */
1000# define TV_AU_MASK 0x000003ff
1001# define TV_AU_SHIFT 0
1002
1003#define TV_CSC_V 0x68020
1004# define TV_RV_MASK 0x0fff0000
1005# define TV_RV_SHIFT 16
1006# define TV_GV_MASK 0x000007ff
1007# define TV_GV_SHIFT 0
1008
1009#define TV_CSC_V2 0x68024
1010# define TV_BV_MASK 0x07ff0000
1011# define TV_BV_SHIFT 16
1012/**
1013 * V attenuation for component video.
1014 *
1015 * Stored in 1.9 fixed point.
1016 */
1017# define TV_AV_MASK 0x000007ff
1018# define TV_AV_SHIFT 0
1019
1020#define TV_CLR_KNOBS 0x68028
1021/** 2s-complement brightness adjustment */
1022# define TV_BRIGHTNESS_MASK 0xff000000
1023# define TV_BRIGHTNESS_SHIFT 24
1024/** Contrast adjustment, as a 2.6 unsigned floating point number */
1025# define TV_CONTRAST_MASK 0x00ff0000
1026# define TV_CONTRAST_SHIFT 16
1027/** Saturation adjustment, as a 2.6 unsigned floating point number */
1028# define TV_SATURATION_MASK 0x0000ff00
1029# define TV_SATURATION_SHIFT 8
1030/** Hue adjustment, as an integer phase angle in degrees */
1031# define TV_HUE_MASK 0x000000ff
1032# define TV_HUE_SHIFT 0
1033
1034#define TV_CLR_LEVEL 0x6802c
1035/** Controls the DAC level for black */
1036# define TV_BLACK_LEVEL_MASK 0x01ff0000
1037# define TV_BLACK_LEVEL_SHIFT 16
1038/** Controls the DAC level for blanking */
1039# define TV_BLANK_LEVEL_MASK 0x000001ff
1040# define TV_BLANK_LEVEL_SHIFT 0
1041
1042#define TV_H_CTL_1 0x68030
1043/** Number of pixels in the hsync. */
1044# define TV_HSYNC_END_MASK 0x1fff0000
1045# define TV_HSYNC_END_SHIFT 16
1046/** Total number of pixels minus one in the line (display and blanking). */
1047# define TV_HTOTAL_MASK 0x00001fff
1048# define TV_HTOTAL_SHIFT 0
1049
1050#define TV_H_CTL_2 0x68034
1051/** Enables the colorburst (needed for non-component color) */
1052# define TV_BURST_ENA (1 << 31)
1053/** Offset of the colorburst from the start of hsync, in pixels minus one. */
1054# define TV_HBURST_START_SHIFT 16
1055# define TV_HBURST_START_MASK 0x1fff0000
1056/** Length of the colorburst */
1057# define TV_HBURST_LEN_SHIFT 0
1058# define TV_HBURST_LEN_MASK 0x0001fff
1059
1060#define TV_H_CTL_3 0x68038
1061/** End of hblank, measured in pixels minus one from start of hsync */
1062# define TV_HBLANK_END_SHIFT 16
1063# define TV_HBLANK_END_MASK 0x1fff0000
1064/** Start of hblank, measured in pixels minus one from start of hsync */
1065# define TV_HBLANK_START_SHIFT 0
1066# define TV_HBLANK_START_MASK 0x0001fff
1067
1068#define TV_V_CTL_1 0x6803c
1069/** XXX */
1070# define TV_NBR_END_SHIFT 16
1071# define TV_NBR_END_MASK 0x07ff0000
1072/** XXX */
1073# define TV_VI_END_F1_SHIFT 8
1074# define TV_VI_END_F1_MASK 0x00003f00
1075/** XXX */
1076# define TV_VI_END_F2_SHIFT 0
1077# define TV_VI_END_F2_MASK 0x0000003f
1078
1079#define TV_V_CTL_2 0x68040
1080/** Length of vsync, in half lines */
1081# define TV_VSYNC_LEN_MASK 0x07ff0000
1082# define TV_VSYNC_LEN_SHIFT 16
1083/** Offset of the start of vsync in field 1, measured in one less than the
1084 * number of half lines.
1085 */
1086# define TV_VSYNC_START_F1_MASK 0x00007f00
1087# define TV_VSYNC_START_F1_SHIFT 8
1088/**
1089 * Offset of the start of vsync in field 2, measured in one less than the
1090 * number of half lines.
1091 */
1092# define TV_VSYNC_START_F2_MASK 0x0000007f
1093# define TV_VSYNC_START_F2_SHIFT 0
1094
1095#define TV_V_CTL_3 0x68044
1096/** Enables generation of the equalization signal */
1097# define TV_EQUAL_ENA (1 << 31)
1098/** Length of vsync, in half lines */
1099# define TV_VEQ_LEN_MASK 0x007f0000
1100# define TV_VEQ_LEN_SHIFT 16
1101/** Offset of the start of equalization in field 1, measured in one less than
1102 * the number of half lines.
1103 */
1104# define TV_VEQ_START_F1_MASK 0x0007f00
1105# define TV_VEQ_START_F1_SHIFT 8
1106/**
1107 * Offset of the start of equalization in field 2, measured in one less than
1108 * the number of half lines.
1109 */
1110# define TV_VEQ_START_F2_MASK 0x000007f
1111# define TV_VEQ_START_F2_SHIFT 0
1112
1113#define TV_V_CTL_4 0x68048
1114/**
1115 * Offset to start of vertical colorburst, measured in one less than the
1116 * number of lines from vertical start.
1117 */
1118# define TV_VBURST_START_F1_MASK 0x003f0000
1119# define TV_VBURST_START_F1_SHIFT 16
1120/**
1121 * Offset to the end of vertical colorburst, measured in one less than the
1122 * number of lines from the start of NBR.
1123 */
1124# define TV_VBURST_END_F1_MASK 0x000000ff
1125# define TV_VBURST_END_F1_SHIFT 0
1126
1127#define TV_V_CTL_5 0x6804c
1128/**
1129 * Offset to start of vertical colorburst, measured in one less than the
1130 * number of lines from vertical start.
1131 */
1132# define TV_VBURST_START_F2_MASK 0x003f0000
1133# define TV_VBURST_START_F2_SHIFT 16
1134/**
1135 * Offset to the end of vertical colorburst, measured in one less than the
1136 * number of lines from the start of NBR.
1137 */
1138# define TV_VBURST_END_F2_MASK 0x000000ff
1139# define TV_VBURST_END_F2_SHIFT 0
1140
1141#define TV_V_CTL_6 0x68050
1142/**
1143 * Offset to start of vertical colorburst, measured in one less than the
1144 * number of lines from vertical start.
1145 */
1146# define TV_VBURST_START_F3_MASK 0x003f0000
1147# define TV_VBURST_START_F3_SHIFT 16
1148/**
1149 * Offset to the end of vertical colorburst, measured in one less than the
1150 * number of lines from the start of NBR.
1151 */
1152# define TV_VBURST_END_F3_MASK 0x000000ff
1153# define TV_VBURST_END_F3_SHIFT 0
1154
1155#define TV_V_CTL_7 0x68054
1156/**
1157 * Offset to start of vertical colorburst, measured in one less than the
1158 * number of lines from vertical start.
1159 */
1160# define TV_VBURST_START_F4_MASK 0x003f0000
1161# define TV_VBURST_START_F4_SHIFT 16
1162/**
1163 * Offset to the end of vertical colorburst, measured in one less than the
1164 * number of lines from the start of NBR.
1165 */
1166# define TV_VBURST_END_F4_MASK 0x000000ff
1167# define TV_VBURST_END_F4_SHIFT 0
1168
1169#define TV_SC_CTL_1 0x68060
1170/** Turns on the first subcarrier phase generation DDA */
1171# define TV_SC_DDA1_EN (1 << 31)
1172/** Turns on the first subcarrier phase generation DDA */
1173# define TV_SC_DDA2_EN (1 << 30)
1174/** Turns on the first subcarrier phase generation DDA */
1175# define TV_SC_DDA3_EN (1 << 29)
1176/** Sets the subcarrier DDA to reset frequency every other field */
1177# define TV_SC_RESET_EVERY_2 (0 << 24)
1178/** Sets the subcarrier DDA to reset frequency every fourth field */
1179# define TV_SC_RESET_EVERY_4 (1 << 24)
1180/** Sets the subcarrier DDA to reset frequency every eighth field */
1181# define TV_SC_RESET_EVERY_8 (2 << 24)
1182/** Sets the subcarrier DDA to never reset the frequency */
1183# define TV_SC_RESET_NEVER (3 << 24)
1184/** Sets the peak amplitude of the colorburst.*/
1185# define TV_BURST_LEVEL_MASK 0x00ff0000
1186# define TV_BURST_LEVEL_SHIFT 16
1187/** Sets the increment of the first subcarrier phase generation DDA */
1188# define TV_SCDDA1_INC_MASK 0x00000fff
1189# define TV_SCDDA1_INC_SHIFT 0
1190
1191#define TV_SC_CTL_2 0x68064
1192/** Sets the rollover for the second subcarrier phase generation DDA */
1193# define TV_SCDDA2_SIZE_MASK 0x7fff0000
1194# define TV_SCDDA2_SIZE_SHIFT 16
1195/** Sets the increent of the second subcarrier phase generation DDA */
1196# define TV_SCDDA2_INC_MASK 0x00007fff
1197# define TV_SCDDA2_INC_SHIFT 0
1198
1199#define TV_SC_CTL_3 0x68068
1200/** Sets the rollover for the third subcarrier phase generation DDA */
1201# define TV_SCDDA3_SIZE_MASK 0x7fff0000
1202# define TV_SCDDA3_SIZE_SHIFT 16
1203/** Sets the increent of the third subcarrier phase generation DDA */
1204# define TV_SCDDA3_INC_MASK 0x00007fff
1205# define TV_SCDDA3_INC_SHIFT 0
1206
1207#define TV_WIN_POS 0x68070
1208/** X coordinate of the display from the start of horizontal active */
1209# define TV_XPOS_MASK 0x1fff0000
1210# define TV_XPOS_SHIFT 16
1211/** Y coordinate of the display from the start of vertical active (NBR) */
1212# define TV_YPOS_MASK 0x00000fff
1213# define TV_YPOS_SHIFT 0
1214
1215#define TV_WIN_SIZE 0x68074
1216/** Horizontal size of the display window, measured in pixels*/
1217# define TV_XSIZE_MASK 0x1fff0000
1218# define TV_XSIZE_SHIFT 16
1219/**
1220 * Vertical size of the display window, measured in pixels.
1221 *
1222 * Must be even for interlaced modes.
1223 */
1224# define TV_YSIZE_MASK 0x00000fff
1225# define TV_YSIZE_SHIFT 0
1226
1227#define TV_FILTER_CTL_1 0x68080
1228/**
1229 * Enables automatic scaling calculation.
1230 *
1231 * If set, the rest of the registers are ignored, and the calculated values can
1232 * be read back from the register.
1233 */
1234# define TV_AUTO_SCALE (1 << 31)
1235/**
1236 * Disables the vertical filter.
1237 *
1238 * This is required on modes more than 1024 pixels wide */
1239# define TV_V_FILTER_BYPASS (1 << 29)
1240/** Enables adaptive vertical filtering */
1241# define TV_VADAPT (1 << 28)
1242# define TV_VADAPT_MODE_MASK (3 << 26)
1243/** Selects the least adaptive vertical filtering mode */
1244# define TV_VADAPT_MODE_LEAST (0 << 26)
1245/** Selects the moderately adaptive vertical filtering mode */
1246# define TV_VADAPT_MODE_MODERATE (1 << 26)
1247/** Selects the most adaptive vertical filtering mode */
1248# define TV_VADAPT_MODE_MOST (3 << 26)
1249/**
1250 * Sets the horizontal scaling factor.
1251 *
1252 * This should be the fractional part of the horizontal scaling factor divided
1253 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
1254 *
1255 * (src width - 1) / ((oversample * dest width) - 1)
1256 */
1257# define TV_HSCALE_FRAC_MASK 0x00003fff
1258# define TV_HSCALE_FRAC_SHIFT 0
1259
1260#define TV_FILTER_CTL_2 0x68084
1261/**
1262 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
1263 *
1264 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
1265 */
1266# define TV_VSCALE_INT_MASK 0x00038000
1267# define TV_VSCALE_INT_SHIFT 15
1268/**
1269 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
1270 *
1271 * \sa TV_VSCALE_INT_MASK
1272 */
1273# define TV_VSCALE_FRAC_MASK 0x00007fff
1274# define TV_VSCALE_FRAC_SHIFT 0
1275
1276#define TV_FILTER_CTL_3 0x68088
1277/**
1278 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
1279 *
1280 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
1281 *
1282 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
1283 */
1284# define TV_VSCALE_IP_INT_MASK 0x00038000
1285# define TV_VSCALE_IP_INT_SHIFT 15
1286/**
1287 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
1288 *
1289 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
1290 *
1291 * \sa TV_VSCALE_IP_INT_MASK
1292 */
1293# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
1294# define TV_VSCALE_IP_FRAC_SHIFT 0
1295
1296#define TV_CC_CONTROL 0x68090
1297# define TV_CC_ENABLE (1 << 31)
1298/**
1299 * Specifies which field to send the CC data in.
1300 *
1301 * CC data is usually sent in field 0.
1302 */
1303# define TV_CC_FID_MASK (1 << 27)
1304# define TV_CC_FID_SHIFT 27
1305/** Sets the horizontal position of the CC data. Usually 135. */
1306# define TV_CC_HOFF_MASK 0x03ff0000
1307# define TV_CC_HOFF_SHIFT 16
1308/** Sets the vertical position of the CC data. Usually 21 */
1309# define TV_CC_LINE_MASK 0x0000003f
1310# define TV_CC_LINE_SHIFT 0
1311
1312#define TV_CC_DATA 0x68094
1313# define TV_CC_RDY (1 << 31)
1314/** Second word of CC data to be transmitted. */
1315# define TV_CC_DATA_2_MASK 0x007f0000
1316# define TV_CC_DATA_2_SHIFT 16
1317/** First word of CC data to be transmitted. */
1318# define TV_CC_DATA_1_MASK 0x0000007f
1319# define TV_CC_DATA_1_SHIFT 0
1320
1321#define TV_H_LUMA_0 0x68100
1322#define TV_H_LUMA_59 0x681ec
1323#define TV_H_CHROMA_0 0x68200
1324#define TV_H_CHROMA_59 0x682ec
1325#define TV_V_LUMA_0 0x68300
1326#define TV_V_LUMA_42 0x683a8
1327#define TV_V_CHROMA_0 0x68400
1328#define TV_V_CHROMA_42 0x684a8
1329
1330/* Display & cursor control */
1331
1332/* Pipe A */
1333#define PIPEADSL 0x70000
1334#define PIPEACONF 0x70008
1335#define PIPEACONF_ENABLE (1<<31)
1336#define PIPEACONF_DISABLE 0
1337#define PIPEACONF_DOUBLE_WIDE (1<<30)
1338#define I965_PIPECONF_ACTIVE (1<<30)
1339#define PIPEACONF_SINGLE_WIDE 0
1340#define PIPEACONF_PIPE_UNLOCKED 0
1341#define PIPEACONF_PIPE_LOCKED (1<<25)
1342#define PIPEACONF_PALETTE 0
1343#define PIPEACONF_GAMMA (1<<24)
1344#define PIPECONF_FORCE_BORDER (1<<25)
1345#define PIPECONF_PROGRESSIVE (0 << 21)
1346#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
1347#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21)
1348#define PIPEASTAT 0x70024
1349#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
1350#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
1351#define PIPE_CRC_DONE_ENABLE (1UL<<28)
1352#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
1353#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
1354#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
1355#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
1356#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
1357#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
1358#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
1359#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
1360#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
1361#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
1362#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
1363#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
1364#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
1365#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
1366#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
1367#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
1368#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
1369#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
1370#define PIPE_DPST_EVENT_STATUS (1UL<<7)
1371#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
1372#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
1373#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
1374#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
1375#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
1376#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
1377#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
1378
1379#define DSPARB 0x70030
1380#define DSPARB_CSTART_MASK (0x7f << 7)
1381#define DSPARB_CSTART_SHIFT 7
1382#define DSPARB_BSTART_MASK (0x7f)
1383#define DSPARB_BSTART_SHIFT 0
1384/*
1385 * The two pipe frame counter registers are not synchronized, so
1386 * reading a stable value is somewhat tricky. The following code
1387 * should work:
1388 *
1389 * do {
1390 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
1391 * PIPE_FRAME_HIGH_SHIFT;
1392 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
1393 * PIPE_FRAME_LOW_SHIFT);
1394 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
1395 * PIPE_FRAME_HIGH_SHIFT);
1396 * } while (high1 != high2);
1397 * frame = (high1 << 8) | low1;
1398 */
1399#define PIPEAFRAMEHIGH 0x70040
1400#define PIPE_FRAME_HIGH_MASK 0x0000ffff
1401#define PIPE_FRAME_HIGH_SHIFT 0
1402#define PIPEAFRAMEPIXEL 0x70044
1403#define PIPE_FRAME_LOW_MASK 0xff000000
1404#define PIPE_FRAME_LOW_SHIFT 24
1405#define PIPE_PIXEL_MASK 0x00ffffff
1406#define PIPE_PIXEL_SHIFT 0
9880b7a5
JB
1407/* GM45+ just has to be different */
1408#define PIPEA_FRMCOUNT_GM45 0x70040
1409#define PIPEA_FLIPCOUNT_GM45 0x70044
585fb111
JB
1410
1411/* Cursor A & B regs */
1412#define CURACNTR 0x70080
1413#define CURSOR_MODE_DISABLE 0x00
1414#define CURSOR_MODE_64_32B_AX 0x07
1415#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
1416#define MCURSOR_GAMMA_ENABLE (1 << 26)
1417#define CURABASE 0x70084
1418#define CURAPOS 0x70088
1419#define CURSOR_POS_MASK 0x007FF
1420#define CURSOR_POS_SIGN 0x8000
1421#define CURSOR_X_SHIFT 0
1422#define CURSOR_Y_SHIFT 16
1423#define CURBCNTR 0x700c0
1424#define CURBBASE 0x700c4
1425#define CURBPOS 0x700c8
1426
1427/* Display A control */
1428#define DSPACNTR 0x70180
1429#define DISPLAY_PLANE_ENABLE (1<<31)
1430#define DISPLAY_PLANE_DISABLE 0
1431#define DISPPLANE_GAMMA_ENABLE (1<<30)
1432#define DISPPLANE_GAMMA_DISABLE 0
1433#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
1434#define DISPPLANE_8BPP (0x2<<26)
1435#define DISPPLANE_15_16BPP (0x4<<26)
1436#define DISPPLANE_16BPP (0x5<<26)
1437#define DISPPLANE_32BPP_NO_ALPHA (0x6<<26)
1438#define DISPPLANE_32BPP (0x7<<26)
1439#define DISPPLANE_STEREO_ENABLE (1<<25)
1440#define DISPPLANE_STEREO_DISABLE 0
1441#define DISPPLANE_SEL_PIPE_MASK (1<<24)
1442#define DISPPLANE_SEL_PIPE_A 0
1443#define DISPPLANE_SEL_PIPE_B (1<<24)
1444#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
1445#define DISPPLANE_SRC_KEY_DISABLE 0
1446#define DISPPLANE_LINE_DOUBLE (1<<20)
1447#define DISPPLANE_NO_LINE_DOUBLE 0
1448#define DISPPLANE_STEREO_POLARITY_FIRST 0
1449#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
f544847f 1450#define DISPPLANE_TILED (1<<10)
585fb111
JB
1451#define DSPAADDR 0x70184
1452#define DSPASTRIDE 0x70188
1453#define DSPAPOS 0x7018C /* reserved */
1454#define DSPASIZE 0x70190
1455#define DSPASURF 0x7019C /* 965+ only */
1456#define DSPATILEOFF 0x701A4 /* 965+ only */
1457
1458/* VBIOS flags */
1459#define SWF00 0x71410
1460#define SWF01 0x71414
1461#define SWF02 0x71418
1462#define SWF03 0x7141c
1463#define SWF04 0x71420
1464#define SWF05 0x71424
1465#define SWF06 0x71428
1466#define SWF10 0x70410
1467#define SWF11 0x70414
1468#define SWF14 0x71420
1469#define SWF30 0x72414
1470#define SWF31 0x72418
1471#define SWF32 0x7241c
1472
1473/* Pipe B */
1474#define PIPEBDSL 0x71000
1475#define PIPEBCONF 0x71008
1476#define PIPEBSTAT 0x71024
1477#define PIPEBFRAMEHIGH 0x71040
1478#define PIPEBFRAMEPIXEL 0x71044
9880b7a5
JB
1479#define PIPEB_FRMCOUNT_GM45 0x71040
1480#define PIPEB_FLIPCOUNT_GM45 0x71044
1481
585fb111
JB
1482
1483/* Display B control */
1484#define DSPBCNTR 0x71180
1485#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
1486#define DISPPLANE_ALPHA_TRANS_DISABLE 0
1487#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
1488#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
1489#define DSPBADDR 0x71184
1490#define DSPBSTRIDE 0x71188
1491#define DSPBPOS 0x7118C
1492#define DSPBSIZE 0x71190
1493#define DSPBSURF 0x7119C
1494#define DSPBTILEOFF 0x711A4
1495
1496/* VBIOS regs */
1497#define VGACNTRL 0x71400
1498# define VGA_DISP_DISABLE (1 << 31)
1499# define VGA_2X_MODE (1 << 30)
1500# define VGA_PIPE_B_SELECT (1 << 29)
1501
1502#endif /* _I915_REG_H_ */