]> bbs.cooldavid.org Git - net-next-2.6.git/blame - drivers/gpu/drm/i915/i915_irq.c
Merge git://git.kernel.org/pub/scm/linux/kernel/git/davem/net-2.6
[net-next-2.6.git] / drivers / gpu / drm / i915 / i915_irq.c
CommitLineData
0d6aa60b 1/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
1da177e4 2 */
0d6aa60b 3/*
1da177e4
LT
4 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
bc54fd1a
DA
6 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
0d6aa60b 27 */
1da177e4 28
63eeaf38 29#include <linux/sysrq.h>
5a0e3ad6 30#include <linux/slab.h>
1da177e4
LT
31#include "drmP.h"
32#include "drm.h"
33#include "i915_drm.h"
34#include "i915_drv.h"
1c5d22f7 35#include "i915_trace.h"
79e53945 36#include "intel_drv.h"
1da177e4 37
1da177e4 38#define MAX_NOPID ((u32)~0)
1da177e4 39
7c463586
KP
40/**
41 * Interrupts that are always left unmasked.
42 *
43 * Since pipe events are edge-triggered from the PIPESTAT register to IIR,
44 * we leave them always unmasked in IMR and then control enabling them through
45 * PIPESTAT alone.
46 */
6b95a207
KH
47#define I915_INTERRUPT_ENABLE_FIX \
48 (I915_ASLE_INTERRUPT | \
49 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | \
50 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | \
51 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | \
52 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | \
53 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
7c463586
KP
54
55/** Interrupts that we mask and unmask at runtime. */
d1b851fc 56#define I915_INTERRUPT_ENABLE_VAR (I915_USER_INTERRUPT | I915_BSD_USER_INTERRUPT)
7c463586 57
79e53945
JB
58#define I915_PIPE_VBLANK_STATUS (PIPE_START_VBLANK_INTERRUPT_STATUS |\
59 PIPE_VBLANK_INTERRUPT_STATUS)
60
61#define I915_PIPE_VBLANK_ENABLE (PIPE_START_VBLANK_INTERRUPT_ENABLE |\
62 PIPE_VBLANK_INTERRUPT_ENABLE)
63
64#define DRM_I915_VBLANK_PIPE_ALL (DRM_I915_VBLANK_PIPE_A | \
65 DRM_I915_VBLANK_PIPE_B)
66
036a4a7d 67void
f2b115e6 68ironlake_enable_graphics_irq(drm_i915_private_t *dev_priv, u32 mask)
036a4a7d
ZW
69{
70 if ((dev_priv->gt_irq_mask_reg & mask) != 0) {
71 dev_priv->gt_irq_mask_reg &= ~mask;
72 I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
73 (void) I915_READ(GTIMR);
74 }
75}
76
62fdfeaf 77void
f2b115e6 78ironlake_disable_graphics_irq(drm_i915_private_t *dev_priv, u32 mask)
036a4a7d
ZW
79{
80 if ((dev_priv->gt_irq_mask_reg & mask) != mask) {
81 dev_priv->gt_irq_mask_reg |= mask;
82 I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
83 (void) I915_READ(GTIMR);
84 }
85}
86
87/* For display hotplug interrupt */
88void
f2b115e6 89ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
036a4a7d
ZW
90{
91 if ((dev_priv->irq_mask_reg & mask) != 0) {
92 dev_priv->irq_mask_reg &= ~mask;
93 I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
94 (void) I915_READ(DEIMR);
95 }
96}
97
98static inline void
f2b115e6 99ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
036a4a7d
ZW
100{
101 if ((dev_priv->irq_mask_reg & mask) != mask) {
102 dev_priv->irq_mask_reg |= mask;
103 I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
104 (void) I915_READ(DEIMR);
105 }
106}
107
8ee1c3db 108void
ed4cb414
EA
109i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask)
110{
111 if ((dev_priv->irq_mask_reg & mask) != 0) {
112 dev_priv->irq_mask_reg &= ~mask;
113 I915_WRITE(IMR, dev_priv->irq_mask_reg);
114 (void) I915_READ(IMR);
115 }
116}
117
62fdfeaf 118void
ed4cb414
EA
119i915_disable_irq(drm_i915_private_t *dev_priv, u32 mask)
120{
121 if ((dev_priv->irq_mask_reg & mask) != mask) {
122 dev_priv->irq_mask_reg |= mask;
123 I915_WRITE(IMR, dev_priv->irq_mask_reg);
124 (void) I915_READ(IMR);
125 }
126}
127
7c463586
KP
128static inline u32
129i915_pipestat(int pipe)
130{
131 if (pipe == 0)
132 return PIPEASTAT;
133 if (pipe == 1)
134 return PIPEBSTAT;
9c84ba4e 135 BUG();
7c463586
KP
136}
137
138void
139i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
140{
141 if ((dev_priv->pipestat[pipe] & mask) != mask) {
142 u32 reg = i915_pipestat(pipe);
143
144 dev_priv->pipestat[pipe] |= mask;
145 /* Enable the interrupt, clear any pending status */
146 I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16));
147 (void) I915_READ(reg);
148 }
149}
150
151void
152i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
153{
154 if ((dev_priv->pipestat[pipe] & mask) != 0) {
155 u32 reg = i915_pipestat(pipe);
156
157 dev_priv->pipestat[pipe] &= ~mask;
158 I915_WRITE(reg, dev_priv->pipestat[pipe]);
159 (void) I915_READ(reg);
160 }
161}
162
01c66889
ZY
163/**
164 * intel_enable_asle - enable ASLE interrupt for OpRegion
165 */
166void intel_enable_asle (struct drm_device *dev)
167{
168 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
169
c619eed4 170 if (HAS_PCH_SPLIT(dev))
f2b115e6 171 ironlake_enable_display_irq(dev_priv, DE_GSE);
edcb49ca 172 else {
01c66889
ZY
173 i915_enable_pipestat(dev_priv, 1,
174 I915_LEGACY_BLC_EVENT_ENABLE);
edcb49ca
ZY
175 if (IS_I965G(dev))
176 i915_enable_pipestat(dev_priv, 0,
177 I915_LEGACY_BLC_EVENT_ENABLE);
178 }
01c66889
ZY
179}
180
0a3e67a4
JB
181/**
182 * i915_pipe_enabled - check if a pipe is enabled
183 * @dev: DRM device
184 * @pipe: pipe to check
185 *
186 * Reading certain registers when the pipe is disabled can hang the chip.
187 * Use this routine to make sure the PLL is running and the pipe is active
188 * before reading such registers if unsure.
189 */
190static int
191i915_pipe_enabled(struct drm_device *dev, int pipe)
192{
193 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
194 unsigned long pipeconf = pipe ? PIPEBCONF : PIPEACONF;
195
196 if (I915_READ(pipeconf) & PIPEACONF_ENABLE)
197 return 1;
198
199 return 0;
200}
201
42f52ef8
KP
202/* Called from drm generic code, passed a 'crtc', which
203 * we use as a pipe index
204 */
205u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
0a3e67a4
JB
206{
207 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
208 unsigned long high_frame;
209 unsigned long low_frame;
210 u32 high1, high2, low, count;
0a3e67a4 211
0a3e67a4
JB
212 high_frame = pipe ? PIPEBFRAMEHIGH : PIPEAFRAMEHIGH;
213 low_frame = pipe ? PIPEBFRAMEPIXEL : PIPEAFRAMEPIXEL;
214
215 if (!i915_pipe_enabled(dev, pipe)) {
44d98a61
ZY
216 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
217 "pipe %d\n", pipe);
0a3e67a4
JB
218 return 0;
219 }
220
221 /*
222 * High & low register fields aren't synchronized, so make sure
223 * we get a low value that's stable across two reads of the high
224 * register.
225 */
226 do {
227 high1 = ((I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK) >>
228 PIPE_FRAME_HIGH_SHIFT);
229 low = ((I915_READ(low_frame) & PIPE_FRAME_LOW_MASK) >>
230 PIPE_FRAME_LOW_SHIFT);
231 high2 = ((I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK) >>
232 PIPE_FRAME_HIGH_SHIFT);
233 } while (high1 != high2);
234
235 count = (high1 << 8) | low;
236
237 return count;
238}
239
9880b7a5
JB
240u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
241{
242 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
243 int reg = pipe ? PIPEB_FRMCOUNT_GM45 : PIPEA_FRMCOUNT_GM45;
244
245 if (!i915_pipe_enabled(dev, pipe)) {
44d98a61
ZY
246 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
247 "pipe %d\n", pipe);
9880b7a5
JB
248 return 0;
249 }
250
251 return I915_READ(reg);
252}
253
5ca58282
JB
254/*
255 * Handle hotplug events outside the interrupt handler proper.
256 */
257static void i915_hotplug_work_func(struct work_struct *work)
258{
259 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
260 hotplug_work);
261 struct drm_device *dev = dev_priv->dev;
c31c4ba3 262 struct drm_mode_config *mode_config = &dev->mode_config;
5bf4c9c4 263 struct drm_encoder *encoder;
c31c4ba3 264
5bf4c9c4
ZW
265 if (mode_config->num_encoder) {
266 list_for_each_entry(encoder, &mode_config->encoder_list, head) {
267 struct intel_encoder *intel_encoder = enc_to_intel_encoder(encoder);
c31c4ba3 268
21d40d37
EA
269 if (intel_encoder->hot_plug)
270 (*intel_encoder->hot_plug) (intel_encoder);
c31c4ba3
KP
271 }
272 }
5ca58282 273 /* Just fire off a uevent and let userspace tell us what to do */
eb1f8e4f 274 drm_helper_hpd_irq_event(dev);
5ca58282
JB
275}
276
f97108d1
JB
277static void i915_handle_rps_change(struct drm_device *dev)
278{
279 drm_i915_private_t *dev_priv = dev->dev_private;
b5b72e89 280 u32 busy_up, busy_down, max_avg, min_avg;
f97108d1
JB
281 u8 new_delay = dev_priv->cur_delay;
282
7648fa99 283 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
b5b72e89
MG
284 busy_up = I915_READ(RCPREVBSYTUPAVG);
285 busy_down = I915_READ(RCPREVBSYTDNAVG);
f97108d1
JB
286 max_avg = I915_READ(RCBMAXAVG);
287 min_avg = I915_READ(RCBMINAVG);
288
289 /* Handle RCS change request from hw */
b5b72e89 290 if (busy_up > max_avg) {
f97108d1
JB
291 if (dev_priv->cur_delay != dev_priv->max_delay)
292 new_delay = dev_priv->cur_delay - 1;
293 if (new_delay < dev_priv->max_delay)
294 new_delay = dev_priv->max_delay;
b5b72e89 295 } else if (busy_down < min_avg) {
f97108d1
JB
296 if (dev_priv->cur_delay != dev_priv->min_delay)
297 new_delay = dev_priv->cur_delay + 1;
298 if (new_delay > dev_priv->min_delay)
299 new_delay = dev_priv->min_delay;
300 }
301
7648fa99
JB
302 if (ironlake_set_drps(dev, new_delay))
303 dev_priv->cur_delay = new_delay;
f97108d1
JB
304
305 return;
306}
307
f2b115e6 308irqreturn_t ironlake_irq_handler(struct drm_device *dev)
036a4a7d
ZW
309{
310 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
311 int ret = IRQ_NONE;
3ff99164 312 u32 de_iir, gt_iir, de_ier, pch_iir;
036a4a7d 313 struct drm_i915_master_private *master_priv;
852835f3 314 struct intel_ring_buffer *render_ring = &dev_priv->render_ring;
036a4a7d 315
2d109a84
ZN
316 /* disable master interrupt before clearing iir */
317 de_ier = I915_READ(DEIER);
318 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
319 (void)I915_READ(DEIER);
320
036a4a7d
ZW
321 de_iir = I915_READ(DEIIR);
322 gt_iir = I915_READ(GTIIR);
c650156a 323 pch_iir = I915_READ(SDEIIR);
036a4a7d 324
c7c85101
ZN
325 if (de_iir == 0 && gt_iir == 0 && pch_iir == 0)
326 goto done;
036a4a7d 327
c7c85101 328 ret = IRQ_HANDLED;
036a4a7d 329
c7c85101
ZN
330 if (dev->primary->master) {
331 master_priv = dev->primary->master->driver_priv;
332 if (master_priv->sarea_priv)
333 master_priv->sarea_priv->last_dispatch =
334 READ_BREADCRUMB(dev_priv);
335 }
036a4a7d 336
e552eb70 337 if (gt_iir & GT_PIPE_NOTIFY) {
852835f3
ZN
338 u32 seqno = render_ring->get_gem_seqno(dev, render_ring);
339 render_ring->irq_gem_seqno = seqno;
c7c85101 340 trace_i915_gem_request_complete(dev, seqno);
852835f3 341 DRM_WAKEUP(&dev_priv->render_ring.irq_queue);
c7c85101
ZN
342 dev_priv->hangcheck_count = 0;
343 mod_timer(&dev_priv->hangcheck_timer, jiffies + DRM_I915_HANGCHECK_PERIOD);
344 }
d1b851fc
ZN
345 if (gt_iir & GT_BSD_USER_INTERRUPT)
346 DRM_WAKEUP(&dev_priv->bsd_ring.irq_queue);
347
01c66889 348
c7c85101
ZN
349 if (de_iir & DE_GSE)
350 ironlake_opregion_gse_intr(dev);
c650156a 351
f072d2e7 352 if (de_iir & DE_PLANEA_FLIP_DONE) {
013d5aa2 353 intel_prepare_page_flip(dev, 0);
f072d2e7
ZW
354 intel_finish_page_flip(dev, 0);
355 }
013d5aa2 356
f072d2e7 357 if (de_iir & DE_PLANEB_FLIP_DONE) {
013d5aa2 358 intel_prepare_page_flip(dev, 1);
f072d2e7
ZW
359 intel_finish_page_flip(dev, 1);
360 }
013d5aa2 361
f072d2e7 362 if (de_iir & DE_PIPEA_VBLANK)
c062df61
LP
363 drm_handle_vblank(dev, 0);
364
f072d2e7 365 if (de_iir & DE_PIPEB_VBLANK)
c062df61
LP
366 drm_handle_vblank(dev, 1);
367
c7c85101
ZN
368 /* check event from PCH */
369 if ((de_iir & DE_PCH_EVENT) &&
370 (pch_iir & SDE_HOTPLUG_MASK)) {
371 queue_work(dev_priv->wq, &dev_priv->hotplug_work);
036a4a7d
ZW
372 }
373
f97108d1 374 if (de_iir & DE_PCU_EVENT) {
7648fa99 375 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
f97108d1
JB
376 i915_handle_rps_change(dev);
377 }
378
c7c85101
ZN
379 /* should clear PCH hotplug event before clear CPU irq */
380 I915_WRITE(SDEIIR, pch_iir);
381 I915_WRITE(GTIIR, gt_iir);
382 I915_WRITE(DEIIR, de_iir);
383
384done:
2d109a84
ZN
385 I915_WRITE(DEIER, de_ier);
386 (void)I915_READ(DEIER);
387
036a4a7d
ZW
388 return ret;
389}
390
8a905236
JB
391/**
392 * i915_error_work_func - do process context error handling work
393 * @work: work struct
394 *
395 * Fire an error uevent so userspace can see that a hang or error
396 * was detected.
397 */
398static void i915_error_work_func(struct work_struct *work)
399{
400 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
401 error_work);
402 struct drm_device *dev = dev_priv->dev;
f316a42c
BG
403 char *error_event[] = { "ERROR=1", NULL };
404 char *reset_event[] = { "RESET=1", NULL };
405 char *reset_done_event[] = { "ERROR=0", NULL };
8a905236 406
44d98a61 407 DRM_DEBUG_DRIVER("generating error event\n");
f316a42c
BG
408 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
409
ba1234d1 410 if (atomic_read(&dev_priv->mm.wedged)) {
f316a42c 411 if (IS_I965G(dev)) {
44d98a61 412 DRM_DEBUG_DRIVER("resetting chip\n");
f316a42c
BG
413 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event);
414 if (!i965_reset(dev, GDRST_RENDER)) {
ba1234d1 415 atomic_set(&dev_priv->mm.wedged, 0);
f316a42c
BG
416 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event);
417 }
418 } else {
44d98a61 419 DRM_DEBUG_DRIVER("reboot required\n");
f316a42c
BG
420 }
421 }
8a905236
JB
422}
423
9df30794
CW
424static struct drm_i915_error_object *
425i915_error_object_create(struct drm_device *dev,
426 struct drm_gem_object *src)
427{
428 struct drm_i915_error_object *dst;
429 struct drm_i915_gem_object *src_priv;
430 int page, page_count;
431
432 if (src == NULL)
433 return NULL;
434
23010e43 435 src_priv = to_intel_bo(src);
9df30794
CW
436 if (src_priv->pages == NULL)
437 return NULL;
438
439 page_count = src->size / PAGE_SIZE;
440
441 dst = kmalloc(sizeof(*dst) + page_count * sizeof (u32 *), GFP_ATOMIC);
442 if (dst == NULL)
443 return NULL;
444
445 for (page = 0; page < page_count; page++) {
446 void *s, *d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
788885ae
AM
447 unsigned long flags;
448
9df30794
CW
449 if (d == NULL)
450 goto unwind;
788885ae
AM
451 local_irq_save(flags);
452 s = kmap_atomic(src_priv->pages[page], KM_IRQ0);
9df30794 453 memcpy(d, s, PAGE_SIZE);
788885ae
AM
454 kunmap_atomic(s, KM_IRQ0);
455 local_irq_restore(flags);
9df30794
CW
456 dst->pages[page] = d;
457 }
458 dst->page_count = page_count;
459 dst->gtt_offset = src_priv->gtt_offset;
460
461 return dst;
462
463unwind:
464 while (page--)
465 kfree(dst->pages[page]);
466 kfree(dst);
467 return NULL;
468}
469
470static void
471i915_error_object_free(struct drm_i915_error_object *obj)
472{
473 int page;
474
475 if (obj == NULL)
476 return;
477
478 for (page = 0; page < obj->page_count; page++)
479 kfree(obj->pages[page]);
480
481 kfree(obj);
482}
483
484static void
485i915_error_state_free(struct drm_device *dev,
486 struct drm_i915_error_state *error)
487{
488 i915_error_object_free(error->batchbuffer[0]);
489 i915_error_object_free(error->batchbuffer[1]);
490 i915_error_object_free(error->ringbuffer);
491 kfree(error->active_bo);
492 kfree(error);
493}
494
495static u32
496i915_get_bbaddr(struct drm_device *dev, u32 *ring)
497{
498 u32 cmd;
499
500 if (IS_I830(dev) || IS_845G(dev))
501 cmd = MI_BATCH_BUFFER;
502 else if (IS_I965G(dev))
503 cmd = (MI_BATCH_BUFFER_START | (2 << 6) |
504 MI_BATCH_NON_SECURE_I965);
505 else
506 cmd = (MI_BATCH_BUFFER_START | (2 << 6));
507
508 return ring[0] == cmd ? ring[1] : 0;
509}
510
511static u32
512i915_ringbuffer_last_batch(struct drm_device *dev)
513{
514 struct drm_i915_private *dev_priv = dev->dev_private;
515 u32 head, bbaddr;
516 u32 *ring;
517
518 /* Locate the current position in the ringbuffer and walk back
519 * to find the most recently dispatched batch buffer.
520 */
521 bbaddr = 0;
522 head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
d3301d86 523 ring = (u32 *)(dev_priv->render_ring.virtual_start + head);
9df30794 524
d3301d86 525 while (--ring >= (u32 *)dev_priv->render_ring.virtual_start) {
9df30794
CW
526 bbaddr = i915_get_bbaddr(dev, ring);
527 if (bbaddr)
528 break;
529 }
530
531 if (bbaddr == 0) {
8187a2b7
ZN
532 ring = (u32 *)(dev_priv->render_ring.virtual_start
533 + dev_priv->render_ring.size);
d3301d86 534 while (--ring >= (u32 *)dev_priv->render_ring.virtual_start) {
9df30794
CW
535 bbaddr = i915_get_bbaddr(dev, ring);
536 if (bbaddr)
537 break;
538 }
539 }
540
541 return bbaddr;
542}
543
8a905236
JB
544/**
545 * i915_capture_error_state - capture an error record for later analysis
546 * @dev: drm device
547 *
548 * Should be called when an error is detected (either a hang or an error
549 * interrupt) to capture error state from the time of the error. Fills
550 * out a structure which becomes available in debugfs for user level tools
551 * to pick up.
552 */
63eeaf38
JB
553static void i915_capture_error_state(struct drm_device *dev)
554{
555 struct drm_i915_private *dev_priv = dev->dev_private;
9df30794 556 struct drm_i915_gem_object *obj_priv;
63eeaf38 557 struct drm_i915_error_state *error;
9df30794 558 struct drm_gem_object *batchbuffer[2];
63eeaf38 559 unsigned long flags;
9df30794
CW
560 u32 bbaddr;
561 int count;
63eeaf38
JB
562
563 spin_lock_irqsave(&dev_priv->error_lock, flags);
9df30794
CW
564 error = dev_priv->first_error;
565 spin_unlock_irqrestore(&dev_priv->error_lock, flags);
566 if (error)
567 return;
63eeaf38
JB
568
569 error = kmalloc(sizeof(*error), GFP_ATOMIC);
570 if (!error) {
9df30794
CW
571 DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
572 return;
63eeaf38
JB
573 }
574
852835f3 575 error->seqno = i915_get_gem_seqno(dev, &dev_priv->render_ring);
63eeaf38
JB
576 error->eir = I915_READ(EIR);
577 error->pgtbl_er = I915_READ(PGTBL_ER);
578 error->pipeastat = I915_READ(PIPEASTAT);
579 error->pipebstat = I915_READ(PIPEBSTAT);
580 error->instpm = I915_READ(INSTPM);
581 if (!IS_I965G(dev)) {
582 error->ipeir = I915_READ(IPEIR);
583 error->ipehr = I915_READ(IPEHR);
584 error->instdone = I915_READ(INSTDONE);
585 error->acthd = I915_READ(ACTHD);
9df30794 586 error->bbaddr = 0;
63eeaf38
JB
587 } else {
588 error->ipeir = I915_READ(IPEIR_I965);
589 error->ipehr = I915_READ(IPEHR_I965);
590 error->instdone = I915_READ(INSTDONE_I965);
591 error->instps = I915_READ(INSTPS);
592 error->instdone1 = I915_READ(INSTDONE1);
593 error->acthd = I915_READ(ACTHD_I965);
9df30794 594 error->bbaddr = I915_READ64(BB_ADDR);
63eeaf38
JB
595 }
596
9df30794 597 bbaddr = i915_ringbuffer_last_batch(dev);
8a905236 598
9df30794
CW
599 /* Grab the current batchbuffer, most likely to have crashed. */
600 batchbuffer[0] = NULL;
601 batchbuffer[1] = NULL;
602 count = 0;
852835f3
ZN
603 list_for_each_entry(obj_priv,
604 &dev_priv->render_ring.active_list, list) {
605
a8089e84 606 struct drm_gem_object *obj = &obj_priv->base;
63eeaf38 607
9df30794
CW
608 if (batchbuffer[0] == NULL &&
609 bbaddr >= obj_priv->gtt_offset &&
610 bbaddr < obj_priv->gtt_offset + obj->size)
611 batchbuffer[0] = obj;
612
613 if (batchbuffer[1] == NULL &&
614 error->acthd >= obj_priv->gtt_offset &&
615 error->acthd < obj_priv->gtt_offset + obj->size &&
616 batchbuffer[0] != obj)
617 batchbuffer[1] = obj;
618
619 count++;
620 }
621
622 /* We need to copy these to an anonymous buffer as the simplest
623 * method to avoid being overwritten by userpace.
624 */
625 error->batchbuffer[0] = i915_error_object_create(dev, batchbuffer[0]);
626 error->batchbuffer[1] = i915_error_object_create(dev, batchbuffer[1]);
627
628 /* Record the ringbuffer */
8187a2b7
ZN
629 error->ringbuffer = i915_error_object_create(dev,
630 dev_priv->render_ring.gem_object);
9df30794
CW
631
632 /* Record buffers on the active list. */
633 error->active_bo = NULL;
634 error->active_bo_count = 0;
635
636 if (count)
637 error->active_bo = kmalloc(sizeof(*error->active_bo)*count,
638 GFP_ATOMIC);
639
640 if (error->active_bo) {
641 int i = 0;
852835f3
ZN
642 list_for_each_entry(obj_priv,
643 &dev_priv->render_ring.active_list, list) {
a8089e84 644 struct drm_gem_object *obj = &obj_priv->base;
9df30794
CW
645
646 error->active_bo[i].size = obj->size;
647 error->active_bo[i].name = obj->name;
648 error->active_bo[i].seqno = obj_priv->last_rendering_seqno;
649 error->active_bo[i].gtt_offset = obj_priv->gtt_offset;
650 error->active_bo[i].read_domains = obj->read_domains;
651 error->active_bo[i].write_domain = obj->write_domain;
652 error->active_bo[i].fence_reg = obj_priv->fence_reg;
653 error->active_bo[i].pinned = 0;
654 if (obj_priv->pin_count > 0)
655 error->active_bo[i].pinned = 1;
656 if (obj_priv->user_pin_count > 0)
657 error->active_bo[i].pinned = -1;
658 error->active_bo[i].tiling = obj_priv->tiling_mode;
659 error->active_bo[i].dirty = obj_priv->dirty;
660 error->active_bo[i].purgeable = obj_priv->madv != I915_MADV_WILLNEED;
661
662 if (++i == count)
663 break;
664 }
665 error->active_bo_count = i;
666 }
667
668 do_gettimeofday(&error->time);
669
670 spin_lock_irqsave(&dev_priv->error_lock, flags);
671 if (dev_priv->first_error == NULL) {
672 dev_priv->first_error = error;
673 error = NULL;
674 }
63eeaf38 675 spin_unlock_irqrestore(&dev_priv->error_lock, flags);
9df30794
CW
676
677 if (error)
678 i915_error_state_free(dev, error);
679}
680
681void i915_destroy_error_state(struct drm_device *dev)
682{
683 struct drm_i915_private *dev_priv = dev->dev_private;
684 struct drm_i915_error_state *error;
685
686 spin_lock(&dev_priv->error_lock);
687 error = dev_priv->first_error;
688 dev_priv->first_error = NULL;
689 spin_unlock(&dev_priv->error_lock);
690
691 if (error)
692 i915_error_state_free(dev, error);
63eeaf38
JB
693}
694
35aed2e6 695static void i915_report_and_clear_eir(struct drm_device *dev)
8a905236
JB
696{
697 struct drm_i915_private *dev_priv = dev->dev_private;
698 u32 eir = I915_READ(EIR);
8a905236 699
35aed2e6
CW
700 if (!eir)
701 return;
8a905236
JB
702
703 printk(KERN_ERR "render error detected, EIR: 0x%08x\n",
704 eir);
705
706 if (IS_G4X(dev)) {
707 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
708 u32 ipeir = I915_READ(IPEIR_I965);
709
710 printk(KERN_ERR " IPEIR: 0x%08x\n",
711 I915_READ(IPEIR_I965));
712 printk(KERN_ERR " IPEHR: 0x%08x\n",
713 I915_READ(IPEHR_I965));
714 printk(KERN_ERR " INSTDONE: 0x%08x\n",
715 I915_READ(INSTDONE_I965));
716 printk(KERN_ERR " INSTPS: 0x%08x\n",
717 I915_READ(INSTPS));
718 printk(KERN_ERR " INSTDONE1: 0x%08x\n",
719 I915_READ(INSTDONE1));
720 printk(KERN_ERR " ACTHD: 0x%08x\n",
721 I915_READ(ACTHD_I965));
722 I915_WRITE(IPEIR_I965, ipeir);
723 (void)I915_READ(IPEIR_I965);
724 }
725 if (eir & GM45_ERROR_PAGE_TABLE) {
726 u32 pgtbl_err = I915_READ(PGTBL_ER);
727 printk(KERN_ERR "page table error\n");
728 printk(KERN_ERR " PGTBL_ER: 0x%08x\n",
729 pgtbl_err);
730 I915_WRITE(PGTBL_ER, pgtbl_err);
731 (void)I915_READ(PGTBL_ER);
732 }
733 }
734
735 if (IS_I9XX(dev)) {
736 if (eir & I915_ERROR_PAGE_TABLE) {
737 u32 pgtbl_err = I915_READ(PGTBL_ER);
738 printk(KERN_ERR "page table error\n");
739 printk(KERN_ERR " PGTBL_ER: 0x%08x\n",
740 pgtbl_err);
741 I915_WRITE(PGTBL_ER, pgtbl_err);
742 (void)I915_READ(PGTBL_ER);
743 }
744 }
745
746 if (eir & I915_ERROR_MEMORY_REFRESH) {
35aed2e6
CW
747 u32 pipea_stats = I915_READ(PIPEASTAT);
748 u32 pipeb_stats = I915_READ(PIPEBSTAT);
749
8a905236
JB
750 printk(KERN_ERR "memory refresh error\n");
751 printk(KERN_ERR "PIPEASTAT: 0x%08x\n",
752 pipea_stats);
753 printk(KERN_ERR "PIPEBSTAT: 0x%08x\n",
754 pipeb_stats);
755 /* pipestat has already been acked */
756 }
757 if (eir & I915_ERROR_INSTRUCTION) {
758 printk(KERN_ERR "instruction error\n");
759 printk(KERN_ERR " INSTPM: 0x%08x\n",
760 I915_READ(INSTPM));
761 if (!IS_I965G(dev)) {
762 u32 ipeir = I915_READ(IPEIR);
763
764 printk(KERN_ERR " IPEIR: 0x%08x\n",
765 I915_READ(IPEIR));
766 printk(KERN_ERR " IPEHR: 0x%08x\n",
767 I915_READ(IPEHR));
768 printk(KERN_ERR " INSTDONE: 0x%08x\n",
769 I915_READ(INSTDONE));
770 printk(KERN_ERR " ACTHD: 0x%08x\n",
771 I915_READ(ACTHD));
772 I915_WRITE(IPEIR, ipeir);
773 (void)I915_READ(IPEIR);
774 } else {
775 u32 ipeir = I915_READ(IPEIR_I965);
776
777 printk(KERN_ERR " IPEIR: 0x%08x\n",
778 I915_READ(IPEIR_I965));
779 printk(KERN_ERR " IPEHR: 0x%08x\n",
780 I915_READ(IPEHR_I965));
781 printk(KERN_ERR " INSTDONE: 0x%08x\n",
782 I915_READ(INSTDONE_I965));
783 printk(KERN_ERR " INSTPS: 0x%08x\n",
784 I915_READ(INSTPS));
785 printk(KERN_ERR " INSTDONE1: 0x%08x\n",
786 I915_READ(INSTDONE1));
787 printk(KERN_ERR " ACTHD: 0x%08x\n",
788 I915_READ(ACTHD_I965));
789 I915_WRITE(IPEIR_I965, ipeir);
790 (void)I915_READ(IPEIR_I965);
791 }
792 }
793
794 I915_WRITE(EIR, eir);
795 (void)I915_READ(EIR);
796 eir = I915_READ(EIR);
797 if (eir) {
798 /*
799 * some errors might have become stuck,
800 * mask them.
801 */
802 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
803 I915_WRITE(EMR, I915_READ(EMR) | eir);
804 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
805 }
35aed2e6
CW
806}
807
808/**
809 * i915_handle_error - handle an error interrupt
810 * @dev: drm device
811 *
812 * Do some basic checking of regsiter state at error interrupt time and
813 * dump it to the syslog. Also call i915_capture_error_state() to make
814 * sure we get a record and make it available in debugfs. Fire a uevent
815 * so userspace knows something bad happened (should trigger collection
816 * of a ring dump etc.).
817 */
818static void i915_handle_error(struct drm_device *dev, bool wedged)
819{
820 struct drm_i915_private *dev_priv = dev->dev_private;
821
822 i915_capture_error_state(dev);
823 i915_report_and_clear_eir(dev);
8a905236 824
ba1234d1
BG
825 if (wedged) {
826 atomic_set(&dev_priv->mm.wedged, 1);
827
11ed50ec
BG
828 /*
829 * Wakeup waiting processes so they don't hang
830 */
852835f3 831 DRM_WAKEUP(&dev_priv->render_ring.irq_queue);
11ed50ec
BG
832 }
833
9c9fe1f8 834 queue_work(dev_priv->wq, &dev_priv->error_work);
8a905236
JB
835}
836
1da177e4
LT
837irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS)
838{
84b1fd10 839 struct drm_device *dev = (struct drm_device *) arg;
1da177e4 840 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
7c1c2871 841 struct drm_i915_master_private *master_priv;
cdfbc41f
EA
842 u32 iir, new_iir;
843 u32 pipea_stats, pipeb_stats;
05eff845
KP
844 u32 vblank_status;
845 u32 vblank_enable;
0a3e67a4 846 int vblank = 0;
7c463586 847 unsigned long irqflags;
05eff845
KP
848 int irq_received;
849 int ret = IRQ_NONE;
852835f3 850 struct intel_ring_buffer *render_ring = &dev_priv->render_ring;
6e5fca53 851
630681d9
EA
852 atomic_inc(&dev_priv->irq_received);
853
bad720ff 854 if (HAS_PCH_SPLIT(dev))
f2b115e6 855 return ironlake_irq_handler(dev);
036a4a7d 856
ed4cb414 857 iir = I915_READ(IIR);
a6b54f3f 858
05eff845
KP
859 if (IS_I965G(dev)) {
860 vblank_status = I915_START_VBLANK_INTERRUPT_STATUS;
861 vblank_enable = PIPE_START_VBLANK_INTERRUPT_ENABLE;
862 } else {
863 vblank_status = I915_VBLANK_INTERRUPT_STATUS;
864 vblank_enable = I915_VBLANK_INTERRUPT_ENABLE;
865 }
af6061af 866
05eff845
KP
867 for (;;) {
868 irq_received = iir != 0;
869
870 /* Can't rely on pipestat interrupt bit in iir as it might
871 * have been cleared after the pipestat interrupt was received.
872 * It doesn't set the bit in iir again, but it still produces
873 * interrupts (for non-MSI).
874 */
875 spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
876 pipea_stats = I915_READ(PIPEASTAT);
877 pipeb_stats = I915_READ(PIPEBSTAT);
79e53945 878
8a905236 879 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
ba1234d1 880 i915_handle_error(dev, false);
8a905236 881
cdfbc41f
EA
882 /*
883 * Clear the PIPE(A|B)STAT regs before the IIR
884 */
05eff845 885 if (pipea_stats & 0x8000ffff) {
7662c8bd 886 if (pipea_stats & PIPE_FIFO_UNDERRUN_STATUS)
44d98a61 887 DRM_DEBUG_DRIVER("pipe a underrun\n");
cdfbc41f 888 I915_WRITE(PIPEASTAT, pipea_stats);
05eff845 889 irq_received = 1;
cdfbc41f 890 }
1da177e4 891
05eff845 892 if (pipeb_stats & 0x8000ffff) {
7662c8bd 893 if (pipeb_stats & PIPE_FIFO_UNDERRUN_STATUS)
44d98a61 894 DRM_DEBUG_DRIVER("pipe b underrun\n");
cdfbc41f 895 I915_WRITE(PIPEBSTAT, pipeb_stats);
05eff845 896 irq_received = 1;
cdfbc41f 897 }
05eff845
KP
898 spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
899
900 if (!irq_received)
901 break;
902
903 ret = IRQ_HANDLED;
8ee1c3db 904
5ca58282
JB
905 /* Consume port. Then clear IIR or we'll miss events */
906 if ((I915_HAS_HOTPLUG(dev)) &&
907 (iir & I915_DISPLAY_PORT_INTERRUPT)) {
908 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
909
44d98a61 910 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
5ca58282
JB
911 hotplug_status);
912 if (hotplug_status & dev_priv->hotplug_supported_mask)
9c9fe1f8
EA
913 queue_work(dev_priv->wq,
914 &dev_priv->hotplug_work);
5ca58282
JB
915
916 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
917 I915_READ(PORT_HOTPLUG_STAT);
918 }
919
cdfbc41f
EA
920 I915_WRITE(IIR, iir);
921 new_iir = I915_READ(IIR); /* Flush posted writes */
7c463586 922
7c1c2871
DA
923 if (dev->primary->master) {
924 master_priv = dev->primary->master->driver_priv;
925 if (master_priv->sarea_priv)
926 master_priv->sarea_priv->last_dispatch =
927 READ_BREADCRUMB(dev_priv);
928 }
0a3e67a4 929
cdfbc41f 930 if (iir & I915_USER_INTERRUPT) {
852835f3
ZN
931 u32 seqno =
932 render_ring->get_gem_seqno(dev, render_ring);
933 render_ring->irq_gem_seqno = seqno;
1c5d22f7 934 trace_i915_gem_request_complete(dev, seqno);
852835f3 935 DRM_WAKEUP(&dev_priv->render_ring.irq_queue);
f65d9421
BG
936 dev_priv->hangcheck_count = 0;
937 mod_timer(&dev_priv->hangcheck_timer, jiffies + DRM_I915_HANGCHECK_PERIOD);
cdfbc41f 938 }
673a394b 939
d1b851fc
ZN
940 if (HAS_BSD(dev) && (iir & I915_BSD_USER_INTERRUPT))
941 DRM_WAKEUP(&dev_priv->bsd_ring.irq_queue);
942
6b95a207
KH
943 if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT)
944 intel_prepare_page_flip(dev, 0);
945
946 if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT)
947 intel_prepare_page_flip(dev, 1);
948
05eff845 949 if (pipea_stats & vblank_status) {
cdfbc41f
EA
950 vblank++;
951 drm_handle_vblank(dev, 0);
6b95a207 952 intel_finish_page_flip(dev, 0);
cdfbc41f 953 }
7c463586 954
05eff845 955 if (pipeb_stats & vblank_status) {
cdfbc41f
EA
956 vblank++;
957 drm_handle_vblank(dev, 1);
6b95a207 958 intel_finish_page_flip(dev, 1);
cdfbc41f 959 }
7c463586 960
edcb49ca
ZY
961 if ((pipea_stats & I915_LEGACY_BLC_EVENT_STATUS) ||
962 (pipeb_stats & I915_LEGACY_BLC_EVENT_STATUS) ||
cdfbc41f
EA
963 (iir & I915_ASLE_INTERRUPT))
964 opregion_asle_intr(dev);
965
966 /* With MSI, interrupts are only generated when iir
967 * transitions from zero to nonzero. If another bit got
968 * set while we were handling the existing iir bits, then
969 * we would never get another interrupt.
970 *
971 * This is fine on non-MSI as well, as if we hit this path
972 * we avoid exiting the interrupt handler only to generate
973 * another one.
974 *
975 * Note that for MSI this could cause a stray interrupt report
976 * if an interrupt landed in the time between writing IIR and
977 * the posting read. This should be rare enough to never
978 * trigger the 99% of 100,000 interrupts test for disabling
979 * stray interrupts.
980 */
981 iir = new_iir;
05eff845 982 }
0a3e67a4 983
05eff845 984 return ret;
1da177e4
LT
985}
986
af6061af 987static int i915_emit_irq(struct drm_device * dev)
1da177e4
LT
988{
989 drm_i915_private_t *dev_priv = dev->dev_private;
7c1c2871 990 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
1da177e4
LT
991
992 i915_kernel_lost_context(dev);
993
44d98a61 994 DRM_DEBUG_DRIVER("\n");
1da177e4 995
c99b058f 996 dev_priv->counter++;
c29b669c 997 if (dev_priv->counter > 0x7FFFFFFFUL)
c99b058f 998 dev_priv->counter = 1;
7c1c2871
DA
999 if (master_priv->sarea_priv)
1000 master_priv->sarea_priv->last_enqueue = dev_priv->counter;
c29b669c 1001
0baf823a 1002 BEGIN_LP_RING(4);
585fb111 1003 OUT_RING(MI_STORE_DWORD_INDEX);
0baf823a 1004 OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
c29b669c 1005 OUT_RING(dev_priv->counter);
585fb111 1006 OUT_RING(MI_USER_INTERRUPT);
1da177e4 1007 ADVANCE_LP_RING();
bc5f4523 1008
c29b669c 1009 return dev_priv->counter;
1da177e4
LT
1010}
1011
9d34e5db
CW
1012void i915_trace_irq_get(struct drm_device *dev, u32 seqno)
1013{
1014 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
8187a2b7 1015 struct intel_ring_buffer *render_ring = &dev_priv->render_ring;
9d34e5db
CW
1016
1017 if (dev_priv->trace_irq_seqno == 0)
8187a2b7 1018 render_ring->user_irq_get(dev, render_ring);
9d34e5db
CW
1019
1020 dev_priv->trace_irq_seqno = seqno;
1021}
1022
84b1fd10 1023static int i915_wait_irq(struct drm_device * dev, int irq_nr)
1da177e4
LT
1024{
1025 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
7c1c2871 1026 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
1da177e4 1027 int ret = 0;
8187a2b7 1028 struct intel_ring_buffer *render_ring = &dev_priv->render_ring;
1da177e4 1029
44d98a61 1030 DRM_DEBUG_DRIVER("irq_nr=%d breadcrumb=%d\n", irq_nr,
1da177e4
LT
1031 READ_BREADCRUMB(dev_priv));
1032
ed4cb414 1033 if (READ_BREADCRUMB(dev_priv) >= irq_nr) {
7c1c2871
DA
1034 if (master_priv->sarea_priv)
1035 master_priv->sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
1da177e4 1036 return 0;
ed4cb414 1037 }
1da177e4 1038
7c1c2871
DA
1039 if (master_priv->sarea_priv)
1040 master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
1da177e4 1041
8187a2b7 1042 render_ring->user_irq_get(dev, render_ring);
852835f3 1043 DRM_WAIT_ON(ret, dev_priv->render_ring.irq_queue, 3 * DRM_HZ,
1da177e4 1044 READ_BREADCRUMB(dev_priv) >= irq_nr);
8187a2b7 1045 render_ring->user_irq_put(dev, render_ring);
1da177e4 1046
20caafa6 1047 if (ret == -EBUSY) {
3e684eae 1048 DRM_ERROR("EBUSY -- rec: %d emitted: %d\n",
1da177e4
LT
1049 READ_BREADCRUMB(dev_priv), (int)dev_priv->counter);
1050 }
1051
af6061af
DA
1052 return ret;
1053}
1054
1da177e4
LT
1055/* Needs the lock as it touches the ring.
1056 */
c153f45f
EA
1057int i915_irq_emit(struct drm_device *dev, void *data,
1058 struct drm_file *file_priv)
1da177e4 1059{
1da177e4 1060 drm_i915_private_t *dev_priv = dev->dev_private;
c153f45f 1061 drm_i915_irq_emit_t *emit = data;
1da177e4
LT
1062 int result;
1063
d3301d86 1064 if (!dev_priv || !dev_priv->render_ring.virtual_start) {
3e684eae 1065 DRM_ERROR("called with no initialization\n");
20caafa6 1066 return -EINVAL;
1da177e4 1067 }
299eb93c
EA
1068
1069 RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
1070
546b0974 1071 mutex_lock(&dev->struct_mutex);
1da177e4 1072 result = i915_emit_irq(dev);
546b0974 1073 mutex_unlock(&dev->struct_mutex);
1da177e4 1074
c153f45f 1075 if (DRM_COPY_TO_USER(emit->irq_seq, &result, sizeof(int))) {
1da177e4 1076 DRM_ERROR("copy_to_user\n");
20caafa6 1077 return -EFAULT;
1da177e4
LT
1078 }
1079
1080 return 0;
1081}
1082
1083/* Doesn't need the hardware lock.
1084 */
c153f45f
EA
1085int i915_irq_wait(struct drm_device *dev, void *data,
1086 struct drm_file *file_priv)
1da177e4 1087{
1da177e4 1088 drm_i915_private_t *dev_priv = dev->dev_private;
c153f45f 1089 drm_i915_irq_wait_t *irqwait = data;
1da177e4
LT
1090
1091 if (!dev_priv) {
3e684eae 1092 DRM_ERROR("called with no initialization\n");
20caafa6 1093 return -EINVAL;
1da177e4
LT
1094 }
1095
c153f45f 1096 return i915_wait_irq(dev, irqwait->irq_seq);
1da177e4
LT
1097}
1098
42f52ef8
KP
1099/* Called from drm generic code, passed 'crtc' which
1100 * we use as a pipe index
1101 */
1102int i915_enable_vblank(struct drm_device *dev, int pipe)
0a3e67a4
JB
1103{
1104 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
e9d21d7f 1105 unsigned long irqflags;
71e0ffa5
JB
1106 int pipeconf_reg = (pipe == 0) ? PIPEACONF : PIPEBCONF;
1107 u32 pipeconf;
1108
1109 pipeconf = I915_READ(pipeconf_reg);
1110 if (!(pipeconf & PIPEACONF_ENABLE))
1111 return -EINVAL;
0a3e67a4 1112
e9d21d7f 1113 spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
bad720ff 1114 if (HAS_PCH_SPLIT(dev))
c062df61
LP
1115 ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
1116 DE_PIPEA_VBLANK: DE_PIPEB_VBLANK);
1117 else if (IS_I965G(dev))
7c463586
KP
1118 i915_enable_pipestat(dev_priv, pipe,
1119 PIPE_START_VBLANK_INTERRUPT_ENABLE);
e9d21d7f 1120 else
7c463586
KP
1121 i915_enable_pipestat(dev_priv, pipe,
1122 PIPE_VBLANK_INTERRUPT_ENABLE);
e9d21d7f 1123 spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
0a3e67a4
JB
1124 return 0;
1125}
1126
42f52ef8
KP
1127/* Called from drm generic code, passed 'crtc' which
1128 * we use as a pipe index
1129 */
1130void i915_disable_vblank(struct drm_device *dev, int pipe)
0a3e67a4
JB
1131{
1132 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
e9d21d7f 1133 unsigned long irqflags;
0a3e67a4 1134
e9d21d7f 1135 spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
bad720ff 1136 if (HAS_PCH_SPLIT(dev))
c062df61
LP
1137 ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
1138 DE_PIPEA_VBLANK: DE_PIPEB_VBLANK);
1139 else
1140 i915_disable_pipestat(dev_priv, pipe,
1141 PIPE_VBLANK_INTERRUPT_ENABLE |
1142 PIPE_START_VBLANK_INTERRUPT_ENABLE);
e9d21d7f 1143 spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
0a3e67a4
JB
1144}
1145
79e53945
JB
1146void i915_enable_interrupt (struct drm_device *dev)
1147{
1148 struct drm_i915_private *dev_priv = dev->dev_private;
e170b030 1149
bad720ff 1150 if (!HAS_PCH_SPLIT(dev))
e170b030 1151 opregion_enable_asle(dev);
79e53945
JB
1152 dev_priv->irq_enabled = 1;
1153}
1154
1155
702880f2
DA
1156/* Set the vblank monitor pipe
1157 */
c153f45f
EA
1158int i915_vblank_pipe_set(struct drm_device *dev, void *data,
1159 struct drm_file *file_priv)
702880f2 1160{
702880f2 1161 drm_i915_private_t *dev_priv = dev->dev_private;
702880f2
DA
1162
1163 if (!dev_priv) {
3e684eae 1164 DRM_ERROR("called with no initialization\n");
20caafa6 1165 return -EINVAL;
702880f2
DA
1166 }
1167
5b51694a 1168 return 0;
702880f2
DA
1169}
1170
c153f45f
EA
1171int i915_vblank_pipe_get(struct drm_device *dev, void *data,
1172 struct drm_file *file_priv)
702880f2 1173{
702880f2 1174 drm_i915_private_t *dev_priv = dev->dev_private;
c153f45f 1175 drm_i915_vblank_pipe_t *pipe = data;
702880f2
DA
1176
1177 if (!dev_priv) {
3e684eae 1178 DRM_ERROR("called with no initialization\n");
20caafa6 1179 return -EINVAL;
702880f2
DA
1180 }
1181
0a3e67a4 1182 pipe->pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
c153f45f 1183
702880f2
DA
1184 return 0;
1185}
1186
a6b54f3f
MD
1187/**
1188 * Schedule buffer swap at given vertical blank.
1189 */
c153f45f
EA
1190int i915_vblank_swap(struct drm_device *dev, void *data,
1191 struct drm_file *file_priv)
a6b54f3f 1192{
bd95e0a4
EA
1193 /* The delayed swap mechanism was fundamentally racy, and has been
1194 * removed. The model was that the client requested a delayed flip/swap
1195 * from the kernel, then waited for vblank before continuing to perform
1196 * rendering. The problem was that the kernel might wake the client
1197 * up before it dispatched the vblank swap (since the lock has to be
1198 * held while touching the ringbuffer), in which case the client would
1199 * clear and start the next frame before the swap occurred, and
1200 * flicker would occur in addition to likely missing the vblank.
1201 *
1202 * In the absence of this ioctl, userland falls back to a correct path
1203 * of waiting for a vblank, then dispatching the swap on its own.
1204 * Context switching to userland and back is plenty fast enough for
1205 * meeting the requirements of vblank swapping.
0a3e67a4 1206 */
bd95e0a4 1207 return -EINVAL;
a6b54f3f
MD
1208}
1209
852835f3
ZN
1210struct drm_i915_gem_request *
1211i915_get_tail_request(struct drm_device *dev)
1212{
f65d9421 1213 drm_i915_private_t *dev_priv = dev->dev_private;
852835f3
ZN
1214 return list_entry(dev_priv->render_ring.request_list.prev,
1215 struct drm_i915_gem_request, list);
f65d9421
BG
1216}
1217
1218/**
1219 * This is called when the chip hasn't reported back with completed
1220 * batchbuffers in a long time. The first time this is called we simply record
1221 * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
1222 * again, we assume the chip is wedged and try to fix it.
1223 */
1224void i915_hangcheck_elapsed(unsigned long data)
1225{
1226 struct drm_device *dev = (struct drm_device *)data;
1227 drm_i915_private_t *dev_priv = dev->dev_private;
1228 uint32_t acthd;
b9201c14
EA
1229
1230 /* No reset support on this chip yet. */
1231 if (IS_GEN6(dev))
1232 return;
1233
f65d9421
BG
1234 if (!IS_I965G(dev))
1235 acthd = I915_READ(ACTHD);
1236 else
1237 acthd = I915_READ(ACTHD_I965);
1238
1239 /* If all work is done then ACTHD clearly hasn't advanced. */
852835f3
ZN
1240 if (list_empty(&dev_priv->render_ring.request_list) ||
1241 i915_seqno_passed(i915_get_gem_seqno(dev,
1242 &dev_priv->render_ring),
1243 i915_get_tail_request(dev)->seqno)) {
f65d9421
BG
1244 dev_priv->hangcheck_count = 0;
1245 return;
1246 }
1247
1248 if (dev_priv->last_acthd == acthd && dev_priv->hangcheck_count > 0) {
1249 DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
ba1234d1 1250 i915_handle_error(dev, true);
f65d9421
BG
1251 return;
1252 }
1253
1254 /* Reset timer case chip hangs without another request being added */
1255 mod_timer(&dev_priv->hangcheck_timer, jiffies + DRM_I915_HANGCHECK_PERIOD);
1256
1257 if (acthd != dev_priv->last_acthd)
1258 dev_priv->hangcheck_count = 0;
1259 else
1260 dev_priv->hangcheck_count++;
1261
1262 dev_priv->last_acthd = acthd;
1263}
1264
1da177e4
LT
1265/* drm_dma.h hooks
1266*/
f2b115e6 1267static void ironlake_irq_preinstall(struct drm_device *dev)
036a4a7d
ZW
1268{
1269 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1270
1271 I915_WRITE(HWSTAM, 0xeffe);
1272
1273 /* XXX hotplug from PCH */
1274
1275 I915_WRITE(DEIMR, 0xffffffff);
1276 I915_WRITE(DEIER, 0x0);
1277 (void) I915_READ(DEIER);
1278
1279 /* and GT */
1280 I915_WRITE(GTIMR, 0xffffffff);
1281 I915_WRITE(GTIER, 0x0);
1282 (void) I915_READ(GTIER);
c650156a
ZW
1283
1284 /* south display irq */
1285 I915_WRITE(SDEIMR, 0xffffffff);
1286 I915_WRITE(SDEIER, 0x0);
1287 (void) I915_READ(SDEIER);
036a4a7d
ZW
1288}
1289
f2b115e6 1290static int ironlake_irq_postinstall(struct drm_device *dev)
036a4a7d
ZW
1291{
1292 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1293 /* enable kind of interrupts always enabled */
013d5aa2
JB
1294 u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
1295 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE;
d1b851fc 1296 u32 render_mask = GT_PIPE_NOTIFY | GT_BSD_USER_INTERRUPT;
c650156a
ZW
1297 u32 hotplug_mask = SDE_CRT_HOTPLUG | SDE_PORTB_HOTPLUG |
1298 SDE_PORTC_HOTPLUG | SDE_PORTD_HOTPLUG;
036a4a7d
ZW
1299
1300 dev_priv->irq_mask_reg = ~display_mask;
643ced9b 1301 dev_priv->de_irq_enable_reg = display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK;
036a4a7d
ZW
1302
1303 /* should always can generate irq */
1304 I915_WRITE(DEIIR, I915_READ(DEIIR));
1305 I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
1306 I915_WRITE(DEIER, dev_priv->de_irq_enable_reg);
1307 (void) I915_READ(DEIER);
1308
1309 /* user interrupt should be enabled, but masked initial */
852835f3 1310 dev_priv->gt_irq_mask_reg = ~render_mask;
036a4a7d
ZW
1311 dev_priv->gt_irq_enable_reg = render_mask;
1312
1313 I915_WRITE(GTIIR, I915_READ(GTIIR));
1314 I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
1315 I915_WRITE(GTIER, dev_priv->gt_irq_enable_reg);
1316 (void) I915_READ(GTIER);
1317
c650156a
ZW
1318 dev_priv->pch_irq_mask_reg = ~hotplug_mask;
1319 dev_priv->pch_irq_enable_reg = hotplug_mask;
1320
1321 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
1322 I915_WRITE(SDEIMR, dev_priv->pch_irq_mask_reg);
1323 I915_WRITE(SDEIER, dev_priv->pch_irq_enable_reg);
1324 (void) I915_READ(SDEIER);
1325
f97108d1
JB
1326 if (IS_IRONLAKE_M(dev)) {
1327 /* Clear & enable PCU event interrupts */
1328 I915_WRITE(DEIIR, DE_PCU_EVENT);
1329 I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
1330 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
1331 }
1332
036a4a7d
ZW
1333 return 0;
1334}
1335
84b1fd10 1336void i915_driver_irq_preinstall(struct drm_device * dev)
1da177e4
LT
1337{
1338 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1339
79e53945
JB
1340 atomic_set(&dev_priv->irq_received, 0);
1341
036a4a7d 1342 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
8a905236 1343 INIT_WORK(&dev_priv->error_work, i915_error_work_func);
036a4a7d 1344
bad720ff 1345 if (HAS_PCH_SPLIT(dev)) {
f2b115e6 1346 ironlake_irq_preinstall(dev);
036a4a7d
ZW
1347 return;
1348 }
1349
5ca58282
JB
1350 if (I915_HAS_HOTPLUG(dev)) {
1351 I915_WRITE(PORT_HOTPLUG_EN, 0);
1352 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
1353 }
1354
0a3e67a4 1355 I915_WRITE(HWSTAM, 0xeffe);
7c463586
KP
1356 I915_WRITE(PIPEASTAT, 0);
1357 I915_WRITE(PIPEBSTAT, 0);
0a3e67a4 1358 I915_WRITE(IMR, 0xffffffff);
ed4cb414 1359 I915_WRITE(IER, 0x0);
7c463586 1360 (void) I915_READ(IER);
1da177e4
LT
1361}
1362
b01f2c3a
JB
1363/*
1364 * Must be called after intel_modeset_init or hotplug interrupts won't be
1365 * enabled correctly.
1366 */
0a3e67a4 1367int i915_driver_irq_postinstall(struct drm_device *dev)
1da177e4
LT
1368{
1369 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
5ca58282 1370 u32 enable_mask = I915_INTERRUPT_ENABLE_FIX | I915_INTERRUPT_ENABLE_VAR;
63eeaf38 1371 u32 error_mask;
0a3e67a4 1372
852835f3 1373 DRM_INIT_WAITQUEUE(&dev_priv->render_ring.irq_queue);
036a4a7d 1374
d1b851fc
ZN
1375 if (HAS_BSD(dev))
1376 DRM_INIT_WAITQUEUE(&dev_priv->bsd_ring.irq_queue);
1377
0a3e67a4 1378 dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
0a3e67a4 1379
bad720ff 1380 if (HAS_PCH_SPLIT(dev))
f2b115e6 1381 return ironlake_irq_postinstall(dev);
036a4a7d 1382
7c463586
KP
1383 /* Unmask the interrupts that we always want on. */
1384 dev_priv->irq_mask_reg = ~I915_INTERRUPT_ENABLE_FIX;
1385
1386 dev_priv->pipestat[0] = 0;
1387 dev_priv->pipestat[1] = 0;
1388
5ca58282
JB
1389 if (I915_HAS_HOTPLUG(dev)) {
1390 u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
1391
b01f2c3a
JB
1392 /* Note HDMI and DP share bits */
1393 if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
1394 hotplug_en |= HDMIB_HOTPLUG_INT_EN;
1395 if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
1396 hotplug_en |= HDMIC_HOTPLUG_INT_EN;
1397 if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
1398 hotplug_en |= HDMID_HOTPLUG_INT_EN;
1399 if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS)
1400 hotplug_en |= SDVOC_HOTPLUG_INT_EN;
1401 if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS)
1402 hotplug_en |= SDVOB_HOTPLUG_INT_EN;
1403 if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS)
1404 hotplug_en |= CRT_HOTPLUG_INT_EN;
1405 /* Ignore TV since it's buggy */
1406
5ca58282
JB
1407 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
1408
5ca58282
JB
1409 /* Enable in IER... */
1410 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
1411 /* and unmask in IMR */
1412 i915_enable_irq(dev_priv, I915_DISPLAY_PORT_INTERRUPT);
1413 }
1414
63eeaf38
JB
1415 /*
1416 * Enable some error detection, note the instruction error mask
1417 * bit is reserved, so we leave it masked.
1418 */
1419 if (IS_G4X(dev)) {
1420 error_mask = ~(GM45_ERROR_PAGE_TABLE |
1421 GM45_ERROR_MEM_PRIV |
1422 GM45_ERROR_CP_PRIV |
1423 I915_ERROR_MEMORY_REFRESH);
1424 } else {
1425 error_mask = ~(I915_ERROR_PAGE_TABLE |
1426 I915_ERROR_MEMORY_REFRESH);
1427 }
1428 I915_WRITE(EMR, error_mask);
1429
7c463586
KP
1430 /* Disable pipe interrupt enables, clear pending pipe status */
1431 I915_WRITE(PIPEASTAT, I915_READ(PIPEASTAT) & 0x8000ffff);
1432 I915_WRITE(PIPEBSTAT, I915_READ(PIPEBSTAT) & 0x8000ffff);
1433 /* Clear pending interrupt status */
1434 I915_WRITE(IIR, I915_READ(IIR));
8ee1c3db 1435
5ca58282 1436 I915_WRITE(IER, enable_mask);
7c463586 1437 I915_WRITE(IMR, dev_priv->irq_mask_reg);
ed4cb414
EA
1438 (void) I915_READ(IER);
1439
8ee1c3db 1440 opregion_enable_asle(dev);
0a3e67a4
JB
1441
1442 return 0;
1da177e4
LT
1443}
1444
f2b115e6 1445static void ironlake_irq_uninstall(struct drm_device *dev)
036a4a7d
ZW
1446{
1447 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1448 I915_WRITE(HWSTAM, 0xffffffff);
1449
1450 I915_WRITE(DEIMR, 0xffffffff);
1451 I915_WRITE(DEIER, 0x0);
1452 I915_WRITE(DEIIR, I915_READ(DEIIR));
1453
1454 I915_WRITE(GTIMR, 0xffffffff);
1455 I915_WRITE(GTIER, 0x0);
1456 I915_WRITE(GTIIR, I915_READ(GTIIR));
1457}
1458
84b1fd10 1459void i915_driver_irq_uninstall(struct drm_device * dev)
1da177e4
LT
1460{
1461 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
91e3738e 1462
1da177e4
LT
1463 if (!dev_priv)
1464 return;
1465
0a3e67a4
JB
1466 dev_priv->vblank_pipe = 0;
1467
bad720ff 1468 if (HAS_PCH_SPLIT(dev)) {
f2b115e6 1469 ironlake_irq_uninstall(dev);
036a4a7d
ZW
1470 return;
1471 }
1472
5ca58282
JB
1473 if (I915_HAS_HOTPLUG(dev)) {
1474 I915_WRITE(PORT_HOTPLUG_EN, 0);
1475 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
1476 }
1477
0a3e67a4 1478 I915_WRITE(HWSTAM, 0xffffffff);
7c463586
KP
1479 I915_WRITE(PIPEASTAT, 0);
1480 I915_WRITE(PIPEBSTAT, 0);
0a3e67a4 1481 I915_WRITE(IMR, 0xffffffff);
ed4cb414 1482 I915_WRITE(IER, 0x0);
af6061af 1483
7c463586
KP
1484 I915_WRITE(PIPEASTAT, I915_READ(PIPEASTAT) & 0x8000ffff);
1485 I915_WRITE(PIPEBSTAT, I915_READ(PIPEBSTAT) & 0x8000ffff);
1486 I915_WRITE(IIR, I915_READ(IIR));
1da177e4 1487}