]> bbs.cooldavid.org Git - net-next-2.6.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/i915: Deobfuscate the render p-state obfuscation
[net-next-2.6.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
585fb111 33#include "i915_reg.h"
79e53945 34#include "intel_bios.h"
0839ccb8 35#include <linux/io-mapping.h>
585fb111 36
1da177e4
LT
37/* General customization:
38 */
39
40#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
41
42#define DRIVER_NAME "i915"
43#define DRIVER_DESC "Intel Graphics"
673a394b 44#define DRIVER_DATE "20080730"
1da177e4 45
317c35d1
JB
46enum pipe {
47 PIPE_A = 0,
48 PIPE_B,
49};
50
80824003
JB
51enum plane {
52 PLANE_A = 0,
53 PLANE_B,
54};
55
52440211
KP
56#define I915_NUM_PIPE 2
57
1da177e4
LT
58/* Interface history:
59 *
60 * 1.1: Original.
0d6aa60b
DA
61 * 1.2: Add Power Management
62 * 1.3: Add vblank support
de227f5f 63 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 64 * 1.5: Add vblank pipe configuration
2228ed67
MD
65 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
66 * - Support vertical blank on secondary display pipe
1da177e4
LT
67 */
68#define DRIVER_MAJOR 1
2228ed67 69#define DRIVER_MINOR 6
1da177e4
LT
70#define DRIVER_PATCHLEVEL 0
71
673a394b
EA
72#define WATCH_COHERENCY 0
73#define WATCH_BUF 0
74#define WATCH_EXEC 0
75#define WATCH_LRU 0
76#define WATCH_RELOC 0
77#define WATCH_INACTIVE 0
78#define WATCH_PWRITE 0
79
71acb5eb
DA
80#define I915_GEM_PHYS_CURSOR_0 1
81#define I915_GEM_PHYS_CURSOR_1 2
82#define I915_GEM_PHYS_OVERLAY_REGS 3
83#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
84
85struct drm_i915_gem_phys_object {
86 int id;
87 struct page **page_list;
88 drm_dma_handle_t *handle;
89 struct drm_gem_object *cur_obj;
90};
91
1da177e4 92typedef struct _drm_i915_ring_buffer {
1da177e4
LT
93 unsigned long Size;
94 u8 *virtual_start;
95 int head;
96 int tail;
97 int space;
98 drm_local_map_t map;
673a394b 99 struct drm_gem_object *ring_obj;
1da177e4
LT
100} drm_i915_ring_buffer_t;
101
102struct mem_block {
103 struct mem_block *next;
104 struct mem_block *prev;
105 int start;
106 int size;
6c340eac 107 struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
1da177e4
LT
108};
109
0a3e67a4
JB
110struct opregion_header;
111struct opregion_acpi;
112struct opregion_swsci;
113struct opregion_asle;
114
8ee1c3db
MG
115struct intel_opregion {
116 struct opregion_header *header;
117 struct opregion_acpi *acpi;
118 struct opregion_swsci *swsci;
119 struct opregion_asle *asle;
120 int enabled;
121};
122
7c1c2871
DA
123struct drm_i915_master_private {
124 drm_local_map_t *sarea;
125 struct _drm_i915_sarea *sarea_priv;
126};
de151cf6
JB
127#define I915_FENCE_REG_NONE -1
128
129struct drm_i915_fence_reg {
130 struct drm_gem_object *obj;
131};
7c1c2871 132
9b9d172d 133struct sdvo_device_mapping {
134 u8 dvo_port;
135 u8 slave_addr;
136 u8 dvo_wiring;
137 u8 initialized;
138};
139
63eeaf38
JB
140struct drm_i915_error_state {
141 u32 eir;
142 u32 pgtbl_er;
143 u32 pipeastat;
144 u32 pipebstat;
145 u32 ipeir;
146 u32 ipehr;
147 u32 instdone;
148 u32 acthd;
149 u32 instpm;
150 u32 instps;
151 u32 instdone1;
152 u32 seqno;
153 struct timeval time;
154};
155
e70236a8
JB
156struct drm_i915_display_funcs {
157 void (*dpms)(struct drm_crtc *crtc, int mode);
158 bool (*fbc_enabled)(struct drm_crtc *crtc);
159 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
160 void (*disable_fbc)(struct drm_device *dev);
161 int (*get_display_clock_speed)(struct drm_device *dev);
162 int (*get_fifo_size)(struct drm_device *dev, int plane);
163 void (*update_wm)(struct drm_device *dev, int planea_clock,
164 int planeb_clock, int sr_hdisplay, int pixel_size);
165 /* clock updates for mode set */
166 /* cursor updates */
167 /* render clock increase/decrease */
168 /* display clock increase/decrease */
169 /* pll clock increase/decrease */
170 /* clock gating init */
171};
172
02e792fb
DV
173struct intel_overlay;
174
cfdf1fa2
KH
175struct intel_device_info {
176 u8 is_mobile : 1;
177 u8 is_i8xx : 1;
178 u8 is_i915g : 1;
179 u8 is_i9xx : 1;
180 u8 is_i945gm : 1;
181 u8 is_i965g : 1;
182 u8 is_i965gm : 1;
183 u8 is_g33 : 1;
184 u8 need_gfx_hws : 1;
185 u8 is_g4x : 1;
186 u8 is_pineview : 1;
187 u8 is_ironlake : 1;
188 u8 has_fbc : 1;
189 u8 has_rc6 : 1;
190 u8 has_pipe_cxsr : 1;
191 u8 has_hotplug : 1;
b295d1b6 192 u8 cursor_needs_physical : 1;
cfdf1fa2
KH
193};
194
1da177e4 195typedef struct drm_i915_private {
673a394b
EA
196 struct drm_device *dev;
197
cfdf1fa2
KH
198 const struct intel_device_info *info;
199
ac5c4e76
DA
200 int has_gem;
201
3043c60c 202 void __iomem *regs;
1da177e4 203
ec2a4c3f 204 struct pci_dev *bridge_dev;
1da177e4
LT
205 drm_i915_ring_buffer_t ring;
206
9c8da5eb 207 drm_dma_handle_t *status_page_dmah;
1da177e4 208 void *hw_status_page;
1da177e4 209 dma_addr_t dma_status_page;
0a3e67a4 210 uint32_t counter;
dc7a9319
WZ
211 unsigned int status_gfx_addr;
212 drm_local_map_t hws_map;
673a394b 213 struct drm_gem_object *hws_obj;
97f5ab66 214 struct drm_gem_object *pwrctx;
1da177e4 215
d7658989
JB
216 struct resource mch_res;
217
a6b54f3f 218 unsigned int cpp;
1da177e4
LT
219 int back_offset;
220 int front_offset;
221 int current_page;
222 int page_flipping;
1da177e4
LT
223
224 wait_queue_head_t irq_queue;
225 atomic_t irq_received;
ed4cb414
EA
226 /** Protects user_irq_refcount and irq_mask_reg */
227 spinlock_t user_irq_lock;
228 /** Refcount for i915_user_irq_get() versus i915_user_irq_put(). */
229 int user_irq_refcount;
9d34e5db 230 u32 trace_irq_seqno;
ed4cb414
EA
231 /** Cached value of IMR to avoid reads in updating the bitfield */
232 u32 irq_mask_reg;
7c463586 233 u32 pipestat[2];
f2b115e6 234 /** splitted irq regs for graphics and display engine on Ironlake,
036a4a7d
ZW
235 irq_mask_reg is still used for display irq. */
236 u32 gt_irq_mask_reg;
237 u32 gt_irq_enable_reg;
238 u32 de_irq_enable_reg;
c650156a
ZW
239 u32 pch_irq_mask_reg;
240 u32 pch_irq_enable_reg;
1da177e4 241
5ca58282
JB
242 u32 hotplug_supported_mask;
243 struct work_struct hotplug_work;
244
1da177e4
LT
245 int tex_lru_log_granularity;
246 int allow_batchbuffer;
247 struct mem_block *agp_heap;
0d6aa60b 248 unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
702880f2 249 int vblank_pipe;
a6b54f3f 250
f65d9421
BG
251 /* For hangcheck timer */
252#define DRM_I915_HANGCHECK_PERIOD 75 /* in jiffies */
253 struct timer_list hangcheck_timer;
254 int hangcheck_count;
255 uint32_t last_acthd;
256
79e53945
JB
257 struct drm_mm vram;
258
80824003
JB
259 unsigned long cfb_size;
260 unsigned long cfb_pitch;
261 int cfb_fence;
262 int cfb_plane;
263
79e53945
JB
264 int irq_enabled;
265
8ee1c3db
MG
266 struct intel_opregion opregion;
267
02e792fb
DV
268 /* overlay */
269 struct intel_overlay *overlay;
270
79e53945
JB
271 /* LVDS info */
272 int backlight_duty_cycle; /* restore backlight to this value */
273 bool panel_wants_dither;
274 struct drm_display_mode *panel_fixed_mode;
88631706
ML
275 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
276 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
79e53945
JB
277
278 /* Feature bits from the VBIOS */
95281e35
HE
279 unsigned int int_tv_support:1;
280 unsigned int lvds_dither:1;
281 unsigned int lvds_vbt:1;
282 unsigned int int_crt_support:1;
43565a06 283 unsigned int lvds_use_ssc:1;
32f9d658 284 unsigned int edp_support:1;
43565a06 285 int lvds_ssc_freq;
500a8cc4 286 int edp_bpp;
79e53945 287
c1c7af60
JB
288 struct notifier_block lid_notifier;
289
29874f44 290 int crt_ddc_bus; /* 0 = unknown, else GPIO to use for CRT DDC */
de151cf6
JB
291 struct drm_i915_fence_reg fence_regs[16]; /* assume 965 */
292 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
293 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
294
7662c8bd
SL
295 unsigned int fsb_freq, mem_freq;
296
63eeaf38
JB
297 spinlock_t error_lock;
298 struct drm_i915_error_state *first_error;
8a905236 299 struct work_struct error_work;
9c9fe1f8 300 struct workqueue_struct *wq;
63eeaf38 301
e70236a8
JB
302 /* Display functions */
303 struct drm_i915_display_funcs display;
304
ba8bbcf6 305 /* Register state */
c9354c85 306 bool modeset_on_lid;
ba8bbcf6
JB
307 u8 saveLBB;
308 u32 saveDSPACNTR;
309 u32 saveDSPBCNTR;
e948e994 310 u32 saveDSPARB;
461cba2d 311 u32 saveHWS;
ba8bbcf6
JB
312 u32 savePIPEACONF;
313 u32 savePIPEBCONF;
314 u32 savePIPEASRC;
315 u32 savePIPEBSRC;
316 u32 saveFPA0;
317 u32 saveFPA1;
318 u32 saveDPLL_A;
319 u32 saveDPLL_A_MD;
320 u32 saveHTOTAL_A;
321 u32 saveHBLANK_A;
322 u32 saveHSYNC_A;
323 u32 saveVTOTAL_A;
324 u32 saveVBLANK_A;
325 u32 saveVSYNC_A;
326 u32 saveBCLRPAT_A;
5586c8bc 327 u32 saveTRANSACONF;
42048781
ZW
328 u32 saveTRANS_HTOTAL_A;
329 u32 saveTRANS_HBLANK_A;
330 u32 saveTRANS_HSYNC_A;
331 u32 saveTRANS_VTOTAL_A;
332 u32 saveTRANS_VBLANK_A;
333 u32 saveTRANS_VSYNC_A;
0da3ea12 334 u32 savePIPEASTAT;
ba8bbcf6
JB
335 u32 saveDSPASTRIDE;
336 u32 saveDSPASIZE;
337 u32 saveDSPAPOS;
585fb111 338 u32 saveDSPAADDR;
ba8bbcf6
JB
339 u32 saveDSPASURF;
340 u32 saveDSPATILEOFF;
341 u32 savePFIT_PGM_RATIOS;
0eb96d6e 342 u32 saveBLC_HIST_CTL;
ba8bbcf6
JB
343 u32 saveBLC_PWM_CTL;
344 u32 saveBLC_PWM_CTL2;
42048781
ZW
345 u32 saveBLC_CPU_PWM_CTL;
346 u32 saveBLC_CPU_PWM_CTL2;
ba8bbcf6
JB
347 u32 saveFPB0;
348 u32 saveFPB1;
349 u32 saveDPLL_B;
350 u32 saveDPLL_B_MD;
351 u32 saveHTOTAL_B;
352 u32 saveHBLANK_B;
353 u32 saveHSYNC_B;
354 u32 saveVTOTAL_B;
355 u32 saveVBLANK_B;
356 u32 saveVSYNC_B;
357 u32 saveBCLRPAT_B;
5586c8bc 358 u32 saveTRANSBCONF;
42048781
ZW
359 u32 saveTRANS_HTOTAL_B;
360 u32 saveTRANS_HBLANK_B;
361 u32 saveTRANS_HSYNC_B;
362 u32 saveTRANS_VTOTAL_B;
363 u32 saveTRANS_VBLANK_B;
364 u32 saveTRANS_VSYNC_B;
0da3ea12 365 u32 savePIPEBSTAT;
ba8bbcf6
JB
366 u32 saveDSPBSTRIDE;
367 u32 saveDSPBSIZE;
368 u32 saveDSPBPOS;
585fb111 369 u32 saveDSPBADDR;
ba8bbcf6
JB
370 u32 saveDSPBSURF;
371 u32 saveDSPBTILEOFF;
585fb111
JB
372 u32 saveVGA0;
373 u32 saveVGA1;
374 u32 saveVGA_PD;
ba8bbcf6
JB
375 u32 saveVGACNTRL;
376 u32 saveADPA;
377 u32 saveLVDS;
585fb111
JB
378 u32 savePP_ON_DELAYS;
379 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
380 u32 saveDVOA;
381 u32 saveDVOB;
382 u32 saveDVOC;
383 u32 savePP_ON;
384 u32 savePP_OFF;
385 u32 savePP_CONTROL;
585fb111 386 u32 savePP_DIVISOR;
ba8bbcf6
JB
387 u32 savePFIT_CONTROL;
388 u32 save_palette_a[256];
389 u32 save_palette_b[256];
06027f91 390 u32 saveDPFC_CB_BASE;
ba8bbcf6
JB
391 u32 saveFBC_CFB_BASE;
392 u32 saveFBC_LL_BASE;
393 u32 saveFBC_CONTROL;
394 u32 saveFBC_CONTROL2;
0da3ea12
JB
395 u32 saveIER;
396 u32 saveIIR;
397 u32 saveIMR;
42048781
ZW
398 u32 saveDEIER;
399 u32 saveDEIMR;
400 u32 saveGTIER;
401 u32 saveGTIMR;
402 u32 saveFDI_RXA_IMR;
403 u32 saveFDI_RXB_IMR;
1f84e550 404 u32 saveCACHE_MODE_0;
1f84e550 405 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
406 u32 saveSWF0[16];
407 u32 saveSWF1[16];
408 u32 saveSWF2[3];
409 u8 saveMSR;
410 u8 saveSR[8];
123f794f 411 u8 saveGR[25];
ba8bbcf6 412 u8 saveAR_INDEX;
a59e122a 413 u8 saveAR[21];
ba8bbcf6 414 u8 saveDACMASK;
a59e122a 415 u8 saveCR[37];
79f11c19 416 uint64_t saveFENCE[16];
1fd1c624
EA
417 u32 saveCURACNTR;
418 u32 saveCURAPOS;
419 u32 saveCURABASE;
420 u32 saveCURBCNTR;
421 u32 saveCURBPOS;
422 u32 saveCURBBASE;
423 u32 saveCURSIZE;
a4fc5ed6
KP
424 u32 saveDP_B;
425 u32 saveDP_C;
426 u32 saveDP_D;
427 u32 savePIPEA_GMCH_DATA_M;
428 u32 savePIPEB_GMCH_DATA_M;
429 u32 savePIPEA_GMCH_DATA_N;
430 u32 savePIPEB_GMCH_DATA_N;
431 u32 savePIPEA_DP_LINK_M;
432 u32 savePIPEB_DP_LINK_M;
433 u32 savePIPEA_DP_LINK_N;
434 u32 savePIPEB_DP_LINK_N;
42048781
ZW
435 u32 saveFDI_RXA_CTL;
436 u32 saveFDI_TXA_CTL;
437 u32 saveFDI_RXB_CTL;
438 u32 saveFDI_TXB_CTL;
439 u32 savePFA_CTL_1;
440 u32 savePFB_CTL_1;
441 u32 savePFA_WIN_SZ;
442 u32 savePFB_WIN_SZ;
443 u32 savePFA_WIN_POS;
444 u32 savePFB_WIN_POS;
5586c8bc
ZW
445 u32 savePCH_DREF_CONTROL;
446 u32 saveDISP_ARB_CTL;
447 u32 savePIPEA_DATA_M1;
448 u32 savePIPEA_DATA_N1;
449 u32 savePIPEA_LINK_M1;
450 u32 savePIPEA_LINK_N1;
451 u32 savePIPEB_DATA_M1;
452 u32 savePIPEB_DATA_N1;
453 u32 savePIPEB_LINK_M1;
454 u32 savePIPEB_LINK_N1;
b5b72e89 455 u32 saveMCHBAR_RENDER_STANDBY;
673a394b
EA
456
457 struct {
458 struct drm_mm gtt_space;
459
0839ccb8 460 struct io_mapping *gtt_mapping;
ab657db1 461 int gtt_mtrr;
0839ccb8 462
31169714
CW
463 /**
464 * Membership on list of all loaded devices, used to evict
465 * inactive buffers under memory pressure.
466 *
467 * Modifications should only be done whilst holding the
468 * shrink_list_lock spinlock.
469 */
470 struct list_head shrink_list;
471
673a394b
EA
472 /**
473 * List of objects currently involved in rendering from the
474 * ringbuffer.
475 *
ce44b0ea
EA
476 * Includes buffers having the contents of their GPU caches
477 * flushed, not necessarily primitives. last_rendering_seqno
478 * represents when the rendering involved will be completed.
479 *
673a394b
EA
480 * A reference is held on the buffer while on this list.
481 */
5e118f41 482 spinlock_t active_list_lock;
673a394b
EA
483 struct list_head active_list;
484
485 /**
486 * List of objects which are not in the ringbuffer but which
487 * still have a write_domain which needs to be flushed before
488 * unbinding.
489 *
ce44b0ea
EA
490 * last_rendering_seqno is 0 while an object is in this list.
491 *
673a394b
EA
492 * A reference is held on the buffer while on this list.
493 */
494 struct list_head flushing_list;
495
99fcb766
DV
496 /**
497 * List of objects currently pending a GPU write flush.
498 *
499 * All elements on this list will belong to either the
500 * active_list or flushing_list, last_rendering_seqno can
501 * be used to differentiate between the two elements.
502 */
503 struct list_head gpu_write_list;
504
673a394b
EA
505 /**
506 * LRU list of objects which are not in the ringbuffer and
507 * are ready to unbind, but are still in the GTT.
508 *
ce44b0ea
EA
509 * last_rendering_seqno is 0 while an object is in this list.
510 *
673a394b
EA
511 * A reference is not held on the buffer while on this list,
512 * as merely being GTT-bound shouldn't prevent its being
513 * freed, and we'll pull it off the list in the free path.
514 */
515 struct list_head inactive_list;
516
a09ba7fa
EA
517 /** LRU list of objects with fence regs on them. */
518 struct list_head fence_list;
519
673a394b
EA
520 /**
521 * List of breadcrumbs associated with GPU requests currently
522 * outstanding.
523 */
524 struct list_head request_list;
525
526 /**
527 * We leave the user IRQ off as much as possible,
528 * but this means that requests will finish and never
529 * be retired once the system goes idle. Set a timer to
530 * fire periodically while the ring is running. When it
531 * fires, go retire requests.
532 */
533 struct delayed_work retire_work;
534
535 uint32_t next_gem_seqno;
536
537 /**
538 * Waiting sequence number, if any
539 */
540 uint32_t waiting_gem_seqno;
541
542 /**
543 * Last seq seen at irq time
544 */
545 uint32_t irq_gem_seqno;
546
547 /**
548 * Flag if the X Server, and thus DRM, is not currently in
549 * control of the device.
550 *
551 * This is set between LeaveVT and EnterVT. It needs to be
552 * replaced with a semaphore. It also needs to be
553 * transitioned away from for kernel modesetting.
554 */
555 int suspended;
556
557 /**
558 * Flag if the hardware appears to be wedged.
559 *
560 * This is set when attempts to idle the device timeout.
561 * It prevents command submission from occuring and makes
562 * every pending request fail
563 */
ba1234d1 564 atomic_t wedged;
673a394b
EA
565
566 /** Bit 6 swizzling required for X tiling */
567 uint32_t bit_6_swizzle_x;
568 /** Bit 6 swizzling required for Y tiling */
569 uint32_t bit_6_swizzle_y;
71acb5eb
DA
570
571 /* storage for physical objects */
572 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
673a394b 573 } mm;
9b9d172d 574 struct sdvo_device_mapping sdvo_mappings[2];
a3e17eb8
ZY
575 /* indicate whether the LVDS_BORDER should be enabled or not */
576 unsigned int lvds_border_bits;
652c393a 577
6b95a207
KH
578 struct drm_crtc *plane_to_crtc_mapping[2];
579 struct drm_crtc *pipe_to_crtc_mapping[2];
580 wait_queue_head_t pending_flip_queue;
581
652c393a
JB
582 /* Reclocking support */
583 bool render_reclock_avail;
584 bool lvds_downclock_avail;
18f9ed12
ZY
585 /* indicates the reduced downclock for LVDS*/
586 int lvds_downclock;
652c393a
JB
587 struct work_struct idle_work;
588 struct timer_list idle_timer;
589 bool busy;
590 u16 orig_clock;
6363ee6f
ZY
591 int child_dev_num;
592 struct child_device_config *child_dev;
a2565377 593 struct drm_connector *int_lvds_connector;
f97108d1 594
c4804411 595 bool mchbar_need_disable;
f97108d1
JB
596
597 u8 cur_delay;
598 u8 min_delay;
599 u8 max_delay;
1da177e4
LT
600} drm_i915_private_t;
601
673a394b
EA
602/** driver private structure attached to each drm_gem_object */
603struct drm_i915_gem_object {
604 struct drm_gem_object *obj;
605
606 /** Current space allocated to this object in the GTT, if any. */
607 struct drm_mm_node *gtt_space;
608
609 /** This object's place on the active/flushing/inactive lists */
610 struct list_head list;
99fcb766
DV
611 /** This object's place on GPU write list */
612 struct list_head gpu_write_list;
673a394b 613
a09ba7fa
EA
614 /** This object's place on the fenced object LRU */
615 struct list_head fence_list;
616
673a394b
EA
617 /**
618 * This is set if the object is on the active or flushing lists
619 * (has pending rendering), and is not set if it's on inactive (ready
620 * to be unbound).
621 */
622 int active;
623
624 /**
625 * This is set if the object has been written to since last bound
626 * to the GTT
627 */
628 int dirty;
629
630 /** AGP memory structure for our GTT binding. */
631 DRM_AGP_MEM *agp_mem;
632
856fa198
EA
633 struct page **pages;
634 int pages_refcount;
673a394b
EA
635
636 /**
637 * Current offset of the object in GTT space.
638 *
639 * This is the same as gtt_space->start
640 */
641 uint32_t gtt_offset;
e67b8ce1 642
de151cf6
JB
643 /**
644 * Fake offset for use by mmap(2)
645 */
646 uint64_t mmap_offset;
647
648 /**
649 * Fence register bits (if any) for this object. Will be set
650 * as needed when mapped into the GTT.
651 * Protected by dev->struct_mutex.
652 */
653 int fence_reg;
673a394b 654
673a394b
EA
655 /** How many users have pinned this object in GTT space */
656 int pin_count;
657
658 /** Breadcrumb of last rendering to the buffer. */
659 uint32_t last_rendering_seqno;
660
661 /** Current tiling mode for the object. */
662 uint32_t tiling_mode;
de151cf6 663 uint32_t stride;
673a394b 664
280b713b
EA
665 /** Record of address bit 17 of each page at last unbind. */
666 long *bit_17;
667
ba1eb1d8
KP
668 /** AGP mapping type (AGP_USER_MEMORY or AGP_USER_CACHED_MEMORY */
669 uint32_t agp_type;
670
673a394b 671 /**
e47c68e9
EA
672 * If present, while GEM_DOMAIN_CPU is in the read domain this array
673 * flags which individual pages are valid.
673a394b
EA
674 */
675 uint8_t *page_cpu_valid;
79e53945
JB
676
677 /** User space pin count and filp owning the pin */
678 uint32_t user_pin_count;
679 struct drm_file *pin_filp;
71acb5eb
DA
680
681 /** for phy allocated objects */
682 struct drm_i915_gem_phys_object *phys_obj;
b70d11da
KH
683
684 /**
685 * Used for checking the object doesn't appear more than once
686 * in an execbuffer object list.
687 */
688 int in_execbuffer;
3ef94daa
CW
689
690 /**
691 * Advice: are the backing pages purgeable?
692 */
693 int madv;
6b95a207
KH
694
695 /**
696 * Number of crtcs where this object is currently the fb, but
697 * will be page flipped away on the next vblank. When it
698 * reaches 0, dev_priv->pending_flip_queue will be woken up.
699 */
700 atomic_t pending_flip;
673a394b
EA
701};
702
703/**
704 * Request queue structure.
705 *
706 * The request queue allows us to note sequence numbers that have been emitted
707 * and may be associated with active buffers to be retired.
708 *
709 * By keeping this list, we can avoid having to do questionable
710 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
711 * an emission time with seqnos for tracking how far ahead of the GPU we are.
712 */
713struct drm_i915_gem_request {
714 /** GEM sequence number associated with this request. */
715 uint32_t seqno;
716
717 /** Time at which this request was emitted, in jiffies. */
718 unsigned long emitted_jiffies;
719
b962442e 720 /** global list entry for this request */
673a394b 721 struct list_head list;
b962442e
EA
722
723 /** file_priv list entry for this request */
724 struct list_head client_list;
673a394b
EA
725};
726
727struct drm_i915_file_private {
728 struct {
b962442e 729 struct list_head request_list;
673a394b
EA
730 } mm;
731};
732
79e53945
JB
733enum intel_chip_family {
734 CHIP_I8XX = 0x01,
735 CHIP_I9XX = 0x02,
736 CHIP_I915 = 0x04,
737 CHIP_I965 = 0x08,
738};
739
c153f45f 740extern struct drm_ioctl_desc i915_ioctls[];
b3a83639 741extern int i915_max_ioctl;
79e53945 742extern unsigned int i915_fbpercrtc;
652c393a 743extern unsigned int i915_powersave;
33814341 744extern unsigned int i915_lvds_downclock;
b3a83639 745
1341d655
BG
746extern void i915_save_display(struct drm_device *dev);
747extern void i915_restore_display(struct drm_device *dev);
7c1c2871
DA
748extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
749extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
750
1da177e4 751 /* i915_dma.c */
84b1fd10 752extern void i915_kernel_lost_context(struct drm_device * dev);
22eae947 753extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 754extern int i915_driver_unload(struct drm_device *);
673a394b 755extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
84b1fd10 756extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac
EA
757extern void i915_driver_preclose(struct drm_device *dev,
758 struct drm_file *file_priv);
673a394b
EA
759extern void i915_driver_postclose(struct drm_device *dev,
760 struct drm_file *file_priv);
84b1fd10 761extern int i915_driver_device_is_agp(struct drm_device * dev);
0d6aa60b
DA
762extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
763 unsigned long arg);
673a394b 764extern int i915_emit_box(struct drm_device *dev,
201361a5 765 struct drm_clip_rect *boxes,
673a394b 766 int i, int DR1, int DR4);
11ed50ec 767extern int i965_reset(struct drm_device *dev, u8 flags);
af6061af 768
1da177e4 769/* i915_irq.c */
f65d9421 770void i915_hangcheck_elapsed(unsigned long data);
c153f45f
EA
771extern int i915_irq_emit(struct drm_device *dev, void *data,
772 struct drm_file *file_priv);
773extern int i915_irq_wait(struct drm_device *dev, void *data,
774 struct drm_file *file_priv);
673a394b 775void i915_user_irq_get(struct drm_device *dev);
9d34e5db 776void i915_trace_irq_get(struct drm_device *dev, u32 seqno);
673a394b 777void i915_user_irq_put(struct drm_device *dev);
79e53945 778extern void i915_enable_interrupt (struct drm_device *dev);
1da177e4
LT
779
780extern irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS);
84b1fd10 781extern void i915_driver_irq_preinstall(struct drm_device * dev);
0a3e67a4 782extern int i915_driver_irq_postinstall(struct drm_device *dev);
84b1fd10 783extern void i915_driver_irq_uninstall(struct drm_device * dev);
c153f45f
EA
784extern int i915_vblank_pipe_set(struct drm_device *dev, void *data,
785 struct drm_file *file_priv);
786extern int i915_vblank_pipe_get(struct drm_device *dev, void *data,
787 struct drm_file *file_priv);
0a3e67a4
JB
788extern int i915_enable_vblank(struct drm_device *dev, int crtc);
789extern void i915_disable_vblank(struct drm_device *dev, int crtc);
790extern u32 i915_get_vblank_counter(struct drm_device *dev, int crtc);
9880b7a5 791extern u32 gm45_get_vblank_counter(struct drm_device *dev, int crtc);
c153f45f
EA
792extern int i915_vblank_swap(struct drm_device *dev, void *data,
793 struct drm_file *file_priv);
8ee1c3db 794extern void i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask);
1da177e4 795
7c463586
KP
796void
797i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
798
799void
800i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
801
01c66889
ZY
802void intel_enable_asle (struct drm_device *dev);
803
7c463586 804
1da177e4 805/* i915_mem.c */
c153f45f
EA
806extern int i915_mem_alloc(struct drm_device *dev, void *data,
807 struct drm_file *file_priv);
808extern int i915_mem_free(struct drm_device *dev, void *data,
809 struct drm_file *file_priv);
810extern int i915_mem_init_heap(struct drm_device *dev, void *data,
811 struct drm_file *file_priv);
812extern int i915_mem_destroy_heap(struct drm_device *dev, void *data,
813 struct drm_file *file_priv);
1da177e4 814extern void i915_mem_takedown(struct mem_block **heap);
84b1fd10 815extern void i915_mem_release(struct drm_device * dev,
6c340eac 816 struct drm_file *file_priv, struct mem_block *heap);
673a394b
EA
817/* i915_gem.c */
818int i915_gem_init_ioctl(struct drm_device *dev, void *data,
819 struct drm_file *file_priv);
820int i915_gem_create_ioctl(struct drm_device *dev, void *data,
821 struct drm_file *file_priv);
822int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
823 struct drm_file *file_priv);
824int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
825 struct drm_file *file_priv);
826int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
827 struct drm_file *file_priv);
de151cf6
JB
828int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
829 struct drm_file *file_priv);
673a394b
EA
830int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
831 struct drm_file *file_priv);
832int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
833 struct drm_file *file_priv);
834int i915_gem_execbuffer(struct drm_device *dev, void *data,
835 struct drm_file *file_priv);
76446cac
JB
836int i915_gem_execbuffer2(struct drm_device *dev, void *data,
837 struct drm_file *file_priv);
673a394b
EA
838int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
839 struct drm_file *file_priv);
840int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
841 struct drm_file *file_priv);
842int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
843 struct drm_file *file_priv);
844int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
845 struct drm_file *file_priv);
3ef94daa
CW
846int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
847 struct drm_file *file_priv);
673a394b
EA
848int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
849 struct drm_file *file_priv);
850int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
851 struct drm_file *file_priv);
852int i915_gem_set_tiling(struct drm_device *dev, void *data,
853 struct drm_file *file_priv);
854int i915_gem_get_tiling(struct drm_device *dev, void *data,
855 struct drm_file *file_priv);
5a125c3c
EA
856int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
857 struct drm_file *file_priv);
673a394b 858void i915_gem_load(struct drm_device *dev);
673a394b
EA
859int i915_gem_init_object(struct drm_gem_object *obj);
860void i915_gem_free_object(struct drm_gem_object *obj);
861int i915_gem_object_pin(struct drm_gem_object *obj, uint32_t alignment);
862void i915_gem_object_unpin(struct drm_gem_object *obj);
0f973f27 863int i915_gem_object_unbind(struct drm_gem_object *obj);
d05ca301 864void i915_gem_release_mmap(struct drm_gem_object *obj);
673a394b
EA
865void i915_gem_lastclose(struct drm_device *dev);
866uint32_t i915_get_gem_seqno(struct drm_device *dev);
22be1724 867bool i915_seqno_passed(uint32_t seq1, uint32_t seq2);
8c4b8c3f 868int i915_gem_object_get_fence_reg(struct drm_gem_object *obj);
52dc7d32 869int i915_gem_object_put_fence_reg(struct drm_gem_object *obj);
673a394b
EA
870void i915_gem_retire_requests(struct drm_device *dev);
871void i915_gem_retire_work_handler(struct work_struct *work);
872void i915_gem_clflush_object(struct drm_gem_object *obj);
79e53945
JB
873int i915_gem_object_set_domain(struct drm_gem_object *obj,
874 uint32_t read_domains,
875 uint32_t write_domain);
876int i915_gem_init_ringbuffer(struct drm_device *dev);
877void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
878int i915_gem_do_init(struct drm_device *dev, unsigned long start,
879 unsigned long end);
5669fcac 880int i915_gem_idle(struct drm_device *dev);
5a5a0c64
DV
881uint32_t i915_add_request(struct drm_device *dev, struct drm_file *file_priv,
882 uint32_t flush_domains);
883int i915_do_wait_request(struct drm_device *dev, uint32_t seqno, int interruptible);
de151cf6 884int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
79e53945
JB
885int i915_gem_object_set_to_gtt_domain(struct drm_gem_object *obj,
886 int write);
b9241ea3 887int i915_gem_object_set_to_display_plane(struct drm_gem_object *obj);
71acb5eb
DA
888int i915_gem_attach_phys_object(struct drm_device *dev,
889 struct drm_gem_object *obj, int id);
890void i915_gem_detach_phys_object(struct drm_device *dev,
891 struct drm_gem_object *obj);
892void i915_gem_free_all_phys_object(struct drm_device *dev);
4bdadb97 893int i915_gem_object_get_pages(struct drm_gem_object *obj, gfp_t gfpmask);
6911a9b8 894void i915_gem_object_put_pages(struct drm_gem_object *obj);
1fd1c624 895void i915_gem_release(struct drm_device * dev, struct drm_file *file_priv);
6b95a207 896void i915_gem_object_flush_write_domain(struct drm_gem_object *obj);
673a394b 897
31169714
CW
898void i915_gem_shrinker_init(void);
899void i915_gem_shrinker_exit(void);
900
673a394b
EA
901/* i915_gem_tiling.c */
902void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
280b713b
EA
903void i915_gem_object_do_bit_17_swizzle(struct drm_gem_object *obj);
904void i915_gem_object_save_bit_17_swizzle(struct drm_gem_object *obj);
76446cac
JB
905bool i915_tiling_ok(struct drm_device *dev, int stride, int size,
906 int tiling_mode);
907bool i915_obj_fenceable(struct drm_device *dev, struct drm_gem_object *obj);
673a394b
EA
908
909/* i915_gem_debug.c */
910void i915_gem_dump_object(struct drm_gem_object *obj, int len,
911 const char *where, uint32_t mark);
912#if WATCH_INACTIVE
913void i915_verify_inactive(struct drm_device *dev, char *file, int line);
914#else
915#define i915_verify_inactive(dev, file, line)
916#endif
917void i915_gem_object_check_coherency(struct drm_gem_object *obj, int handle);
918void i915_gem_dump_object(struct drm_gem_object *obj, int len,
919 const char *where, uint32_t mark);
920void i915_dump_lru(struct drm_device *dev, const char *where);
1da177e4 921
2017263e 922/* i915_debugfs.c */
27c202ad
BG
923int i915_debugfs_init(struct drm_minor *minor);
924void i915_debugfs_cleanup(struct drm_minor *minor);
2017263e 925
317c35d1
JB
926/* i915_suspend.c */
927extern int i915_save_state(struct drm_device *dev);
928extern int i915_restore_state(struct drm_device *dev);
0a3e67a4
JB
929
930/* i915_suspend.c */
931extern int i915_save_state(struct drm_device *dev);
932extern int i915_restore_state(struct drm_device *dev);
317c35d1 933
65e082c9 934#ifdef CONFIG_ACPI
8ee1c3db 935/* i915_opregion.c */
74a365b3 936extern int intel_opregion_init(struct drm_device *dev, int resume);
3b1c1c11 937extern void intel_opregion_free(struct drm_device *dev, int suspend);
8ee1c3db 938extern void opregion_asle_intr(struct drm_device *dev);
01c66889 939extern void ironlake_opregion_gse_intr(struct drm_device *dev);
8ee1c3db 940extern void opregion_enable_asle(struct drm_device *dev);
65e082c9 941#else
03ae61dd 942static inline int intel_opregion_init(struct drm_device *dev, int resume) { return 0; }
3b1c1c11 943static inline void intel_opregion_free(struct drm_device *dev, int suspend) { return; }
65e082c9 944static inline void opregion_asle_intr(struct drm_device *dev) { return; }
01c66889 945static inline void ironlake_opregion_gse_intr(struct drm_device *dev) { return; }
65e082c9
LB
946static inline void opregion_enable_asle(struct drm_device *dev) { return; }
947#endif
8ee1c3db 948
79e53945
JB
949/* modesetting */
950extern void intel_modeset_init(struct drm_device *dev);
951extern void intel_modeset_cleanup(struct drm_device *dev);
28d52043 952extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
80824003 953extern void i8xx_disable_fbc(struct drm_device *dev);
74dff282 954extern void g4x_disable_fbc(struct drm_device *dev);
79e53945 955
546b0974
EA
956/**
957 * Lock test for when it's just for synchronization of ring access.
958 *
959 * In that case, we don't need to do it when GEM is initialized as nobody else
960 * has access to the ring.
961 */
962#define RING_LOCK_TEST_WITH_RETURN(dev, file_priv) do { \
963 if (((drm_i915_private_t *)dev->dev_private)->ring.ring_obj == NULL) \
964 LOCK_TEST_WITH_RETURN(dev, file_priv); \
965} while (0)
966
3043c60c
EA
967#define I915_READ(reg) readl(dev_priv->regs + (reg))
968#define I915_WRITE(reg, val) writel(val, dev_priv->regs + (reg))
969#define I915_READ16(reg) readw(dev_priv->regs + (reg))
970#define I915_WRITE16(reg, val) writel(val, dev_priv->regs + (reg))
971#define I915_READ8(reg) readb(dev_priv->regs + (reg))
972#define I915_WRITE8(reg, val) writeb(val, dev_priv->regs + (reg))
de151cf6 973#define I915_WRITE64(reg, val) writeq(val, dev_priv->regs + (reg))
049ef7e4 974#define I915_READ64(reg) readq(dev_priv->regs + (reg))
7d57382e 975#define POSTING_READ(reg) (void)I915_READ(reg)
1da177e4
LT
976
977#define I915_VERBOSE 0
978
0ef82af7
CW
979#define RING_LOCALS volatile unsigned int *ring_virt__;
980
981#define BEGIN_LP_RING(n) do { \
982 int bytes__ = 4*(n); \
983 if (I915_VERBOSE) DRM_DEBUG("BEGIN_LP_RING(%d)\n", (n)); \
984 /* a wrap must occur between instructions so pad beforehand */ \
985 if (unlikely (dev_priv->ring.tail + bytes__ > dev_priv->ring.Size)) \
986 i915_wrap_ring(dev); \
987 if (unlikely (dev_priv->ring.space < bytes__)) \
988 i915_wait_ring(dev, bytes__, __func__); \
989 ring_virt__ = (unsigned int *) \
990 (dev_priv->ring.virtual_start + dev_priv->ring.tail); \
991 dev_priv->ring.tail += bytes__; \
992 dev_priv->ring.tail &= dev_priv->ring.Size - 1; \
993 dev_priv->ring.space -= bytes__; \
1da177e4
LT
994} while (0)
995
0ef82af7 996#define OUT_RING(n) do { \
1da177e4 997 if (I915_VERBOSE) DRM_DEBUG(" OUT_RING %x\n", (int)(n)); \
0ef82af7 998 *ring_virt__++ = (n); \
1da177e4
LT
999} while (0)
1000
1001#define ADVANCE_LP_RING() do { \
0ef82af7
CW
1002 if (I915_VERBOSE) \
1003 DRM_DEBUG("ADVANCE_LP_RING %x\n", dev_priv->ring.tail); \
1004 I915_WRITE(PRB0_TAIL, dev_priv->ring.tail); \
1da177e4
LT
1005} while(0)
1006
ba8bbcf6 1007/**
585fb111
JB
1008 * Reads a dword out of the status page, which is written to from the command
1009 * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or
1010 * MI_STORE_DATA_IMM.
ba8bbcf6 1011 *
585fb111 1012 * The following dwords have a reserved meaning:
0cdad7e8
KP
1013 * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes.
1014 * 0x04: ring 0 head pointer
1015 * 0x05: ring 1 head pointer (915-class)
1016 * 0x06: ring 2 head pointer (915-class)
1017 * 0x10-0x1b: Context status DWords (GM45)
1018 * 0x1f: Last written status offset. (GM45)
ba8bbcf6 1019 *
0cdad7e8 1020 * The area from dword 0x20 to 0x3ff is available for driver usage.
ba8bbcf6 1021 */
585fb111 1022#define READ_HWSP(dev_priv, reg) (((volatile u32*)(dev_priv->hw_status_page))[reg])
0baf823a 1023#define READ_BREADCRUMB(dev_priv) READ_HWSP(dev_priv, I915_BREADCRUMB_INDEX)
0cdad7e8 1024#define I915_GEM_HWS_INDEX 0x20
0baf823a 1025#define I915_BREADCRUMB_INDEX 0x21
ba8bbcf6 1026
0ef82af7 1027extern int i915_wrap_ring(struct drm_device * dev);
585fb111 1028extern int i915_wait_ring(struct drm_device * dev, int n, const char *caller);
ba8bbcf6 1029
cfdf1fa2
KH
1030#define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
1031
1032#define IS_I830(dev) ((dev)->pci_device == 0x3577)
1033#define IS_845G(dev) ((dev)->pci_device == 0x2562)
1034#define IS_I85X(dev) ((dev)->pci_device == 0x3582)
1035#define IS_I865G(dev) ((dev)->pci_device == 0x2572)
1036#define IS_I8XX(dev) (INTEL_INFO(dev)->is_i8xx)
1037#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
1038#define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
1039#define IS_I945G(dev) ((dev)->pci_device == 0x2772)
1040#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1041#define IS_I965G(dev) (INTEL_INFO(dev)->is_i965g)
1042#define IS_I965GM(dev) (INTEL_INFO(dev)->is_i965gm)
1043#define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
1044#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
1045#define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
1046#define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
1047#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1048#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
f2b115e6
AJ
1049#define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
1050#define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
cfdf1fa2
KH
1051#define IS_IRONLAKE(dev) (INTEL_INFO(dev)->is_ironlake)
1052#define IS_I9XX(dev) (INTEL_INFO(dev)->is_i9xx)
1053#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
ba8bbcf6 1054
cfdf1fa2 1055#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
ba8bbcf6 1056
0f973f27
JB
1057/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1058 * rows, which changed the alignment requirements and fence programming.
1059 */
1060#define HAS_128_BYTE_Y_TILING(dev) (IS_I9XX(dev) && !(IS_I915G(dev) || \
1061 IS_I915GM(dev)))
f2b115e6
AJ
1062#define SUPPORTS_DIGITAL_OUTPUTS(dev) (IS_I9XX(dev) && !IS_PINEVIEW(dev))
1063#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
1064#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
1065#define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
103a196f 1066#define SUPPORTS_TV(dev) (IS_I9XX(dev) && IS_MOBILE(dev) && \
f2b115e6 1067 !IS_IRONLAKE(dev) && !IS_PINEVIEW(dev))
cfdf1fa2 1068#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
7662c8bd 1069/* dsparb controlled by hw only */
f2b115e6 1070#define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
b39d50e5 1071
f2b115e6 1072#define HAS_FW_BLC(dev) (IS_I9XX(dev) || IS_G4X(dev) || IS_IRONLAKE(dev))
cfdf1fa2
KH
1073#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
1074#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
1075#define I915_HAS_RC6(dev) (INTEL_INFO(dev)->has_rc6)
652c393a 1076
ba8bbcf6 1077#define PRIMARY_RINGBUFFER_SIZE (128*1024)
0d6aa60b 1078
1da177e4 1079#endif