]> bbs.cooldavid.org Git - net-next-2.6.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/i915: Respect GM965/GM45 bit-17-instead-of-bit-11 option for swizzling.
[net-next-2.6.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
585fb111 33#include "i915_reg.h"
0839ccb8 34#include <linux/io-mapping.h>
585fb111 35
1da177e4
LT
36/* General customization:
37 */
38
39#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
40
41#define DRIVER_NAME "i915"
42#define DRIVER_DESC "Intel Graphics"
673a394b 43#define DRIVER_DATE "20080730"
1da177e4 44
317c35d1
JB
45enum pipe {
46 PIPE_A = 0,
47 PIPE_B,
48};
49
52440211
KP
50#define I915_NUM_PIPE 2
51
1da177e4
LT
52/* Interface history:
53 *
54 * 1.1: Original.
0d6aa60b
DA
55 * 1.2: Add Power Management
56 * 1.3: Add vblank support
de227f5f 57 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 58 * 1.5: Add vblank pipe configuration
2228ed67
MD
59 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
60 * - Support vertical blank on secondary display pipe
1da177e4
LT
61 */
62#define DRIVER_MAJOR 1
2228ed67 63#define DRIVER_MINOR 6
1da177e4
LT
64#define DRIVER_PATCHLEVEL 0
65
673a394b
EA
66#define WATCH_COHERENCY 0
67#define WATCH_BUF 0
68#define WATCH_EXEC 0
69#define WATCH_LRU 0
70#define WATCH_RELOC 0
71#define WATCH_INACTIVE 0
72#define WATCH_PWRITE 0
73
1da177e4
LT
74typedef struct _drm_i915_ring_buffer {
75 int tail_mask;
1da177e4
LT
76 unsigned long Size;
77 u8 *virtual_start;
78 int head;
79 int tail;
80 int space;
81 drm_local_map_t map;
673a394b 82 struct drm_gem_object *ring_obj;
1da177e4
LT
83} drm_i915_ring_buffer_t;
84
85struct mem_block {
86 struct mem_block *next;
87 struct mem_block *prev;
88 int start;
89 int size;
6c340eac 90 struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
1da177e4
LT
91};
92
0a3e67a4
JB
93struct opregion_header;
94struct opregion_acpi;
95struct opregion_swsci;
96struct opregion_asle;
97
8ee1c3db
MG
98struct intel_opregion {
99 struct opregion_header *header;
100 struct opregion_acpi *acpi;
101 struct opregion_swsci *swsci;
102 struct opregion_asle *asle;
103 int enabled;
104};
105
1da177e4 106typedef struct drm_i915_private {
673a394b
EA
107 struct drm_device *dev;
108
3043c60c 109 void __iomem *regs;
1da177e4 110 drm_local_map_t *sarea;
1da177e4
LT
111
112 drm_i915_sarea_t *sarea_priv;
113 drm_i915_ring_buffer_t ring;
114
9c8da5eb 115 drm_dma_handle_t *status_page_dmah;
1da177e4 116 void *hw_status_page;
1da177e4 117 dma_addr_t dma_status_page;
0a3e67a4 118 uint32_t counter;
dc7a9319
WZ
119 unsigned int status_gfx_addr;
120 drm_local_map_t hws_map;
673a394b 121 struct drm_gem_object *hws_obj;
1da177e4 122
a6b54f3f 123 unsigned int cpp;
1da177e4
LT
124 int back_offset;
125 int front_offset;
126 int current_page;
127 int page_flipping;
1da177e4
LT
128
129 wait_queue_head_t irq_queue;
130 atomic_t irq_received;
ed4cb414
EA
131 /** Protects user_irq_refcount and irq_mask_reg */
132 spinlock_t user_irq_lock;
133 /** Refcount for i915_user_irq_get() versus i915_user_irq_put(). */
134 int user_irq_refcount;
135 /** Cached value of IMR to avoid reads in updating the bitfield */
136 u32 irq_mask_reg;
7c463586 137 u32 pipestat[2];
1da177e4
LT
138
139 int tex_lru_log_granularity;
140 int allow_batchbuffer;
141 struct mem_block *agp_heap;
0d6aa60b 142 unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
702880f2 143 int vblank_pipe;
a6b54f3f 144
8ee1c3db
MG
145 struct intel_opregion opregion;
146
ba8bbcf6
JB
147 /* Register state */
148 u8 saveLBB;
149 u32 saveDSPACNTR;
150 u32 saveDSPBCNTR;
e948e994 151 u32 saveDSPARB;
881ee988 152 u32 saveRENDERSTANDBY;
461cba2d 153 u32 saveHWS;
ba8bbcf6
JB
154 u32 savePIPEACONF;
155 u32 savePIPEBCONF;
156 u32 savePIPEASRC;
157 u32 savePIPEBSRC;
158 u32 saveFPA0;
159 u32 saveFPA1;
160 u32 saveDPLL_A;
161 u32 saveDPLL_A_MD;
162 u32 saveHTOTAL_A;
163 u32 saveHBLANK_A;
164 u32 saveHSYNC_A;
165 u32 saveVTOTAL_A;
166 u32 saveVBLANK_A;
167 u32 saveVSYNC_A;
168 u32 saveBCLRPAT_A;
0da3ea12 169 u32 savePIPEASTAT;
ba8bbcf6
JB
170 u32 saveDSPASTRIDE;
171 u32 saveDSPASIZE;
172 u32 saveDSPAPOS;
585fb111 173 u32 saveDSPAADDR;
ba8bbcf6
JB
174 u32 saveDSPASURF;
175 u32 saveDSPATILEOFF;
176 u32 savePFIT_PGM_RATIOS;
177 u32 saveBLC_PWM_CTL;
178 u32 saveBLC_PWM_CTL2;
179 u32 saveFPB0;
180 u32 saveFPB1;
181 u32 saveDPLL_B;
182 u32 saveDPLL_B_MD;
183 u32 saveHTOTAL_B;
184 u32 saveHBLANK_B;
185 u32 saveHSYNC_B;
186 u32 saveVTOTAL_B;
187 u32 saveVBLANK_B;
188 u32 saveVSYNC_B;
189 u32 saveBCLRPAT_B;
0da3ea12 190 u32 savePIPEBSTAT;
ba8bbcf6
JB
191 u32 saveDSPBSTRIDE;
192 u32 saveDSPBSIZE;
193 u32 saveDSPBPOS;
585fb111 194 u32 saveDSPBADDR;
ba8bbcf6
JB
195 u32 saveDSPBSURF;
196 u32 saveDSPBTILEOFF;
585fb111
JB
197 u32 saveVGA0;
198 u32 saveVGA1;
199 u32 saveVGA_PD;
ba8bbcf6
JB
200 u32 saveVGACNTRL;
201 u32 saveADPA;
202 u32 saveLVDS;
585fb111
JB
203 u32 savePP_ON_DELAYS;
204 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
205 u32 saveDVOA;
206 u32 saveDVOB;
207 u32 saveDVOC;
208 u32 savePP_ON;
209 u32 savePP_OFF;
210 u32 savePP_CONTROL;
585fb111 211 u32 savePP_DIVISOR;
ba8bbcf6
JB
212 u32 savePFIT_CONTROL;
213 u32 save_palette_a[256];
214 u32 save_palette_b[256];
215 u32 saveFBC_CFB_BASE;
216 u32 saveFBC_LL_BASE;
217 u32 saveFBC_CONTROL;
218 u32 saveFBC_CONTROL2;
0da3ea12
JB
219 u32 saveIER;
220 u32 saveIIR;
221 u32 saveIMR;
1f84e550 222 u32 saveCACHE_MODE_0;
e948e994 223 u32 saveD_STATE;
585fb111 224 u32 saveCG_2D_DIS;
1f84e550 225 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
226 u32 saveSWF0[16];
227 u32 saveSWF1[16];
228 u32 saveSWF2[3];
229 u8 saveMSR;
230 u8 saveSR[8];
123f794f 231 u8 saveGR[25];
ba8bbcf6 232 u8 saveAR_INDEX;
a59e122a 233 u8 saveAR[21];
ba8bbcf6
JB
234 u8 saveDACMASK;
235 u8 saveDACDATA[256*3]; /* 256 3-byte colors */
a59e122a 236 u8 saveCR[37];
673a394b
EA
237
238 struct {
239 struct drm_mm gtt_space;
240
0839ccb8
KP
241 struct io_mapping *gtt_mapping;
242
673a394b
EA
243 /**
244 * List of objects currently involved in rendering from the
245 * ringbuffer.
246 *
247 * A reference is held on the buffer while on this list.
248 */
249 struct list_head active_list;
250
251 /**
252 * List of objects which are not in the ringbuffer but which
253 * still have a write_domain which needs to be flushed before
254 * unbinding.
255 *
256 * A reference is held on the buffer while on this list.
257 */
258 struct list_head flushing_list;
259
260 /**
261 * LRU list of objects which are not in the ringbuffer and
262 * are ready to unbind, but are still in the GTT.
263 *
264 * A reference is not held on the buffer while on this list,
265 * as merely being GTT-bound shouldn't prevent its being
266 * freed, and we'll pull it off the list in the free path.
267 */
268 struct list_head inactive_list;
269
270 /**
271 * List of breadcrumbs associated with GPU requests currently
272 * outstanding.
273 */
274 struct list_head request_list;
275
276 /**
277 * We leave the user IRQ off as much as possible,
278 * but this means that requests will finish and never
279 * be retired once the system goes idle. Set a timer to
280 * fire periodically while the ring is running. When it
281 * fires, go retire requests.
282 */
283 struct delayed_work retire_work;
284
285 uint32_t next_gem_seqno;
286
287 /**
288 * Waiting sequence number, if any
289 */
290 uint32_t waiting_gem_seqno;
291
292 /**
293 * Last seq seen at irq time
294 */
295 uint32_t irq_gem_seqno;
296
297 /**
298 * Flag if the X Server, and thus DRM, is not currently in
299 * control of the device.
300 *
301 * This is set between LeaveVT and EnterVT. It needs to be
302 * replaced with a semaphore. It also needs to be
303 * transitioned away from for kernel modesetting.
304 */
305 int suspended;
306
307 /**
308 * Flag if the hardware appears to be wedged.
309 *
310 * This is set when attempts to idle the device timeout.
311 * It prevents command submission from occuring and makes
312 * every pending request fail
313 */
314 int wedged;
315
316 /** Bit 6 swizzling required for X tiling */
317 uint32_t bit_6_swizzle_x;
318 /** Bit 6 swizzling required for Y tiling */
319 uint32_t bit_6_swizzle_y;
320 } mm;
1da177e4
LT
321} drm_i915_private_t;
322
673a394b
EA
323/** driver private structure attached to each drm_gem_object */
324struct drm_i915_gem_object {
325 struct drm_gem_object *obj;
326
327 /** Current space allocated to this object in the GTT, if any. */
328 struct drm_mm_node *gtt_space;
329
330 /** This object's place on the active/flushing/inactive lists */
331 struct list_head list;
332
333 /**
334 * This is set if the object is on the active or flushing lists
335 * (has pending rendering), and is not set if it's on inactive (ready
336 * to be unbound).
337 */
338 int active;
339
340 /**
341 * This is set if the object has been written to since last bound
342 * to the GTT
343 */
344 int dirty;
345
346 /** AGP memory structure for our GTT binding. */
347 DRM_AGP_MEM *agp_mem;
348
349 struct page **page_list;
350
351 /**
352 * Current offset of the object in GTT space.
353 *
354 * This is the same as gtt_space->start
355 */
356 uint32_t gtt_offset;
357
358 /** Boolean whether this object has a valid gtt offset. */
359 int gtt_bound;
360
361 /** How many users have pinned this object in GTT space */
362 int pin_count;
363
364 /** Breadcrumb of last rendering to the buffer. */
365 uint32_t last_rendering_seqno;
366
367 /** Current tiling mode for the object. */
368 uint32_t tiling_mode;
369
ba1eb1d8
KP
370 /** AGP mapping type (AGP_USER_MEMORY or AGP_USER_CACHED_MEMORY */
371 uint32_t agp_type;
372
673a394b
EA
373 /**
374 * Flagging of which individual pages are valid in GEM_DOMAIN_CPU when
375 * GEM_DOMAIN_CPU is not in the object's read domain.
376 */
377 uint8_t *page_cpu_valid;
378};
379
380/**
381 * Request queue structure.
382 *
383 * The request queue allows us to note sequence numbers that have been emitted
384 * and may be associated with active buffers to be retired.
385 *
386 * By keeping this list, we can avoid having to do questionable
387 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
388 * an emission time with seqnos for tracking how far ahead of the GPU we are.
389 */
390struct drm_i915_gem_request {
391 /** GEM sequence number associated with this request. */
392 uint32_t seqno;
393
394 /** Time at which this request was emitted, in jiffies. */
395 unsigned long emitted_jiffies;
396
397 /** Cache domains that were flushed at the start of the request. */
398 uint32_t flush_domains;
399
400 struct list_head list;
401};
402
403struct drm_i915_file_private {
404 struct {
405 uint32_t last_gem_seqno;
406 uint32_t last_gem_throttle_seqno;
407 } mm;
408};
409
c153f45f 410extern struct drm_ioctl_desc i915_ioctls[];
b3a83639
DA
411extern int i915_max_ioctl;
412
1da177e4 413 /* i915_dma.c */
84b1fd10 414extern void i915_kernel_lost_context(struct drm_device * dev);
22eae947 415extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 416extern int i915_driver_unload(struct drm_device *);
673a394b 417extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
84b1fd10 418extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac
EA
419extern void i915_driver_preclose(struct drm_device *dev,
420 struct drm_file *file_priv);
673a394b
EA
421extern void i915_driver_postclose(struct drm_device *dev,
422 struct drm_file *file_priv);
84b1fd10 423extern int i915_driver_device_is_agp(struct drm_device * dev);
0d6aa60b
DA
424extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
425 unsigned long arg);
673a394b
EA
426extern int i915_emit_box(struct drm_device *dev,
427 struct drm_clip_rect __user *boxes,
428 int i, int DR1, int DR4);
af6061af 429
1da177e4 430/* i915_irq.c */
c153f45f
EA
431extern int i915_irq_emit(struct drm_device *dev, void *data,
432 struct drm_file *file_priv);
433extern int i915_irq_wait(struct drm_device *dev, void *data,
434 struct drm_file *file_priv);
673a394b
EA
435void i915_user_irq_get(struct drm_device *dev);
436void i915_user_irq_put(struct drm_device *dev);
1da177e4
LT
437
438extern irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS);
84b1fd10 439extern void i915_driver_irq_preinstall(struct drm_device * dev);
0a3e67a4 440extern int i915_driver_irq_postinstall(struct drm_device *dev);
84b1fd10 441extern void i915_driver_irq_uninstall(struct drm_device * dev);
c153f45f
EA
442extern int i915_vblank_pipe_set(struct drm_device *dev, void *data,
443 struct drm_file *file_priv);
444extern int i915_vblank_pipe_get(struct drm_device *dev, void *data,
445 struct drm_file *file_priv);
0a3e67a4
JB
446extern int i915_enable_vblank(struct drm_device *dev, int crtc);
447extern void i915_disable_vblank(struct drm_device *dev, int crtc);
448extern u32 i915_get_vblank_counter(struct drm_device *dev, int crtc);
c153f45f
EA
449extern int i915_vblank_swap(struct drm_device *dev, void *data,
450 struct drm_file *file_priv);
8ee1c3db 451extern void i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask);
1da177e4 452
7c463586
KP
453void
454i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
455
456void
457i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
458
459
1da177e4 460/* i915_mem.c */
c153f45f
EA
461extern int i915_mem_alloc(struct drm_device *dev, void *data,
462 struct drm_file *file_priv);
463extern int i915_mem_free(struct drm_device *dev, void *data,
464 struct drm_file *file_priv);
465extern int i915_mem_init_heap(struct drm_device *dev, void *data,
466 struct drm_file *file_priv);
467extern int i915_mem_destroy_heap(struct drm_device *dev, void *data,
468 struct drm_file *file_priv);
1da177e4 469extern void i915_mem_takedown(struct mem_block **heap);
84b1fd10 470extern void i915_mem_release(struct drm_device * dev,
6c340eac 471 struct drm_file *file_priv, struct mem_block *heap);
673a394b
EA
472/* i915_gem.c */
473int i915_gem_init_ioctl(struct drm_device *dev, void *data,
474 struct drm_file *file_priv);
475int i915_gem_create_ioctl(struct drm_device *dev, void *data,
476 struct drm_file *file_priv);
477int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
478 struct drm_file *file_priv);
479int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
480 struct drm_file *file_priv);
481int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
482 struct drm_file *file_priv);
483int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
484 struct drm_file *file_priv);
485int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
486 struct drm_file *file_priv);
487int i915_gem_execbuffer(struct drm_device *dev, void *data,
488 struct drm_file *file_priv);
489int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
490 struct drm_file *file_priv);
491int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
492 struct drm_file *file_priv);
493int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
494 struct drm_file *file_priv);
495int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
496 struct drm_file *file_priv);
497int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
498 struct drm_file *file_priv);
499int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
500 struct drm_file *file_priv);
501int i915_gem_set_tiling(struct drm_device *dev, void *data,
502 struct drm_file *file_priv);
503int i915_gem_get_tiling(struct drm_device *dev, void *data,
504 struct drm_file *file_priv);
5a125c3c
EA
505int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
506 struct drm_file *file_priv);
673a394b
EA
507void i915_gem_load(struct drm_device *dev);
508int i915_gem_proc_init(struct drm_minor *minor);
509void i915_gem_proc_cleanup(struct drm_minor *minor);
510int i915_gem_init_object(struct drm_gem_object *obj);
511void i915_gem_free_object(struct drm_gem_object *obj);
512int i915_gem_object_pin(struct drm_gem_object *obj, uint32_t alignment);
513void i915_gem_object_unpin(struct drm_gem_object *obj);
514void i915_gem_lastclose(struct drm_device *dev);
515uint32_t i915_get_gem_seqno(struct drm_device *dev);
516void i915_gem_retire_requests(struct drm_device *dev);
517void i915_gem_retire_work_handler(struct work_struct *work);
518void i915_gem_clflush_object(struct drm_gem_object *obj);
519
520/* i915_gem_tiling.c */
521void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
522
523/* i915_gem_debug.c */
524void i915_gem_dump_object(struct drm_gem_object *obj, int len,
525 const char *where, uint32_t mark);
526#if WATCH_INACTIVE
527void i915_verify_inactive(struct drm_device *dev, char *file, int line);
528#else
529#define i915_verify_inactive(dev, file, line)
530#endif
531void i915_gem_object_check_coherency(struct drm_gem_object *obj, int handle);
532void i915_gem_dump_object(struct drm_gem_object *obj, int len,
533 const char *where, uint32_t mark);
534void i915_dump_lru(struct drm_device *dev, const char *where);
1da177e4 535
317c35d1
JB
536/* i915_suspend.c */
537extern int i915_save_state(struct drm_device *dev);
538extern int i915_restore_state(struct drm_device *dev);
0a3e67a4
JB
539
540/* i915_suspend.c */
541extern int i915_save_state(struct drm_device *dev);
542extern int i915_restore_state(struct drm_device *dev);
317c35d1 543
65e082c9 544#ifdef CONFIG_ACPI
8ee1c3db
MG
545/* i915_opregion.c */
546extern int intel_opregion_init(struct drm_device *dev);
547extern void intel_opregion_free(struct drm_device *dev);
548extern void opregion_asle_intr(struct drm_device *dev);
549extern void opregion_enable_asle(struct drm_device *dev);
65e082c9
LB
550#else
551static inline int intel_opregion_init(struct drm_device *dev) { return 0; }
552static inline void intel_opregion_free(struct drm_device *dev) { return; }
553static inline void opregion_asle_intr(struct drm_device *dev) { return; }
554static inline void opregion_enable_asle(struct drm_device *dev) { return; }
555#endif
8ee1c3db 556
546b0974
EA
557/**
558 * Lock test for when it's just for synchronization of ring access.
559 *
560 * In that case, we don't need to do it when GEM is initialized as nobody else
561 * has access to the ring.
562 */
563#define RING_LOCK_TEST_WITH_RETURN(dev, file_priv) do { \
564 if (((drm_i915_private_t *)dev->dev_private)->ring.ring_obj == NULL) \
565 LOCK_TEST_WITH_RETURN(dev, file_priv); \
566} while (0)
567
3043c60c
EA
568#define I915_READ(reg) readl(dev_priv->regs + (reg))
569#define I915_WRITE(reg, val) writel(val, dev_priv->regs + (reg))
570#define I915_READ16(reg) readw(dev_priv->regs + (reg))
571#define I915_WRITE16(reg, val) writel(val, dev_priv->regs + (reg))
572#define I915_READ8(reg) readb(dev_priv->regs + (reg))
573#define I915_WRITE8(reg, val) writeb(val, dev_priv->regs + (reg))
1da177e4
LT
574
575#define I915_VERBOSE 0
576
577#define RING_LOCALS unsigned int outring, ringmask, outcount; \
578 volatile char *virt;
579
580#define BEGIN_LP_RING(n) do { \
581 if (I915_VERBOSE) \
3e684eae
MN
582 DRM_DEBUG("BEGIN_LP_RING(%d)\n", (n)); \
583 if (dev_priv->ring.space < (n)*4) \
bf9d8929 584 i915_wait_ring(dev, (n)*4, __func__); \
1da177e4
LT
585 outcount = 0; \
586 outring = dev_priv->ring.tail; \
587 ringmask = dev_priv->ring.tail_mask; \
588 virt = dev_priv->ring.virtual_start; \
589} while (0)
590
591#define OUT_RING(n) do { \
592 if (I915_VERBOSE) DRM_DEBUG(" OUT_RING %x\n", (int)(n)); \
c29b669c 593 *(volatile unsigned int *)(virt + outring) = (n); \
1da177e4
LT
594 outcount++; \
595 outring += 4; \
596 outring &= ringmask; \
597} while (0)
598
599#define ADVANCE_LP_RING() do { \
600 if (I915_VERBOSE) DRM_DEBUG("ADVANCE_LP_RING %x\n", outring); \
601 dev_priv->ring.tail = outring; \
602 dev_priv->ring.space -= outcount * 4; \
585fb111 603 I915_WRITE(PRB0_TAIL, outring); \
1da177e4
LT
604} while(0)
605
ba8bbcf6 606/**
585fb111
JB
607 * Reads a dword out of the status page, which is written to from the command
608 * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or
609 * MI_STORE_DATA_IMM.
ba8bbcf6 610 *
585fb111 611 * The following dwords have a reserved meaning:
0cdad7e8
KP
612 * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes.
613 * 0x04: ring 0 head pointer
614 * 0x05: ring 1 head pointer (915-class)
615 * 0x06: ring 2 head pointer (915-class)
616 * 0x10-0x1b: Context status DWords (GM45)
617 * 0x1f: Last written status offset. (GM45)
ba8bbcf6 618 *
0cdad7e8 619 * The area from dword 0x20 to 0x3ff is available for driver usage.
ba8bbcf6 620 */
585fb111 621#define READ_HWSP(dev_priv, reg) (((volatile u32*)(dev_priv->hw_status_page))[reg])
0baf823a 622#define READ_BREADCRUMB(dev_priv) READ_HWSP(dev_priv, I915_BREADCRUMB_INDEX)
0cdad7e8 623#define I915_GEM_HWS_INDEX 0x20
0baf823a 624#define I915_BREADCRUMB_INDEX 0x21
ba8bbcf6 625
585fb111 626extern int i915_wait_ring(struct drm_device * dev, int n, const char *caller);
ba8bbcf6
JB
627
628#define IS_I830(dev) ((dev)->pci_device == 0x3577)
629#define IS_845G(dev) ((dev)->pci_device == 0x2562)
630#define IS_I85X(dev) ((dev)->pci_device == 0x3582)
631#define IS_I855(dev) ((dev)->pci_device == 0x3582)
632#define IS_I865G(dev) ((dev)->pci_device == 0x2572)
633
4d1f7888 634#define IS_I915G(dev) ((dev)->pci_device == 0x2582 || (dev)->pci_device == 0x258a)
ba8bbcf6
JB
635#define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
636#define IS_I945G(dev) ((dev)->pci_device == 0x2772)
3bf48468
JB
637#define IS_I945GM(dev) ((dev)->pci_device == 0x27A2 ||\
638 (dev)->pci_device == 0x27AE)
ba8bbcf6
JB
639#define IS_I965G(dev) ((dev)->pci_device == 0x2972 || \
640 (dev)->pci_device == 0x2982 || \
641 (dev)->pci_device == 0x2992 || \
642 (dev)->pci_device == 0x29A2 || \
643 (dev)->pci_device == 0x2A02 || \
5f5f9d4c 644 (dev)->pci_device == 0x2A12 || \
d3adbc0c
ZW
645 (dev)->pci_device == 0x2A42 || \
646 (dev)->pci_device == 0x2E02 || \
647 (dev)->pci_device == 0x2E12 || \
648 (dev)->pci_device == 0x2E22)
ba8bbcf6
JB
649
650#define IS_I965GM(dev) ((dev)->pci_device == 0x2A02)
651
b9bfdfe6 652#define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
5f5f9d4c 653
d3adbc0c
ZW
654#define IS_G4X(dev) ((dev)->pci_device == 0x2E02 || \
655 (dev)->pci_device == 0x2E12 || \
656 (dev)->pci_device == 0x2E22)
657
ba8bbcf6
JB
658#define IS_G33(dev) ((dev)->pci_device == 0x29C2 || \
659 (dev)->pci_device == 0x29B2 || \
660 (dev)->pci_device == 0x29D2)
661
662#define IS_I9XX(dev) (IS_I915G(dev) || IS_I915GM(dev) || IS_I945G(dev) || \
663 IS_I945GM(dev) || IS_I965G(dev) || IS_G33(dev))
664
665#define IS_MOBILE(dev) (IS_I830(dev) || IS_I85X(dev) || IS_I915GM(dev) || \
b9bfdfe6 666 IS_I945GM(dev) || IS_I965GM(dev) || IS_GM45(dev))
ba8bbcf6 667
b9bfdfe6 668#define I915_NEED_GFX_HWS(dev) (IS_G33(dev) || IS_GM45(dev) || IS_G4X(dev))
b39d50e5 669
ba8bbcf6 670#define PRIMARY_RINGBUFFER_SIZE (128*1024)
0d6aa60b 671
1da177e4 672#endif