]> bbs.cooldavid.org Git - net-next-2.6.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/i915: Fix SDVO TV support
[net-next-2.6.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
585fb111 33#include "i915_reg.h"
79e53945 34#include "intel_bios.h"
0839ccb8 35#include <linux/io-mapping.h>
585fb111 36
1da177e4
LT
37/* General customization:
38 */
39
40#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
41
42#define DRIVER_NAME "i915"
43#define DRIVER_DESC "Intel Graphics"
673a394b 44#define DRIVER_DATE "20080730"
1da177e4 45
317c35d1
JB
46enum pipe {
47 PIPE_A = 0,
48 PIPE_B,
49};
50
52440211
KP
51#define I915_NUM_PIPE 2
52
1da177e4
LT
53/* Interface history:
54 *
55 * 1.1: Original.
0d6aa60b
DA
56 * 1.2: Add Power Management
57 * 1.3: Add vblank support
de227f5f 58 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 59 * 1.5: Add vblank pipe configuration
2228ed67
MD
60 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
61 * - Support vertical blank on secondary display pipe
1da177e4
LT
62 */
63#define DRIVER_MAJOR 1
2228ed67 64#define DRIVER_MINOR 6
1da177e4
LT
65#define DRIVER_PATCHLEVEL 0
66
673a394b
EA
67#define WATCH_COHERENCY 0
68#define WATCH_BUF 0
69#define WATCH_EXEC 0
70#define WATCH_LRU 0
71#define WATCH_RELOC 0
72#define WATCH_INACTIVE 0
73#define WATCH_PWRITE 0
74
71acb5eb
DA
75#define I915_GEM_PHYS_CURSOR_0 1
76#define I915_GEM_PHYS_CURSOR_1 2
77#define I915_GEM_PHYS_OVERLAY_REGS 3
78#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
79
80struct drm_i915_gem_phys_object {
81 int id;
82 struct page **page_list;
83 drm_dma_handle_t *handle;
84 struct drm_gem_object *cur_obj;
85};
86
1da177e4
LT
87typedef struct _drm_i915_ring_buffer {
88 int tail_mask;
1da177e4
LT
89 unsigned long Size;
90 u8 *virtual_start;
91 int head;
92 int tail;
93 int space;
94 drm_local_map_t map;
673a394b 95 struct drm_gem_object *ring_obj;
1da177e4
LT
96} drm_i915_ring_buffer_t;
97
98struct mem_block {
99 struct mem_block *next;
100 struct mem_block *prev;
101 int start;
102 int size;
6c340eac 103 struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
1da177e4
LT
104};
105
0a3e67a4
JB
106struct opregion_header;
107struct opregion_acpi;
108struct opregion_swsci;
109struct opregion_asle;
110
8ee1c3db
MG
111struct intel_opregion {
112 struct opregion_header *header;
113 struct opregion_acpi *acpi;
114 struct opregion_swsci *swsci;
115 struct opregion_asle *asle;
116 int enabled;
117};
118
7c1c2871
DA
119struct drm_i915_master_private {
120 drm_local_map_t *sarea;
121 struct _drm_i915_sarea *sarea_priv;
122};
de151cf6
JB
123#define I915_FENCE_REG_NONE -1
124
125struct drm_i915_fence_reg {
126 struct drm_gem_object *obj;
127};
7c1c2871 128
1da177e4 129typedef struct drm_i915_private {
673a394b
EA
130 struct drm_device *dev;
131
ac5c4e76
DA
132 int has_gem;
133
3043c60c 134 void __iomem *regs;
1da177e4 135
1da177e4
LT
136 drm_i915_ring_buffer_t ring;
137
9c8da5eb 138 drm_dma_handle_t *status_page_dmah;
1da177e4 139 void *hw_status_page;
1da177e4 140 dma_addr_t dma_status_page;
0a3e67a4 141 uint32_t counter;
dc7a9319
WZ
142 unsigned int status_gfx_addr;
143 drm_local_map_t hws_map;
673a394b 144 struct drm_gem_object *hws_obj;
1da177e4 145
a6b54f3f 146 unsigned int cpp;
1da177e4
LT
147 int back_offset;
148 int front_offset;
149 int current_page;
150 int page_flipping;
1da177e4
LT
151
152 wait_queue_head_t irq_queue;
153 atomic_t irq_received;
ed4cb414
EA
154 /** Protects user_irq_refcount and irq_mask_reg */
155 spinlock_t user_irq_lock;
156 /** Refcount for i915_user_irq_get() versus i915_user_irq_put(). */
157 int user_irq_refcount;
158 /** Cached value of IMR to avoid reads in updating the bitfield */
159 u32 irq_mask_reg;
7c463586 160 u32 pipestat[2];
1da177e4 161
5ca58282
JB
162 u32 hotplug_supported_mask;
163 struct work_struct hotplug_work;
164
1da177e4
LT
165 int tex_lru_log_granularity;
166 int allow_batchbuffer;
167 struct mem_block *agp_heap;
0d6aa60b 168 unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
702880f2 169 int vblank_pipe;
a6b54f3f 170
79e53945
JB
171 bool cursor_needs_physical;
172
173 struct drm_mm vram;
174
175 int irq_enabled;
176
8ee1c3db
MG
177 struct intel_opregion opregion;
178
79e53945
JB
179 /* LVDS info */
180 int backlight_duty_cycle; /* restore backlight to this value */
181 bool panel_wants_dither;
182 struct drm_display_mode *panel_fixed_mode;
183 struct drm_display_mode *vbt_mode; /* if any */
184
185 /* Feature bits from the VBIOS */
95281e35
HE
186 unsigned int int_tv_support:1;
187 unsigned int lvds_dither:1;
188 unsigned int lvds_vbt:1;
189 unsigned int int_crt_support:1;
43565a06
KH
190 unsigned int lvds_use_ssc:1;
191 int lvds_ssc_freq;
79e53945 192
de151cf6
JB
193 struct drm_i915_fence_reg fence_regs[16]; /* assume 965 */
194 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
195 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
196
ba8bbcf6
JB
197 /* Register state */
198 u8 saveLBB;
199 u32 saveDSPACNTR;
200 u32 saveDSPBCNTR;
e948e994 201 u32 saveDSPARB;
881ee988 202 u32 saveRENDERSTANDBY;
461cba2d 203 u32 saveHWS;
ba8bbcf6
JB
204 u32 savePIPEACONF;
205 u32 savePIPEBCONF;
206 u32 savePIPEASRC;
207 u32 savePIPEBSRC;
208 u32 saveFPA0;
209 u32 saveFPA1;
210 u32 saveDPLL_A;
211 u32 saveDPLL_A_MD;
212 u32 saveHTOTAL_A;
213 u32 saveHBLANK_A;
214 u32 saveHSYNC_A;
215 u32 saveVTOTAL_A;
216 u32 saveVBLANK_A;
217 u32 saveVSYNC_A;
218 u32 saveBCLRPAT_A;
0da3ea12 219 u32 savePIPEASTAT;
ba8bbcf6
JB
220 u32 saveDSPASTRIDE;
221 u32 saveDSPASIZE;
222 u32 saveDSPAPOS;
585fb111 223 u32 saveDSPAADDR;
ba8bbcf6
JB
224 u32 saveDSPASURF;
225 u32 saveDSPATILEOFF;
226 u32 savePFIT_PGM_RATIOS;
227 u32 saveBLC_PWM_CTL;
228 u32 saveBLC_PWM_CTL2;
229 u32 saveFPB0;
230 u32 saveFPB1;
231 u32 saveDPLL_B;
232 u32 saveDPLL_B_MD;
233 u32 saveHTOTAL_B;
234 u32 saveHBLANK_B;
235 u32 saveHSYNC_B;
236 u32 saveVTOTAL_B;
237 u32 saveVBLANK_B;
238 u32 saveVSYNC_B;
239 u32 saveBCLRPAT_B;
0da3ea12 240 u32 savePIPEBSTAT;
ba8bbcf6
JB
241 u32 saveDSPBSTRIDE;
242 u32 saveDSPBSIZE;
243 u32 saveDSPBPOS;
585fb111 244 u32 saveDSPBADDR;
ba8bbcf6
JB
245 u32 saveDSPBSURF;
246 u32 saveDSPBTILEOFF;
585fb111
JB
247 u32 saveVGA0;
248 u32 saveVGA1;
249 u32 saveVGA_PD;
ba8bbcf6
JB
250 u32 saveVGACNTRL;
251 u32 saveADPA;
252 u32 saveLVDS;
585fb111
JB
253 u32 savePP_ON_DELAYS;
254 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
255 u32 saveDVOA;
256 u32 saveDVOB;
257 u32 saveDVOC;
258 u32 savePP_ON;
259 u32 savePP_OFF;
260 u32 savePP_CONTROL;
585fb111 261 u32 savePP_DIVISOR;
ba8bbcf6
JB
262 u32 savePFIT_CONTROL;
263 u32 save_palette_a[256];
264 u32 save_palette_b[256];
265 u32 saveFBC_CFB_BASE;
266 u32 saveFBC_LL_BASE;
267 u32 saveFBC_CONTROL;
268 u32 saveFBC_CONTROL2;
0da3ea12
JB
269 u32 saveIER;
270 u32 saveIIR;
271 u32 saveIMR;
1f84e550 272 u32 saveCACHE_MODE_0;
e948e994 273 u32 saveD_STATE;
585fb111 274 u32 saveCG_2D_DIS;
1f84e550 275 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
276 u32 saveSWF0[16];
277 u32 saveSWF1[16];
278 u32 saveSWF2[3];
279 u8 saveMSR;
280 u8 saveSR[8];
123f794f 281 u8 saveGR[25];
ba8bbcf6 282 u8 saveAR_INDEX;
a59e122a 283 u8 saveAR[21];
ba8bbcf6 284 u8 saveDACMASK;
a59e122a 285 u8 saveCR[37];
673a394b
EA
286
287 struct {
288 struct drm_mm gtt_space;
289
0839ccb8 290 struct io_mapping *gtt_mapping;
ab657db1 291 int gtt_mtrr;
0839ccb8 292
673a394b
EA
293 /**
294 * List of objects currently involved in rendering from the
295 * ringbuffer.
296 *
ce44b0ea
EA
297 * Includes buffers having the contents of their GPU caches
298 * flushed, not necessarily primitives. last_rendering_seqno
299 * represents when the rendering involved will be completed.
300 *
673a394b
EA
301 * A reference is held on the buffer while on this list.
302 */
303 struct list_head active_list;
304
305 /**
306 * List of objects which are not in the ringbuffer but which
307 * still have a write_domain which needs to be flushed before
308 * unbinding.
309 *
ce44b0ea
EA
310 * last_rendering_seqno is 0 while an object is in this list.
311 *
673a394b
EA
312 * A reference is held on the buffer while on this list.
313 */
314 struct list_head flushing_list;
315
316 /**
317 * LRU list of objects which are not in the ringbuffer and
318 * are ready to unbind, but are still in the GTT.
319 *
ce44b0ea
EA
320 * last_rendering_seqno is 0 while an object is in this list.
321 *
673a394b
EA
322 * A reference is not held on the buffer while on this list,
323 * as merely being GTT-bound shouldn't prevent its being
324 * freed, and we'll pull it off the list in the free path.
325 */
326 struct list_head inactive_list;
327
328 /**
329 * List of breadcrumbs associated with GPU requests currently
330 * outstanding.
331 */
332 struct list_head request_list;
333
334 /**
335 * We leave the user IRQ off as much as possible,
336 * but this means that requests will finish and never
337 * be retired once the system goes idle. Set a timer to
338 * fire periodically while the ring is running. When it
339 * fires, go retire requests.
340 */
341 struct delayed_work retire_work;
342
343 uint32_t next_gem_seqno;
344
345 /**
346 * Waiting sequence number, if any
347 */
348 uint32_t waiting_gem_seqno;
349
350 /**
351 * Last seq seen at irq time
352 */
353 uint32_t irq_gem_seqno;
354
355 /**
356 * Flag if the X Server, and thus DRM, is not currently in
357 * control of the device.
358 *
359 * This is set between LeaveVT and EnterVT. It needs to be
360 * replaced with a semaphore. It also needs to be
361 * transitioned away from for kernel modesetting.
362 */
363 int suspended;
364
365 /**
366 * Flag if the hardware appears to be wedged.
367 *
368 * This is set when attempts to idle the device timeout.
369 * It prevents command submission from occuring and makes
370 * every pending request fail
371 */
372 int wedged;
373
374 /** Bit 6 swizzling required for X tiling */
375 uint32_t bit_6_swizzle_x;
376 /** Bit 6 swizzling required for Y tiling */
377 uint32_t bit_6_swizzle_y;
71acb5eb
DA
378
379 /* storage for physical objects */
380 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
673a394b 381 } mm;
1da177e4
LT
382} drm_i915_private_t;
383
673a394b
EA
384/** driver private structure attached to each drm_gem_object */
385struct drm_i915_gem_object {
386 struct drm_gem_object *obj;
387
388 /** Current space allocated to this object in the GTT, if any. */
389 struct drm_mm_node *gtt_space;
390
391 /** This object's place on the active/flushing/inactive lists */
392 struct list_head list;
393
394 /**
395 * This is set if the object is on the active or flushing lists
396 * (has pending rendering), and is not set if it's on inactive (ready
397 * to be unbound).
398 */
399 int active;
400
401 /**
402 * This is set if the object has been written to since last bound
403 * to the GTT
404 */
405 int dirty;
406
407 /** AGP memory structure for our GTT binding. */
408 DRM_AGP_MEM *agp_mem;
409
856fa198
EA
410 struct page **pages;
411 int pages_refcount;
673a394b
EA
412
413 /**
414 * Current offset of the object in GTT space.
415 *
416 * This is the same as gtt_space->start
417 */
418 uint32_t gtt_offset;
de151cf6
JB
419 /**
420 * Required alignment for the object
421 */
422 uint32_t gtt_alignment;
423 /**
424 * Fake offset for use by mmap(2)
425 */
426 uint64_t mmap_offset;
427
428 /**
429 * Fence register bits (if any) for this object. Will be set
430 * as needed when mapped into the GTT.
431 * Protected by dev->struct_mutex.
432 */
433 int fence_reg;
673a394b
EA
434
435 /** Boolean whether this object has a valid gtt offset. */
436 int gtt_bound;
437
438 /** How many users have pinned this object in GTT space */
439 int pin_count;
440
441 /** Breadcrumb of last rendering to the buffer. */
442 uint32_t last_rendering_seqno;
443
444 /** Current tiling mode for the object. */
445 uint32_t tiling_mode;
de151cf6 446 uint32_t stride;
673a394b 447
ba1eb1d8
KP
448 /** AGP mapping type (AGP_USER_MEMORY or AGP_USER_CACHED_MEMORY */
449 uint32_t agp_type;
450
673a394b 451 /**
e47c68e9
EA
452 * If present, while GEM_DOMAIN_CPU is in the read domain this array
453 * flags which individual pages are valid.
673a394b
EA
454 */
455 uint8_t *page_cpu_valid;
79e53945
JB
456
457 /** User space pin count and filp owning the pin */
458 uint32_t user_pin_count;
459 struct drm_file *pin_filp;
71acb5eb
DA
460
461 /** for phy allocated objects */
462 struct drm_i915_gem_phys_object *phys_obj;
b70d11da
KH
463
464 /**
465 * Used for checking the object doesn't appear more than once
466 * in an execbuffer object list.
467 */
468 int in_execbuffer;
673a394b
EA
469};
470
471/**
472 * Request queue structure.
473 *
474 * The request queue allows us to note sequence numbers that have been emitted
475 * and may be associated with active buffers to be retired.
476 *
477 * By keeping this list, we can avoid having to do questionable
478 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
479 * an emission time with seqnos for tracking how far ahead of the GPU we are.
480 */
481struct drm_i915_gem_request {
482 /** GEM sequence number associated with this request. */
483 uint32_t seqno;
484
485 /** Time at which this request was emitted, in jiffies. */
486 unsigned long emitted_jiffies;
487
673a394b
EA
488 struct list_head list;
489};
490
491struct drm_i915_file_private {
492 struct {
493 uint32_t last_gem_seqno;
494 uint32_t last_gem_throttle_seqno;
495 } mm;
496};
497
79e53945
JB
498enum intel_chip_family {
499 CHIP_I8XX = 0x01,
500 CHIP_I9XX = 0x02,
501 CHIP_I915 = 0x04,
502 CHIP_I965 = 0x08,
503};
504
c153f45f 505extern struct drm_ioctl_desc i915_ioctls[];
b3a83639 506extern int i915_max_ioctl;
79e53945 507extern unsigned int i915_fbpercrtc;
b3a83639 508
7c1c2871
DA
509extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
510extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
511
1da177e4 512 /* i915_dma.c */
84b1fd10 513extern void i915_kernel_lost_context(struct drm_device * dev);
22eae947 514extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 515extern int i915_driver_unload(struct drm_device *);
673a394b 516extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
84b1fd10 517extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac
EA
518extern void i915_driver_preclose(struct drm_device *dev,
519 struct drm_file *file_priv);
673a394b
EA
520extern void i915_driver_postclose(struct drm_device *dev,
521 struct drm_file *file_priv);
84b1fd10 522extern int i915_driver_device_is_agp(struct drm_device * dev);
0d6aa60b
DA
523extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
524 unsigned long arg);
673a394b 525extern int i915_emit_box(struct drm_device *dev,
201361a5 526 struct drm_clip_rect *boxes,
673a394b 527 int i, int DR1, int DR4);
af6061af 528
1da177e4 529/* i915_irq.c */
c153f45f
EA
530extern int i915_irq_emit(struct drm_device *dev, void *data,
531 struct drm_file *file_priv);
532extern int i915_irq_wait(struct drm_device *dev, void *data,
533 struct drm_file *file_priv);
673a394b
EA
534void i915_user_irq_get(struct drm_device *dev);
535void i915_user_irq_put(struct drm_device *dev);
79e53945 536extern void i915_enable_interrupt (struct drm_device *dev);
1da177e4
LT
537
538extern irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS);
84b1fd10 539extern void i915_driver_irq_preinstall(struct drm_device * dev);
0a3e67a4 540extern int i915_driver_irq_postinstall(struct drm_device *dev);
84b1fd10 541extern void i915_driver_irq_uninstall(struct drm_device * dev);
c153f45f
EA
542extern int i915_vblank_pipe_set(struct drm_device *dev, void *data,
543 struct drm_file *file_priv);
544extern int i915_vblank_pipe_get(struct drm_device *dev, void *data,
545 struct drm_file *file_priv);
0a3e67a4
JB
546extern int i915_enable_vblank(struct drm_device *dev, int crtc);
547extern void i915_disable_vblank(struct drm_device *dev, int crtc);
548extern u32 i915_get_vblank_counter(struct drm_device *dev, int crtc);
9880b7a5 549extern u32 gm45_get_vblank_counter(struct drm_device *dev, int crtc);
c153f45f
EA
550extern int i915_vblank_swap(struct drm_device *dev, void *data,
551 struct drm_file *file_priv);
8ee1c3db 552extern void i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask);
1da177e4 553
7c463586
KP
554void
555i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
556
557void
558i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
559
560
1da177e4 561/* i915_mem.c */
c153f45f
EA
562extern int i915_mem_alloc(struct drm_device *dev, void *data,
563 struct drm_file *file_priv);
564extern int i915_mem_free(struct drm_device *dev, void *data,
565 struct drm_file *file_priv);
566extern int i915_mem_init_heap(struct drm_device *dev, void *data,
567 struct drm_file *file_priv);
568extern int i915_mem_destroy_heap(struct drm_device *dev, void *data,
569 struct drm_file *file_priv);
1da177e4 570extern void i915_mem_takedown(struct mem_block **heap);
84b1fd10 571extern void i915_mem_release(struct drm_device * dev,
6c340eac 572 struct drm_file *file_priv, struct mem_block *heap);
673a394b
EA
573/* i915_gem.c */
574int i915_gem_init_ioctl(struct drm_device *dev, void *data,
575 struct drm_file *file_priv);
576int i915_gem_create_ioctl(struct drm_device *dev, void *data,
577 struct drm_file *file_priv);
578int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
579 struct drm_file *file_priv);
580int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
581 struct drm_file *file_priv);
582int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
583 struct drm_file *file_priv);
de151cf6
JB
584int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
585 struct drm_file *file_priv);
673a394b
EA
586int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
587 struct drm_file *file_priv);
588int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
589 struct drm_file *file_priv);
590int i915_gem_execbuffer(struct drm_device *dev, void *data,
591 struct drm_file *file_priv);
592int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
593 struct drm_file *file_priv);
594int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
595 struct drm_file *file_priv);
596int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
597 struct drm_file *file_priv);
598int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
599 struct drm_file *file_priv);
600int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
601 struct drm_file *file_priv);
602int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
603 struct drm_file *file_priv);
604int i915_gem_set_tiling(struct drm_device *dev, void *data,
605 struct drm_file *file_priv);
606int i915_gem_get_tiling(struct drm_device *dev, void *data,
607 struct drm_file *file_priv);
5a125c3c
EA
608int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
609 struct drm_file *file_priv);
673a394b 610void i915_gem_load(struct drm_device *dev);
673a394b
EA
611int i915_gem_init_object(struct drm_gem_object *obj);
612void i915_gem_free_object(struct drm_gem_object *obj);
613int i915_gem_object_pin(struct drm_gem_object *obj, uint32_t alignment);
614void i915_gem_object_unpin(struct drm_gem_object *obj);
0f973f27 615int i915_gem_object_unbind(struct drm_gem_object *obj);
673a394b
EA
616void i915_gem_lastclose(struct drm_device *dev);
617uint32_t i915_get_gem_seqno(struct drm_device *dev);
618void i915_gem_retire_requests(struct drm_device *dev);
619void i915_gem_retire_work_handler(struct work_struct *work);
620void i915_gem_clflush_object(struct drm_gem_object *obj);
79e53945
JB
621int i915_gem_object_set_domain(struct drm_gem_object *obj,
622 uint32_t read_domains,
623 uint32_t write_domain);
624int i915_gem_init_ringbuffer(struct drm_device *dev);
625void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
626int i915_gem_do_init(struct drm_device *dev, unsigned long start,
627 unsigned long end);
5669fcac 628int i915_gem_idle(struct drm_device *dev);
de151cf6 629int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
79e53945
JB
630int i915_gem_object_set_to_gtt_domain(struct drm_gem_object *obj,
631 int write);
71acb5eb
DA
632int i915_gem_attach_phys_object(struct drm_device *dev,
633 struct drm_gem_object *obj, int id);
634void i915_gem_detach_phys_object(struct drm_device *dev,
635 struct drm_gem_object *obj);
636void i915_gem_free_all_phys_object(struct drm_device *dev);
673a394b
EA
637
638/* i915_gem_tiling.c */
639void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
640
641/* i915_gem_debug.c */
642void i915_gem_dump_object(struct drm_gem_object *obj, int len,
643 const char *where, uint32_t mark);
644#if WATCH_INACTIVE
645void i915_verify_inactive(struct drm_device *dev, char *file, int line);
646#else
647#define i915_verify_inactive(dev, file, line)
648#endif
649void i915_gem_object_check_coherency(struct drm_gem_object *obj, int handle);
650void i915_gem_dump_object(struct drm_gem_object *obj, int len,
651 const char *where, uint32_t mark);
652void i915_dump_lru(struct drm_device *dev, const char *where);
1da177e4 653
2017263e
BG
654/* i915_debugfs.c */
655int i915_gem_debugfs_init(struct drm_minor *minor);
656void i915_gem_debugfs_cleanup(struct drm_minor *minor);
657
317c35d1
JB
658/* i915_suspend.c */
659extern int i915_save_state(struct drm_device *dev);
660extern int i915_restore_state(struct drm_device *dev);
0a3e67a4
JB
661
662/* i915_suspend.c */
663extern int i915_save_state(struct drm_device *dev);
664extern int i915_restore_state(struct drm_device *dev);
317c35d1 665
65e082c9 666#ifdef CONFIG_ACPI
8ee1c3db
MG
667/* i915_opregion.c */
668extern int intel_opregion_init(struct drm_device *dev);
669extern void intel_opregion_free(struct drm_device *dev);
670extern void opregion_asle_intr(struct drm_device *dev);
671extern void opregion_enable_asle(struct drm_device *dev);
65e082c9
LB
672#else
673static inline int intel_opregion_init(struct drm_device *dev) { return 0; }
674static inline void intel_opregion_free(struct drm_device *dev) { return; }
675static inline void opregion_asle_intr(struct drm_device *dev) { return; }
676static inline void opregion_enable_asle(struct drm_device *dev) { return; }
677#endif
8ee1c3db 678
79e53945
JB
679/* modesetting */
680extern void intel_modeset_init(struct drm_device *dev);
681extern void intel_modeset_cleanup(struct drm_device *dev);
682
546b0974
EA
683/**
684 * Lock test for when it's just for synchronization of ring access.
685 *
686 * In that case, we don't need to do it when GEM is initialized as nobody else
687 * has access to the ring.
688 */
689#define RING_LOCK_TEST_WITH_RETURN(dev, file_priv) do { \
690 if (((drm_i915_private_t *)dev->dev_private)->ring.ring_obj == NULL) \
691 LOCK_TEST_WITH_RETURN(dev, file_priv); \
692} while (0)
693
3043c60c
EA
694#define I915_READ(reg) readl(dev_priv->regs + (reg))
695#define I915_WRITE(reg, val) writel(val, dev_priv->regs + (reg))
696#define I915_READ16(reg) readw(dev_priv->regs + (reg))
697#define I915_WRITE16(reg, val) writel(val, dev_priv->regs + (reg))
698#define I915_READ8(reg) readb(dev_priv->regs + (reg))
699#define I915_WRITE8(reg, val) writeb(val, dev_priv->regs + (reg))
de151cf6
JB
700#ifdef writeq
701#define I915_WRITE64(reg, val) writeq(val, dev_priv->regs + (reg))
702#else
703#define I915_WRITE64(reg, val) (writel(val, dev_priv->regs + (reg)), \
704 writel(upper_32_bits(val), dev_priv->regs + \
705 (reg) + 4))
706#endif
7d57382e 707#define POSTING_READ(reg) (void)I915_READ(reg)
1da177e4
LT
708
709#define I915_VERBOSE 0
710
711#define RING_LOCALS unsigned int outring, ringmask, outcount; \
712 volatile char *virt;
713
714#define BEGIN_LP_RING(n) do { \
715 if (I915_VERBOSE) \
3e684eae
MN
716 DRM_DEBUG("BEGIN_LP_RING(%d)\n", (n)); \
717 if (dev_priv->ring.space < (n)*4) \
bf9d8929 718 i915_wait_ring(dev, (n)*4, __func__); \
1da177e4
LT
719 outcount = 0; \
720 outring = dev_priv->ring.tail; \
721 ringmask = dev_priv->ring.tail_mask; \
722 virt = dev_priv->ring.virtual_start; \
723} while (0)
724
725#define OUT_RING(n) do { \
726 if (I915_VERBOSE) DRM_DEBUG(" OUT_RING %x\n", (int)(n)); \
c29b669c 727 *(volatile unsigned int *)(virt + outring) = (n); \
1da177e4
LT
728 outcount++; \
729 outring += 4; \
730 outring &= ringmask; \
731} while (0)
732
733#define ADVANCE_LP_RING() do { \
734 if (I915_VERBOSE) DRM_DEBUG("ADVANCE_LP_RING %x\n", outring); \
735 dev_priv->ring.tail = outring; \
736 dev_priv->ring.space -= outcount * 4; \
585fb111 737 I915_WRITE(PRB0_TAIL, outring); \
1da177e4
LT
738} while(0)
739
ba8bbcf6 740/**
585fb111
JB
741 * Reads a dword out of the status page, which is written to from the command
742 * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or
743 * MI_STORE_DATA_IMM.
ba8bbcf6 744 *
585fb111 745 * The following dwords have a reserved meaning:
0cdad7e8
KP
746 * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes.
747 * 0x04: ring 0 head pointer
748 * 0x05: ring 1 head pointer (915-class)
749 * 0x06: ring 2 head pointer (915-class)
750 * 0x10-0x1b: Context status DWords (GM45)
751 * 0x1f: Last written status offset. (GM45)
ba8bbcf6 752 *
0cdad7e8 753 * The area from dword 0x20 to 0x3ff is available for driver usage.
ba8bbcf6 754 */
585fb111 755#define READ_HWSP(dev_priv, reg) (((volatile u32*)(dev_priv->hw_status_page))[reg])
0baf823a 756#define READ_BREADCRUMB(dev_priv) READ_HWSP(dev_priv, I915_BREADCRUMB_INDEX)
0cdad7e8 757#define I915_GEM_HWS_INDEX 0x20
0baf823a 758#define I915_BREADCRUMB_INDEX 0x21
ba8bbcf6 759
585fb111 760extern int i915_wait_ring(struct drm_device * dev, int n, const char *caller);
ba8bbcf6
JB
761
762#define IS_I830(dev) ((dev)->pci_device == 0x3577)
763#define IS_845G(dev) ((dev)->pci_device == 0x2562)
764#define IS_I85X(dev) ((dev)->pci_device == 0x3582)
765#define IS_I855(dev) ((dev)->pci_device == 0x3582)
766#define IS_I865G(dev) ((dev)->pci_device == 0x2572)
767
4d1f7888 768#define IS_I915G(dev) ((dev)->pci_device == 0x2582 || (dev)->pci_device == 0x258a)
ba8bbcf6
JB
769#define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
770#define IS_I945G(dev) ((dev)->pci_device == 0x2772)
3bf48468
JB
771#define IS_I945GM(dev) ((dev)->pci_device == 0x27A2 ||\
772 (dev)->pci_device == 0x27AE)
ba8bbcf6
JB
773#define IS_I965G(dev) ((dev)->pci_device == 0x2972 || \
774 (dev)->pci_device == 0x2982 || \
775 (dev)->pci_device == 0x2992 || \
776 (dev)->pci_device == 0x29A2 || \
777 (dev)->pci_device == 0x2A02 || \
5f5f9d4c 778 (dev)->pci_device == 0x2A12 || \
d3adbc0c
ZW
779 (dev)->pci_device == 0x2A42 || \
780 (dev)->pci_device == 0x2E02 || \
781 (dev)->pci_device == 0x2E12 || \
782 (dev)->pci_device == 0x2E22)
ba8bbcf6
JB
783
784#define IS_I965GM(dev) ((dev)->pci_device == 0x2A02)
785
b9bfdfe6 786#define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
5f5f9d4c 787
d3adbc0c
ZW
788#define IS_G4X(dev) ((dev)->pci_device == 0x2E02 || \
789 (dev)->pci_device == 0x2E12 || \
60fd99e3
EA
790 (dev)->pci_device == 0x2E22 || \
791 IS_GM45(dev))
d3adbc0c 792
2177832f
SL
793#define IS_IGDG(dev) ((dev)->pci_device == 0xa001)
794#define IS_IGDGM(dev) ((dev)->pci_device == 0xa011)
795#define IS_IGD(dev) (IS_IGDG(dev) || IS_IGDGM(dev))
796
ba8bbcf6
JB
797#define IS_G33(dev) ((dev)->pci_device == 0x29C2 || \
798 (dev)->pci_device == 0x29B2 || \
2177832f
SL
799 (dev)->pci_device == 0x29D2 || \
800 (IS_IGD(dev)))
ba8bbcf6
JB
801
802#define IS_I9XX(dev) (IS_I915G(dev) || IS_I915GM(dev) || IS_I945G(dev) || \
803 IS_I945GM(dev) || IS_I965G(dev) || IS_G33(dev))
804
805#define IS_MOBILE(dev) (IS_I830(dev) || IS_I85X(dev) || IS_I915GM(dev) || \
2177832f
SL
806 IS_I945GM(dev) || IS_I965GM(dev) || IS_GM45(dev) || \
807 IS_IGD(dev))
ba8bbcf6 808
b9bfdfe6 809#define I915_NEED_GFX_HWS(dev) (IS_G33(dev) || IS_GM45(dev) || IS_G4X(dev))
0f973f27
JB
810/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
811 * rows, which changed the alignment requirements and fence programming.
812 */
813#define HAS_128_BYTE_Y_TILING(dev) (IS_I9XX(dev) && !(IS_I915G(dev) || \
814 IS_I915GM(dev)))
7d57382e 815#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev))
5ca58282 816#define I915_HAS_HOTPLUG(dev) (IS_I945G(dev) || IS_I945GM(dev) || IS_I965G(dev))
b39d50e5 817
ba8bbcf6 818#define PRIMARY_RINGBUFFER_SIZE (128*1024)
0d6aa60b 819
1da177e4 820#endif