]> bbs.cooldavid.org Git - net-next-2.6.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/i915: Fix 82854 PCI ID, and treat it like other 85X
[net-next-2.6.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
585fb111 33#include "i915_reg.h"
79e53945 34#include "intel_bios.h"
0839ccb8 35#include <linux/io-mapping.h>
585fb111 36
1da177e4
LT
37/* General customization:
38 */
39
40#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
41
42#define DRIVER_NAME "i915"
43#define DRIVER_DESC "Intel Graphics"
673a394b 44#define DRIVER_DATE "20080730"
1da177e4 45
317c35d1
JB
46enum pipe {
47 PIPE_A = 0,
48 PIPE_B,
49};
50
80824003
JB
51enum plane {
52 PLANE_A = 0,
53 PLANE_B,
54};
55
52440211
KP
56#define I915_NUM_PIPE 2
57
1da177e4
LT
58/* Interface history:
59 *
60 * 1.1: Original.
0d6aa60b
DA
61 * 1.2: Add Power Management
62 * 1.3: Add vblank support
de227f5f 63 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 64 * 1.5: Add vblank pipe configuration
2228ed67
MD
65 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
66 * - Support vertical blank on secondary display pipe
1da177e4
LT
67 */
68#define DRIVER_MAJOR 1
2228ed67 69#define DRIVER_MINOR 6
1da177e4
LT
70#define DRIVER_PATCHLEVEL 0
71
673a394b
EA
72#define WATCH_COHERENCY 0
73#define WATCH_BUF 0
74#define WATCH_EXEC 0
75#define WATCH_LRU 0
76#define WATCH_RELOC 0
77#define WATCH_INACTIVE 0
78#define WATCH_PWRITE 0
79
71acb5eb
DA
80#define I915_GEM_PHYS_CURSOR_0 1
81#define I915_GEM_PHYS_CURSOR_1 2
82#define I915_GEM_PHYS_OVERLAY_REGS 3
83#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
84
85struct drm_i915_gem_phys_object {
86 int id;
87 struct page **page_list;
88 drm_dma_handle_t *handle;
89 struct drm_gem_object *cur_obj;
90};
91
1da177e4 92typedef struct _drm_i915_ring_buffer {
1da177e4
LT
93 unsigned long Size;
94 u8 *virtual_start;
95 int head;
96 int tail;
97 int space;
98 drm_local_map_t map;
673a394b 99 struct drm_gem_object *ring_obj;
1da177e4
LT
100} drm_i915_ring_buffer_t;
101
102struct mem_block {
103 struct mem_block *next;
104 struct mem_block *prev;
105 int start;
106 int size;
6c340eac 107 struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
1da177e4
LT
108};
109
0a3e67a4
JB
110struct opregion_header;
111struct opregion_acpi;
112struct opregion_swsci;
113struct opregion_asle;
114
8ee1c3db
MG
115struct intel_opregion {
116 struct opregion_header *header;
117 struct opregion_acpi *acpi;
118 struct opregion_swsci *swsci;
119 struct opregion_asle *asle;
120 int enabled;
121};
122
7c1c2871
DA
123struct drm_i915_master_private {
124 drm_local_map_t *sarea;
125 struct _drm_i915_sarea *sarea_priv;
126};
de151cf6
JB
127#define I915_FENCE_REG_NONE -1
128
129struct drm_i915_fence_reg {
130 struct drm_gem_object *obj;
131};
7c1c2871 132
9b9d172d 133struct sdvo_device_mapping {
134 u8 dvo_port;
135 u8 slave_addr;
136 u8 dvo_wiring;
137 u8 initialized;
138};
139
63eeaf38
JB
140struct drm_i915_error_state {
141 u32 eir;
142 u32 pgtbl_er;
143 u32 pipeastat;
144 u32 pipebstat;
145 u32 ipeir;
146 u32 ipehr;
147 u32 instdone;
148 u32 acthd;
149 u32 instpm;
150 u32 instps;
151 u32 instdone1;
152 u32 seqno;
9df30794 153 u64 bbaddr;
63eeaf38 154 struct timeval time;
9df30794
CW
155 struct drm_i915_error_object {
156 int page_count;
157 u32 gtt_offset;
158 u32 *pages[0];
159 } *ringbuffer, *batchbuffer[2];
160 struct drm_i915_error_buffer {
161 size_t size;
162 u32 name;
163 u32 seqno;
164 u32 gtt_offset;
165 u32 read_domains;
166 u32 write_domain;
167 u32 fence_reg;
168 s32 pinned:2;
169 u32 tiling:2;
170 u32 dirty:1;
171 u32 purgeable:1;
172 } *active_bo;
173 u32 active_bo_count;
63eeaf38
JB
174};
175
e70236a8
JB
176struct drm_i915_display_funcs {
177 void (*dpms)(struct drm_crtc *crtc, int mode);
178 bool (*fbc_enabled)(struct drm_crtc *crtc);
179 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
180 void (*disable_fbc)(struct drm_device *dev);
181 int (*get_display_clock_speed)(struct drm_device *dev);
182 int (*get_fifo_size)(struct drm_device *dev, int plane);
183 void (*update_wm)(struct drm_device *dev, int planea_clock,
184 int planeb_clock, int sr_hdisplay, int pixel_size);
185 /* clock updates for mode set */
186 /* cursor updates */
187 /* render clock increase/decrease */
188 /* display clock increase/decrease */
189 /* pll clock increase/decrease */
190 /* clock gating init */
191};
192
02e792fb
DV
193struct intel_overlay;
194
cfdf1fa2
KH
195struct intel_device_info {
196 u8 is_mobile : 1;
197 u8 is_i8xx : 1;
5ce8ba7c 198 u8 is_i85x : 1;
cfdf1fa2
KH
199 u8 is_i915g : 1;
200 u8 is_i9xx : 1;
201 u8 is_i945gm : 1;
202 u8 is_i965g : 1;
203 u8 is_i965gm : 1;
204 u8 is_g33 : 1;
205 u8 need_gfx_hws : 1;
206 u8 is_g4x : 1;
207 u8 is_pineview : 1;
208 u8 is_ironlake : 1;
59f2d0fc 209 u8 is_gen6 : 1;
cfdf1fa2
KH
210 u8 has_fbc : 1;
211 u8 has_rc6 : 1;
212 u8 has_pipe_cxsr : 1;
213 u8 has_hotplug : 1;
b295d1b6 214 u8 cursor_needs_physical : 1;
cfdf1fa2
KH
215};
216
b5e50c3f
JB
217enum no_fbc_reason {
218 FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
219 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
220 FBC_MODE_TOO_LARGE, /* mode too large for compression */
221 FBC_BAD_PLANE, /* fbc not supported on plane */
222 FBC_NOT_TILED, /* buffer not tiled */
223};
224
1da177e4 225typedef struct drm_i915_private {
673a394b
EA
226 struct drm_device *dev;
227
cfdf1fa2
KH
228 const struct intel_device_info *info;
229
ac5c4e76
DA
230 int has_gem;
231
3043c60c 232 void __iomem *regs;
1da177e4 233
ec2a4c3f 234 struct pci_dev *bridge_dev;
1da177e4
LT
235 drm_i915_ring_buffer_t ring;
236
9c8da5eb 237 drm_dma_handle_t *status_page_dmah;
1da177e4 238 void *hw_status_page;
1da177e4 239 dma_addr_t dma_status_page;
0a3e67a4 240 uint32_t counter;
dc7a9319
WZ
241 unsigned int status_gfx_addr;
242 drm_local_map_t hws_map;
673a394b 243 struct drm_gem_object *hws_obj;
97f5ab66 244 struct drm_gem_object *pwrctx;
1da177e4 245
d7658989
JB
246 struct resource mch_res;
247
a6b54f3f 248 unsigned int cpp;
1da177e4
LT
249 int back_offset;
250 int front_offset;
251 int current_page;
252 int page_flipping;
1da177e4
LT
253
254 wait_queue_head_t irq_queue;
255 atomic_t irq_received;
ed4cb414
EA
256 /** Protects user_irq_refcount and irq_mask_reg */
257 spinlock_t user_irq_lock;
258 /** Refcount for i915_user_irq_get() versus i915_user_irq_put(). */
259 int user_irq_refcount;
9d34e5db 260 u32 trace_irq_seqno;
ed4cb414
EA
261 /** Cached value of IMR to avoid reads in updating the bitfield */
262 u32 irq_mask_reg;
7c463586 263 u32 pipestat[2];
f2b115e6 264 /** splitted irq regs for graphics and display engine on Ironlake,
036a4a7d
ZW
265 irq_mask_reg is still used for display irq. */
266 u32 gt_irq_mask_reg;
267 u32 gt_irq_enable_reg;
268 u32 de_irq_enable_reg;
c650156a
ZW
269 u32 pch_irq_mask_reg;
270 u32 pch_irq_enable_reg;
1da177e4 271
5ca58282
JB
272 u32 hotplug_supported_mask;
273 struct work_struct hotplug_work;
274
1da177e4
LT
275 int tex_lru_log_granularity;
276 int allow_batchbuffer;
277 struct mem_block *agp_heap;
0d6aa60b 278 unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
702880f2 279 int vblank_pipe;
a6b54f3f 280
f65d9421
BG
281 /* For hangcheck timer */
282#define DRM_I915_HANGCHECK_PERIOD 75 /* in jiffies */
283 struct timer_list hangcheck_timer;
284 int hangcheck_count;
285 uint32_t last_acthd;
286
79e53945
JB
287 struct drm_mm vram;
288
80824003
JB
289 unsigned long cfb_size;
290 unsigned long cfb_pitch;
291 int cfb_fence;
292 int cfb_plane;
293
79e53945
JB
294 int irq_enabled;
295
8ee1c3db
MG
296 struct intel_opregion opregion;
297
02e792fb
DV
298 /* overlay */
299 struct intel_overlay *overlay;
300
79e53945
JB
301 /* LVDS info */
302 int backlight_duty_cycle; /* restore backlight to this value */
303 bool panel_wants_dither;
304 struct drm_display_mode *panel_fixed_mode;
88631706
ML
305 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
306 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
79e53945
JB
307
308 /* Feature bits from the VBIOS */
95281e35
HE
309 unsigned int int_tv_support:1;
310 unsigned int lvds_dither:1;
311 unsigned int lvds_vbt:1;
312 unsigned int int_crt_support:1;
43565a06 313 unsigned int lvds_use_ssc:1;
32f9d658 314 unsigned int edp_support:1;
43565a06 315 int lvds_ssc_freq;
500a8cc4 316 int edp_bpp;
79e53945 317
c1c7af60
JB
318 struct notifier_block lid_notifier;
319
29874f44 320 int crt_ddc_bus; /* 0 = unknown, else GPIO to use for CRT DDC */
de151cf6
JB
321 struct drm_i915_fence_reg fence_regs[16]; /* assume 965 */
322 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
323 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
324
7662c8bd
SL
325 unsigned int fsb_freq, mem_freq;
326
63eeaf38
JB
327 spinlock_t error_lock;
328 struct drm_i915_error_state *first_error;
8a905236 329 struct work_struct error_work;
9c9fe1f8 330 struct workqueue_struct *wq;
63eeaf38 331
e70236a8
JB
332 /* Display functions */
333 struct drm_i915_display_funcs display;
334
ba8bbcf6 335 /* Register state */
c9354c85 336 bool modeset_on_lid;
ba8bbcf6
JB
337 u8 saveLBB;
338 u32 saveDSPACNTR;
339 u32 saveDSPBCNTR;
e948e994 340 u32 saveDSPARB;
461cba2d 341 u32 saveHWS;
ba8bbcf6
JB
342 u32 savePIPEACONF;
343 u32 savePIPEBCONF;
344 u32 savePIPEASRC;
345 u32 savePIPEBSRC;
346 u32 saveFPA0;
347 u32 saveFPA1;
348 u32 saveDPLL_A;
349 u32 saveDPLL_A_MD;
350 u32 saveHTOTAL_A;
351 u32 saveHBLANK_A;
352 u32 saveHSYNC_A;
353 u32 saveVTOTAL_A;
354 u32 saveVBLANK_A;
355 u32 saveVSYNC_A;
356 u32 saveBCLRPAT_A;
5586c8bc 357 u32 saveTRANSACONF;
42048781
ZW
358 u32 saveTRANS_HTOTAL_A;
359 u32 saveTRANS_HBLANK_A;
360 u32 saveTRANS_HSYNC_A;
361 u32 saveTRANS_VTOTAL_A;
362 u32 saveTRANS_VBLANK_A;
363 u32 saveTRANS_VSYNC_A;
0da3ea12 364 u32 savePIPEASTAT;
ba8bbcf6
JB
365 u32 saveDSPASTRIDE;
366 u32 saveDSPASIZE;
367 u32 saveDSPAPOS;
585fb111 368 u32 saveDSPAADDR;
ba8bbcf6
JB
369 u32 saveDSPASURF;
370 u32 saveDSPATILEOFF;
371 u32 savePFIT_PGM_RATIOS;
0eb96d6e 372 u32 saveBLC_HIST_CTL;
ba8bbcf6
JB
373 u32 saveBLC_PWM_CTL;
374 u32 saveBLC_PWM_CTL2;
42048781
ZW
375 u32 saveBLC_CPU_PWM_CTL;
376 u32 saveBLC_CPU_PWM_CTL2;
ba8bbcf6
JB
377 u32 saveFPB0;
378 u32 saveFPB1;
379 u32 saveDPLL_B;
380 u32 saveDPLL_B_MD;
381 u32 saveHTOTAL_B;
382 u32 saveHBLANK_B;
383 u32 saveHSYNC_B;
384 u32 saveVTOTAL_B;
385 u32 saveVBLANK_B;
386 u32 saveVSYNC_B;
387 u32 saveBCLRPAT_B;
5586c8bc 388 u32 saveTRANSBCONF;
42048781
ZW
389 u32 saveTRANS_HTOTAL_B;
390 u32 saveTRANS_HBLANK_B;
391 u32 saveTRANS_HSYNC_B;
392 u32 saveTRANS_VTOTAL_B;
393 u32 saveTRANS_VBLANK_B;
394 u32 saveTRANS_VSYNC_B;
0da3ea12 395 u32 savePIPEBSTAT;
ba8bbcf6
JB
396 u32 saveDSPBSTRIDE;
397 u32 saveDSPBSIZE;
398 u32 saveDSPBPOS;
585fb111 399 u32 saveDSPBADDR;
ba8bbcf6
JB
400 u32 saveDSPBSURF;
401 u32 saveDSPBTILEOFF;
585fb111
JB
402 u32 saveVGA0;
403 u32 saveVGA1;
404 u32 saveVGA_PD;
ba8bbcf6
JB
405 u32 saveVGACNTRL;
406 u32 saveADPA;
407 u32 saveLVDS;
585fb111
JB
408 u32 savePP_ON_DELAYS;
409 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
410 u32 saveDVOA;
411 u32 saveDVOB;
412 u32 saveDVOC;
413 u32 savePP_ON;
414 u32 savePP_OFF;
415 u32 savePP_CONTROL;
585fb111 416 u32 savePP_DIVISOR;
ba8bbcf6
JB
417 u32 savePFIT_CONTROL;
418 u32 save_palette_a[256];
419 u32 save_palette_b[256];
06027f91 420 u32 saveDPFC_CB_BASE;
ba8bbcf6
JB
421 u32 saveFBC_CFB_BASE;
422 u32 saveFBC_LL_BASE;
423 u32 saveFBC_CONTROL;
424 u32 saveFBC_CONTROL2;
0da3ea12
JB
425 u32 saveIER;
426 u32 saveIIR;
427 u32 saveIMR;
42048781
ZW
428 u32 saveDEIER;
429 u32 saveDEIMR;
430 u32 saveGTIER;
431 u32 saveGTIMR;
432 u32 saveFDI_RXA_IMR;
433 u32 saveFDI_RXB_IMR;
1f84e550 434 u32 saveCACHE_MODE_0;
1f84e550 435 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
436 u32 saveSWF0[16];
437 u32 saveSWF1[16];
438 u32 saveSWF2[3];
439 u8 saveMSR;
440 u8 saveSR[8];
123f794f 441 u8 saveGR[25];
ba8bbcf6 442 u8 saveAR_INDEX;
a59e122a 443 u8 saveAR[21];
ba8bbcf6 444 u8 saveDACMASK;
a59e122a 445 u8 saveCR[37];
79f11c19 446 uint64_t saveFENCE[16];
1fd1c624
EA
447 u32 saveCURACNTR;
448 u32 saveCURAPOS;
449 u32 saveCURABASE;
450 u32 saveCURBCNTR;
451 u32 saveCURBPOS;
452 u32 saveCURBBASE;
453 u32 saveCURSIZE;
a4fc5ed6
KP
454 u32 saveDP_B;
455 u32 saveDP_C;
456 u32 saveDP_D;
457 u32 savePIPEA_GMCH_DATA_M;
458 u32 savePIPEB_GMCH_DATA_M;
459 u32 savePIPEA_GMCH_DATA_N;
460 u32 savePIPEB_GMCH_DATA_N;
461 u32 savePIPEA_DP_LINK_M;
462 u32 savePIPEB_DP_LINK_M;
463 u32 savePIPEA_DP_LINK_N;
464 u32 savePIPEB_DP_LINK_N;
42048781
ZW
465 u32 saveFDI_RXA_CTL;
466 u32 saveFDI_TXA_CTL;
467 u32 saveFDI_RXB_CTL;
468 u32 saveFDI_TXB_CTL;
469 u32 savePFA_CTL_1;
470 u32 savePFB_CTL_1;
471 u32 savePFA_WIN_SZ;
472 u32 savePFB_WIN_SZ;
473 u32 savePFA_WIN_POS;
474 u32 savePFB_WIN_POS;
5586c8bc
ZW
475 u32 savePCH_DREF_CONTROL;
476 u32 saveDISP_ARB_CTL;
477 u32 savePIPEA_DATA_M1;
478 u32 savePIPEA_DATA_N1;
479 u32 savePIPEA_LINK_M1;
480 u32 savePIPEA_LINK_N1;
481 u32 savePIPEB_DATA_M1;
482 u32 savePIPEB_DATA_N1;
483 u32 savePIPEB_LINK_M1;
484 u32 savePIPEB_LINK_N1;
b5b72e89 485 u32 saveMCHBAR_RENDER_STANDBY;
673a394b
EA
486
487 struct {
488 struct drm_mm gtt_space;
489
0839ccb8 490 struct io_mapping *gtt_mapping;
ab657db1 491 int gtt_mtrr;
0839ccb8 492
31169714
CW
493 /**
494 * Membership on list of all loaded devices, used to evict
495 * inactive buffers under memory pressure.
496 *
497 * Modifications should only be done whilst holding the
498 * shrink_list_lock spinlock.
499 */
500 struct list_head shrink_list;
501
673a394b
EA
502 /**
503 * List of objects currently involved in rendering from the
504 * ringbuffer.
505 *
ce44b0ea
EA
506 * Includes buffers having the contents of their GPU caches
507 * flushed, not necessarily primitives. last_rendering_seqno
508 * represents when the rendering involved will be completed.
509 *
673a394b
EA
510 * A reference is held on the buffer while on this list.
511 */
5e118f41 512 spinlock_t active_list_lock;
673a394b
EA
513 struct list_head active_list;
514
515 /**
516 * List of objects which are not in the ringbuffer but which
517 * still have a write_domain which needs to be flushed before
518 * unbinding.
519 *
ce44b0ea
EA
520 * last_rendering_seqno is 0 while an object is in this list.
521 *
673a394b
EA
522 * A reference is held on the buffer while on this list.
523 */
524 struct list_head flushing_list;
525
99fcb766
DV
526 /**
527 * List of objects currently pending a GPU write flush.
528 *
529 * All elements on this list will belong to either the
530 * active_list or flushing_list, last_rendering_seqno can
531 * be used to differentiate between the two elements.
532 */
533 struct list_head gpu_write_list;
534
673a394b
EA
535 /**
536 * LRU list of objects which are not in the ringbuffer and
537 * are ready to unbind, but are still in the GTT.
538 *
ce44b0ea
EA
539 * last_rendering_seqno is 0 while an object is in this list.
540 *
673a394b
EA
541 * A reference is not held on the buffer while on this list,
542 * as merely being GTT-bound shouldn't prevent its being
543 * freed, and we'll pull it off the list in the free path.
544 */
545 struct list_head inactive_list;
546
a09ba7fa
EA
547 /** LRU list of objects with fence regs on them. */
548 struct list_head fence_list;
549
673a394b
EA
550 /**
551 * List of breadcrumbs associated with GPU requests currently
552 * outstanding.
553 */
554 struct list_head request_list;
555
556 /**
557 * We leave the user IRQ off as much as possible,
558 * but this means that requests will finish and never
559 * be retired once the system goes idle. Set a timer to
560 * fire periodically while the ring is running. When it
561 * fires, go retire requests.
562 */
563 struct delayed_work retire_work;
564
565 uint32_t next_gem_seqno;
566
567 /**
568 * Waiting sequence number, if any
569 */
570 uint32_t waiting_gem_seqno;
571
572 /**
573 * Last seq seen at irq time
574 */
575 uint32_t irq_gem_seqno;
576
577 /**
578 * Flag if the X Server, and thus DRM, is not currently in
579 * control of the device.
580 *
581 * This is set between LeaveVT and EnterVT. It needs to be
582 * replaced with a semaphore. It also needs to be
583 * transitioned away from for kernel modesetting.
584 */
585 int suspended;
586
587 /**
588 * Flag if the hardware appears to be wedged.
589 *
590 * This is set when attempts to idle the device timeout.
591 * It prevents command submission from occuring and makes
592 * every pending request fail
593 */
ba1234d1 594 atomic_t wedged;
673a394b
EA
595
596 /** Bit 6 swizzling required for X tiling */
597 uint32_t bit_6_swizzle_x;
598 /** Bit 6 swizzling required for Y tiling */
599 uint32_t bit_6_swizzle_y;
71acb5eb
DA
600
601 /* storage for physical objects */
602 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
673a394b 603 } mm;
9b9d172d 604 struct sdvo_device_mapping sdvo_mappings[2];
a3e17eb8
ZY
605 /* indicate whether the LVDS_BORDER should be enabled or not */
606 unsigned int lvds_border_bits;
652c393a 607
6b95a207
KH
608 struct drm_crtc *plane_to_crtc_mapping[2];
609 struct drm_crtc *pipe_to_crtc_mapping[2];
610 wait_queue_head_t pending_flip_queue;
611
652c393a
JB
612 /* Reclocking support */
613 bool render_reclock_avail;
614 bool lvds_downclock_avail;
bfac4d67
ZY
615 /* indicate whether the LVDS EDID is OK */
616 bool lvds_edid_good;
18f9ed12
ZY
617 /* indicates the reduced downclock for LVDS*/
618 int lvds_downclock;
652c393a
JB
619 struct work_struct idle_work;
620 struct timer_list idle_timer;
621 bool busy;
622 u16 orig_clock;
6363ee6f
ZY
623 int child_dev_num;
624 struct child_device_config *child_dev;
a2565377 625 struct drm_connector *int_lvds_connector;
f97108d1 626
c4804411 627 bool mchbar_need_disable;
f97108d1
JB
628
629 u8 cur_delay;
630 u8 min_delay;
631 u8 max_delay;
b5e50c3f
JB
632
633 enum no_fbc_reason no_fbc_reason;
1da177e4
LT
634} drm_i915_private_t;
635
673a394b
EA
636/** driver private structure attached to each drm_gem_object */
637struct drm_i915_gem_object {
638 struct drm_gem_object *obj;
639
640 /** Current space allocated to this object in the GTT, if any. */
641 struct drm_mm_node *gtt_space;
642
643 /** This object's place on the active/flushing/inactive lists */
644 struct list_head list;
99fcb766
DV
645 /** This object's place on GPU write list */
646 struct list_head gpu_write_list;
673a394b 647
a09ba7fa
EA
648 /** This object's place on the fenced object LRU */
649 struct list_head fence_list;
650
673a394b
EA
651 /**
652 * This is set if the object is on the active or flushing lists
653 * (has pending rendering), and is not set if it's on inactive (ready
654 * to be unbound).
655 */
656 int active;
657
658 /**
659 * This is set if the object has been written to since last bound
660 * to the GTT
661 */
662 int dirty;
663
664 /** AGP memory structure for our GTT binding. */
665 DRM_AGP_MEM *agp_mem;
666
856fa198
EA
667 struct page **pages;
668 int pages_refcount;
673a394b
EA
669
670 /**
671 * Current offset of the object in GTT space.
672 *
673 * This is the same as gtt_space->start
674 */
675 uint32_t gtt_offset;
e67b8ce1 676
de151cf6
JB
677 /**
678 * Fake offset for use by mmap(2)
679 */
680 uint64_t mmap_offset;
681
682 /**
683 * Fence register bits (if any) for this object. Will be set
684 * as needed when mapped into the GTT.
685 * Protected by dev->struct_mutex.
686 */
687 int fence_reg;
673a394b 688
673a394b
EA
689 /** How many users have pinned this object in GTT space */
690 int pin_count;
691
692 /** Breadcrumb of last rendering to the buffer. */
693 uint32_t last_rendering_seqno;
694
695 /** Current tiling mode for the object. */
696 uint32_t tiling_mode;
de151cf6 697 uint32_t stride;
673a394b 698
280b713b
EA
699 /** Record of address bit 17 of each page at last unbind. */
700 long *bit_17;
701
ba1eb1d8
KP
702 /** AGP mapping type (AGP_USER_MEMORY or AGP_USER_CACHED_MEMORY */
703 uint32_t agp_type;
704
673a394b 705 /**
e47c68e9
EA
706 * If present, while GEM_DOMAIN_CPU is in the read domain this array
707 * flags which individual pages are valid.
673a394b
EA
708 */
709 uint8_t *page_cpu_valid;
79e53945
JB
710
711 /** User space pin count and filp owning the pin */
712 uint32_t user_pin_count;
713 struct drm_file *pin_filp;
71acb5eb
DA
714
715 /** for phy allocated objects */
716 struct drm_i915_gem_phys_object *phys_obj;
b70d11da
KH
717
718 /**
719 * Used for checking the object doesn't appear more than once
720 * in an execbuffer object list.
721 */
722 int in_execbuffer;
3ef94daa
CW
723
724 /**
725 * Advice: are the backing pages purgeable?
726 */
727 int madv;
6b95a207
KH
728
729 /**
730 * Number of crtcs where this object is currently the fb, but
731 * will be page flipped away on the next vblank. When it
732 * reaches 0, dev_priv->pending_flip_queue will be woken up.
733 */
734 atomic_t pending_flip;
673a394b
EA
735};
736
23010e43
DV
737#define to_intel_bo(x) ((struct drm_i915_gem_object *) (x)->driver_private)
738
673a394b
EA
739/**
740 * Request queue structure.
741 *
742 * The request queue allows us to note sequence numbers that have been emitted
743 * and may be associated with active buffers to be retired.
744 *
745 * By keeping this list, we can avoid having to do questionable
746 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
747 * an emission time with seqnos for tracking how far ahead of the GPU we are.
748 */
749struct drm_i915_gem_request {
750 /** GEM sequence number associated with this request. */
751 uint32_t seqno;
752
753 /** Time at which this request was emitted, in jiffies. */
754 unsigned long emitted_jiffies;
755
b962442e 756 /** global list entry for this request */
673a394b 757 struct list_head list;
b962442e
EA
758
759 /** file_priv list entry for this request */
760 struct list_head client_list;
673a394b
EA
761};
762
763struct drm_i915_file_private {
764 struct {
b962442e 765 struct list_head request_list;
673a394b
EA
766 } mm;
767};
768
79e53945
JB
769enum intel_chip_family {
770 CHIP_I8XX = 0x01,
771 CHIP_I9XX = 0x02,
772 CHIP_I915 = 0x04,
773 CHIP_I965 = 0x08,
774};
775
c153f45f 776extern struct drm_ioctl_desc i915_ioctls[];
b3a83639 777extern int i915_max_ioctl;
79e53945 778extern unsigned int i915_fbpercrtc;
652c393a 779extern unsigned int i915_powersave;
33814341 780extern unsigned int i915_lvds_downclock;
b3a83639 781
6a9ee8af
DA
782extern int i915_suspend(struct drm_device *dev, pm_message_t state);
783extern int i915_resume(struct drm_device *dev);
1341d655
BG
784extern void i915_save_display(struct drm_device *dev);
785extern void i915_restore_display(struct drm_device *dev);
7c1c2871
DA
786extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
787extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
788
1da177e4 789 /* i915_dma.c */
84b1fd10 790extern void i915_kernel_lost_context(struct drm_device * dev);
22eae947 791extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 792extern int i915_driver_unload(struct drm_device *);
673a394b 793extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
84b1fd10 794extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac
EA
795extern void i915_driver_preclose(struct drm_device *dev,
796 struct drm_file *file_priv);
673a394b
EA
797extern void i915_driver_postclose(struct drm_device *dev,
798 struct drm_file *file_priv);
84b1fd10 799extern int i915_driver_device_is_agp(struct drm_device * dev);
0d6aa60b
DA
800extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
801 unsigned long arg);
673a394b 802extern int i915_emit_box(struct drm_device *dev,
201361a5 803 struct drm_clip_rect *boxes,
673a394b 804 int i, int DR1, int DR4);
11ed50ec 805extern int i965_reset(struct drm_device *dev, u8 flags);
af6061af 806
1da177e4 807/* i915_irq.c */
f65d9421 808void i915_hangcheck_elapsed(unsigned long data);
9df30794 809void i915_destroy_error_state(struct drm_device *dev);
c153f45f
EA
810extern int i915_irq_emit(struct drm_device *dev, void *data,
811 struct drm_file *file_priv);
812extern int i915_irq_wait(struct drm_device *dev, void *data,
813 struct drm_file *file_priv);
673a394b 814void i915_user_irq_get(struct drm_device *dev);
9d34e5db 815void i915_trace_irq_get(struct drm_device *dev, u32 seqno);
673a394b 816void i915_user_irq_put(struct drm_device *dev);
79e53945 817extern void i915_enable_interrupt (struct drm_device *dev);
1da177e4
LT
818
819extern irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS);
84b1fd10 820extern void i915_driver_irq_preinstall(struct drm_device * dev);
0a3e67a4 821extern int i915_driver_irq_postinstall(struct drm_device *dev);
84b1fd10 822extern void i915_driver_irq_uninstall(struct drm_device * dev);
c153f45f
EA
823extern int i915_vblank_pipe_set(struct drm_device *dev, void *data,
824 struct drm_file *file_priv);
825extern int i915_vblank_pipe_get(struct drm_device *dev, void *data,
826 struct drm_file *file_priv);
0a3e67a4
JB
827extern int i915_enable_vblank(struct drm_device *dev, int crtc);
828extern void i915_disable_vblank(struct drm_device *dev, int crtc);
829extern u32 i915_get_vblank_counter(struct drm_device *dev, int crtc);
9880b7a5 830extern u32 gm45_get_vblank_counter(struct drm_device *dev, int crtc);
c153f45f
EA
831extern int i915_vblank_swap(struct drm_device *dev, void *data,
832 struct drm_file *file_priv);
8ee1c3db 833extern void i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask);
1da177e4 834
7c463586
KP
835void
836i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
837
838void
839i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
840
01c66889
ZY
841void intel_enable_asle (struct drm_device *dev);
842
7c463586 843
1da177e4 844/* i915_mem.c */
c153f45f
EA
845extern int i915_mem_alloc(struct drm_device *dev, void *data,
846 struct drm_file *file_priv);
847extern int i915_mem_free(struct drm_device *dev, void *data,
848 struct drm_file *file_priv);
849extern int i915_mem_init_heap(struct drm_device *dev, void *data,
850 struct drm_file *file_priv);
851extern int i915_mem_destroy_heap(struct drm_device *dev, void *data,
852 struct drm_file *file_priv);
1da177e4 853extern void i915_mem_takedown(struct mem_block **heap);
84b1fd10 854extern void i915_mem_release(struct drm_device * dev,
6c340eac 855 struct drm_file *file_priv, struct mem_block *heap);
673a394b
EA
856/* i915_gem.c */
857int i915_gem_init_ioctl(struct drm_device *dev, void *data,
858 struct drm_file *file_priv);
859int i915_gem_create_ioctl(struct drm_device *dev, void *data,
860 struct drm_file *file_priv);
861int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
862 struct drm_file *file_priv);
863int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
864 struct drm_file *file_priv);
865int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
866 struct drm_file *file_priv);
de151cf6
JB
867int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
868 struct drm_file *file_priv);
673a394b
EA
869int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
870 struct drm_file *file_priv);
871int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
872 struct drm_file *file_priv);
873int i915_gem_execbuffer(struct drm_device *dev, void *data,
874 struct drm_file *file_priv);
76446cac
JB
875int i915_gem_execbuffer2(struct drm_device *dev, void *data,
876 struct drm_file *file_priv);
673a394b
EA
877int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
878 struct drm_file *file_priv);
879int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
880 struct drm_file *file_priv);
881int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
882 struct drm_file *file_priv);
883int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
884 struct drm_file *file_priv);
3ef94daa
CW
885int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
886 struct drm_file *file_priv);
673a394b
EA
887int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
888 struct drm_file *file_priv);
889int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
890 struct drm_file *file_priv);
891int i915_gem_set_tiling(struct drm_device *dev, void *data,
892 struct drm_file *file_priv);
893int i915_gem_get_tiling(struct drm_device *dev, void *data,
894 struct drm_file *file_priv);
5a125c3c
EA
895int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
896 struct drm_file *file_priv);
673a394b 897void i915_gem_load(struct drm_device *dev);
673a394b
EA
898int i915_gem_init_object(struct drm_gem_object *obj);
899void i915_gem_free_object(struct drm_gem_object *obj);
900int i915_gem_object_pin(struct drm_gem_object *obj, uint32_t alignment);
901void i915_gem_object_unpin(struct drm_gem_object *obj);
0f973f27 902int i915_gem_object_unbind(struct drm_gem_object *obj);
d05ca301 903void i915_gem_release_mmap(struct drm_gem_object *obj);
673a394b
EA
904void i915_gem_lastclose(struct drm_device *dev);
905uint32_t i915_get_gem_seqno(struct drm_device *dev);
22be1724 906bool i915_seqno_passed(uint32_t seq1, uint32_t seq2);
8c4b8c3f 907int i915_gem_object_get_fence_reg(struct drm_gem_object *obj);
52dc7d32 908int i915_gem_object_put_fence_reg(struct drm_gem_object *obj);
673a394b
EA
909void i915_gem_retire_requests(struct drm_device *dev);
910void i915_gem_retire_work_handler(struct work_struct *work);
911void i915_gem_clflush_object(struct drm_gem_object *obj);
79e53945
JB
912int i915_gem_object_set_domain(struct drm_gem_object *obj,
913 uint32_t read_domains,
914 uint32_t write_domain);
915int i915_gem_init_ringbuffer(struct drm_device *dev);
916void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
917int i915_gem_do_init(struct drm_device *dev, unsigned long start,
918 unsigned long end);
5669fcac 919int i915_gem_idle(struct drm_device *dev);
5a5a0c64
DV
920uint32_t i915_add_request(struct drm_device *dev, struct drm_file *file_priv,
921 uint32_t flush_domains);
922int i915_do_wait_request(struct drm_device *dev, uint32_t seqno, int interruptible);
de151cf6 923int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
79e53945
JB
924int i915_gem_object_set_to_gtt_domain(struct drm_gem_object *obj,
925 int write);
b9241ea3 926int i915_gem_object_set_to_display_plane(struct drm_gem_object *obj);
71acb5eb
DA
927int i915_gem_attach_phys_object(struct drm_device *dev,
928 struct drm_gem_object *obj, int id);
929void i915_gem_detach_phys_object(struct drm_device *dev,
930 struct drm_gem_object *obj);
931void i915_gem_free_all_phys_object(struct drm_device *dev);
4bdadb97 932int i915_gem_object_get_pages(struct drm_gem_object *obj, gfp_t gfpmask);
6911a9b8 933void i915_gem_object_put_pages(struct drm_gem_object *obj);
1fd1c624 934void i915_gem_release(struct drm_device * dev, struct drm_file *file_priv);
6b95a207 935void i915_gem_object_flush_write_domain(struct drm_gem_object *obj);
673a394b 936
31169714
CW
937void i915_gem_shrinker_init(void);
938void i915_gem_shrinker_exit(void);
939
673a394b
EA
940/* i915_gem_tiling.c */
941void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
280b713b
EA
942void i915_gem_object_do_bit_17_swizzle(struct drm_gem_object *obj);
943void i915_gem_object_save_bit_17_swizzle(struct drm_gem_object *obj);
76446cac
JB
944bool i915_tiling_ok(struct drm_device *dev, int stride, int size,
945 int tiling_mode);
f590d279
OA
946bool i915_gem_object_fence_offset_ok(struct drm_gem_object *obj,
947 int tiling_mode);
673a394b
EA
948
949/* i915_gem_debug.c */
950void i915_gem_dump_object(struct drm_gem_object *obj, int len,
951 const char *where, uint32_t mark);
952#if WATCH_INACTIVE
953void i915_verify_inactive(struct drm_device *dev, char *file, int line);
954#else
955#define i915_verify_inactive(dev, file, line)
956#endif
957void i915_gem_object_check_coherency(struct drm_gem_object *obj, int handle);
958void i915_gem_dump_object(struct drm_gem_object *obj, int len,
959 const char *where, uint32_t mark);
960void i915_dump_lru(struct drm_device *dev, const char *where);
1da177e4 961
2017263e 962/* i915_debugfs.c */
27c202ad
BG
963int i915_debugfs_init(struct drm_minor *minor);
964void i915_debugfs_cleanup(struct drm_minor *minor);
2017263e 965
317c35d1
JB
966/* i915_suspend.c */
967extern int i915_save_state(struct drm_device *dev);
968extern int i915_restore_state(struct drm_device *dev);
0a3e67a4
JB
969
970/* i915_suspend.c */
971extern int i915_save_state(struct drm_device *dev);
972extern int i915_restore_state(struct drm_device *dev);
317c35d1 973
65e082c9 974#ifdef CONFIG_ACPI
8ee1c3db 975/* i915_opregion.c */
74a365b3 976extern int intel_opregion_init(struct drm_device *dev, int resume);
3b1c1c11 977extern void intel_opregion_free(struct drm_device *dev, int suspend);
8ee1c3db 978extern void opregion_asle_intr(struct drm_device *dev);
01c66889 979extern void ironlake_opregion_gse_intr(struct drm_device *dev);
8ee1c3db 980extern void opregion_enable_asle(struct drm_device *dev);
65e082c9 981#else
03ae61dd 982static inline int intel_opregion_init(struct drm_device *dev, int resume) { return 0; }
3b1c1c11 983static inline void intel_opregion_free(struct drm_device *dev, int suspend) { return; }
65e082c9 984static inline void opregion_asle_intr(struct drm_device *dev) { return; }
01c66889 985static inline void ironlake_opregion_gse_intr(struct drm_device *dev) { return; }
65e082c9
LB
986static inline void opregion_enable_asle(struct drm_device *dev) { return; }
987#endif
8ee1c3db 988
79e53945
JB
989/* modesetting */
990extern void intel_modeset_init(struct drm_device *dev);
991extern void intel_modeset_cleanup(struct drm_device *dev);
28d52043 992extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
80824003 993extern void i8xx_disable_fbc(struct drm_device *dev);
74dff282 994extern void g4x_disable_fbc(struct drm_device *dev);
79e53945 995
546b0974
EA
996/**
997 * Lock test for when it's just for synchronization of ring access.
998 *
999 * In that case, we don't need to do it when GEM is initialized as nobody else
1000 * has access to the ring.
1001 */
1002#define RING_LOCK_TEST_WITH_RETURN(dev, file_priv) do { \
1003 if (((drm_i915_private_t *)dev->dev_private)->ring.ring_obj == NULL) \
1004 LOCK_TEST_WITH_RETURN(dev, file_priv); \
1005} while (0)
1006
3043c60c
EA
1007#define I915_READ(reg) readl(dev_priv->regs + (reg))
1008#define I915_WRITE(reg, val) writel(val, dev_priv->regs + (reg))
1009#define I915_READ16(reg) readw(dev_priv->regs + (reg))
1010#define I915_WRITE16(reg, val) writel(val, dev_priv->regs + (reg))
1011#define I915_READ8(reg) readb(dev_priv->regs + (reg))
1012#define I915_WRITE8(reg, val) writeb(val, dev_priv->regs + (reg))
de151cf6 1013#define I915_WRITE64(reg, val) writeq(val, dev_priv->regs + (reg))
049ef7e4 1014#define I915_READ64(reg) readq(dev_priv->regs + (reg))
7d57382e 1015#define POSTING_READ(reg) (void)I915_READ(reg)
1da177e4
LT
1016
1017#define I915_VERBOSE 0
1018
0ef82af7
CW
1019#define RING_LOCALS volatile unsigned int *ring_virt__;
1020
1021#define BEGIN_LP_RING(n) do { \
1022 int bytes__ = 4*(n); \
1023 if (I915_VERBOSE) DRM_DEBUG("BEGIN_LP_RING(%d)\n", (n)); \
1024 /* a wrap must occur between instructions so pad beforehand */ \
1025 if (unlikely (dev_priv->ring.tail + bytes__ > dev_priv->ring.Size)) \
1026 i915_wrap_ring(dev); \
1027 if (unlikely (dev_priv->ring.space < bytes__)) \
1028 i915_wait_ring(dev, bytes__, __func__); \
1029 ring_virt__ = (unsigned int *) \
1030 (dev_priv->ring.virtual_start + dev_priv->ring.tail); \
1031 dev_priv->ring.tail += bytes__; \
1032 dev_priv->ring.tail &= dev_priv->ring.Size - 1; \
1033 dev_priv->ring.space -= bytes__; \
1da177e4
LT
1034} while (0)
1035
0ef82af7 1036#define OUT_RING(n) do { \
1da177e4 1037 if (I915_VERBOSE) DRM_DEBUG(" OUT_RING %x\n", (int)(n)); \
0ef82af7 1038 *ring_virt__++ = (n); \
1da177e4
LT
1039} while (0)
1040
1041#define ADVANCE_LP_RING() do { \
0ef82af7
CW
1042 if (I915_VERBOSE) \
1043 DRM_DEBUG("ADVANCE_LP_RING %x\n", dev_priv->ring.tail); \
1044 I915_WRITE(PRB0_TAIL, dev_priv->ring.tail); \
1da177e4
LT
1045} while(0)
1046
ba8bbcf6 1047/**
585fb111
JB
1048 * Reads a dword out of the status page, which is written to from the command
1049 * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or
1050 * MI_STORE_DATA_IMM.
ba8bbcf6 1051 *
585fb111 1052 * The following dwords have a reserved meaning:
0cdad7e8
KP
1053 * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes.
1054 * 0x04: ring 0 head pointer
1055 * 0x05: ring 1 head pointer (915-class)
1056 * 0x06: ring 2 head pointer (915-class)
1057 * 0x10-0x1b: Context status DWords (GM45)
1058 * 0x1f: Last written status offset. (GM45)
ba8bbcf6 1059 *
0cdad7e8 1060 * The area from dword 0x20 to 0x3ff is available for driver usage.
ba8bbcf6 1061 */
585fb111 1062#define READ_HWSP(dev_priv, reg) (((volatile u32*)(dev_priv->hw_status_page))[reg])
0baf823a 1063#define READ_BREADCRUMB(dev_priv) READ_HWSP(dev_priv, I915_BREADCRUMB_INDEX)
0cdad7e8 1064#define I915_GEM_HWS_INDEX 0x20
0baf823a 1065#define I915_BREADCRUMB_INDEX 0x21
ba8bbcf6 1066
0ef82af7 1067extern int i915_wrap_ring(struct drm_device * dev);
585fb111 1068extern int i915_wait_ring(struct drm_device * dev, int n, const char *caller);
ba8bbcf6 1069
cfdf1fa2
KH
1070#define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
1071
1072#define IS_I830(dev) ((dev)->pci_device == 0x3577)
1073#define IS_845G(dev) ((dev)->pci_device == 0x2562)
5ce8ba7c 1074#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
cfdf1fa2 1075#define IS_I865G(dev) ((dev)->pci_device == 0x2572)
bad720ff 1076#define IS_GEN2(dev) (INTEL_INFO(dev)->is_i8xx)
cfdf1fa2
KH
1077#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
1078#define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
1079#define IS_I945G(dev) ((dev)->pci_device == 0x2772)
1080#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1081#define IS_I965G(dev) (INTEL_INFO(dev)->is_i965g)
1082#define IS_I965GM(dev) (INTEL_INFO(dev)->is_i965gm)
1083#define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
1084#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
1085#define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
1086#define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
1087#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1088#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
f2b115e6
AJ
1089#define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
1090#define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
cfdf1fa2
KH
1091#define IS_IRONLAKE(dev) (INTEL_INFO(dev)->is_ironlake)
1092#define IS_I9XX(dev) (INTEL_INFO(dev)->is_i9xx)
59f2d0fc 1093#define IS_GEN6(dev) (INTEL_INFO(dev)->is_gen6)
cfdf1fa2 1094#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
ba8bbcf6 1095
bad720ff
EA
1096#define IS_GEN3(dev) (IS_I915G(dev) || \
1097 IS_I915GM(dev) || \
1098 IS_I945G(dev) || \
1099 IS_I945GM(dev) || \
1100 IS_G33(dev) || \
1101 IS_PINEVIEW(dev))
1102#define IS_GEN4(dev) ((dev)->pci_device == 0x2972 || \
1103 (dev)->pci_device == 0x2982 || \
1104 (dev)->pci_device == 0x2992 || \
1105 (dev)->pci_device == 0x29A2 || \
1106 (dev)->pci_device == 0x2A02 || \
1107 (dev)->pci_device == 0x2A12 || \
1108 (dev)->pci_device == 0x2E02 || \
1109 (dev)->pci_device == 0x2E12 || \
1110 (dev)->pci_device == 0x2E22 || \
1111 (dev)->pci_device == 0x2E32 || \
1112 (dev)->pci_device == 0x2A42 || \
1113 (dev)->pci_device == 0x2E42)
1114
cfdf1fa2 1115#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
ba8bbcf6 1116
0f973f27
JB
1117/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1118 * rows, which changed the alignment requirements and fence programming.
1119 */
1120#define HAS_128_BYTE_Y_TILING(dev) (IS_I9XX(dev) && !(IS_I915G(dev) || \
1121 IS_I915GM(dev)))
f2b115e6
AJ
1122#define SUPPORTS_DIGITAL_OUTPUTS(dev) (IS_I9XX(dev) && !IS_PINEVIEW(dev))
1123#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
1124#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
1125#define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
103a196f 1126#define SUPPORTS_TV(dev) (IS_I9XX(dev) && IS_MOBILE(dev) && \
f2b115e6 1127 !IS_IRONLAKE(dev) && !IS_PINEVIEW(dev))
cfdf1fa2 1128#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
7662c8bd 1129/* dsparb controlled by hw only */
f2b115e6 1130#define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
b39d50e5 1131
f2b115e6 1132#define HAS_FW_BLC(dev) (IS_I9XX(dev) || IS_G4X(dev) || IS_IRONLAKE(dev))
cfdf1fa2
KH
1133#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
1134#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
1135#define I915_HAS_RC6(dev) (INTEL_INFO(dev)->has_rc6)
652c393a 1136
bad720ff
EA
1137#define HAS_PCH_SPLIT(dev) (IS_IRONLAKE(dev) || \
1138 IS_GEN6(dev))
1139
ba8bbcf6 1140#define PRIMARY_RINGBUFFER_SIZE (128*1024)
0d6aa60b 1141
1da177e4 1142#endif