]> bbs.cooldavid.org Git - net-next-2.6.git/blame - drivers/gpu/drm/i915/i915_drv.h
Merge remote branch 'origin/master' into drm-intel-next
[net-next-2.6.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
585fb111 33#include "i915_reg.h"
79e53945 34#include "intel_bios.h"
0839ccb8 35#include <linux/io-mapping.h>
585fb111 36
1da177e4
LT
37/* General customization:
38 */
39
40#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
41
42#define DRIVER_NAME "i915"
43#define DRIVER_DESC "Intel Graphics"
673a394b 44#define DRIVER_DATE "20080730"
1da177e4 45
317c35d1
JB
46enum pipe {
47 PIPE_A = 0,
48 PIPE_B,
49};
50
80824003
JB
51enum plane {
52 PLANE_A = 0,
53 PLANE_B,
54};
55
52440211
KP
56#define I915_NUM_PIPE 2
57
1da177e4
LT
58/* Interface history:
59 *
60 * 1.1: Original.
0d6aa60b
DA
61 * 1.2: Add Power Management
62 * 1.3: Add vblank support
de227f5f 63 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 64 * 1.5: Add vblank pipe configuration
2228ed67
MD
65 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
66 * - Support vertical blank on secondary display pipe
1da177e4
LT
67 */
68#define DRIVER_MAJOR 1
2228ed67 69#define DRIVER_MINOR 6
1da177e4
LT
70#define DRIVER_PATCHLEVEL 0
71
673a394b
EA
72#define WATCH_COHERENCY 0
73#define WATCH_BUF 0
74#define WATCH_EXEC 0
75#define WATCH_LRU 0
76#define WATCH_RELOC 0
77#define WATCH_INACTIVE 0
78#define WATCH_PWRITE 0
79
71acb5eb
DA
80#define I915_GEM_PHYS_CURSOR_0 1
81#define I915_GEM_PHYS_CURSOR_1 2
82#define I915_GEM_PHYS_OVERLAY_REGS 3
83#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
84
85struct drm_i915_gem_phys_object {
86 int id;
87 struct page **page_list;
88 drm_dma_handle_t *handle;
89 struct drm_gem_object *cur_obj;
90};
91
1da177e4 92typedef struct _drm_i915_ring_buffer {
1da177e4
LT
93 unsigned long Size;
94 u8 *virtual_start;
95 int head;
96 int tail;
97 int space;
98 drm_local_map_t map;
673a394b 99 struct drm_gem_object *ring_obj;
1da177e4
LT
100} drm_i915_ring_buffer_t;
101
102struct mem_block {
103 struct mem_block *next;
104 struct mem_block *prev;
105 int start;
106 int size;
6c340eac 107 struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
1da177e4
LT
108};
109
0a3e67a4
JB
110struct opregion_header;
111struct opregion_acpi;
112struct opregion_swsci;
113struct opregion_asle;
114
8ee1c3db
MG
115struct intel_opregion {
116 struct opregion_header *header;
117 struct opregion_acpi *acpi;
118 struct opregion_swsci *swsci;
119 struct opregion_asle *asle;
120 int enabled;
121};
122
7c1c2871
DA
123struct drm_i915_master_private {
124 drm_local_map_t *sarea;
125 struct _drm_i915_sarea *sarea_priv;
126};
de151cf6
JB
127#define I915_FENCE_REG_NONE -1
128
129struct drm_i915_fence_reg {
130 struct drm_gem_object *obj;
131};
7c1c2871 132
9b9d172d 133struct sdvo_device_mapping {
134 u8 dvo_port;
135 u8 slave_addr;
136 u8 dvo_wiring;
137 u8 initialized;
138};
139
63eeaf38
JB
140struct drm_i915_error_state {
141 u32 eir;
142 u32 pgtbl_er;
143 u32 pipeastat;
144 u32 pipebstat;
145 u32 ipeir;
146 u32 ipehr;
147 u32 instdone;
148 u32 acthd;
149 u32 instpm;
150 u32 instps;
151 u32 instdone1;
152 u32 seqno;
9df30794 153 u64 bbaddr;
63eeaf38 154 struct timeval time;
9df30794
CW
155 struct drm_i915_error_object {
156 int page_count;
157 u32 gtt_offset;
158 u32 *pages[0];
159 } *ringbuffer, *batchbuffer[2];
160 struct drm_i915_error_buffer {
161 size_t size;
162 u32 name;
163 u32 seqno;
164 u32 gtt_offset;
165 u32 read_domains;
166 u32 write_domain;
167 u32 fence_reg;
168 s32 pinned:2;
169 u32 tiling:2;
170 u32 dirty:1;
171 u32 purgeable:1;
172 } *active_bo;
173 u32 active_bo_count;
63eeaf38
JB
174};
175
e70236a8
JB
176struct drm_i915_display_funcs {
177 void (*dpms)(struct drm_crtc *crtc, int mode);
ee5382ae 178 bool (*fbc_enabled)(struct drm_device *dev);
e70236a8
JB
179 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
180 void (*disable_fbc)(struct drm_device *dev);
181 int (*get_display_clock_speed)(struct drm_device *dev);
182 int (*get_fifo_size)(struct drm_device *dev, int plane);
183 void (*update_wm)(struct drm_device *dev, int planea_clock,
184 int planeb_clock, int sr_hdisplay, int pixel_size);
185 /* clock updates for mode set */
186 /* cursor updates */
187 /* render clock increase/decrease */
188 /* display clock increase/decrease */
189 /* pll clock increase/decrease */
190 /* clock gating init */
191};
192
02e792fb
DV
193struct intel_overlay;
194
cfdf1fa2
KH
195struct intel_device_info {
196 u8 is_mobile : 1;
197 u8 is_i8xx : 1;
5ce8ba7c 198 u8 is_i85x : 1;
cfdf1fa2
KH
199 u8 is_i915g : 1;
200 u8 is_i9xx : 1;
201 u8 is_i945gm : 1;
202 u8 is_i965g : 1;
203 u8 is_i965gm : 1;
204 u8 is_g33 : 1;
205 u8 need_gfx_hws : 1;
206 u8 is_g4x : 1;
207 u8 is_pineview : 1;
208 u8 is_ironlake : 1;
59f2d0fc 209 u8 is_gen6 : 1;
cfdf1fa2
KH
210 u8 has_fbc : 1;
211 u8 has_rc6 : 1;
212 u8 has_pipe_cxsr : 1;
213 u8 has_hotplug : 1;
b295d1b6 214 u8 cursor_needs_physical : 1;
cfdf1fa2
KH
215};
216
b5e50c3f
JB
217enum no_fbc_reason {
218 FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
219 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
220 FBC_MODE_TOO_LARGE, /* mode too large for compression */
221 FBC_BAD_PLANE, /* fbc not supported on plane */
222 FBC_NOT_TILED, /* buffer not tiled */
223};
224
3bad0781
ZW
225enum intel_pch {
226 PCH_IBX, /* Ibexpeak PCH */
227 PCH_CPT, /* Cougarpoint PCH */
228};
229
8be48d92 230struct intel_fbdev;
38651674 231
1da177e4 232typedef struct drm_i915_private {
673a394b
EA
233 struct drm_device *dev;
234
cfdf1fa2
KH
235 const struct intel_device_info *info;
236
ac5c4e76
DA
237 int has_gem;
238
3043c60c 239 void __iomem *regs;
1da177e4 240
ec2a4c3f 241 struct pci_dev *bridge_dev;
1da177e4
LT
242 drm_i915_ring_buffer_t ring;
243
9c8da5eb 244 drm_dma_handle_t *status_page_dmah;
1da177e4 245 void *hw_status_page;
e552eb70 246 void *seqno_page;
1da177e4 247 dma_addr_t dma_status_page;
0a3e67a4 248 uint32_t counter;
dc7a9319 249 unsigned int status_gfx_addr;
e552eb70 250 unsigned int seqno_gfx_addr;
dc7a9319 251 drm_local_map_t hws_map;
673a394b 252 struct drm_gem_object *hws_obj;
e552eb70 253 struct drm_gem_object *seqno_obj;
97f5ab66 254 struct drm_gem_object *pwrctx;
1da177e4 255
d7658989
JB
256 struct resource mch_res;
257
a6b54f3f 258 unsigned int cpp;
1da177e4
LT
259 int back_offset;
260 int front_offset;
261 int current_page;
262 int page_flipping;
1da177e4
LT
263
264 wait_queue_head_t irq_queue;
265 atomic_t irq_received;
ed4cb414
EA
266 /** Protects user_irq_refcount and irq_mask_reg */
267 spinlock_t user_irq_lock;
268 /** Refcount for i915_user_irq_get() versus i915_user_irq_put(). */
269 int user_irq_refcount;
9d34e5db 270 u32 trace_irq_seqno;
ed4cb414
EA
271 /** Cached value of IMR to avoid reads in updating the bitfield */
272 u32 irq_mask_reg;
7c463586 273 u32 pipestat[2];
f2b115e6 274 /** splitted irq regs for graphics and display engine on Ironlake,
036a4a7d
ZW
275 irq_mask_reg is still used for display irq. */
276 u32 gt_irq_mask_reg;
277 u32 gt_irq_enable_reg;
278 u32 de_irq_enable_reg;
c650156a
ZW
279 u32 pch_irq_mask_reg;
280 u32 pch_irq_enable_reg;
1da177e4 281
5ca58282
JB
282 u32 hotplug_supported_mask;
283 struct work_struct hotplug_work;
284
1da177e4
LT
285 int tex_lru_log_granularity;
286 int allow_batchbuffer;
287 struct mem_block *agp_heap;
0d6aa60b 288 unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
702880f2 289 int vblank_pipe;
a6b54f3f 290
f65d9421
BG
291 /* For hangcheck timer */
292#define DRM_I915_HANGCHECK_PERIOD 75 /* in jiffies */
293 struct timer_list hangcheck_timer;
294 int hangcheck_count;
295 uint32_t last_acthd;
296
79e53945
JB
297 struct drm_mm vram;
298
80824003
JB
299 unsigned long cfb_size;
300 unsigned long cfb_pitch;
301 int cfb_fence;
302 int cfb_plane;
303
79e53945
JB
304 int irq_enabled;
305
8ee1c3db
MG
306 struct intel_opregion opregion;
307
02e792fb
DV
308 /* overlay */
309 struct intel_overlay *overlay;
310
79e53945
JB
311 /* LVDS info */
312 int backlight_duty_cycle; /* restore backlight to this value */
313 bool panel_wants_dither;
314 struct drm_display_mode *panel_fixed_mode;
88631706
ML
315 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
316 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
79e53945
JB
317
318 /* Feature bits from the VBIOS */
95281e35
HE
319 unsigned int int_tv_support:1;
320 unsigned int lvds_dither:1;
321 unsigned int lvds_vbt:1;
322 unsigned int int_crt_support:1;
43565a06 323 unsigned int lvds_use_ssc:1;
32f9d658 324 unsigned int edp_support:1;
43565a06 325 int lvds_ssc_freq;
500a8cc4 326 int edp_bpp;
79e53945 327
c1c7af60
JB
328 struct notifier_block lid_notifier;
329
29874f44 330 int crt_ddc_bus; /* 0 = unknown, else GPIO to use for CRT DDC */
de151cf6
JB
331 struct drm_i915_fence_reg fence_regs[16]; /* assume 965 */
332 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
333 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
334
7662c8bd
SL
335 unsigned int fsb_freq, mem_freq;
336
63eeaf38
JB
337 spinlock_t error_lock;
338 struct drm_i915_error_state *first_error;
8a905236 339 struct work_struct error_work;
9c9fe1f8 340 struct workqueue_struct *wq;
63eeaf38 341
e70236a8
JB
342 /* Display functions */
343 struct drm_i915_display_funcs display;
344
3bad0781
ZW
345 /* PCH chipset type */
346 enum intel_pch pch_type;
347
ba8bbcf6 348 /* Register state */
c9354c85 349 bool modeset_on_lid;
ba8bbcf6
JB
350 u8 saveLBB;
351 u32 saveDSPACNTR;
352 u32 saveDSPBCNTR;
e948e994 353 u32 saveDSPARB;
461cba2d 354 u32 saveHWS;
ba8bbcf6
JB
355 u32 savePIPEACONF;
356 u32 savePIPEBCONF;
357 u32 savePIPEASRC;
358 u32 savePIPEBSRC;
359 u32 saveFPA0;
360 u32 saveFPA1;
361 u32 saveDPLL_A;
362 u32 saveDPLL_A_MD;
363 u32 saveHTOTAL_A;
364 u32 saveHBLANK_A;
365 u32 saveHSYNC_A;
366 u32 saveVTOTAL_A;
367 u32 saveVBLANK_A;
368 u32 saveVSYNC_A;
369 u32 saveBCLRPAT_A;
5586c8bc 370 u32 saveTRANSACONF;
42048781
ZW
371 u32 saveTRANS_HTOTAL_A;
372 u32 saveTRANS_HBLANK_A;
373 u32 saveTRANS_HSYNC_A;
374 u32 saveTRANS_VTOTAL_A;
375 u32 saveTRANS_VBLANK_A;
376 u32 saveTRANS_VSYNC_A;
0da3ea12 377 u32 savePIPEASTAT;
ba8bbcf6
JB
378 u32 saveDSPASTRIDE;
379 u32 saveDSPASIZE;
380 u32 saveDSPAPOS;
585fb111 381 u32 saveDSPAADDR;
ba8bbcf6
JB
382 u32 saveDSPASURF;
383 u32 saveDSPATILEOFF;
384 u32 savePFIT_PGM_RATIOS;
0eb96d6e 385 u32 saveBLC_HIST_CTL;
ba8bbcf6
JB
386 u32 saveBLC_PWM_CTL;
387 u32 saveBLC_PWM_CTL2;
42048781
ZW
388 u32 saveBLC_CPU_PWM_CTL;
389 u32 saveBLC_CPU_PWM_CTL2;
ba8bbcf6
JB
390 u32 saveFPB0;
391 u32 saveFPB1;
392 u32 saveDPLL_B;
393 u32 saveDPLL_B_MD;
394 u32 saveHTOTAL_B;
395 u32 saveHBLANK_B;
396 u32 saveHSYNC_B;
397 u32 saveVTOTAL_B;
398 u32 saveVBLANK_B;
399 u32 saveVSYNC_B;
400 u32 saveBCLRPAT_B;
5586c8bc 401 u32 saveTRANSBCONF;
42048781
ZW
402 u32 saveTRANS_HTOTAL_B;
403 u32 saveTRANS_HBLANK_B;
404 u32 saveTRANS_HSYNC_B;
405 u32 saveTRANS_VTOTAL_B;
406 u32 saveTRANS_VBLANK_B;
407 u32 saveTRANS_VSYNC_B;
0da3ea12 408 u32 savePIPEBSTAT;
ba8bbcf6
JB
409 u32 saveDSPBSTRIDE;
410 u32 saveDSPBSIZE;
411 u32 saveDSPBPOS;
585fb111 412 u32 saveDSPBADDR;
ba8bbcf6
JB
413 u32 saveDSPBSURF;
414 u32 saveDSPBTILEOFF;
585fb111
JB
415 u32 saveVGA0;
416 u32 saveVGA1;
417 u32 saveVGA_PD;
ba8bbcf6
JB
418 u32 saveVGACNTRL;
419 u32 saveADPA;
420 u32 saveLVDS;
585fb111
JB
421 u32 savePP_ON_DELAYS;
422 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
423 u32 saveDVOA;
424 u32 saveDVOB;
425 u32 saveDVOC;
426 u32 savePP_ON;
427 u32 savePP_OFF;
428 u32 savePP_CONTROL;
585fb111 429 u32 savePP_DIVISOR;
ba8bbcf6
JB
430 u32 savePFIT_CONTROL;
431 u32 save_palette_a[256];
432 u32 save_palette_b[256];
06027f91 433 u32 saveDPFC_CB_BASE;
ba8bbcf6
JB
434 u32 saveFBC_CFB_BASE;
435 u32 saveFBC_LL_BASE;
436 u32 saveFBC_CONTROL;
437 u32 saveFBC_CONTROL2;
0da3ea12
JB
438 u32 saveIER;
439 u32 saveIIR;
440 u32 saveIMR;
42048781
ZW
441 u32 saveDEIER;
442 u32 saveDEIMR;
443 u32 saveGTIER;
444 u32 saveGTIMR;
445 u32 saveFDI_RXA_IMR;
446 u32 saveFDI_RXB_IMR;
1f84e550 447 u32 saveCACHE_MODE_0;
1f84e550 448 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
449 u32 saveSWF0[16];
450 u32 saveSWF1[16];
451 u32 saveSWF2[3];
452 u8 saveMSR;
453 u8 saveSR[8];
123f794f 454 u8 saveGR[25];
ba8bbcf6 455 u8 saveAR_INDEX;
a59e122a 456 u8 saveAR[21];
ba8bbcf6 457 u8 saveDACMASK;
a59e122a 458 u8 saveCR[37];
79f11c19 459 uint64_t saveFENCE[16];
1fd1c624
EA
460 u32 saveCURACNTR;
461 u32 saveCURAPOS;
462 u32 saveCURABASE;
463 u32 saveCURBCNTR;
464 u32 saveCURBPOS;
465 u32 saveCURBBASE;
466 u32 saveCURSIZE;
a4fc5ed6
KP
467 u32 saveDP_B;
468 u32 saveDP_C;
469 u32 saveDP_D;
470 u32 savePIPEA_GMCH_DATA_M;
471 u32 savePIPEB_GMCH_DATA_M;
472 u32 savePIPEA_GMCH_DATA_N;
473 u32 savePIPEB_GMCH_DATA_N;
474 u32 savePIPEA_DP_LINK_M;
475 u32 savePIPEB_DP_LINK_M;
476 u32 savePIPEA_DP_LINK_N;
477 u32 savePIPEB_DP_LINK_N;
42048781
ZW
478 u32 saveFDI_RXA_CTL;
479 u32 saveFDI_TXA_CTL;
480 u32 saveFDI_RXB_CTL;
481 u32 saveFDI_TXB_CTL;
482 u32 savePFA_CTL_1;
483 u32 savePFB_CTL_1;
484 u32 savePFA_WIN_SZ;
485 u32 savePFB_WIN_SZ;
486 u32 savePFA_WIN_POS;
487 u32 savePFB_WIN_POS;
5586c8bc
ZW
488 u32 savePCH_DREF_CONTROL;
489 u32 saveDISP_ARB_CTL;
490 u32 savePIPEA_DATA_M1;
491 u32 savePIPEA_DATA_N1;
492 u32 savePIPEA_LINK_M1;
493 u32 savePIPEA_LINK_N1;
494 u32 savePIPEB_DATA_M1;
495 u32 savePIPEB_DATA_N1;
496 u32 savePIPEB_LINK_M1;
497 u32 savePIPEB_LINK_N1;
b5b72e89 498 u32 saveMCHBAR_RENDER_STANDBY;
673a394b
EA
499
500 struct {
501 struct drm_mm gtt_space;
502
0839ccb8 503 struct io_mapping *gtt_mapping;
ab657db1 504 int gtt_mtrr;
0839ccb8 505
31169714
CW
506 /**
507 * Membership on list of all loaded devices, used to evict
508 * inactive buffers under memory pressure.
509 *
510 * Modifications should only be done whilst holding the
511 * shrink_list_lock spinlock.
512 */
513 struct list_head shrink_list;
514
673a394b
EA
515 /**
516 * List of objects currently involved in rendering from the
517 * ringbuffer.
518 *
ce44b0ea
EA
519 * Includes buffers having the contents of their GPU caches
520 * flushed, not necessarily primitives. last_rendering_seqno
521 * represents when the rendering involved will be completed.
522 *
673a394b
EA
523 * A reference is held on the buffer while on this list.
524 */
5e118f41 525 spinlock_t active_list_lock;
673a394b
EA
526 struct list_head active_list;
527
528 /**
529 * List of objects which are not in the ringbuffer but which
530 * still have a write_domain which needs to be flushed before
531 * unbinding.
532 *
ce44b0ea
EA
533 * last_rendering_seqno is 0 while an object is in this list.
534 *
673a394b
EA
535 * A reference is held on the buffer while on this list.
536 */
537 struct list_head flushing_list;
538
99fcb766
DV
539 /**
540 * List of objects currently pending a GPU write flush.
541 *
542 * All elements on this list will belong to either the
543 * active_list or flushing_list, last_rendering_seqno can
544 * be used to differentiate between the two elements.
545 */
546 struct list_head gpu_write_list;
547
673a394b
EA
548 /**
549 * LRU list of objects which are not in the ringbuffer and
550 * are ready to unbind, but are still in the GTT.
551 *
ce44b0ea
EA
552 * last_rendering_seqno is 0 while an object is in this list.
553 *
673a394b
EA
554 * A reference is not held on the buffer while on this list,
555 * as merely being GTT-bound shouldn't prevent its being
556 * freed, and we'll pull it off the list in the free path.
557 */
558 struct list_head inactive_list;
559
a09ba7fa
EA
560 /** LRU list of objects with fence regs on them. */
561 struct list_head fence_list;
562
673a394b
EA
563 /**
564 * List of breadcrumbs associated with GPU requests currently
565 * outstanding.
566 */
567 struct list_head request_list;
568
569 /**
570 * We leave the user IRQ off as much as possible,
571 * but this means that requests will finish and never
572 * be retired once the system goes idle. Set a timer to
573 * fire periodically while the ring is running. When it
574 * fires, go retire requests.
575 */
576 struct delayed_work retire_work;
577
578 uint32_t next_gem_seqno;
579
580 /**
581 * Waiting sequence number, if any
582 */
583 uint32_t waiting_gem_seqno;
584
585 /**
586 * Last seq seen at irq time
587 */
588 uint32_t irq_gem_seqno;
589
590 /**
591 * Flag if the X Server, and thus DRM, is not currently in
592 * control of the device.
593 *
594 * This is set between LeaveVT and EnterVT. It needs to be
595 * replaced with a semaphore. It also needs to be
596 * transitioned away from for kernel modesetting.
597 */
598 int suspended;
599
600 /**
601 * Flag if the hardware appears to be wedged.
602 *
603 * This is set when attempts to idle the device timeout.
604 * It prevents command submission from occuring and makes
605 * every pending request fail
606 */
ba1234d1 607 atomic_t wedged;
673a394b
EA
608
609 /** Bit 6 swizzling required for X tiling */
610 uint32_t bit_6_swizzle_x;
611 /** Bit 6 swizzling required for Y tiling */
612 uint32_t bit_6_swizzle_y;
71acb5eb
DA
613
614 /* storage for physical objects */
615 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
673a394b 616 } mm;
9b9d172d 617 struct sdvo_device_mapping sdvo_mappings[2];
a3e17eb8
ZY
618 /* indicate whether the LVDS_BORDER should be enabled or not */
619 unsigned int lvds_border_bits;
652c393a 620
6b95a207
KH
621 struct drm_crtc *plane_to_crtc_mapping[2];
622 struct drm_crtc *pipe_to_crtc_mapping[2];
623 wait_queue_head_t pending_flip_queue;
624
652c393a
JB
625 /* Reclocking support */
626 bool render_reclock_avail;
627 bool lvds_downclock_avail;
bfac4d67
ZY
628 /* indicate whether the LVDS EDID is OK */
629 bool lvds_edid_good;
18f9ed12
ZY
630 /* indicates the reduced downclock for LVDS*/
631 int lvds_downclock;
652c393a
JB
632 struct work_struct idle_work;
633 struct timer_list idle_timer;
634 bool busy;
635 u16 orig_clock;
6363ee6f
ZY
636 int child_dev_num;
637 struct child_device_config *child_dev;
a2565377 638 struct drm_connector *int_lvds_connector;
f97108d1 639
c4804411 640 bool mchbar_need_disable;
f97108d1
JB
641
642 u8 cur_delay;
643 u8 min_delay;
644 u8 max_delay;
b5e50c3f
JB
645
646 enum no_fbc_reason no_fbc_reason;
38651674 647
20bf377e
JB
648 struct drm_mm_node *compressed_fb;
649 struct drm_mm_node *compressed_llb;
34dc4d44 650
8be48d92
DA
651 /* list of fbdev register on this device */
652 struct intel_fbdev *fbdev;
1da177e4
LT
653} drm_i915_private_t;
654
673a394b
EA
655/** driver private structure attached to each drm_gem_object */
656struct drm_i915_gem_object {
c397b908 657 struct drm_gem_object base;
673a394b
EA
658
659 /** Current space allocated to this object in the GTT, if any. */
660 struct drm_mm_node *gtt_space;
661
662 /** This object's place on the active/flushing/inactive lists */
663 struct list_head list;
99fcb766
DV
664 /** This object's place on GPU write list */
665 struct list_head gpu_write_list;
673a394b 666
a09ba7fa
EA
667 /** This object's place on the fenced object LRU */
668 struct list_head fence_list;
669
673a394b
EA
670 /**
671 * This is set if the object is on the active or flushing lists
672 * (has pending rendering), and is not set if it's on inactive (ready
673 * to be unbound).
674 */
675 int active;
676
677 /**
678 * This is set if the object has been written to since last bound
679 * to the GTT
680 */
681 int dirty;
682
683 /** AGP memory structure for our GTT binding. */
684 DRM_AGP_MEM *agp_mem;
685
856fa198
EA
686 struct page **pages;
687 int pages_refcount;
673a394b
EA
688
689 /**
690 * Current offset of the object in GTT space.
691 *
692 * This is the same as gtt_space->start
693 */
694 uint32_t gtt_offset;
e67b8ce1 695
de151cf6
JB
696 /**
697 * Fake offset for use by mmap(2)
698 */
699 uint64_t mmap_offset;
700
701 /**
702 * Fence register bits (if any) for this object. Will be set
703 * as needed when mapped into the GTT.
704 * Protected by dev->struct_mutex.
705 */
706 int fence_reg;
673a394b 707
673a394b
EA
708 /** How many users have pinned this object in GTT space */
709 int pin_count;
710
711 /** Breadcrumb of last rendering to the buffer. */
712 uint32_t last_rendering_seqno;
713
714 /** Current tiling mode for the object. */
715 uint32_t tiling_mode;
de151cf6 716 uint32_t stride;
673a394b 717
280b713b
EA
718 /** Record of address bit 17 of each page at last unbind. */
719 long *bit_17;
720
ba1eb1d8
KP
721 /** AGP mapping type (AGP_USER_MEMORY or AGP_USER_CACHED_MEMORY */
722 uint32_t agp_type;
723
673a394b 724 /**
e47c68e9
EA
725 * If present, while GEM_DOMAIN_CPU is in the read domain this array
726 * flags which individual pages are valid.
673a394b
EA
727 */
728 uint8_t *page_cpu_valid;
79e53945
JB
729
730 /** User space pin count and filp owning the pin */
731 uint32_t user_pin_count;
732 struct drm_file *pin_filp;
71acb5eb
DA
733
734 /** for phy allocated objects */
735 struct drm_i915_gem_phys_object *phys_obj;
b70d11da
KH
736
737 /**
738 * Used for checking the object doesn't appear more than once
739 * in an execbuffer object list.
740 */
741 int in_execbuffer;
3ef94daa
CW
742
743 /**
744 * Advice: are the backing pages purgeable?
745 */
746 int madv;
6b95a207
KH
747
748 /**
749 * Number of crtcs where this object is currently the fb, but
750 * will be page flipped away on the next vblank. When it
751 * reaches 0, dev_priv->pending_flip_queue will be woken up.
752 */
753 atomic_t pending_flip;
673a394b
EA
754};
755
62b8b215 756#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 757
673a394b
EA
758/**
759 * Request queue structure.
760 *
761 * The request queue allows us to note sequence numbers that have been emitted
762 * and may be associated with active buffers to be retired.
763 *
764 * By keeping this list, we can avoid having to do questionable
765 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
766 * an emission time with seqnos for tracking how far ahead of the GPU we are.
767 */
768struct drm_i915_gem_request {
769 /** GEM sequence number associated with this request. */
770 uint32_t seqno;
771
772 /** Time at which this request was emitted, in jiffies. */
773 unsigned long emitted_jiffies;
774
b962442e 775 /** global list entry for this request */
673a394b 776 struct list_head list;
b962442e
EA
777
778 /** file_priv list entry for this request */
779 struct list_head client_list;
673a394b
EA
780};
781
782struct drm_i915_file_private {
783 struct {
b962442e 784 struct list_head request_list;
673a394b
EA
785 } mm;
786};
787
79e53945
JB
788enum intel_chip_family {
789 CHIP_I8XX = 0x01,
790 CHIP_I9XX = 0x02,
791 CHIP_I915 = 0x04,
792 CHIP_I965 = 0x08,
793};
794
c153f45f 795extern struct drm_ioctl_desc i915_ioctls[];
b3a83639 796extern int i915_max_ioctl;
79e53945 797extern unsigned int i915_fbpercrtc;
652c393a 798extern unsigned int i915_powersave;
33814341 799extern unsigned int i915_lvds_downclock;
b3a83639 800
6a9ee8af
DA
801extern int i915_suspend(struct drm_device *dev, pm_message_t state);
802extern int i915_resume(struct drm_device *dev);
1341d655
BG
803extern void i915_save_display(struct drm_device *dev);
804extern void i915_restore_display(struct drm_device *dev);
7c1c2871
DA
805extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
806extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
807
1da177e4 808 /* i915_dma.c */
84b1fd10 809extern void i915_kernel_lost_context(struct drm_device * dev);
22eae947 810extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 811extern int i915_driver_unload(struct drm_device *);
673a394b 812extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
84b1fd10 813extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac
EA
814extern void i915_driver_preclose(struct drm_device *dev,
815 struct drm_file *file_priv);
673a394b
EA
816extern void i915_driver_postclose(struct drm_device *dev,
817 struct drm_file *file_priv);
84b1fd10 818extern int i915_driver_device_is_agp(struct drm_device * dev);
0d6aa60b
DA
819extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
820 unsigned long arg);
673a394b 821extern int i915_emit_box(struct drm_device *dev,
201361a5 822 struct drm_clip_rect *boxes,
673a394b 823 int i, int DR1, int DR4);
11ed50ec 824extern int i965_reset(struct drm_device *dev, u8 flags);
af6061af 825
1da177e4 826/* i915_irq.c */
f65d9421 827void i915_hangcheck_elapsed(unsigned long data);
9df30794 828void i915_destroy_error_state(struct drm_device *dev);
c153f45f
EA
829extern int i915_irq_emit(struct drm_device *dev, void *data,
830 struct drm_file *file_priv);
831extern int i915_irq_wait(struct drm_device *dev, void *data,
832 struct drm_file *file_priv);
673a394b 833void i915_user_irq_get(struct drm_device *dev);
9d34e5db 834void i915_trace_irq_get(struct drm_device *dev, u32 seqno);
673a394b 835void i915_user_irq_put(struct drm_device *dev);
79e53945 836extern void i915_enable_interrupt (struct drm_device *dev);
1da177e4
LT
837
838extern irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS);
84b1fd10 839extern void i915_driver_irq_preinstall(struct drm_device * dev);
0a3e67a4 840extern int i915_driver_irq_postinstall(struct drm_device *dev);
84b1fd10 841extern void i915_driver_irq_uninstall(struct drm_device * dev);
c153f45f
EA
842extern int i915_vblank_pipe_set(struct drm_device *dev, void *data,
843 struct drm_file *file_priv);
844extern int i915_vblank_pipe_get(struct drm_device *dev, void *data,
845 struct drm_file *file_priv);
0a3e67a4
JB
846extern int i915_enable_vblank(struct drm_device *dev, int crtc);
847extern void i915_disable_vblank(struct drm_device *dev, int crtc);
848extern u32 i915_get_vblank_counter(struct drm_device *dev, int crtc);
9880b7a5 849extern u32 gm45_get_vblank_counter(struct drm_device *dev, int crtc);
c153f45f
EA
850extern int i915_vblank_swap(struct drm_device *dev, void *data,
851 struct drm_file *file_priv);
8ee1c3db 852extern void i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask);
1da177e4 853
7c463586
KP
854void
855i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
856
857void
858i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
859
01c66889
ZY
860void intel_enable_asle (struct drm_device *dev);
861
7c463586 862
1da177e4 863/* i915_mem.c */
c153f45f
EA
864extern int i915_mem_alloc(struct drm_device *dev, void *data,
865 struct drm_file *file_priv);
866extern int i915_mem_free(struct drm_device *dev, void *data,
867 struct drm_file *file_priv);
868extern int i915_mem_init_heap(struct drm_device *dev, void *data,
869 struct drm_file *file_priv);
870extern int i915_mem_destroy_heap(struct drm_device *dev, void *data,
871 struct drm_file *file_priv);
1da177e4 872extern void i915_mem_takedown(struct mem_block **heap);
84b1fd10 873extern void i915_mem_release(struct drm_device * dev,
6c340eac 874 struct drm_file *file_priv, struct mem_block *heap);
673a394b
EA
875/* i915_gem.c */
876int i915_gem_init_ioctl(struct drm_device *dev, void *data,
877 struct drm_file *file_priv);
878int i915_gem_create_ioctl(struct drm_device *dev, void *data,
879 struct drm_file *file_priv);
880int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
881 struct drm_file *file_priv);
882int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
883 struct drm_file *file_priv);
884int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
885 struct drm_file *file_priv);
de151cf6
JB
886int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
887 struct drm_file *file_priv);
673a394b
EA
888int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
889 struct drm_file *file_priv);
890int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
891 struct drm_file *file_priv);
892int i915_gem_execbuffer(struct drm_device *dev, void *data,
893 struct drm_file *file_priv);
76446cac
JB
894int i915_gem_execbuffer2(struct drm_device *dev, void *data,
895 struct drm_file *file_priv);
673a394b
EA
896int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
897 struct drm_file *file_priv);
898int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
899 struct drm_file *file_priv);
900int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
901 struct drm_file *file_priv);
902int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
903 struct drm_file *file_priv);
3ef94daa
CW
904int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
905 struct drm_file *file_priv);
673a394b
EA
906int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
907 struct drm_file *file_priv);
908int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
909 struct drm_file *file_priv);
910int i915_gem_set_tiling(struct drm_device *dev, void *data,
911 struct drm_file *file_priv);
912int i915_gem_get_tiling(struct drm_device *dev, void *data,
913 struct drm_file *file_priv);
5a125c3c
EA
914int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
915 struct drm_file *file_priv);
673a394b 916void i915_gem_load(struct drm_device *dev);
673a394b 917int i915_gem_init_object(struct drm_gem_object *obj);
ac52bc56
DV
918struct drm_gem_object * i915_gem_alloc_object(struct drm_device *dev,
919 size_t size);
673a394b
EA
920void i915_gem_free_object(struct drm_gem_object *obj);
921int i915_gem_object_pin(struct drm_gem_object *obj, uint32_t alignment);
922void i915_gem_object_unpin(struct drm_gem_object *obj);
0f973f27 923int i915_gem_object_unbind(struct drm_gem_object *obj);
d05ca301 924void i915_gem_release_mmap(struct drm_gem_object *obj);
673a394b
EA
925void i915_gem_lastclose(struct drm_device *dev);
926uint32_t i915_get_gem_seqno(struct drm_device *dev);
22be1724 927bool i915_seqno_passed(uint32_t seq1, uint32_t seq2);
8c4b8c3f 928int i915_gem_object_get_fence_reg(struct drm_gem_object *obj);
52dc7d32 929int i915_gem_object_put_fence_reg(struct drm_gem_object *obj);
673a394b
EA
930void i915_gem_retire_requests(struct drm_device *dev);
931void i915_gem_retire_work_handler(struct work_struct *work);
932void i915_gem_clflush_object(struct drm_gem_object *obj);
79e53945
JB
933int i915_gem_object_set_domain(struct drm_gem_object *obj,
934 uint32_t read_domains,
935 uint32_t write_domain);
936int i915_gem_init_ringbuffer(struct drm_device *dev);
937void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
938int i915_gem_do_init(struct drm_device *dev, unsigned long start,
939 unsigned long end);
5669fcac 940int i915_gem_idle(struct drm_device *dev);
5a5a0c64
DV
941uint32_t i915_add_request(struct drm_device *dev, struct drm_file *file_priv,
942 uint32_t flush_domains);
943int i915_do_wait_request(struct drm_device *dev, uint32_t seqno, int interruptible);
de151cf6 944int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
79e53945
JB
945int i915_gem_object_set_to_gtt_domain(struct drm_gem_object *obj,
946 int write);
b9241ea3 947int i915_gem_object_set_to_display_plane(struct drm_gem_object *obj);
71acb5eb
DA
948int i915_gem_attach_phys_object(struct drm_device *dev,
949 struct drm_gem_object *obj, int id);
950void i915_gem_detach_phys_object(struct drm_device *dev,
951 struct drm_gem_object *obj);
952void i915_gem_free_all_phys_object(struct drm_device *dev);
4bdadb97 953int i915_gem_object_get_pages(struct drm_gem_object *obj, gfp_t gfpmask);
6911a9b8 954void i915_gem_object_put_pages(struct drm_gem_object *obj);
1fd1c624 955void i915_gem_release(struct drm_device * dev, struct drm_file *file_priv);
6b95a207 956void i915_gem_object_flush_write_domain(struct drm_gem_object *obj);
673a394b 957
31169714
CW
958void i915_gem_shrinker_init(void);
959void i915_gem_shrinker_exit(void);
960
673a394b
EA
961/* i915_gem_tiling.c */
962void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
280b713b
EA
963void i915_gem_object_do_bit_17_swizzle(struct drm_gem_object *obj);
964void i915_gem_object_save_bit_17_swizzle(struct drm_gem_object *obj);
76446cac
JB
965bool i915_tiling_ok(struct drm_device *dev, int stride, int size,
966 int tiling_mode);
f590d279
OA
967bool i915_gem_object_fence_offset_ok(struct drm_gem_object *obj,
968 int tiling_mode);
673a394b
EA
969
970/* i915_gem_debug.c */
971void i915_gem_dump_object(struct drm_gem_object *obj, int len,
972 const char *where, uint32_t mark);
973#if WATCH_INACTIVE
974void i915_verify_inactive(struct drm_device *dev, char *file, int line);
975#else
976#define i915_verify_inactive(dev, file, line)
977#endif
978void i915_gem_object_check_coherency(struct drm_gem_object *obj, int handle);
979void i915_gem_dump_object(struct drm_gem_object *obj, int len,
980 const char *where, uint32_t mark);
981void i915_dump_lru(struct drm_device *dev, const char *where);
1da177e4 982
2017263e 983/* i915_debugfs.c */
27c202ad
BG
984int i915_debugfs_init(struct drm_minor *minor);
985void i915_debugfs_cleanup(struct drm_minor *minor);
2017263e 986
317c35d1
JB
987/* i915_suspend.c */
988extern int i915_save_state(struct drm_device *dev);
989extern int i915_restore_state(struct drm_device *dev);
0a3e67a4
JB
990
991/* i915_suspend.c */
992extern int i915_save_state(struct drm_device *dev);
993extern int i915_restore_state(struct drm_device *dev);
317c35d1 994
65e082c9 995#ifdef CONFIG_ACPI
8ee1c3db 996/* i915_opregion.c */
74a365b3 997extern int intel_opregion_init(struct drm_device *dev, int resume);
3b1c1c11 998extern void intel_opregion_free(struct drm_device *dev, int suspend);
8ee1c3db 999extern void opregion_asle_intr(struct drm_device *dev);
01c66889 1000extern void ironlake_opregion_gse_intr(struct drm_device *dev);
8ee1c3db 1001extern void opregion_enable_asle(struct drm_device *dev);
65e082c9 1002#else
03ae61dd 1003static inline int intel_opregion_init(struct drm_device *dev, int resume) { return 0; }
3b1c1c11 1004static inline void intel_opregion_free(struct drm_device *dev, int suspend) { return; }
65e082c9 1005static inline void opregion_asle_intr(struct drm_device *dev) { return; }
01c66889 1006static inline void ironlake_opregion_gse_intr(struct drm_device *dev) { return; }
65e082c9
LB
1007static inline void opregion_enable_asle(struct drm_device *dev) { return; }
1008#endif
8ee1c3db 1009
79e53945
JB
1010/* modesetting */
1011extern void intel_modeset_init(struct drm_device *dev);
1012extern void intel_modeset_cleanup(struct drm_device *dev);
28d52043 1013extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
80824003 1014extern void i8xx_disable_fbc(struct drm_device *dev);
74dff282 1015extern void g4x_disable_fbc(struct drm_device *dev);
ee5382ae
AJ
1016extern void intel_disable_fbc(struct drm_device *dev);
1017extern void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval);
1018extern bool intel_fbc_enabled(struct drm_device *dev);
79e53945 1019
3bad0781 1020extern void intel_detect_pch (struct drm_device *dev);
e3421a18 1021extern int intel_trans_dp_port_sel (struct drm_crtc *crtc);
3bad0781 1022
546b0974
EA
1023/**
1024 * Lock test for when it's just for synchronization of ring access.
1025 *
1026 * In that case, we don't need to do it when GEM is initialized as nobody else
1027 * has access to the ring.
1028 */
1029#define RING_LOCK_TEST_WITH_RETURN(dev, file_priv) do { \
1030 if (((drm_i915_private_t *)dev->dev_private)->ring.ring_obj == NULL) \
1031 LOCK_TEST_WITH_RETURN(dev, file_priv); \
1032} while (0)
1033
3043c60c
EA
1034#define I915_READ(reg) readl(dev_priv->regs + (reg))
1035#define I915_WRITE(reg, val) writel(val, dev_priv->regs + (reg))
1036#define I915_READ16(reg) readw(dev_priv->regs + (reg))
1037#define I915_WRITE16(reg, val) writel(val, dev_priv->regs + (reg))
1038#define I915_READ8(reg) readb(dev_priv->regs + (reg))
1039#define I915_WRITE8(reg, val) writeb(val, dev_priv->regs + (reg))
de151cf6 1040#define I915_WRITE64(reg, val) writeq(val, dev_priv->regs + (reg))
049ef7e4 1041#define I915_READ64(reg) readq(dev_priv->regs + (reg))
7d57382e 1042#define POSTING_READ(reg) (void)I915_READ(reg)
1da177e4
LT
1043
1044#define I915_VERBOSE 0
1045
0ef82af7
CW
1046#define RING_LOCALS volatile unsigned int *ring_virt__;
1047
1048#define BEGIN_LP_RING(n) do { \
1049 int bytes__ = 4*(n); \
1050 if (I915_VERBOSE) DRM_DEBUG("BEGIN_LP_RING(%d)\n", (n)); \
1051 /* a wrap must occur between instructions so pad beforehand */ \
1052 if (unlikely (dev_priv->ring.tail + bytes__ > dev_priv->ring.Size)) \
1053 i915_wrap_ring(dev); \
1054 if (unlikely (dev_priv->ring.space < bytes__)) \
1055 i915_wait_ring(dev, bytes__, __func__); \
1056 ring_virt__ = (unsigned int *) \
1057 (dev_priv->ring.virtual_start + dev_priv->ring.tail); \
1058 dev_priv->ring.tail += bytes__; \
1059 dev_priv->ring.tail &= dev_priv->ring.Size - 1; \
1060 dev_priv->ring.space -= bytes__; \
1da177e4
LT
1061} while (0)
1062
0ef82af7 1063#define OUT_RING(n) do { \
1da177e4 1064 if (I915_VERBOSE) DRM_DEBUG(" OUT_RING %x\n", (int)(n)); \
0ef82af7 1065 *ring_virt__++ = (n); \
1da177e4
LT
1066} while (0)
1067
1068#define ADVANCE_LP_RING() do { \
0ef82af7
CW
1069 if (I915_VERBOSE) \
1070 DRM_DEBUG("ADVANCE_LP_RING %x\n", dev_priv->ring.tail); \
1071 I915_WRITE(PRB0_TAIL, dev_priv->ring.tail); \
1da177e4
LT
1072} while(0)
1073
ba8bbcf6 1074/**
585fb111
JB
1075 * Reads a dword out of the status page, which is written to from the command
1076 * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or
1077 * MI_STORE_DATA_IMM.
ba8bbcf6 1078 *
585fb111 1079 * The following dwords have a reserved meaning:
0cdad7e8
KP
1080 * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes.
1081 * 0x04: ring 0 head pointer
1082 * 0x05: ring 1 head pointer (915-class)
1083 * 0x06: ring 2 head pointer (915-class)
1084 * 0x10-0x1b: Context status DWords (GM45)
1085 * 0x1f: Last written status offset. (GM45)
ba8bbcf6 1086 *
0cdad7e8 1087 * The area from dword 0x20 to 0x3ff is available for driver usage.
ba8bbcf6 1088 */
585fb111 1089#define READ_HWSP(dev_priv, reg) (((volatile u32*)(dev_priv->hw_status_page))[reg])
0baf823a 1090#define READ_BREADCRUMB(dev_priv) READ_HWSP(dev_priv, I915_BREADCRUMB_INDEX)
0cdad7e8 1091#define I915_GEM_HWS_INDEX 0x20
0baf823a 1092#define I915_BREADCRUMB_INDEX 0x21
ba8bbcf6 1093
0ef82af7 1094extern int i915_wrap_ring(struct drm_device * dev);
585fb111 1095extern int i915_wait_ring(struct drm_device * dev, int n, const char *caller);
ba8bbcf6 1096
cfdf1fa2
KH
1097#define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
1098
1099#define IS_I830(dev) ((dev)->pci_device == 0x3577)
1100#define IS_845G(dev) ((dev)->pci_device == 0x2562)
5ce8ba7c 1101#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
cfdf1fa2 1102#define IS_I865G(dev) ((dev)->pci_device == 0x2572)
bad720ff 1103#define IS_GEN2(dev) (INTEL_INFO(dev)->is_i8xx)
cfdf1fa2
KH
1104#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
1105#define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
1106#define IS_I945G(dev) ((dev)->pci_device == 0x2772)
1107#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1108#define IS_I965G(dev) (INTEL_INFO(dev)->is_i965g)
1109#define IS_I965GM(dev) (INTEL_INFO(dev)->is_i965gm)
1110#define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
1111#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
1112#define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
1113#define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
1114#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1115#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
f2b115e6
AJ
1116#define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
1117#define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
cfdf1fa2
KH
1118#define IS_IRONLAKE(dev) (INTEL_INFO(dev)->is_ironlake)
1119#define IS_I9XX(dev) (INTEL_INFO(dev)->is_i9xx)
59f2d0fc 1120#define IS_GEN6(dev) (INTEL_INFO(dev)->is_gen6)
cfdf1fa2 1121#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
ba8bbcf6 1122
bad720ff
EA
1123#define IS_GEN3(dev) (IS_I915G(dev) || \
1124 IS_I915GM(dev) || \
1125 IS_I945G(dev) || \
1126 IS_I945GM(dev) || \
1127 IS_G33(dev) || \
1128 IS_PINEVIEW(dev))
1129#define IS_GEN4(dev) ((dev)->pci_device == 0x2972 || \
1130 (dev)->pci_device == 0x2982 || \
1131 (dev)->pci_device == 0x2992 || \
1132 (dev)->pci_device == 0x29A2 || \
1133 (dev)->pci_device == 0x2A02 || \
1134 (dev)->pci_device == 0x2A12 || \
1135 (dev)->pci_device == 0x2E02 || \
1136 (dev)->pci_device == 0x2E12 || \
1137 (dev)->pci_device == 0x2E22 || \
1138 (dev)->pci_device == 0x2E32 || \
1139 (dev)->pci_device == 0x2A42 || \
1140 (dev)->pci_device == 0x2E42)
1141
cfdf1fa2 1142#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
ba8bbcf6 1143
0f973f27
JB
1144/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1145 * rows, which changed the alignment requirements and fence programming.
1146 */
1147#define HAS_128_BYTE_Y_TILING(dev) (IS_I9XX(dev) && !(IS_I915G(dev) || \
1148 IS_I915GM(dev)))
f2b115e6
AJ
1149#define SUPPORTS_DIGITAL_OUTPUTS(dev) (IS_I9XX(dev) && !IS_PINEVIEW(dev))
1150#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
1151#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
1152#define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
103a196f 1153#define SUPPORTS_TV(dev) (IS_I9XX(dev) && IS_MOBILE(dev) && \
7da9f6cb
ZW
1154 !IS_IRONLAKE(dev) && !IS_PINEVIEW(dev) && \
1155 !IS_GEN6(dev))
cfdf1fa2 1156#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
7662c8bd 1157/* dsparb controlled by hw only */
f2b115e6 1158#define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
b39d50e5 1159
f2b115e6 1160#define HAS_FW_BLC(dev) (IS_I9XX(dev) || IS_G4X(dev) || IS_IRONLAKE(dev))
cfdf1fa2
KH
1161#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
1162#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
1163#define I915_HAS_RC6(dev) (INTEL_INFO(dev)->has_rc6)
652c393a 1164
bad720ff
EA
1165#define HAS_PCH_SPLIT(dev) (IS_IRONLAKE(dev) || \
1166 IS_GEN6(dev))
e552eb70 1167#define HAS_PIPE_CONTROL(dev) (IS_IRONLAKE(dev) || IS_GEN6(dev))
bad720ff 1168
3bad0781
ZW
1169#define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
1170#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1171
ba8bbcf6 1172#define PRIMARY_RINGBUFFER_SIZE (128*1024)
0d6aa60b 1173
1da177e4 1174#endif