]> bbs.cooldavid.org Git - net-next-2.6.git/blame - drivers/firewire/ohci.c
firewire: core: add CSR MAINT_UTILITY support
[net-next-2.6.git] / drivers / firewire / ohci.c
CommitLineData
c781c06d
KH
1/*
2 * Driver for OHCI 1394 controllers
ed568912 3 *
ed568912
KH
4 * Copyright (C) 2003-2006 Kristian Hoegsberg <krh@bitplanet.net>
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software Foundation,
18 * Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
19 */
20
e524f616 21#include <linux/compiler.h>
ed568912 22#include <linux/delay.h>
e8ca9702 23#include <linux/device.h>
cf3e72fd 24#include <linux/dma-mapping.h>
77c9a5da 25#include <linux/firewire.h>
e8ca9702 26#include <linux/firewire-constants.h>
c26f0234 27#include <linux/gfp.h>
a7fb60db
SR
28#include <linux/init.h>
29#include <linux/interrupt.h>
e8ca9702 30#include <linux/io.h>
a7fb60db 31#include <linux/kernel.h>
e8ca9702 32#include <linux/list.h>
faa2fb4e 33#include <linux/mm.h>
a7fb60db 34#include <linux/module.h>
ad3c0fe8 35#include <linux/moduleparam.h>
a7fb60db 36#include <linux/pci.h>
fc383796 37#include <linux/pci_ids.h>
c26f0234 38#include <linux/spinlock.h>
e8ca9702 39#include <linux/string.h>
cf3e72fd 40
e8ca9702 41#include <asm/byteorder.h>
c26f0234 42#include <asm/page.h>
ee71c2f9 43#include <asm/system.h>
ed568912 44
ea8d006b
SR
45#ifdef CONFIG_PPC_PMAC
46#include <asm/pmac_feature.h>
47#endif
48
77c9a5da
SR
49#include "core.h"
50#include "ohci.h"
ed568912 51
a77754a7
KH
52#define DESCRIPTOR_OUTPUT_MORE 0
53#define DESCRIPTOR_OUTPUT_LAST (1 << 12)
54#define DESCRIPTOR_INPUT_MORE (2 << 12)
55#define DESCRIPTOR_INPUT_LAST (3 << 12)
56#define DESCRIPTOR_STATUS (1 << 11)
57#define DESCRIPTOR_KEY_IMMEDIATE (2 << 8)
58#define DESCRIPTOR_PING (1 << 7)
59#define DESCRIPTOR_YY (1 << 6)
60#define DESCRIPTOR_NO_IRQ (0 << 4)
61#define DESCRIPTOR_IRQ_ERROR (1 << 4)
62#define DESCRIPTOR_IRQ_ALWAYS (3 << 4)
63#define DESCRIPTOR_BRANCH_ALWAYS (3 << 2)
64#define DESCRIPTOR_WAIT (3 << 0)
ed568912
KH
65
66struct descriptor {
67 __le16 req_count;
68 __le16 control;
69 __le32 data_address;
70 __le32 branch_address;
71 __le16 res_count;
72 __le16 transfer_status;
73} __attribute__((aligned(16)));
74
a77754a7
KH
75#define CONTROL_SET(regs) (regs)
76#define CONTROL_CLEAR(regs) ((regs) + 4)
77#define COMMAND_PTR(regs) ((regs) + 12)
78#define CONTEXT_MATCH(regs) ((regs) + 16)
72e318e0 79
32b46093 80struct ar_buffer {
ed568912 81 struct descriptor descriptor;
32b46093
KH
82 struct ar_buffer *next;
83 __le32 data[0];
84};
ed568912 85
32b46093
KH
86struct ar_context {
87 struct fw_ohci *ohci;
88 struct ar_buffer *current_buffer;
89 struct ar_buffer *last_buffer;
90 void *pointer;
72e318e0 91 u32 regs;
ed568912
KH
92 struct tasklet_struct tasklet;
93};
94
30200739
KH
95struct context;
96
97typedef int (*descriptor_callback_t)(struct context *ctx,
98 struct descriptor *d,
99 struct descriptor *last);
fe5ca634
DM
100
101/*
102 * A buffer that contains a block of DMA-able coherent memory used for
103 * storing a portion of a DMA descriptor program.
104 */
105struct descriptor_buffer {
106 struct list_head list;
107 dma_addr_t buffer_bus;
108 size_t buffer_size;
109 size_t used;
110 struct descriptor buffer[0];
111};
112
30200739 113struct context {
373b2edd 114 struct fw_ohci *ohci;
30200739 115 u32 regs;
fe5ca634 116 int total_allocation;
373b2edd 117
fe5ca634
DM
118 /*
119 * List of page-sized buffers for storing DMA descriptors.
120 * Head of list contains buffers in use and tail of list contains
121 * free buffers.
122 */
123 struct list_head buffer_list;
124
125 /*
126 * Pointer to a buffer inside buffer_list that contains the tail
127 * end of the current DMA program.
128 */
129 struct descriptor_buffer *buffer_tail;
130
131 /*
132 * The descriptor containing the branch address of the first
133 * descriptor that has not yet been filled by the device.
134 */
135 struct descriptor *last;
136
137 /*
138 * The last descriptor in the DMA program. It contains the branch
139 * address that must be updated upon appending a new descriptor.
140 */
141 struct descriptor *prev;
30200739
KH
142
143 descriptor_callback_t callback;
144
373b2edd 145 struct tasklet_struct tasklet;
30200739 146};
30200739 147
a77754a7
KH
148#define IT_HEADER_SY(v) ((v) << 0)
149#define IT_HEADER_TCODE(v) ((v) << 4)
150#define IT_HEADER_CHANNEL(v) ((v) << 8)
151#define IT_HEADER_TAG(v) ((v) << 14)
152#define IT_HEADER_SPEED(v) ((v) << 16)
153#define IT_HEADER_DATA_LENGTH(v) ((v) << 16)
ed568912
KH
154
155struct iso_context {
156 struct fw_iso_context base;
30200739 157 struct context context;
0642b657 158 int excess_bytes;
9b32d5f3
KH
159 void *header;
160 size_t header_length;
ed568912
KH
161};
162
163#define CONFIG_ROM_SIZE 1024
164
165struct fw_ohci {
166 struct fw_card card;
167
168 __iomem char *registers;
e636fe25 169 int node_id;
ed568912 170 int generation;
e09770db 171 int request_generation; /* for timestamping incoming requests */
4a635593 172 unsigned quirks;
a1a1132b 173 unsigned int pri_req_max;
a48777e0 174 u32 bus_time;
ed568912 175
c781c06d
KH
176 /*
177 * Spinlock for accessing fw_ohci data. Never call out of
178 * this driver with this lock held.
179 */
ed568912 180 spinlock_t lock;
ed568912
KH
181
182 struct ar_context ar_request_ctx;
183 struct ar_context ar_response_ctx;
f319b6a0
KH
184 struct context at_request_ctx;
185 struct context at_response_ctx;
ed568912
KH
186
187 u32 it_context_mask;
188 struct iso_context *it_context_list;
4817ed24 189 u64 ir_context_channels;
ed568912
KH
190 u32 ir_context_mask;
191 struct iso_context *ir_context_list;
ecb1cf9c
SR
192
193 __be32 *config_rom;
194 dma_addr_t config_rom_bus;
195 __be32 *next_config_rom;
196 dma_addr_t next_config_rom_bus;
197 __be32 next_header;
198
199 __le32 *self_id_cpu;
200 dma_addr_t self_id_bus;
201 struct tasklet_struct bus_reset_tasklet;
202
203 u32 self_id_buffer[512];
ed568912
KH
204};
205
95688e97 206static inline struct fw_ohci *fw_ohci(struct fw_card *card)
ed568912
KH
207{
208 return container_of(card, struct fw_ohci, card);
209}
210
295e3feb
KH
211#define IT_CONTEXT_CYCLE_MATCH_ENABLE 0x80000000
212#define IR_CONTEXT_BUFFER_FILL 0x80000000
213#define IR_CONTEXT_ISOCH_HEADER 0x40000000
214#define IR_CONTEXT_CYCLE_MATCH_ENABLE 0x20000000
215#define IR_CONTEXT_MULTI_CHANNEL_MODE 0x10000000
216#define IR_CONTEXT_DUAL_BUFFER_MODE 0x08000000
ed568912
KH
217
218#define CONTEXT_RUN 0x8000
219#define CONTEXT_WAKE 0x1000
220#define CONTEXT_DEAD 0x0800
221#define CONTEXT_ACTIVE 0x0400
222
8b7b6afa 223#define OHCI1394_MAX_AT_REQ_RETRIES 0xf
ed568912
KH
224#define OHCI1394_MAX_AT_RESP_RETRIES 0x2
225#define OHCI1394_MAX_PHYS_RESP_RETRIES 0x8
226
ed568912
KH
227#define OHCI1394_REGISTER_SIZE 0x800
228#define OHCI_LOOP_COUNT 500
229#define OHCI1394_PCI_HCI_Control 0x40
230#define SELF_ID_BUF_SIZE 0x800
32b46093 231#define OHCI_TCODE_PHY_PACKET 0x0e
e364cf4e 232#define OHCI_VERSION_1_1 0x010010
0edeefd9 233
ed568912
KH
234static char ohci_driver_name[] = KBUILD_MODNAME;
235
262444ee 236#define PCI_DEVICE_ID_JMICRON_JMB38X_FW 0x2380
8301b91b
CL
237#define PCI_DEVICE_ID_TI_TSB12LV22 0x8009
238
4a635593
SR
239#define QUIRK_CYCLE_TIMER 1
240#define QUIRK_RESET_PACKET 2
241#define QUIRK_BE_HEADERS 4
925e7a65 242#define QUIRK_NO_1394A 8
262444ee 243#define QUIRK_NO_MSI 16
4a635593
SR
244
245/* In case of multiple matches in ohci_quirks[], only the first one is used. */
246static const struct {
247 unsigned short vendor, device, flags;
248} ohci_quirks[] = {
8301b91b 249 {PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_TSB12LV22, QUIRK_CYCLE_TIMER |
925e7a65
CL
250 QUIRK_RESET_PACKET |
251 QUIRK_NO_1394A},
4a635593
SR
252 {PCI_VENDOR_ID_TI, PCI_ANY_ID, QUIRK_RESET_PACKET},
253 {PCI_VENDOR_ID_AL, PCI_ANY_ID, QUIRK_CYCLE_TIMER},
262444ee 254 {PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB38X_FW, QUIRK_NO_MSI},
4a635593
SR
255 {PCI_VENDOR_ID_NEC, PCI_ANY_ID, QUIRK_CYCLE_TIMER},
256 {PCI_VENDOR_ID_VIA, PCI_ANY_ID, QUIRK_CYCLE_TIMER},
257 {PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_FW, QUIRK_BE_HEADERS},
258};
259
3e9cc2f3
SR
260/* This overrides anything that was found in ohci_quirks[]. */
261static int param_quirks;
262module_param_named(quirks, param_quirks, int, 0644);
263MODULE_PARM_DESC(quirks, "Chip quirks (default = 0"
264 ", nonatomic cycle timer = " __stringify(QUIRK_CYCLE_TIMER)
265 ", reset packet generation = " __stringify(QUIRK_RESET_PACKET)
266 ", AR/selfID endianess = " __stringify(QUIRK_BE_HEADERS)
925e7a65 267 ", no 1394a enhancements = " __stringify(QUIRK_NO_1394A)
262444ee 268 ", disable MSI = " __stringify(QUIRK_NO_MSI)
3e9cc2f3
SR
269 ")");
270
a007bb85 271#define OHCI_PARAM_DEBUG_AT_AR 1
ad3c0fe8 272#define OHCI_PARAM_DEBUG_SELFIDS 2
a007bb85
SR
273#define OHCI_PARAM_DEBUG_IRQS 4
274#define OHCI_PARAM_DEBUG_BUSRESETS 8 /* only effective before chip init */
ad3c0fe8 275
5da3dac8
SR
276#ifdef CONFIG_FIREWIRE_OHCI_DEBUG
277
ad3c0fe8
SR
278static int param_debug;
279module_param_named(debug, param_debug, int, 0644);
280MODULE_PARM_DESC(debug, "Verbose logging (default = 0"
ad3c0fe8 281 ", AT/AR events = " __stringify(OHCI_PARAM_DEBUG_AT_AR)
a007bb85
SR
282 ", self-IDs = " __stringify(OHCI_PARAM_DEBUG_SELFIDS)
283 ", IRQs = " __stringify(OHCI_PARAM_DEBUG_IRQS)
284 ", busReset events = " __stringify(OHCI_PARAM_DEBUG_BUSRESETS)
ad3c0fe8
SR
285 ", or a combination, or all = -1)");
286
287static void log_irqs(u32 evt)
288{
a007bb85
SR
289 if (likely(!(param_debug &
290 (OHCI_PARAM_DEBUG_IRQS | OHCI_PARAM_DEBUG_BUSRESETS))))
291 return;
292
293 if (!(param_debug & OHCI_PARAM_DEBUG_IRQS) &&
294 !(evt & OHCI1394_busReset))
ad3c0fe8
SR
295 return;
296
a48777e0 297 fw_notify("IRQ %08x%s%s%s%s%s%s%s%s%s%s%s%s%s%s\n", evt,
161b96e7
SR
298 evt & OHCI1394_selfIDComplete ? " selfID" : "",
299 evt & OHCI1394_RQPkt ? " AR_req" : "",
300 evt & OHCI1394_RSPkt ? " AR_resp" : "",
301 evt & OHCI1394_reqTxComplete ? " AT_req" : "",
302 evt & OHCI1394_respTxComplete ? " AT_resp" : "",
303 evt & OHCI1394_isochRx ? " IR" : "",
304 evt & OHCI1394_isochTx ? " IT" : "",
305 evt & OHCI1394_postedWriteErr ? " postedWriteErr" : "",
306 evt & OHCI1394_cycleTooLong ? " cycleTooLong" : "",
a48777e0 307 evt & OHCI1394_cycle64Seconds ? " cycle64Seconds" : "",
5ed1f321 308 evt & OHCI1394_cycleInconsistent ? " cycleInconsistent" : "",
161b96e7
SR
309 evt & OHCI1394_regAccessFail ? " regAccessFail" : "",
310 evt & OHCI1394_busReset ? " busReset" : "",
311 evt & ~(OHCI1394_selfIDComplete | OHCI1394_RQPkt |
312 OHCI1394_RSPkt | OHCI1394_reqTxComplete |
313 OHCI1394_respTxComplete | OHCI1394_isochRx |
314 OHCI1394_isochTx | OHCI1394_postedWriteErr |
a48777e0
CL
315 OHCI1394_cycleTooLong | OHCI1394_cycle64Seconds |
316 OHCI1394_cycleInconsistent |
161b96e7 317 OHCI1394_regAccessFail | OHCI1394_busReset)
ad3c0fe8
SR
318 ? " ?" : "");
319}
320
321static const char *speed[] = {
322 [0] = "S100", [1] = "S200", [2] = "S400", [3] = "beta",
323};
324static const char *power[] = {
325 [0] = "+0W", [1] = "+15W", [2] = "+30W", [3] = "+45W",
326 [4] = "-3W", [5] = " ?W", [6] = "-3..-6W", [7] = "-3..-10W",
327};
328static const char port[] = { '.', '-', 'p', 'c', };
329
330static char _p(u32 *s, int shift)
331{
332 return port[*s >> shift & 3];
333}
334
08ddb2f4 335static void log_selfids(int node_id, int generation, int self_id_count, u32 *s)
ad3c0fe8
SR
336{
337 if (likely(!(param_debug & OHCI_PARAM_DEBUG_SELFIDS)))
338 return;
339
161b96e7
SR
340 fw_notify("%d selfIDs, generation %d, local node ID %04x\n",
341 self_id_count, generation, node_id);
ad3c0fe8
SR
342
343 for (; self_id_count--; ++s)
344 if ((*s & 1 << 23) == 0)
161b96e7
SR
345 fw_notify("selfID 0: %08x, phy %d [%c%c%c] "
346 "%s gc=%d %s %s%s%s\n",
347 *s, *s >> 24 & 63, _p(s, 6), _p(s, 4), _p(s, 2),
348 speed[*s >> 14 & 3], *s >> 16 & 63,
349 power[*s >> 8 & 7], *s >> 22 & 1 ? "L" : "",
350 *s >> 11 & 1 ? "c" : "", *s & 2 ? "i" : "");
ad3c0fe8 351 else
161b96e7
SR
352 fw_notify("selfID n: %08x, phy %d [%c%c%c%c%c%c%c%c]\n",
353 *s, *s >> 24 & 63,
354 _p(s, 16), _p(s, 14), _p(s, 12), _p(s, 10),
355 _p(s, 8), _p(s, 6), _p(s, 4), _p(s, 2));
ad3c0fe8
SR
356}
357
358static const char *evts[] = {
359 [0x00] = "evt_no_status", [0x01] = "-reserved-",
360 [0x02] = "evt_long_packet", [0x03] = "evt_missing_ack",
361 [0x04] = "evt_underrun", [0x05] = "evt_overrun",
362 [0x06] = "evt_descriptor_read", [0x07] = "evt_data_read",
363 [0x08] = "evt_data_write", [0x09] = "evt_bus_reset",
364 [0x0a] = "evt_timeout", [0x0b] = "evt_tcode_err",
365 [0x0c] = "-reserved-", [0x0d] = "-reserved-",
366 [0x0e] = "evt_unknown", [0x0f] = "evt_flushed",
367 [0x10] = "-reserved-", [0x11] = "ack_complete",
368 [0x12] = "ack_pending ", [0x13] = "-reserved-",
369 [0x14] = "ack_busy_X", [0x15] = "ack_busy_A",
370 [0x16] = "ack_busy_B", [0x17] = "-reserved-",
371 [0x18] = "-reserved-", [0x19] = "-reserved-",
372 [0x1a] = "-reserved-", [0x1b] = "ack_tardy",
373 [0x1c] = "-reserved-", [0x1d] = "ack_data_error",
374 [0x1e] = "ack_type_error", [0x1f] = "-reserved-",
375 [0x20] = "pending/cancelled",
376};
377static const char *tcodes[] = {
378 [0x0] = "QW req", [0x1] = "BW req",
379 [0x2] = "W resp", [0x3] = "-reserved-",
380 [0x4] = "QR req", [0x5] = "BR req",
381 [0x6] = "QR resp", [0x7] = "BR resp",
382 [0x8] = "cycle start", [0x9] = "Lk req",
383 [0xa] = "async stream packet", [0xb] = "Lk resp",
384 [0xc] = "-reserved-", [0xd] = "-reserved-",
385 [0xe] = "link internal", [0xf] = "-reserved-",
386};
387static const char *phys[] = {
388 [0x0] = "phy config packet", [0x1] = "link-on packet",
389 [0x2] = "self-id packet", [0x3] = "-reserved-",
390};
391
392static void log_ar_at_event(char dir, int speed, u32 *header, int evt)
393{
394 int tcode = header[0] >> 4 & 0xf;
395 char specific[12];
396
397 if (likely(!(param_debug & OHCI_PARAM_DEBUG_AT_AR)))
398 return;
399
400 if (unlikely(evt >= ARRAY_SIZE(evts)))
401 evt = 0x1f;
402
08ddb2f4 403 if (evt == OHCI1394_evt_bus_reset) {
161b96e7
SR
404 fw_notify("A%c evt_bus_reset, generation %d\n",
405 dir, (header[2] >> 16) & 0xff);
08ddb2f4
SR
406 return;
407 }
408
ad3c0fe8 409 if (header[0] == ~header[1]) {
161b96e7
SR
410 fw_notify("A%c %s, %s, %08x\n",
411 dir, evts[evt], phys[header[0] >> 30 & 0x3], header[0]);
ad3c0fe8
SR
412 return;
413 }
414
415 switch (tcode) {
416 case 0x0: case 0x6: case 0x8:
417 snprintf(specific, sizeof(specific), " = %08x",
418 be32_to_cpu((__force __be32)header[3]));
419 break;
420 case 0x1: case 0x5: case 0x7: case 0x9: case 0xb:
421 snprintf(specific, sizeof(specific), " %x,%x",
422 header[3] >> 16, header[3] & 0xffff);
423 break;
424 default:
425 specific[0] = '\0';
426 }
427
428 switch (tcode) {
429 case 0xe: case 0xa:
161b96e7 430 fw_notify("A%c %s, %s\n", dir, evts[evt], tcodes[tcode]);
ad3c0fe8
SR
431 break;
432 case 0x0: case 0x1: case 0x4: case 0x5: case 0x9:
161b96e7
SR
433 fw_notify("A%c spd %x tl %02x, "
434 "%04x -> %04x, %s, "
435 "%s, %04x%08x%s\n",
436 dir, speed, header[0] >> 10 & 0x3f,
437 header[1] >> 16, header[0] >> 16, evts[evt],
438 tcodes[tcode], header[1] & 0xffff, header[2], specific);
ad3c0fe8
SR
439 break;
440 default:
161b96e7
SR
441 fw_notify("A%c spd %x tl %02x, "
442 "%04x -> %04x, %s, "
443 "%s%s\n",
444 dir, speed, header[0] >> 10 & 0x3f,
445 header[1] >> 16, header[0] >> 16, evts[evt],
446 tcodes[tcode], specific);
ad3c0fe8
SR
447 }
448}
449
450#else
451
5da3dac8
SR
452#define param_debug 0
453static inline void log_irqs(u32 evt) {}
454static inline void log_selfids(int node_id, int generation, int self_id_count, u32 *s) {}
455static inline void log_ar_at_event(char dir, int speed, u32 *header, int evt) {}
ad3c0fe8
SR
456
457#endif /* CONFIG_FIREWIRE_OHCI_DEBUG */
458
95688e97 459static inline void reg_write(const struct fw_ohci *ohci, int offset, u32 data)
ed568912
KH
460{
461 writel(data, ohci->registers + offset);
462}
463
95688e97 464static inline u32 reg_read(const struct fw_ohci *ohci, int offset)
ed568912
KH
465{
466 return readl(ohci->registers + offset);
467}
468
95688e97 469static inline void flush_writes(const struct fw_ohci *ohci)
ed568912
KH
470{
471 /* Do a dummy read to flush writes. */
472 reg_read(ohci, OHCI1394_Version);
473}
474
35d999b1 475static int read_phy_reg(struct fw_ohci *ohci, int addr)
ed568912 476{
4a96b4fc 477 u32 val;
35d999b1 478 int i;
ed568912
KH
479
480 reg_write(ohci, OHCI1394_PhyControl, OHCI1394_PhyControl_Read(addr));
153e3979 481 for (i = 0; i < 3 + 100; i++) {
35d999b1
SR
482 val = reg_read(ohci, OHCI1394_PhyControl);
483 if (val & OHCI1394_PhyControl_ReadDone)
484 return OHCI1394_PhyControl_ReadData(val);
485
153e3979
CL
486 /*
487 * Try a few times without waiting. Sleeping is necessary
488 * only when the link/PHY interface is busy.
489 */
490 if (i >= 3)
491 msleep(1);
ed568912 492 }
35d999b1 493 fw_error("failed to read phy reg\n");
ed568912 494
35d999b1
SR
495 return -EBUSY;
496}
4a96b4fc 497
35d999b1
SR
498static int write_phy_reg(const struct fw_ohci *ohci, int addr, u32 val)
499{
500 int i;
501
502 reg_write(ohci, OHCI1394_PhyControl,
503 OHCI1394_PhyControl_Write(addr, val));
153e3979 504 for (i = 0; i < 3 + 100; i++) {
35d999b1
SR
505 val = reg_read(ohci, OHCI1394_PhyControl);
506 if (!(val & OHCI1394_PhyControl_WritePending))
507 return 0;
508
153e3979
CL
509 if (i >= 3)
510 msleep(1);
35d999b1
SR
511 }
512 fw_error("failed to write phy reg\n");
513
514 return -EBUSY;
4a96b4fc
CL
515}
516
517static int ohci_update_phy_reg(struct fw_card *card, int addr,
518 int clear_bits, int set_bits)
519{
520 struct fw_ohci *ohci = fw_ohci(card);
35d999b1 521 int ret;
4a96b4fc 522
35d999b1
SR
523 ret = read_phy_reg(ohci, addr);
524 if (ret < 0)
525 return ret;
4a96b4fc 526
e7014dad
CL
527 /*
528 * The interrupt status bits are cleared by writing a one bit.
529 * Avoid clearing them unless explicitly requested in set_bits.
530 */
531 if (addr == 5)
532 clear_bits |= PHY_INT_STATUS_BITS;
533
35d999b1 534 return write_phy_reg(ohci, addr, (ret & ~clear_bits) | set_bits);
ed568912
KH
535}
536
35d999b1 537static int read_paged_phy_reg(struct fw_ohci *ohci, int page, int addr)
925e7a65 538{
35d999b1 539 int ret;
925e7a65 540
35d999b1
SR
541 ret = ohci_update_phy_reg(&ohci->card, 7, PHY_PAGE_SELECT, page << 5);
542 if (ret < 0)
543 return ret;
925e7a65 544
35d999b1 545 return read_phy_reg(ohci, addr);
925e7a65
CL
546}
547
32b46093 548static int ar_context_add_page(struct ar_context *ctx)
ed568912 549{
32b46093
KH
550 struct device *dev = ctx->ohci->card.device;
551 struct ar_buffer *ab;
f5101d58 552 dma_addr_t uninitialized_var(ab_bus);
32b46093
KH
553 size_t offset;
554
bde1709a 555 ab = dma_alloc_coherent(dev, PAGE_SIZE, &ab_bus, GFP_ATOMIC);
32b46093
KH
556 if (ab == NULL)
557 return -ENOMEM;
558
a55709ba 559 ab->next = NULL;
2d826cc5 560 memset(&ab->descriptor, 0, sizeof(ab->descriptor));
a77754a7
KH
561 ab->descriptor.control = cpu_to_le16(DESCRIPTOR_INPUT_MORE |
562 DESCRIPTOR_STATUS |
563 DESCRIPTOR_BRANCH_ALWAYS);
32b46093
KH
564 offset = offsetof(struct ar_buffer, data);
565 ab->descriptor.req_count = cpu_to_le16(PAGE_SIZE - offset);
566 ab->descriptor.data_address = cpu_to_le32(ab_bus + offset);
567 ab->descriptor.res_count = cpu_to_le16(PAGE_SIZE - offset);
568 ab->descriptor.branch_address = 0;
569
ec839e43 570 ctx->last_buffer->descriptor.branch_address = cpu_to_le32(ab_bus | 1);
32b46093
KH
571 ctx->last_buffer->next = ab;
572 ctx->last_buffer = ab;
573
a77754a7 574 reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
ed568912 575 flush_writes(ctx->ohci);
32b46093
KH
576
577 return 0;
ed568912
KH
578}
579
a55709ba
JF
580static void ar_context_release(struct ar_context *ctx)
581{
582 struct ar_buffer *ab, *ab_next;
583 size_t offset;
584 dma_addr_t ab_bus;
585
586 for (ab = ctx->current_buffer; ab; ab = ab_next) {
587 ab_next = ab->next;
588 offset = offsetof(struct ar_buffer, data);
589 ab_bus = le32_to_cpu(ab->descriptor.data_address) - offset;
590 dma_free_coherent(ctx->ohci->card.device, PAGE_SIZE,
591 ab, ab_bus);
592 }
593}
594
11bf20ad
SR
595#if defined(CONFIG_PPC_PMAC) && defined(CONFIG_PPC32)
596#define cond_le32_to_cpu(v) \
4a635593 597 (ohci->quirks & QUIRK_BE_HEADERS ? (__force __u32)(v) : le32_to_cpu(v))
11bf20ad
SR
598#else
599#define cond_le32_to_cpu(v) le32_to_cpu(v)
600#endif
601
32b46093 602static __le32 *handle_ar_packet(struct ar_context *ctx, __le32 *buffer)
ed568912 603{
ed568912 604 struct fw_ohci *ohci = ctx->ohci;
2639a6fb
KH
605 struct fw_packet p;
606 u32 status, length, tcode;
43286568 607 int evt;
2639a6fb 608
11bf20ad
SR
609 p.header[0] = cond_le32_to_cpu(buffer[0]);
610 p.header[1] = cond_le32_to_cpu(buffer[1]);
611 p.header[2] = cond_le32_to_cpu(buffer[2]);
2639a6fb
KH
612
613 tcode = (p.header[0] >> 4) & 0x0f;
614 switch (tcode) {
615 case TCODE_WRITE_QUADLET_REQUEST:
616 case TCODE_READ_QUADLET_RESPONSE:
32b46093 617 p.header[3] = (__force __u32) buffer[3];
2639a6fb 618 p.header_length = 16;
32b46093 619 p.payload_length = 0;
2639a6fb
KH
620 break;
621
2639a6fb 622 case TCODE_READ_BLOCK_REQUEST :
11bf20ad 623 p.header[3] = cond_le32_to_cpu(buffer[3]);
32b46093
KH
624 p.header_length = 16;
625 p.payload_length = 0;
626 break;
627
628 case TCODE_WRITE_BLOCK_REQUEST:
2639a6fb
KH
629 case TCODE_READ_BLOCK_RESPONSE:
630 case TCODE_LOCK_REQUEST:
631 case TCODE_LOCK_RESPONSE:
11bf20ad 632 p.header[3] = cond_le32_to_cpu(buffer[3]);
2639a6fb 633 p.header_length = 16;
32b46093 634 p.payload_length = p.header[3] >> 16;
2639a6fb
KH
635 break;
636
637 case TCODE_WRITE_RESPONSE:
638 case TCODE_READ_QUADLET_REQUEST:
32b46093 639 case OHCI_TCODE_PHY_PACKET:
2639a6fb 640 p.header_length = 12;
32b46093 641 p.payload_length = 0;
2639a6fb 642 break;
ccff9629
SR
643
644 default:
645 /* FIXME: Stop context, discard everything, and restart? */
646 p.header_length = 0;
647 p.payload_length = 0;
2639a6fb 648 }
ed568912 649
32b46093
KH
650 p.payload = (void *) buffer + p.header_length;
651
652 /* FIXME: What to do about evt_* errors? */
653 length = (p.header_length + p.payload_length + 3) / 4;
11bf20ad 654 status = cond_le32_to_cpu(buffer[length]);
43286568 655 evt = (status >> 16) & 0x1f;
32b46093 656
43286568 657 p.ack = evt - 16;
32b46093
KH
658 p.speed = (status >> 21) & 0x7;
659 p.timestamp = status & 0xffff;
660 p.generation = ohci->request_generation;
ed568912 661
43286568 662 log_ar_at_event('R', p.speed, p.header, evt);
ad3c0fe8 663
c781c06d
KH
664 /*
665 * The OHCI bus reset handler synthesizes a phy packet with
ed568912
KH
666 * the new generation number when a bus reset happens (see
667 * section 8.4.2.3). This helps us determine when a request
668 * was received and make sure we send the response in the same
669 * generation. We only need this for requests; for responses
670 * we use the unique tlabel for finding the matching
c781c06d 671 * request.
d34316a4
SR
672 *
673 * Alas some chips sometimes emit bus reset packets with a
674 * wrong generation. We set the correct generation for these
675 * at a slightly incorrect time (in bus_reset_tasklet).
c781c06d 676 */
d34316a4 677 if (evt == OHCI1394_evt_bus_reset) {
4a635593 678 if (!(ohci->quirks & QUIRK_RESET_PACKET))
d34316a4
SR
679 ohci->request_generation = (p.header[2] >> 16) & 0xff;
680 } else if (ctx == &ohci->ar_request_ctx) {
2639a6fb 681 fw_core_handle_request(&ohci->card, &p);
d34316a4 682 } else {
2639a6fb 683 fw_core_handle_response(&ohci->card, &p);
d34316a4 684 }
ed568912 685
32b46093
KH
686 return buffer + length + 1;
687}
ed568912 688
32b46093
KH
689static void ar_context_tasklet(unsigned long data)
690{
691 struct ar_context *ctx = (struct ar_context *)data;
692 struct fw_ohci *ohci = ctx->ohci;
693 struct ar_buffer *ab;
694 struct descriptor *d;
695 void *buffer, *end;
696
697 ab = ctx->current_buffer;
698 d = &ab->descriptor;
699
700 if (d->res_count == 0) {
701 size_t size, rest, offset;
6b84236d
JW
702 dma_addr_t start_bus;
703 void *start;
32b46093 704
c781c06d
KH
705 /*
706 * This descriptor is finished and we may have a
32b46093 707 * packet split across this and the next buffer. We
c781c06d
KH
708 * reuse the page for reassembling the split packet.
709 */
32b46093
KH
710
711 offset = offsetof(struct ar_buffer, data);
6b84236d
JW
712 start = buffer = ab;
713 start_bus = le32_to_cpu(ab->descriptor.data_address) - offset;
32b46093 714
32b46093
KH
715 ab = ab->next;
716 d = &ab->descriptor;
717 size = buffer + PAGE_SIZE - ctx->pointer;
718 rest = le16_to_cpu(d->req_count) - le16_to_cpu(d->res_count);
719 memmove(buffer, ctx->pointer, size);
720 memcpy(buffer + size, ab->data, rest);
721 ctx->current_buffer = ab;
722 ctx->pointer = (void *) ab->data + rest;
723 end = buffer + size + rest;
724
725 while (buffer < end)
726 buffer = handle_ar_packet(ctx, buffer);
727
bde1709a 728 dma_free_coherent(ohci->card.device, PAGE_SIZE,
6b84236d 729 start, start_bus);
32b46093
KH
730 ar_context_add_page(ctx);
731 } else {
732 buffer = ctx->pointer;
733 ctx->pointer = end =
734 (void *) ab + PAGE_SIZE - le16_to_cpu(d->res_count);
735
736 while (buffer < end)
737 buffer = handle_ar_packet(ctx, buffer);
738 }
ed568912
KH
739}
740
53dca511
SR
741static int ar_context_init(struct ar_context *ctx,
742 struct fw_ohci *ohci, u32 regs)
ed568912 743{
32b46093 744 struct ar_buffer ab;
ed568912 745
72e318e0
KH
746 ctx->regs = regs;
747 ctx->ohci = ohci;
748 ctx->last_buffer = &ab;
ed568912
KH
749 tasklet_init(&ctx->tasklet, ar_context_tasklet, (unsigned long)ctx);
750
32b46093
KH
751 ar_context_add_page(ctx);
752 ar_context_add_page(ctx);
753 ctx->current_buffer = ab.next;
754 ctx->pointer = ctx->current_buffer->data;
755
2aef469a
KH
756 return 0;
757}
758
759static void ar_context_run(struct ar_context *ctx)
760{
761 struct ar_buffer *ab = ctx->current_buffer;
762 dma_addr_t ab_bus;
763 size_t offset;
764
765 offset = offsetof(struct ar_buffer, data);
0a9972ba 766 ab_bus = le32_to_cpu(ab->descriptor.data_address) - offset;
2aef469a
KH
767
768 reg_write(ctx->ohci, COMMAND_PTR(ctx->regs), ab_bus | 1);
a77754a7 769 reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN);
32b46093 770 flush_writes(ctx->ohci);
ed568912 771}
373b2edd 772
53dca511 773static struct descriptor *find_branch_descriptor(struct descriptor *d, int z)
a186b4a6
JW
774{
775 int b, key;
776
777 b = (le16_to_cpu(d->control) & DESCRIPTOR_BRANCH_ALWAYS) >> 2;
778 key = (le16_to_cpu(d->control) & DESCRIPTOR_KEY_IMMEDIATE) >> 8;
779
780 /* figure out which descriptor the branch address goes in */
781 if (z == 2 && (b == 3 || key == 2))
782 return d;
783 else
784 return d + z - 1;
785}
786
30200739
KH
787static void context_tasklet(unsigned long data)
788{
789 struct context *ctx = (struct context *) data;
30200739
KH
790 struct descriptor *d, *last;
791 u32 address;
792 int z;
fe5ca634 793 struct descriptor_buffer *desc;
30200739 794
fe5ca634
DM
795 desc = list_entry(ctx->buffer_list.next,
796 struct descriptor_buffer, list);
797 last = ctx->last;
30200739 798 while (last->branch_address != 0) {
fe5ca634 799 struct descriptor_buffer *old_desc = desc;
30200739
KH
800 address = le32_to_cpu(last->branch_address);
801 z = address & 0xf;
fe5ca634
DM
802 address &= ~0xf;
803
804 /* If the branch address points to a buffer outside of the
805 * current buffer, advance to the next buffer. */
806 if (address < desc->buffer_bus ||
807 address >= desc->buffer_bus + desc->used)
808 desc = list_entry(desc->list.next,
809 struct descriptor_buffer, list);
810 d = desc->buffer + (address - desc->buffer_bus) / sizeof(*d);
a186b4a6 811 last = find_branch_descriptor(d, z);
30200739
KH
812
813 if (!ctx->callback(ctx, d, last))
814 break;
815
fe5ca634
DM
816 if (old_desc != desc) {
817 /* If we've advanced to the next buffer, move the
818 * previous buffer to the free list. */
819 unsigned long flags;
820 old_desc->used = 0;
821 spin_lock_irqsave(&ctx->ohci->lock, flags);
822 list_move_tail(&old_desc->list, &ctx->buffer_list);
823 spin_unlock_irqrestore(&ctx->ohci->lock, flags);
824 }
825 ctx->last = last;
30200739
KH
826 }
827}
828
fe5ca634
DM
829/*
830 * Allocate a new buffer and add it to the list of free buffers for this
831 * context. Must be called with ohci->lock held.
832 */
53dca511 833static int context_add_buffer(struct context *ctx)
fe5ca634
DM
834{
835 struct descriptor_buffer *desc;
f5101d58 836 dma_addr_t uninitialized_var(bus_addr);
fe5ca634
DM
837 int offset;
838
839 /*
840 * 16MB of descriptors should be far more than enough for any DMA
841 * program. This will catch run-away userspace or DoS attacks.
842 */
843 if (ctx->total_allocation >= 16*1024*1024)
844 return -ENOMEM;
845
846 desc = dma_alloc_coherent(ctx->ohci->card.device, PAGE_SIZE,
847 &bus_addr, GFP_ATOMIC);
848 if (!desc)
849 return -ENOMEM;
850
851 offset = (void *)&desc->buffer - (void *)desc;
852 desc->buffer_size = PAGE_SIZE - offset;
853 desc->buffer_bus = bus_addr + offset;
854 desc->used = 0;
855
856 list_add_tail(&desc->list, &ctx->buffer_list);
857 ctx->total_allocation += PAGE_SIZE;
858
859 return 0;
860}
861
53dca511
SR
862static int context_init(struct context *ctx, struct fw_ohci *ohci,
863 u32 regs, descriptor_callback_t callback)
30200739
KH
864{
865 ctx->ohci = ohci;
866 ctx->regs = regs;
fe5ca634
DM
867 ctx->total_allocation = 0;
868
869 INIT_LIST_HEAD(&ctx->buffer_list);
870 if (context_add_buffer(ctx) < 0)
30200739
KH
871 return -ENOMEM;
872
fe5ca634
DM
873 ctx->buffer_tail = list_entry(ctx->buffer_list.next,
874 struct descriptor_buffer, list);
875
30200739
KH
876 tasklet_init(&ctx->tasklet, context_tasklet, (unsigned long)ctx);
877 ctx->callback = callback;
878
c781c06d
KH
879 /*
880 * We put a dummy descriptor in the buffer that has a NULL
30200739 881 * branch address and looks like it's been sent. That way we
fe5ca634 882 * have a descriptor to append DMA programs to.
c781c06d 883 */
fe5ca634
DM
884 memset(ctx->buffer_tail->buffer, 0, sizeof(*ctx->buffer_tail->buffer));
885 ctx->buffer_tail->buffer->control = cpu_to_le16(DESCRIPTOR_OUTPUT_LAST);
886 ctx->buffer_tail->buffer->transfer_status = cpu_to_le16(0x8011);
887 ctx->buffer_tail->used += sizeof(*ctx->buffer_tail->buffer);
888 ctx->last = ctx->buffer_tail->buffer;
889 ctx->prev = ctx->buffer_tail->buffer;
30200739
KH
890
891 return 0;
892}
893
53dca511 894static void context_release(struct context *ctx)
30200739
KH
895{
896 struct fw_card *card = &ctx->ohci->card;
fe5ca634 897 struct descriptor_buffer *desc, *tmp;
30200739 898
fe5ca634
DM
899 list_for_each_entry_safe(desc, tmp, &ctx->buffer_list, list)
900 dma_free_coherent(card->device, PAGE_SIZE, desc,
901 desc->buffer_bus -
902 ((void *)&desc->buffer - (void *)desc));
30200739
KH
903}
904
fe5ca634 905/* Must be called with ohci->lock held */
53dca511
SR
906static struct descriptor *context_get_descriptors(struct context *ctx,
907 int z, dma_addr_t *d_bus)
30200739 908{
fe5ca634
DM
909 struct descriptor *d = NULL;
910 struct descriptor_buffer *desc = ctx->buffer_tail;
911
912 if (z * sizeof(*d) > desc->buffer_size)
913 return NULL;
914
915 if (z * sizeof(*d) > desc->buffer_size - desc->used) {
916 /* No room for the descriptor in this buffer, so advance to the
917 * next one. */
30200739 918
fe5ca634
DM
919 if (desc->list.next == &ctx->buffer_list) {
920 /* If there is no free buffer next in the list,
921 * allocate one. */
922 if (context_add_buffer(ctx) < 0)
923 return NULL;
924 }
925 desc = list_entry(desc->list.next,
926 struct descriptor_buffer, list);
927 ctx->buffer_tail = desc;
928 }
30200739 929
fe5ca634 930 d = desc->buffer + desc->used / sizeof(*d);
2d826cc5 931 memset(d, 0, z * sizeof(*d));
fe5ca634 932 *d_bus = desc->buffer_bus + desc->used;
30200739
KH
933
934 return d;
935}
936
295e3feb 937static void context_run(struct context *ctx, u32 extra)
30200739
KH
938{
939 struct fw_ohci *ohci = ctx->ohci;
940
a77754a7 941 reg_write(ohci, COMMAND_PTR(ctx->regs),
fe5ca634 942 le32_to_cpu(ctx->last->branch_address));
a77754a7
KH
943 reg_write(ohci, CONTROL_CLEAR(ctx->regs), ~0);
944 reg_write(ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN | extra);
30200739
KH
945 flush_writes(ohci);
946}
947
948static void context_append(struct context *ctx,
949 struct descriptor *d, int z, int extra)
950{
951 dma_addr_t d_bus;
fe5ca634 952 struct descriptor_buffer *desc = ctx->buffer_tail;
30200739 953
fe5ca634 954 d_bus = desc->buffer_bus + (d - desc->buffer) * sizeof(*d);
30200739 955
fe5ca634
DM
956 desc->used += (z + extra) * sizeof(*d);
957 ctx->prev->branch_address = cpu_to_le32(d_bus | z);
958 ctx->prev = find_branch_descriptor(d, z);
30200739 959
a77754a7 960 reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
30200739
KH
961 flush_writes(ctx->ohci);
962}
963
964static void context_stop(struct context *ctx)
965{
966 u32 reg;
b8295668 967 int i;
30200739 968
a77754a7 969 reg_write(ctx->ohci, CONTROL_CLEAR(ctx->regs), CONTEXT_RUN);
b8295668 970 flush_writes(ctx->ohci);
30200739 971
b8295668 972 for (i = 0; i < 10; i++) {
a77754a7 973 reg = reg_read(ctx->ohci, CONTROL_SET(ctx->regs));
b8295668 974 if ((reg & CONTEXT_ACTIVE) == 0)
b0068549 975 return;
b8295668 976
b980f5a2 977 mdelay(1);
b8295668 978 }
b0068549 979 fw_error("Error: DMA context still active (0x%08x)\n", reg);
30200739 980}
ed568912 981
f319b6a0
KH
982struct driver_data {
983 struct fw_packet *packet;
984};
ed568912 985
c781c06d
KH
986/*
987 * This function apppends a packet to the DMA queue for transmission.
f319b6a0 988 * Must always be called with the ochi->lock held to ensure proper
c781c06d
KH
989 * generation handling and locking around packet queue manipulation.
990 */
53dca511
SR
991static int at_context_queue_packet(struct context *ctx,
992 struct fw_packet *packet)
ed568912 993{
ed568912 994 struct fw_ohci *ohci = ctx->ohci;
4b6d51ec 995 dma_addr_t d_bus, uninitialized_var(payload_bus);
f319b6a0
KH
996 struct driver_data *driver_data;
997 struct descriptor *d, *last;
998 __le32 *header;
ed568912 999 int z, tcode;
f319b6a0 1000 u32 reg;
ed568912 1001
f319b6a0
KH
1002 d = context_get_descriptors(ctx, 4, &d_bus);
1003 if (d == NULL) {
1004 packet->ack = RCODE_SEND_ERROR;
1005 return -1;
ed568912
KH
1006 }
1007
a77754a7 1008 d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
f319b6a0
KH
1009 d[0].res_count = cpu_to_le16(packet->timestamp);
1010
c781c06d
KH
1011 /*
1012 * The DMA format for asyncronous link packets is different
ed568912
KH
1013 * from the IEEE1394 layout, so shift the fields around
1014 * accordingly. If header_length is 8, it's a PHY packet, to
c781c06d
KH
1015 * which we need to prepend an extra quadlet.
1016 */
f319b6a0
KH
1017
1018 header = (__le32 *) &d[1];
f8c2287c
JF
1019 switch (packet->header_length) {
1020 case 16:
1021 case 12:
f319b6a0
KH
1022 header[0] = cpu_to_le32((packet->header[0] & 0xffff) |
1023 (packet->speed << 16));
1024 header[1] = cpu_to_le32((packet->header[1] & 0xffff) |
1025 (packet->header[0] & 0xffff0000));
1026 header[2] = cpu_to_le32(packet->header[2]);
ed568912
KH
1027
1028 tcode = (packet->header[0] >> 4) & 0x0f;
1029 if (TCODE_IS_BLOCK_PACKET(tcode))
f319b6a0 1030 header[3] = cpu_to_le32(packet->header[3]);
ed568912 1031 else
f319b6a0
KH
1032 header[3] = (__force __le32) packet->header[3];
1033
1034 d[0].req_count = cpu_to_le16(packet->header_length);
f8c2287c
JF
1035 break;
1036
1037 case 8:
f319b6a0
KH
1038 header[0] = cpu_to_le32((OHCI1394_phy_tcode << 4) |
1039 (packet->speed << 16));
1040 header[1] = cpu_to_le32(packet->header[0]);
1041 header[2] = cpu_to_le32(packet->header[1]);
1042 d[0].req_count = cpu_to_le16(12);
f8c2287c
JF
1043 break;
1044
1045 case 4:
1046 header[0] = cpu_to_le32((packet->header[0] & 0xffff) |
1047 (packet->speed << 16));
1048 header[1] = cpu_to_le32(packet->header[0] & 0xffff0000);
1049 d[0].req_count = cpu_to_le16(8);
1050 break;
1051
1052 default:
1053 /* BUG(); */
1054 packet->ack = RCODE_SEND_ERROR;
1055 return -1;
ed568912
KH
1056 }
1057
f319b6a0
KH
1058 driver_data = (struct driver_data *) &d[3];
1059 driver_data->packet = packet;
20d11673 1060 packet->driver_data = driver_data;
a186b4a6 1061
f319b6a0
KH
1062 if (packet->payload_length > 0) {
1063 payload_bus =
1064 dma_map_single(ohci->card.device, packet->payload,
1065 packet->payload_length, DMA_TO_DEVICE);
8d8bb39b 1066 if (dma_mapping_error(ohci->card.device, payload_bus)) {
f319b6a0
KH
1067 packet->ack = RCODE_SEND_ERROR;
1068 return -1;
1069 }
19593ffd
SR
1070 packet->payload_bus = payload_bus;
1071 packet->payload_mapped = true;
f319b6a0
KH
1072
1073 d[2].req_count = cpu_to_le16(packet->payload_length);
1074 d[2].data_address = cpu_to_le32(payload_bus);
1075 last = &d[2];
1076 z = 3;
ed568912 1077 } else {
f319b6a0
KH
1078 last = &d[0];
1079 z = 2;
ed568912 1080 }
ed568912 1081
a77754a7
KH
1082 last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
1083 DESCRIPTOR_IRQ_ALWAYS |
1084 DESCRIPTOR_BRANCH_ALWAYS);
ed568912 1085
76f73ca1
JW
1086 /*
1087 * If the controller and packet generations don't match, we need to
1088 * bail out and try again. If IntEvent.busReset is set, the AT context
1089 * is halted, so appending to the context and trying to run it is
1090 * futile. Most controllers do the right thing and just flush the AT
1091 * queue (per section 7.2.3.2 of the OHCI 1.1 specification), but
1092 * some controllers (like a JMicron JMB381 PCI-e) misbehave and wind
1093 * up stalling out. So we just bail out in software and try again
1094 * later, and everyone is happy.
1095 * FIXME: Document how the locking works.
1096 */
1097 if (ohci->generation != packet->generation ||
1098 reg_read(ohci, OHCI1394_IntEventSet) & OHCI1394_busReset) {
19593ffd 1099 if (packet->payload_mapped)
ab88ca48
SR
1100 dma_unmap_single(ohci->card.device, payload_bus,
1101 packet->payload_length, DMA_TO_DEVICE);
f319b6a0
KH
1102 packet->ack = RCODE_GENERATION;
1103 return -1;
1104 }
1105
1106 context_append(ctx, d, z, 4 - z);
ed568912 1107
f319b6a0 1108 /* If the context isn't already running, start it up. */
a77754a7 1109 reg = reg_read(ctx->ohci, CONTROL_SET(ctx->regs));
053b3080 1110 if ((reg & CONTEXT_RUN) == 0)
f319b6a0
KH
1111 context_run(ctx, 0);
1112
1113 return 0;
ed568912
KH
1114}
1115
f319b6a0
KH
1116static int handle_at_packet(struct context *context,
1117 struct descriptor *d,
1118 struct descriptor *last)
ed568912 1119{
f319b6a0 1120 struct driver_data *driver_data;
ed568912 1121 struct fw_packet *packet;
f319b6a0 1122 struct fw_ohci *ohci = context->ohci;
ed568912
KH
1123 int evt;
1124
f319b6a0
KH
1125 if (last->transfer_status == 0)
1126 /* This descriptor isn't done yet, stop iteration. */
1127 return 0;
ed568912 1128
f319b6a0
KH
1129 driver_data = (struct driver_data *) &d[3];
1130 packet = driver_data->packet;
1131 if (packet == NULL)
1132 /* This packet was cancelled, just continue. */
1133 return 1;
730c32f5 1134
19593ffd 1135 if (packet->payload_mapped)
1d1dc5e8 1136 dma_unmap_single(ohci->card.device, packet->payload_bus,
ed568912 1137 packet->payload_length, DMA_TO_DEVICE);
ed568912 1138
f319b6a0
KH
1139 evt = le16_to_cpu(last->transfer_status) & 0x1f;
1140 packet->timestamp = le16_to_cpu(last->res_count);
ed568912 1141
ad3c0fe8
SR
1142 log_ar_at_event('T', packet->speed, packet->header, evt);
1143
f319b6a0
KH
1144 switch (evt) {
1145 case OHCI1394_evt_timeout:
1146 /* Async response transmit timed out. */
1147 packet->ack = RCODE_CANCELLED;
1148 break;
ed568912 1149
f319b6a0 1150 case OHCI1394_evt_flushed:
c781c06d
KH
1151 /*
1152 * The packet was flushed should give same error as
1153 * when we try to use a stale generation count.
1154 */
f319b6a0
KH
1155 packet->ack = RCODE_GENERATION;
1156 break;
ed568912 1157
f319b6a0 1158 case OHCI1394_evt_missing_ack:
c781c06d
KH
1159 /*
1160 * Using a valid (current) generation count, but the
1161 * node is not on the bus or not sending acks.
1162 */
f319b6a0
KH
1163 packet->ack = RCODE_NO_ACK;
1164 break;
ed568912 1165
f319b6a0
KH
1166 case ACK_COMPLETE + 0x10:
1167 case ACK_PENDING + 0x10:
1168 case ACK_BUSY_X + 0x10:
1169 case ACK_BUSY_A + 0x10:
1170 case ACK_BUSY_B + 0x10:
1171 case ACK_DATA_ERROR + 0x10:
1172 case ACK_TYPE_ERROR + 0x10:
1173 packet->ack = evt - 0x10;
1174 break;
ed568912 1175
f319b6a0
KH
1176 default:
1177 packet->ack = RCODE_SEND_ERROR;
1178 break;
1179 }
ed568912 1180
f319b6a0 1181 packet->callback(packet, &ohci->card, packet->ack);
ed568912 1182
f319b6a0 1183 return 1;
ed568912
KH
1184}
1185
a77754a7
KH
1186#define HEADER_GET_DESTINATION(q) (((q) >> 16) & 0xffff)
1187#define HEADER_GET_TCODE(q) (((q) >> 4) & 0x0f)
1188#define HEADER_GET_OFFSET_HIGH(q) (((q) >> 0) & 0xffff)
1189#define HEADER_GET_DATA_LENGTH(q) (((q) >> 16) & 0xffff)
1190#define HEADER_GET_EXTENDED_TCODE(q) (((q) >> 0) & 0xffff)
93c4cceb 1191
53dca511
SR
1192static void handle_local_rom(struct fw_ohci *ohci,
1193 struct fw_packet *packet, u32 csr)
93c4cceb
KH
1194{
1195 struct fw_packet response;
1196 int tcode, length, i;
1197
a77754a7 1198 tcode = HEADER_GET_TCODE(packet->header[0]);
93c4cceb 1199 if (TCODE_IS_BLOCK_PACKET(tcode))
a77754a7 1200 length = HEADER_GET_DATA_LENGTH(packet->header[3]);
93c4cceb
KH
1201 else
1202 length = 4;
1203
1204 i = csr - CSR_CONFIG_ROM;
1205 if (i + length > CONFIG_ROM_SIZE) {
1206 fw_fill_response(&response, packet->header,
1207 RCODE_ADDRESS_ERROR, NULL, 0);
1208 } else if (!TCODE_IS_READ_REQUEST(tcode)) {
1209 fw_fill_response(&response, packet->header,
1210 RCODE_TYPE_ERROR, NULL, 0);
1211 } else {
1212 fw_fill_response(&response, packet->header, RCODE_COMPLETE,
1213 (void *) ohci->config_rom + i, length);
1214 }
1215
1216 fw_core_handle_response(&ohci->card, &response);
1217}
1218
53dca511
SR
1219static void handle_local_lock(struct fw_ohci *ohci,
1220 struct fw_packet *packet, u32 csr)
93c4cceb
KH
1221{
1222 struct fw_packet response;
1223 int tcode, length, ext_tcode, sel;
1224 __be32 *payload, lock_old;
1225 u32 lock_arg, lock_data;
1226
a77754a7
KH
1227 tcode = HEADER_GET_TCODE(packet->header[0]);
1228 length = HEADER_GET_DATA_LENGTH(packet->header[3]);
93c4cceb 1229 payload = packet->payload;
a77754a7 1230 ext_tcode = HEADER_GET_EXTENDED_TCODE(packet->header[3]);
93c4cceb
KH
1231
1232 if (tcode == TCODE_LOCK_REQUEST &&
1233 ext_tcode == EXTCODE_COMPARE_SWAP && length == 8) {
1234 lock_arg = be32_to_cpu(payload[0]);
1235 lock_data = be32_to_cpu(payload[1]);
1236 } else if (tcode == TCODE_READ_QUADLET_REQUEST) {
1237 lock_arg = 0;
1238 lock_data = 0;
1239 } else {
1240 fw_fill_response(&response, packet->header,
1241 RCODE_TYPE_ERROR, NULL, 0);
1242 goto out;
1243 }
1244
1245 sel = (csr - CSR_BUS_MANAGER_ID) / 4;
1246 reg_write(ohci, OHCI1394_CSRData, lock_data);
1247 reg_write(ohci, OHCI1394_CSRCompareData, lock_arg);
1248 reg_write(ohci, OHCI1394_CSRControl, sel);
1249
1250 if (reg_read(ohci, OHCI1394_CSRControl) & 0x80000000)
1251 lock_old = cpu_to_be32(reg_read(ohci, OHCI1394_CSRData));
1252 else
1253 fw_notify("swap not done yet\n");
1254
1255 fw_fill_response(&response, packet->header,
2d826cc5 1256 RCODE_COMPLETE, &lock_old, sizeof(lock_old));
93c4cceb
KH
1257 out:
1258 fw_core_handle_response(&ohci->card, &response);
1259}
1260
53dca511 1261static void handle_local_request(struct context *ctx, struct fw_packet *packet)
93c4cceb
KH
1262{
1263 u64 offset;
1264 u32 csr;
1265
473d28c7
KH
1266 if (ctx == &ctx->ohci->at_request_ctx) {
1267 packet->ack = ACK_PENDING;
1268 packet->callback(packet, &ctx->ohci->card, packet->ack);
1269 }
93c4cceb
KH
1270
1271 offset =
1272 ((unsigned long long)
a77754a7 1273 HEADER_GET_OFFSET_HIGH(packet->header[1]) << 32) |
93c4cceb
KH
1274 packet->header[2];
1275 csr = offset - CSR_REGISTER_BASE;
1276
1277 /* Handle config rom reads. */
1278 if (csr >= CSR_CONFIG_ROM && csr < CSR_CONFIG_ROM_END)
1279 handle_local_rom(ctx->ohci, packet, csr);
1280 else switch (csr) {
1281 case CSR_BUS_MANAGER_ID:
1282 case CSR_BANDWIDTH_AVAILABLE:
1283 case CSR_CHANNELS_AVAILABLE_HI:
1284 case CSR_CHANNELS_AVAILABLE_LO:
1285 handle_local_lock(ctx->ohci, packet, csr);
1286 break;
1287 default:
1288 if (ctx == &ctx->ohci->at_request_ctx)
1289 fw_core_handle_request(&ctx->ohci->card, packet);
1290 else
1291 fw_core_handle_response(&ctx->ohci->card, packet);
1292 break;
1293 }
473d28c7
KH
1294
1295 if (ctx == &ctx->ohci->at_response_ctx) {
1296 packet->ack = ACK_COMPLETE;
1297 packet->callback(packet, &ctx->ohci->card, packet->ack);
1298 }
93c4cceb 1299}
e636fe25 1300
53dca511 1301static void at_context_transmit(struct context *ctx, struct fw_packet *packet)
ed568912 1302{
ed568912 1303 unsigned long flags;
2dbd7d7e 1304 int ret;
ed568912
KH
1305
1306 spin_lock_irqsave(&ctx->ohci->lock, flags);
1307
a77754a7 1308 if (HEADER_GET_DESTINATION(packet->header[0]) == ctx->ohci->node_id &&
e636fe25 1309 ctx->ohci->generation == packet->generation) {
93c4cceb
KH
1310 spin_unlock_irqrestore(&ctx->ohci->lock, flags);
1311 handle_local_request(ctx, packet);
1312 return;
e636fe25 1313 }
ed568912 1314
2dbd7d7e 1315 ret = at_context_queue_packet(ctx, packet);
ed568912
KH
1316 spin_unlock_irqrestore(&ctx->ohci->lock, flags);
1317
2dbd7d7e 1318 if (ret < 0)
f319b6a0 1319 packet->callback(packet, &ctx->ohci->card, packet->ack);
a186b4a6 1320
ed568912
KH
1321}
1322
a48777e0
CL
1323static u32 cycle_timer_ticks(u32 cycle_timer)
1324{
1325 u32 ticks;
1326
1327 ticks = cycle_timer & 0xfff;
1328 ticks += 3072 * ((cycle_timer >> 12) & 0x1fff);
1329 ticks += (3072 * 8000) * (cycle_timer >> 25);
1330
1331 return ticks;
1332}
1333
1334/*
1335 * Some controllers exhibit one or more of the following bugs when updating the
1336 * iso cycle timer register:
1337 * - When the lowest six bits are wrapping around to zero, a read that happens
1338 * at the same time will return garbage in the lowest ten bits.
1339 * - When the cycleOffset field wraps around to zero, the cycleCount field is
1340 * not incremented for about 60 ns.
1341 * - Occasionally, the entire register reads zero.
1342 *
1343 * To catch these, we read the register three times and ensure that the
1344 * difference between each two consecutive reads is approximately the same, i.e.
1345 * less than twice the other. Furthermore, any negative difference indicates an
1346 * error. (A PCI read should take at least 20 ticks of the 24.576 MHz timer to
1347 * execute, so we have enough precision to compute the ratio of the differences.)
1348 */
1349static u32 get_cycle_time(struct fw_ohci *ohci)
1350{
1351 u32 c0, c1, c2;
1352 u32 t0, t1, t2;
1353 s32 diff01, diff12;
1354 int i;
1355
1356 c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
1357
1358 if (ohci->quirks & QUIRK_CYCLE_TIMER) {
1359 i = 0;
1360 c1 = c2;
1361 c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
1362 do {
1363 c0 = c1;
1364 c1 = c2;
1365 c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
1366 t0 = cycle_timer_ticks(c0);
1367 t1 = cycle_timer_ticks(c1);
1368 t2 = cycle_timer_ticks(c2);
1369 diff01 = t1 - t0;
1370 diff12 = t2 - t1;
1371 } while ((diff01 <= 0 || diff12 <= 0 ||
1372 diff01 / diff12 >= 2 || diff12 / diff01 >= 2)
1373 && i++ < 20);
1374 }
1375
1376 return c2;
1377}
1378
1379/*
1380 * This function has to be called at least every 64 seconds. The bus_time
1381 * field stores not only the upper 25 bits of the BUS_TIME register but also
1382 * the most significant bit of the cycle timer in bit 6 so that we can detect
1383 * changes in this bit.
1384 */
1385static u32 update_bus_time(struct fw_ohci *ohci)
1386{
1387 u32 cycle_time_seconds = get_cycle_time(ohci) >> 25;
1388
1389 if ((ohci->bus_time & 0x40) != (cycle_time_seconds & 0x40))
1390 ohci->bus_time += 0x40;
1391
1392 return ohci->bus_time | cycle_time_seconds;
1393}
1394
ed568912
KH
1395static void bus_reset_tasklet(unsigned long data)
1396{
1397 struct fw_ohci *ohci = (struct fw_ohci *)data;
e636fe25 1398 int self_id_count, i, j, reg;
ed568912
KH
1399 int generation, new_generation;
1400 unsigned long flags;
4eaff7d6
SR
1401 void *free_rom = NULL;
1402 dma_addr_t free_rom_bus = 0;
ed568912
KH
1403
1404 reg = reg_read(ohci, OHCI1394_NodeID);
1405 if (!(reg & OHCI1394_NodeID_idValid)) {
02ff8f8e 1406 fw_notify("node ID not valid, new bus reset in progress\n");
ed568912
KH
1407 return;
1408 }
02ff8f8e
SR
1409 if ((reg & OHCI1394_NodeID_nodeNumber) == 63) {
1410 fw_notify("malconfigured bus\n");
1411 return;
1412 }
1413 ohci->node_id = reg & (OHCI1394_NodeID_busNumber |
1414 OHCI1394_NodeID_nodeNumber);
ed568912 1415
c8a9a498
SR
1416 reg = reg_read(ohci, OHCI1394_SelfIDCount);
1417 if (reg & OHCI1394_SelfIDCount_selfIDError) {
1418 fw_notify("inconsistent self IDs\n");
1419 return;
1420 }
c781c06d
KH
1421 /*
1422 * The count in the SelfIDCount register is the number of
ed568912
KH
1423 * bytes in the self ID receive buffer. Since we also receive
1424 * the inverted quadlets and a header quadlet, we shift one
c781c06d
KH
1425 * bit extra to get the actual number of self IDs.
1426 */
928ec5f1
SR
1427 self_id_count = (reg >> 3) & 0xff;
1428 if (self_id_count == 0 || self_id_count > 252) {
016bf3df
SR
1429 fw_notify("inconsistent self IDs\n");
1430 return;
1431 }
11bf20ad 1432 generation = (cond_le32_to_cpu(ohci->self_id_cpu[0]) >> 16) & 0xff;
ee71c2f9 1433 rmb();
ed568912
KH
1434
1435 for (i = 1, j = 0; j < self_id_count; i += 2, j++) {
c8a9a498
SR
1436 if (ohci->self_id_cpu[i] != ~ohci->self_id_cpu[i + 1]) {
1437 fw_notify("inconsistent self IDs\n");
1438 return;
1439 }
11bf20ad
SR
1440 ohci->self_id_buffer[j] =
1441 cond_le32_to_cpu(ohci->self_id_cpu[i]);
ed568912 1442 }
ee71c2f9 1443 rmb();
ed568912 1444
c781c06d
KH
1445 /*
1446 * Check the consistency of the self IDs we just read. The
ed568912
KH
1447 * problem we face is that a new bus reset can start while we
1448 * read out the self IDs from the DMA buffer. If this happens,
1449 * the DMA buffer will be overwritten with new self IDs and we
1450 * will read out inconsistent data. The OHCI specification
1451 * (section 11.2) recommends a technique similar to
1452 * linux/seqlock.h, where we remember the generation of the
1453 * self IDs in the buffer before reading them out and compare
1454 * it to the current generation after reading them out. If
1455 * the two generations match we know we have a consistent set
c781c06d
KH
1456 * of self IDs.
1457 */
ed568912
KH
1458
1459 new_generation = (reg_read(ohci, OHCI1394_SelfIDCount) >> 16) & 0xff;
1460 if (new_generation != generation) {
1461 fw_notify("recursive bus reset detected, "
1462 "discarding self ids\n");
1463 return;
1464 }
1465
1466 /* FIXME: Document how the locking works. */
1467 spin_lock_irqsave(&ohci->lock, flags);
1468
1469 ohci->generation = generation;
f319b6a0
KH
1470 context_stop(&ohci->at_request_ctx);
1471 context_stop(&ohci->at_response_ctx);
ed568912
KH
1472 reg_write(ohci, OHCI1394_IntEventClear, OHCI1394_busReset);
1473
4a635593 1474 if (ohci->quirks & QUIRK_RESET_PACKET)
d34316a4
SR
1475 ohci->request_generation = generation;
1476
c781c06d
KH
1477 /*
1478 * This next bit is unrelated to the AT context stuff but we
ed568912
KH
1479 * have to do it under the spinlock also. If a new config rom
1480 * was set up before this reset, the old one is now no longer
1481 * in use and we can free it. Update the config rom pointers
1482 * to point to the current config rom and clear the
c781c06d
KH
1483 * next_config_rom pointer so a new udpate can take place.
1484 */
ed568912
KH
1485
1486 if (ohci->next_config_rom != NULL) {
0bd243c4
KH
1487 if (ohci->next_config_rom != ohci->config_rom) {
1488 free_rom = ohci->config_rom;
1489 free_rom_bus = ohci->config_rom_bus;
1490 }
ed568912
KH
1491 ohci->config_rom = ohci->next_config_rom;
1492 ohci->config_rom_bus = ohci->next_config_rom_bus;
1493 ohci->next_config_rom = NULL;
1494
c781c06d
KH
1495 /*
1496 * Restore config_rom image and manually update
ed568912
KH
1497 * config_rom registers. Writing the header quadlet
1498 * will indicate that the config rom is ready, so we
c781c06d
KH
1499 * do that last.
1500 */
ed568912
KH
1501 reg_write(ohci, OHCI1394_BusOptions,
1502 be32_to_cpu(ohci->config_rom[2]));
8e85973e
SR
1503 ohci->config_rom[0] = ohci->next_header;
1504 reg_write(ohci, OHCI1394_ConfigROMhdr,
1505 be32_to_cpu(ohci->next_header));
ed568912
KH
1506 }
1507
080de8c2
SR
1508#ifdef CONFIG_FIREWIRE_OHCI_REMOTE_DMA
1509 reg_write(ohci, OHCI1394_PhyReqFilterHiSet, ~0);
1510 reg_write(ohci, OHCI1394_PhyReqFilterLoSet, ~0);
1511#endif
1512
ed568912
KH
1513 spin_unlock_irqrestore(&ohci->lock, flags);
1514
4eaff7d6
SR
1515 if (free_rom)
1516 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
1517 free_rom, free_rom_bus);
1518
08ddb2f4
SR
1519 log_selfids(ohci->node_id, generation,
1520 self_id_count, ohci->self_id_buffer);
ad3c0fe8 1521
e636fe25 1522 fw_core_handle_bus_reset(&ohci->card, ohci->node_id, generation,
ed568912
KH
1523 self_id_count, ohci->self_id_buffer);
1524}
1525
1526static irqreturn_t irq_handler(int irq, void *data)
1527{
1528 struct fw_ohci *ohci = data;
168cf9af 1529 u32 event, iso_event;
ed568912
KH
1530 int i;
1531
1532 event = reg_read(ohci, OHCI1394_IntEventClear);
1533
a515958d 1534 if (!event || !~event)
ed568912
KH
1535 return IRQ_NONE;
1536
a007bb85
SR
1537 /* busReset must not be cleared yet, see OHCI 1.1 clause 7.2.3.2 */
1538 reg_write(ohci, OHCI1394_IntEventClear, event & ~OHCI1394_busReset);
ad3c0fe8 1539 log_irqs(event);
ed568912
KH
1540
1541 if (event & OHCI1394_selfIDComplete)
1542 tasklet_schedule(&ohci->bus_reset_tasklet);
1543
1544 if (event & OHCI1394_RQPkt)
1545 tasklet_schedule(&ohci->ar_request_ctx.tasklet);
1546
1547 if (event & OHCI1394_RSPkt)
1548 tasklet_schedule(&ohci->ar_response_ctx.tasklet);
1549
1550 if (event & OHCI1394_reqTxComplete)
1551 tasklet_schedule(&ohci->at_request_ctx.tasklet);
1552
1553 if (event & OHCI1394_respTxComplete)
1554 tasklet_schedule(&ohci->at_response_ctx.tasklet);
1555
c889475f 1556 iso_event = reg_read(ohci, OHCI1394_IsoRecvIntEventClear);
ed568912
KH
1557 reg_write(ohci, OHCI1394_IsoRecvIntEventClear, iso_event);
1558
1559 while (iso_event) {
1560 i = ffs(iso_event) - 1;
30200739 1561 tasklet_schedule(&ohci->ir_context_list[i].context.tasklet);
ed568912
KH
1562 iso_event &= ~(1 << i);
1563 }
1564
c889475f 1565 iso_event = reg_read(ohci, OHCI1394_IsoXmitIntEventClear);
ed568912
KH
1566 reg_write(ohci, OHCI1394_IsoXmitIntEventClear, iso_event);
1567
1568 while (iso_event) {
1569 i = ffs(iso_event) - 1;
30200739 1570 tasklet_schedule(&ohci->it_context_list[i].context.tasklet);
ed568912
KH
1571 iso_event &= ~(1 << i);
1572 }
1573
75f7832e
JW
1574 if (unlikely(event & OHCI1394_regAccessFail))
1575 fw_error("Register access failure - "
1576 "please notify linux1394-devel@lists.sf.net\n");
1577
e524f616
SR
1578 if (unlikely(event & OHCI1394_postedWriteErr))
1579 fw_error("PCI posted write error\n");
1580
bb9f2206
SR
1581 if (unlikely(event & OHCI1394_cycleTooLong)) {
1582 if (printk_ratelimit())
1583 fw_notify("isochronous cycle too long\n");
1584 reg_write(ohci, OHCI1394_LinkControlSet,
1585 OHCI1394_LinkControl_cycleMaster);
1586 }
1587
5ed1f321
JF
1588 if (unlikely(event & OHCI1394_cycleInconsistent)) {
1589 /*
1590 * We need to clear this event bit in order to make
1591 * cycleMatch isochronous I/O work. In theory we should
1592 * stop active cycleMatch iso contexts now and restart
1593 * them at least two cycles later. (FIXME?)
1594 */
1595 if (printk_ratelimit())
1596 fw_notify("isochronous cycle inconsistent\n");
1597 }
1598
a48777e0
CL
1599 if (event & OHCI1394_cycle64Seconds) {
1600 spin_lock(&ohci->lock);
1601 update_bus_time(ohci);
1602 spin_unlock(&ohci->lock);
1603 }
1604
ed568912
KH
1605 return IRQ_HANDLED;
1606}
1607
2aef469a
KH
1608static int software_reset(struct fw_ohci *ohci)
1609{
1610 int i;
1611
1612 reg_write(ohci, OHCI1394_HCControlSet, OHCI1394_HCControl_softReset);
1613
1614 for (i = 0; i < OHCI_LOOP_COUNT; i++) {
1615 if ((reg_read(ohci, OHCI1394_HCControlSet) &
1616 OHCI1394_HCControl_softReset) == 0)
1617 return 0;
1618 msleep(1);
1619 }
1620
1621 return -EBUSY;
1622}
1623
8e85973e
SR
1624static void copy_config_rom(__be32 *dest, const __be32 *src, size_t length)
1625{
1626 size_t size = length * 4;
1627
1628 memcpy(dest, src, size);
1629 if (size < CONFIG_ROM_SIZE)
1630 memset(&dest[length], 0, CONFIG_ROM_SIZE - size);
1631}
1632
925e7a65
CL
1633static int configure_1394a_enhancements(struct fw_ohci *ohci)
1634{
1635 bool enable_1394a;
35d999b1 1636 int ret, clear, set, offset;
925e7a65
CL
1637
1638 /* Check if the driver should configure link and PHY. */
1639 if (!(reg_read(ohci, OHCI1394_HCControlSet) &
1640 OHCI1394_HCControl_programPhyEnable))
1641 return 0;
1642
1643 /* Paranoia: check whether the PHY supports 1394a, too. */
1644 enable_1394a = false;
35d999b1
SR
1645 ret = read_phy_reg(ohci, 2);
1646 if (ret < 0)
1647 return ret;
1648 if ((ret & PHY_EXTENDED_REGISTERS) == PHY_EXTENDED_REGISTERS) {
1649 ret = read_paged_phy_reg(ohci, 1, 8);
1650 if (ret < 0)
1651 return ret;
1652 if (ret >= 1)
925e7a65
CL
1653 enable_1394a = true;
1654 }
1655
1656 if (ohci->quirks & QUIRK_NO_1394A)
1657 enable_1394a = false;
1658
1659 /* Configure PHY and link consistently. */
1660 if (enable_1394a) {
1661 clear = 0;
1662 set = PHY_ENABLE_ACCEL | PHY_ENABLE_MULTI;
1663 } else {
1664 clear = PHY_ENABLE_ACCEL | PHY_ENABLE_MULTI;
1665 set = 0;
1666 }
35d999b1
SR
1667 ret = ohci_update_phy_reg(&ohci->card, 5, clear, set);
1668 if (ret < 0)
1669 return ret;
925e7a65
CL
1670
1671 if (enable_1394a)
1672 offset = OHCI1394_HCControlSet;
1673 else
1674 offset = OHCI1394_HCControlClear;
1675 reg_write(ohci, offset, OHCI1394_HCControl_aPhyEnhanceEnable);
1676
1677 /* Clean up: configuration has been taken care of. */
1678 reg_write(ohci, OHCI1394_HCControlClear,
1679 OHCI1394_HCControl_programPhyEnable);
1680
1681 return 0;
1682}
1683
8e85973e
SR
1684static int ohci_enable(struct fw_card *card,
1685 const __be32 *config_rom, size_t length)
ed568912
KH
1686{
1687 struct fw_ohci *ohci = fw_ohci(card);
1688 struct pci_dev *dev = to_pci_dev(card->device);
a48777e0 1689 u32 lps, seconds, irqs;
35d999b1 1690 int i, ret;
ed568912 1691
2aef469a
KH
1692 if (software_reset(ohci)) {
1693 fw_error("Failed to reset ohci card.\n");
1694 return -EBUSY;
1695 }
1696
1697 /*
1698 * Now enable LPS, which we need in order to start accessing
1699 * most of the registers. In fact, on some cards (ALI M5251),
1700 * accessing registers in the SClk domain without LPS enabled
1701 * will lock up the machine. Wait 50msec to make sure we have
02214724
JW
1702 * full link enabled. However, with some cards (well, at least
1703 * a JMicron PCIe card), we have to try again sometimes.
2aef469a
KH
1704 */
1705 reg_write(ohci, OHCI1394_HCControlSet,
1706 OHCI1394_HCControl_LPS |
1707 OHCI1394_HCControl_postedWriteEnable);
1708 flush_writes(ohci);
02214724
JW
1709
1710 for (lps = 0, i = 0; !lps && i < 3; i++) {
1711 msleep(50);
1712 lps = reg_read(ohci, OHCI1394_HCControlSet) &
1713 OHCI1394_HCControl_LPS;
1714 }
1715
1716 if (!lps) {
1717 fw_error("Failed to set Link Power Status\n");
1718 return -EIO;
1719 }
2aef469a
KH
1720
1721 reg_write(ohci, OHCI1394_HCControlClear,
1722 OHCI1394_HCControl_noByteSwapData);
1723
affc9c24 1724 reg_write(ohci, OHCI1394_SelfIDBuffer, ohci->self_id_bus);
e896ec43
SR
1725 reg_write(ohci, OHCI1394_LinkControlClear,
1726 OHCI1394_LinkControl_rcvPhyPkt);
2aef469a
KH
1727 reg_write(ohci, OHCI1394_LinkControlSet,
1728 OHCI1394_LinkControl_rcvSelfID |
1729 OHCI1394_LinkControl_cycleTimerEnable |
1730 OHCI1394_LinkControl_cycleMaster);
1731
1732 reg_write(ohci, OHCI1394_ATRetries,
1733 OHCI1394_MAX_AT_REQ_RETRIES |
1734 (OHCI1394_MAX_AT_RESP_RETRIES << 4) |
27a2329f
CL
1735 (OHCI1394_MAX_PHYS_RESP_RETRIES << 8) |
1736 (200 << 16));
2aef469a 1737
a48777e0
CL
1738 seconds = lower_32_bits(get_seconds());
1739 reg_write(ohci, OHCI1394_IsochronousCycleTimer, seconds << 25);
1740 ohci->bus_time = seconds & ~0x3f;
1741
a1a1132b
CL
1742 /* Get implemented bits of the priority arbitration request counter. */
1743 reg_write(ohci, OHCI1394_FairnessControl, 0x3f);
1744 ohci->pri_req_max = reg_read(ohci, OHCI1394_FairnessControl) & 0x3f;
1745 reg_write(ohci, OHCI1394_FairnessControl, 0);
1746
2aef469a
KH
1747 ar_context_run(&ohci->ar_request_ctx);
1748 ar_context_run(&ohci->ar_response_ctx);
1749
2aef469a
KH
1750 reg_write(ohci, OHCI1394_PhyUpperBound, 0x00010000);
1751 reg_write(ohci, OHCI1394_IntEventClear, ~0);
1752 reg_write(ohci, OHCI1394_IntMaskClear, ~0);
2aef469a 1753
35d999b1
SR
1754 ret = configure_1394a_enhancements(ohci);
1755 if (ret < 0)
1756 return ret;
925e7a65 1757
2aef469a 1758 /* Activate link_on bit and contender bit in our self ID packets.*/
35d999b1
SR
1759 ret = ohci_update_phy_reg(card, 4, 0, PHY_LINK_ACTIVE | PHY_CONTENDER);
1760 if (ret < 0)
1761 return ret;
2aef469a 1762
c781c06d
KH
1763 /*
1764 * When the link is not yet enabled, the atomic config rom
ed568912
KH
1765 * update mechanism described below in ohci_set_config_rom()
1766 * is not active. We have to update ConfigRomHeader and
1767 * BusOptions manually, and the write to ConfigROMmap takes
1768 * effect immediately. We tie this to the enabling of the
1769 * link, so we have a valid config rom before enabling - the
1770 * OHCI requires that ConfigROMhdr and BusOptions have valid
1771 * values before enabling.
1772 *
1773 * However, when the ConfigROMmap is written, some controllers
1774 * always read back quadlets 0 and 2 from the config rom to
1775 * the ConfigRomHeader and BusOptions registers on bus reset.
1776 * They shouldn't do that in this initial case where the link
1777 * isn't enabled. This means we have to use the same
1778 * workaround here, setting the bus header to 0 and then write
1779 * the right values in the bus reset tasklet.
1780 */
1781
0bd243c4
KH
1782 if (config_rom) {
1783 ohci->next_config_rom =
1784 dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
1785 &ohci->next_config_rom_bus,
1786 GFP_KERNEL);
1787 if (ohci->next_config_rom == NULL)
1788 return -ENOMEM;
ed568912 1789
8e85973e 1790 copy_config_rom(ohci->next_config_rom, config_rom, length);
0bd243c4
KH
1791 } else {
1792 /*
1793 * In the suspend case, config_rom is NULL, which
1794 * means that we just reuse the old config rom.
1795 */
1796 ohci->next_config_rom = ohci->config_rom;
1797 ohci->next_config_rom_bus = ohci->config_rom_bus;
1798 }
ed568912 1799
8e85973e 1800 ohci->next_header = ohci->next_config_rom[0];
ed568912
KH
1801 ohci->next_config_rom[0] = 0;
1802 reg_write(ohci, OHCI1394_ConfigROMhdr, 0);
0bd243c4
KH
1803 reg_write(ohci, OHCI1394_BusOptions,
1804 be32_to_cpu(ohci->next_config_rom[2]));
ed568912
KH
1805 reg_write(ohci, OHCI1394_ConfigROMmap, ohci->next_config_rom_bus);
1806
1807 reg_write(ohci, OHCI1394_AsReqFilterHiSet, 0x80000000);
1808
262444ee
CL
1809 if (!(ohci->quirks & QUIRK_NO_MSI))
1810 pci_enable_msi(dev);
ed568912 1811 if (request_irq(dev->irq, irq_handler,
262444ee
CL
1812 pci_dev_msi_enabled(dev) ? 0 : IRQF_SHARED,
1813 ohci_driver_name, ohci)) {
1814 fw_error("Failed to allocate interrupt %d.\n", dev->irq);
1815 pci_disable_msi(dev);
ed568912
KH
1816 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
1817 ohci->config_rom, ohci->config_rom_bus);
1818 return -EIO;
1819 }
1820
148c7866
SR
1821 irqs = OHCI1394_reqTxComplete | OHCI1394_respTxComplete |
1822 OHCI1394_RQPkt | OHCI1394_RSPkt |
1823 OHCI1394_isochTx | OHCI1394_isochRx |
1824 OHCI1394_postedWriteErr |
1825 OHCI1394_selfIDComplete |
1826 OHCI1394_regAccessFail |
a48777e0 1827 OHCI1394_cycle64Seconds |
148c7866
SR
1828 OHCI1394_cycleInconsistent | OHCI1394_cycleTooLong |
1829 OHCI1394_masterIntEnable;
1830 if (param_debug & OHCI_PARAM_DEBUG_BUSRESETS)
1831 irqs |= OHCI1394_busReset;
1832 reg_write(ohci, OHCI1394_IntMaskSet, irqs);
1833
ed568912
KH
1834 reg_write(ohci, OHCI1394_HCControlSet,
1835 OHCI1394_HCControl_linkEnable |
1836 OHCI1394_HCControl_BIBimageValid);
1837 flush_writes(ohci);
1838
c781c06d
KH
1839 /*
1840 * We are ready to go, initiate bus reset to finish the
1841 * initialization.
1842 */
ed568912
KH
1843
1844 fw_core_initiate_bus_reset(&ohci->card, 1);
1845
1846 return 0;
1847}
1848
53dca511 1849static int ohci_set_config_rom(struct fw_card *card,
8e85973e 1850 const __be32 *config_rom, size_t length)
ed568912
KH
1851{
1852 struct fw_ohci *ohci;
1853 unsigned long flags;
2dbd7d7e 1854 int ret = -EBUSY;
ed568912 1855 __be32 *next_config_rom;
f5101d58 1856 dma_addr_t uninitialized_var(next_config_rom_bus);
ed568912
KH
1857
1858 ohci = fw_ohci(card);
1859
c781c06d
KH
1860 /*
1861 * When the OHCI controller is enabled, the config rom update
ed568912
KH
1862 * mechanism is a bit tricky, but easy enough to use. See
1863 * section 5.5.6 in the OHCI specification.
1864 *
1865 * The OHCI controller caches the new config rom address in a
1866 * shadow register (ConfigROMmapNext) and needs a bus reset
1867 * for the changes to take place. When the bus reset is
1868 * detected, the controller loads the new values for the
1869 * ConfigRomHeader and BusOptions registers from the specified
1870 * config rom and loads ConfigROMmap from the ConfigROMmapNext
1871 * shadow register. All automatically and atomically.
1872 *
1873 * Now, there's a twist to this story. The automatic load of
1874 * ConfigRomHeader and BusOptions doesn't honor the
1875 * noByteSwapData bit, so with a be32 config rom, the
1876 * controller will load be32 values in to these registers
1877 * during the atomic update, even on litte endian
1878 * architectures. The workaround we use is to put a 0 in the
1879 * header quadlet; 0 is endian agnostic and means that the
1880 * config rom isn't ready yet. In the bus reset tasklet we
1881 * then set up the real values for the two registers.
1882 *
1883 * We use ohci->lock to avoid racing with the code that sets
1884 * ohci->next_config_rom to NULL (see bus_reset_tasklet).
1885 */
1886
1887 next_config_rom =
1888 dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
1889 &next_config_rom_bus, GFP_KERNEL);
1890 if (next_config_rom == NULL)
1891 return -ENOMEM;
1892
1893 spin_lock_irqsave(&ohci->lock, flags);
1894
1895 if (ohci->next_config_rom == NULL) {
1896 ohci->next_config_rom = next_config_rom;
1897 ohci->next_config_rom_bus = next_config_rom_bus;
1898
8e85973e 1899 copy_config_rom(ohci->next_config_rom, config_rom, length);
ed568912
KH
1900
1901 ohci->next_header = config_rom[0];
1902 ohci->next_config_rom[0] = 0;
1903
1904 reg_write(ohci, OHCI1394_ConfigROMmap,
1905 ohci->next_config_rom_bus);
2dbd7d7e 1906 ret = 0;
ed568912
KH
1907 }
1908
1909 spin_unlock_irqrestore(&ohci->lock, flags);
1910
c781c06d
KH
1911 /*
1912 * Now initiate a bus reset to have the changes take
ed568912
KH
1913 * effect. We clean up the old config rom memory and DMA
1914 * mappings in the bus reset tasklet, since the OHCI
1915 * controller could need to access it before the bus reset
c781c06d
KH
1916 * takes effect.
1917 */
2dbd7d7e 1918 if (ret == 0)
ed568912 1919 fw_core_initiate_bus_reset(&ohci->card, 1);
4eaff7d6
SR
1920 else
1921 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
1922 next_config_rom, next_config_rom_bus);
ed568912 1923
2dbd7d7e 1924 return ret;
ed568912
KH
1925}
1926
1927static void ohci_send_request(struct fw_card *card, struct fw_packet *packet)
1928{
1929 struct fw_ohci *ohci = fw_ohci(card);
1930
1931 at_context_transmit(&ohci->at_request_ctx, packet);
1932}
1933
1934static void ohci_send_response(struct fw_card *card, struct fw_packet *packet)
1935{
1936 struct fw_ohci *ohci = fw_ohci(card);
1937
1938 at_context_transmit(&ohci->at_response_ctx, packet);
1939}
1940
730c32f5
KH
1941static int ohci_cancel_packet(struct fw_card *card, struct fw_packet *packet)
1942{
1943 struct fw_ohci *ohci = fw_ohci(card);
f319b6a0
KH
1944 struct context *ctx = &ohci->at_request_ctx;
1945 struct driver_data *driver_data = packet->driver_data;
2dbd7d7e 1946 int ret = -ENOENT;
730c32f5 1947
f319b6a0 1948 tasklet_disable(&ctx->tasklet);
730c32f5 1949
f319b6a0
KH
1950 if (packet->ack != 0)
1951 goto out;
730c32f5 1952
19593ffd 1953 if (packet->payload_mapped)
1d1dc5e8
SR
1954 dma_unmap_single(ohci->card.device, packet->payload_bus,
1955 packet->payload_length, DMA_TO_DEVICE);
1956
ad3c0fe8 1957 log_ar_at_event('T', packet->speed, packet->header, 0x20);
f319b6a0
KH
1958 driver_data->packet = NULL;
1959 packet->ack = RCODE_CANCELLED;
1960 packet->callback(packet, &ohci->card, packet->ack);
2dbd7d7e 1961 ret = 0;
f319b6a0
KH
1962 out:
1963 tasklet_enable(&ctx->tasklet);
730c32f5 1964
2dbd7d7e 1965 return ret;
730c32f5
KH
1966}
1967
53dca511
SR
1968static int ohci_enable_phys_dma(struct fw_card *card,
1969 int node_id, int generation)
ed568912 1970{
080de8c2
SR
1971#ifdef CONFIG_FIREWIRE_OHCI_REMOTE_DMA
1972 return 0;
1973#else
ed568912
KH
1974 struct fw_ohci *ohci = fw_ohci(card);
1975 unsigned long flags;
2dbd7d7e 1976 int n, ret = 0;
ed568912 1977
c781c06d
KH
1978 /*
1979 * FIXME: Make sure this bitmask is cleared when we clear the busReset
1980 * interrupt bit. Clear physReqResourceAllBuses on bus reset.
1981 */
ed568912
KH
1982
1983 spin_lock_irqsave(&ohci->lock, flags);
1984
1985 if (ohci->generation != generation) {
2dbd7d7e 1986 ret = -ESTALE;
ed568912
KH
1987 goto out;
1988 }
1989
c781c06d
KH
1990 /*
1991 * Note, if the node ID contains a non-local bus ID, physical DMA is
1992 * enabled for _all_ nodes on remote buses.
1993 */
907293d7
SR
1994
1995 n = (node_id & 0xffc0) == LOCAL_BUS ? node_id & 0x3f : 63;
1996 if (n < 32)
1997 reg_write(ohci, OHCI1394_PhyReqFilterLoSet, 1 << n);
1998 else
1999 reg_write(ohci, OHCI1394_PhyReqFilterHiSet, 1 << (n - 32));
2000
ed568912 2001 flush_writes(ohci);
ed568912 2002 out:
6cad95fe 2003 spin_unlock_irqrestore(&ohci->lock, flags);
2dbd7d7e
SR
2004
2005 return ret;
080de8c2 2006#endif /* CONFIG_FIREWIRE_OHCI_REMOTE_DMA */
ed568912 2007}
373b2edd 2008
60d32970
CL
2009static u32 ohci_read_csr_reg(struct fw_card *card, int csr_offset)
2010{
2011 struct fw_ohci *ohci = fw_ohci(card);
a48777e0
CL
2012 unsigned long flags;
2013 u32 value;
60d32970
CL
2014
2015 switch (csr_offset) {
506f1a31
CL
2016 case CSR_NODE_IDS:
2017 return reg_read(ohci, OHCI1394_NodeID) << 16;
2018
60d32970
CL
2019 case CSR_CYCLE_TIME:
2020 return get_cycle_time(ohci);
2021
a48777e0
CL
2022 case CSR_BUS_TIME:
2023 /*
2024 * We might be called just after the cycle timer has wrapped
2025 * around but just before the cycle64Seconds handler, so we
2026 * better check here, too, if the bus time needs to be updated.
2027 */
2028 spin_lock_irqsave(&ohci->lock, flags);
2029 value = update_bus_time(ohci);
2030 spin_unlock_irqrestore(&ohci->lock, flags);
2031 return value;
2032
27a2329f
CL
2033 case CSR_BUSY_TIMEOUT:
2034 value = reg_read(ohci, OHCI1394_ATRetries);
2035 return (value >> 4) & 0x0ffff00f;
2036
a1a1132b
CL
2037 case CSR_PRIORITY_BUDGET:
2038 return (reg_read(ohci, OHCI1394_FairnessControl) & 0x3f) |
2039 (ohci->pri_req_max << 8);
2040
60d32970
CL
2041 default:
2042 WARN_ON(1);
2043 return 0;
2044 }
2045}
2046
506f1a31
CL
2047static void ohci_write_csr_reg(struct fw_card *card, int csr_offset, u32 value)
2048{
2049 struct fw_ohci *ohci = fw_ohci(card);
a48777e0 2050 unsigned long flags;
506f1a31
CL
2051
2052 switch (csr_offset) {
2053 case CSR_NODE_IDS:
2054 reg_write(ohci, OHCI1394_NodeID, value >> 16);
2055 flush_writes(ohci);
2056 break;
2057
9ab5071c
CL
2058 case CSR_CYCLE_TIME:
2059 reg_write(ohci, OHCI1394_IsochronousCycleTimer, value);
2060 reg_write(ohci, OHCI1394_IntEventSet,
2061 OHCI1394_cycleInconsistent);
2062 flush_writes(ohci);
2063 break;
2064
a48777e0
CL
2065 case CSR_BUS_TIME:
2066 spin_lock_irqsave(&ohci->lock, flags);
2067 ohci->bus_time = (ohci->bus_time & 0x7f) | (value & ~0x7f);
2068 spin_unlock_irqrestore(&ohci->lock, flags);
2069 break;
2070
27a2329f
CL
2071 case CSR_BUSY_TIMEOUT:
2072 value = (value & 0xf) | ((value & 0xf) << 4) |
2073 ((value & 0xf) << 8) | ((value & 0x0ffff000) << 4);
2074 reg_write(ohci, OHCI1394_ATRetries, value);
2075 flush_writes(ohci);
2076 break;
2077
a1a1132b
CL
2078 case CSR_PRIORITY_BUDGET:
2079 reg_write(ohci, OHCI1394_FairnessControl, value & 0x3f);
2080 flush_writes(ohci);
2081 break;
2082
506f1a31
CL
2083 default:
2084 WARN_ON(1);
2085 break;
2086 }
2087}
2088
a1a1132b
CL
2089static unsigned int ohci_get_features(struct fw_card *card)
2090{
2091 struct fw_ohci *ohci = fw_ohci(card);
2092 unsigned int features = 0;
2093
2094 if (ohci->pri_req_max != 0)
2095 features |= FEATURE_PRIORITY_BUDGET;
2096
2097 return features;
2098}
2099
1aa292bb
DM
2100static void copy_iso_headers(struct iso_context *ctx, void *p)
2101{
2102 int i = ctx->header_length;
2103
2104 if (i + ctx->base.header_size > PAGE_SIZE)
2105 return;
2106
2107 /*
2108 * The iso header is byteswapped to little endian by
2109 * the controller, but the remaining header quadlets
2110 * are big endian. We want to present all the headers
2111 * as big endian, so we have to swap the first quadlet.
2112 */
2113 if (ctx->base.header_size > 0)
2114 *(u32 *) (ctx->header + i) = __swab32(*(u32 *) (p + 4));
2115 if (ctx->base.header_size > 4)
2116 *(u32 *) (ctx->header + i + 4) = __swab32(*(u32 *) p);
2117 if (ctx->base.header_size > 8)
2118 memcpy(ctx->header + i + 8, p + 8, ctx->base.header_size - 8);
2119 ctx->header_length += ctx->base.header_size;
2120}
2121
a186b4a6
JW
2122static int handle_ir_packet_per_buffer(struct context *context,
2123 struct descriptor *d,
2124 struct descriptor *last)
2125{
2126 struct iso_context *ctx =
2127 container_of(context, struct iso_context, context);
bcee893c 2128 struct descriptor *pd;
a186b4a6 2129 __le32 *ir_header;
bcee893c 2130 void *p;
a186b4a6 2131
bcee893c
DM
2132 for (pd = d; pd <= last; pd++) {
2133 if (pd->transfer_status)
2134 break;
2135 }
2136 if (pd > last)
a186b4a6
JW
2137 /* Descriptor(s) not done yet, stop iteration */
2138 return 0;
2139
1aa292bb
DM
2140 p = last + 1;
2141 copy_iso_headers(ctx, p);
a186b4a6 2142
bcee893c
DM
2143 if (le16_to_cpu(last->control) & DESCRIPTOR_IRQ_ALWAYS) {
2144 ir_header = (__le32 *) p;
a186b4a6
JW
2145 ctx->base.callback(&ctx->base,
2146 le32_to_cpu(ir_header[0]) & 0xffff,
2147 ctx->header_length, ctx->header,
2148 ctx->base.callback_data);
2149 ctx->header_length = 0;
2150 }
2151
a186b4a6
JW
2152 return 1;
2153}
2154
30200739
KH
2155static int handle_it_packet(struct context *context,
2156 struct descriptor *d,
2157 struct descriptor *last)
ed568912 2158{
30200739
KH
2159 struct iso_context *ctx =
2160 container_of(context, struct iso_context, context);
31769cef
JF
2161 int i;
2162 struct descriptor *pd;
373b2edd 2163
31769cef
JF
2164 for (pd = d; pd <= last; pd++)
2165 if (pd->transfer_status)
2166 break;
2167 if (pd > last)
2168 /* Descriptor(s) not done yet, stop iteration */
30200739
KH
2169 return 0;
2170
31769cef
JF
2171 i = ctx->header_length;
2172 if (i + 4 < PAGE_SIZE) {
2173 /* Present this value as big-endian to match the receive code */
2174 *(__be32 *)(ctx->header + i) = cpu_to_be32(
2175 ((u32)le16_to_cpu(pd->transfer_status) << 16) |
2176 le16_to_cpu(pd->res_count));
2177 ctx->header_length += 4;
2178 }
2179 if (le16_to_cpu(last->control) & DESCRIPTOR_IRQ_ALWAYS) {
9b32d5f3 2180 ctx->base.callback(&ctx->base, le16_to_cpu(last->res_count),
31769cef
JF
2181 ctx->header_length, ctx->header,
2182 ctx->base.callback_data);
2183 ctx->header_length = 0;
2184 }
30200739 2185 return 1;
ed568912
KH
2186}
2187
53dca511 2188static struct fw_iso_context *ohci_allocate_iso_context(struct fw_card *card,
4817ed24 2189 int type, int channel, size_t header_size)
ed568912
KH
2190{
2191 struct fw_ohci *ohci = fw_ohci(card);
2192 struct iso_context *ctx, *list;
30200739 2193 descriptor_callback_t callback;
4817ed24 2194 u64 *channels, dont_care = ~0ULL;
295e3feb 2195 u32 *mask, regs;
ed568912 2196 unsigned long flags;
2dbd7d7e 2197 int index, ret = -ENOMEM;
ed568912
KH
2198
2199 if (type == FW_ISO_CONTEXT_TRANSMIT) {
4817ed24 2200 channels = &dont_care;
ed568912
KH
2201 mask = &ohci->it_context_mask;
2202 list = ohci->it_context_list;
30200739 2203 callback = handle_it_packet;
ed568912 2204 } else {
4817ed24 2205 channels = &ohci->ir_context_channels;
373b2edd
SR
2206 mask = &ohci->ir_context_mask;
2207 list = ohci->ir_context_list;
6498ba04 2208 callback = handle_ir_packet_per_buffer;
ed568912
KH
2209 }
2210
2211 spin_lock_irqsave(&ohci->lock, flags);
4817ed24
SR
2212 index = *channels & 1ULL << channel ? ffs(*mask) - 1 : -1;
2213 if (index >= 0) {
2214 *channels &= ~(1ULL << channel);
ed568912 2215 *mask &= ~(1 << index);
4817ed24 2216 }
ed568912
KH
2217 spin_unlock_irqrestore(&ohci->lock, flags);
2218
2219 if (index < 0)
2220 return ERR_PTR(-EBUSY);
2221
373b2edd
SR
2222 if (type == FW_ISO_CONTEXT_TRANSMIT)
2223 regs = OHCI1394_IsoXmitContextBase(index);
2224 else
2225 regs = OHCI1394_IsoRcvContextBase(index);
2226
ed568912 2227 ctx = &list[index];
2d826cc5 2228 memset(ctx, 0, sizeof(*ctx));
9b32d5f3
KH
2229 ctx->header_length = 0;
2230 ctx->header = (void *) __get_free_page(GFP_KERNEL);
2231 if (ctx->header == NULL)
2232 goto out;
2233
2dbd7d7e
SR
2234 ret = context_init(&ctx->context, ohci, regs, callback);
2235 if (ret < 0)
9b32d5f3 2236 goto out_with_header;
ed568912
KH
2237
2238 return &ctx->base;
9b32d5f3
KH
2239
2240 out_with_header:
2241 free_page((unsigned long)ctx->header);
2242 out:
2243 spin_lock_irqsave(&ohci->lock, flags);
2244 *mask |= 1 << index;
2245 spin_unlock_irqrestore(&ohci->lock, flags);
2246
2dbd7d7e 2247 return ERR_PTR(ret);
ed568912
KH
2248}
2249
eb0306ea
KH
2250static int ohci_start_iso(struct fw_iso_context *base,
2251 s32 cycle, u32 sync, u32 tags)
ed568912 2252{
373b2edd 2253 struct iso_context *ctx = container_of(base, struct iso_context, base);
30200739 2254 struct fw_ohci *ohci = ctx->context.ohci;
8a2f7d93 2255 u32 control, match;
ed568912
KH
2256 int index;
2257
295e3feb
KH
2258 if (ctx->base.type == FW_ISO_CONTEXT_TRANSMIT) {
2259 index = ctx - ohci->it_context_list;
8a2f7d93
KH
2260 match = 0;
2261 if (cycle >= 0)
2262 match = IT_CONTEXT_CYCLE_MATCH_ENABLE |
295e3feb 2263 (cycle & 0x7fff) << 16;
21efb3cf 2264
295e3feb
KH
2265 reg_write(ohci, OHCI1394_IsoXmitIntEventClear, 1 << index);
2266 reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, 1 << index);
8a2f7d93 2267 context_run(&ctx->context, match);
295e3feb
KH
2268 } else {
2269 index = ctx - ohci->ir_context_list;
a186b4a6 2270 control = IR_CONTEXT_ISOCH_HEADER;
8a2f7d93
KH
2271 match = (tags << 28) | (sync << 8) | ctx->base.channel;
2272 if (cycle >= 0) {
2273 match |= (cycle & 0x07fff) << 12;
2274 control |= IR_CONTEXT_CYCLE_MATCH_ENABLE;
2275 }
ed568912 2276
295e3feb
KH
2277 reg_write(ohci, OHCI1394_IsoRecvIntEventClear, 1 << index);
2278 reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, 1 << index);
a77754a7 2279 reg_write(ohci, CONTEXT_MATCH(ctx->context.regs), match);
8a2f7d93 2280 context_run(&ctx->context, control);
295e3feb 2281 }
ed568912
KH
2282
2283 return 0;
2284}
2285
b8295668
KH
2286static int ohci_stop_iso(struct fw_iso_context *base)
2287{
2288 struct fw_ohci *ohci = fw_ohci(base->card);
373b2edd 2289 struct iso_context *ctx = container_of(base, struct iso_context, base);
b8295668
KH
2290 int index;
2291
2292 if (ctx->base.type == FW_ISO_CONTEXT_TRANSMIT) {
2293 index = ctx - ohci->it_context_list;
2294 reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, 1 << index);
2295 } else {
2296 index = ctx - ohci->ir_context_list;
2297 reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, 1 << index);
2298 }
2299 flush_writes(ohci);
2300 context_stop(&ctx->context);
2301
2302 return 0;
2303}
2304
ed568912
KH
2305static void ohci_free_iso_context(struct fw_iso_context *base)
2306{
2307 struct fw_ohci *ohci = fw_ohci(base->card);
373b2edd 2308 struct iso_context *ctx = container_of(base, struct iso_context, base);
ed568912
KH
2309 unsigned long flags;
2310 int index;
2311
b8295668
KH
2312 ohci_stop_iso(base);
2313 context_release(&ctx->context);
9b32d5f3 2314 free_page((unsigned long)ctx->header);
b8295668 2315
ed568912
KH
2316 spin_lock_irqsave(&ohci->lock, flags);
2317
2318 if (ctx->base.type == FW_ISO_CONTEXT_TRANSMIT) {
2319 index = ctx - ohci->it_context_list;
ed568912
KH
2320 ohci->it_context_mask |= 1 << index;
2321 } else {
2322 index = ctx - ohci->ir_context_list;
ed568912 2323 ohci->ir_context_mask |= 1 << index;
4817ed24 2324 ohci->ir_context_channels |= 1ULL << base->channel;
ed568912 2325 }
ed568912
KH
2326
2327 spin_unlock_irqrestore(&ohci->lock, flags);
2328}
2329
53dca511
SR
2330static int ohci_queue_iso_transmit(struct fw_iso_context *base,
2331 struct fw_iso_packet *packet,
2332 struct fw_iso_buffer *buffer,
2333 unsigned long payload)
ed568912 2334{
373b2edd 2335 struct iso_context *ctx = container_of(base, struct iso_context, base);
30200739 2336 struct descriptor *d, *last, *pd;
ed568912
KH
2337 struct fw_iso_packet *p;
2338 __le32 *header;
9aad8125 2339 dma_addr_t d_bus, page_bus;
ed568912
KH
2340 u32 z, header_z, payload_z, irq;
2341 u32 payload_index, payload_end_index, next_page_index;
30200739 2342 int page, end_page, i, length, offset;
ed568912 2343
ed568912 2344 p = packet;
9aad8125 2345 payload_index = payload;
ed568912
KH
2346
2347 if (p->skip)
2348 z = 1;
2349 else
2350 z = 2;
2351 if (p->header_length > 0)
2352 z++;
2353
2354 /* Determine the first page the payload isn't contained in. */
2355 end_page = PAGE_ALIGN(payload_index + p->payload_length) >> PAGE_SHIFT;
2356 if (p->payload_length > 0)
2357 payload_z = end_page - (payload_index >> PAGE_SHIFT);
2358 else
2359 payload_z = 0;
2360
2361 z += payload_z;
2362
2363 /* Get header size in number of descriptors. */
2d826cc5 2364 header_z = DIV_ROUND_UP(p->header_length, sizeof(*d));
ed568912 2365
30200739
KH
2366 d = context_get_descriptors(&ctx->context, z + header_z, &d_bus);
2367 if (d == NULL)
2368 return -ENOMEM;
ed568912
KH
2369
2370 if (!p->skip) {
a77754a7 2371 d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
ed568912 2372 d[0].req_count = cpu_to_le16(8);
7f51a100
CL
2373 /*
2374 * Link the skip address to this descriptor itself. This causes
2375 * a context to skip a cycle whenever lost cycles or FIFO
2376 * overruns occur, without dropping the data. The application
2377 * should then decide whether this is an error condition or not.
2378 * FIXME: Make the context's cycle-lost behaviour configurable?
2379 */
2380 d[0].branch_address = cpu_to_le32(d_bus | z);
ed568912
KH
2381
2382 header = (__le32 *) &d[1];
a77754a7
KH
2383 header[0] = cpu_to_le32(IT_HEADER_SY(p->sy) |
2384 IT_HEADER_TAG(p->tag) |
2385 IT_HEADER_TCODE(TCODE_STREAM_DATA) |
2386 IT_HEADER_CHANNEL(ctx->base.channel) |
2387 IT_HEADER_SPEED(ctx->base.speed));
ed568912 2388 header[1] =
a77754a7 2389 cpu_to_le32(IT_HEADER_DATA_LENGTH(p->header_length +
ed568912
KH
2390 p->payload_length));
2391 }
2392
2393 if (p->header_length > 0) {
2394 d[2].req_count = cpu_to_le16(p->header_length);
2d826cc5 2395 d[2].data_address = cpu_to_le32(d_bus + z * sizeof(*d));
ed568912
KH
2396 memcpy(&d[z], p->header, p->header_length);
2397 }
2398
2399 pd = d + z - payload_z;
2400 payload_end_index = payload_index + p->payload_length;
2401 for (i = 0; i < payload_z; i++) {
2402 page = payload_index >> PAGE_SHIFT;
2403 offset = payload_index & ~PAGE_MASK;
2404 next_page_index = (page + 1) << PAGE_SHIFT;
2405 length =
2406 min(next_page_index, payload_end_index) - payload_index;
2407 pd[i].req_count = cpu_to_le16(length);
9aad8125
KH
2408
2409 page_bus = page_private(buffer->pages[page]);
2410 pd[i].data_address = cpu_to_le32(page_bus + offset);
ed568912
KH
2411
2412 payload_index += length;
2413 }
2414
ed568912 2415 if (p->interrupt)
a77754a7 2416 irq = DESCRIPTOR_IRQ_ALWAYS;
ed568912 2417 else
a77754a7 2418 irq = DESCRIPTOR_NO_IRQ;
ed568912 2419
30200739 2420 last = z == 2 ? d : d + z - 1;
a77754a7
KH
2421 last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
2422 DESCRIPTOR_STATUS |
2423 DESCRIPTOR_BRANCH_ALWAYS |
cbb59da7 2424 irq);
ed568912 2425
30200739 2426 context_append(&ctx->context, d, z, header_z);
ed568912
KH
2427
2428 return 0;
2429}
373b2edd 2430
53dca511
SR
2431static int ohci_queue_iso_receive_packet_per_buffer(struct fw_iso_context *base,
2432 struct fw_iso_packet *packet,
2433 struct fw_iso_buffer *buffer,
2434 unsigned long payload)
a186b4a6
JW
2435{
2436 struct iso_context *ctx = container_of(base, struct iso_context, base);
8c0c0cc2 2437 struct descriptor *d, *pd;
bcee893c 2438 struct fw_iso_packet *p = packet;
a186b4a6
JW
2439 dma_addr_t d_bus, page_bus;
2440 u32 z, header_z, rest;
bcee893c
DM
2441 int i, j, length;
2442 int page, offset, packet_count, header_size, payload_per_buffer;
a186b4a6
JW
2443
2444 /*
1aa292bb
DM
2445 * The OHCI controller puts the isochronous header and trailer in the
2446 * buffer, so we need at least 8 bytes.
a186b4a6
JW
2447 */
2448 packet_count = p->header_length / ctx->base.header_size;
1aa292bb 2449 header_size = max(ctx->base.header_size, (size_t)8);
a186b4a6
JW
2450
2451 /* Get header size in number of descriptors. */
2452 header_z = DIV_ROUND_UP(header_size, sizeof(*d));
2453 page = payload >> PAGE_SHIFT;
2454 offset = payload & ~PAGE_MASK;
bcee893c 2455 payload_per_buffer = p->payload_length / packet_count;
a186b4a6
JW
2456
2457 for (i = 0; i < packet_count; i++) {
2458 /* d points to the header descriptor */
bcee893c 2459 z = DIV_ROUND_UP(payload_per_buffer + offset, PAGE_SIZE) + 1;
a186b4a6 2460 d = context_get_descriptors(&ctx->context,
bcee893c 2461 z + header_z, &d_bus);
a186b4a6
JW
2462 if (d == NULL)
2463 return -ENOMEM;
2464
bcee893c
DM
2465 d->control = cpu_to_le16(DESCRIPTOR_STATUS |
2466 DESCRIPTOR_INPUT_MORE);
2467 if (p->skip && i == 0)
2468 d->control |= cpu_to_le16(DESCRIPTOR_WAIT);
a186b4a6
JW
2469 d->req_count = cpu_to_le16(header_size);
2470 d->res_count = d->req_count;
bcee893c 2471 d->transfer_status = 0;
a186b4a6
JW
2472 d->data_address = cpu_to_le32(d_bus + (z * sizeof(*d)));
2473
bcee893c 2474 rest = payload_per_buffer;
8c0c0cc2 2475 pd = d;
bcee893c 2476 for (j = 1; j < z; j++) {
8c0c0cc2 2477 pd++;
bcee893c
DM
2478 pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
2479 DESCRIPTOR_INPUT_MORE);
2480
2481 if (offset + rest < PAGE_SIZE)
2482 length = rest;
2483 else
2484 length = PAGE_SIZE - offset;
2485 pd->req_count = cpu_to_le16(length);
2486 pd->res_count = pd->req_count;
2487 pd->transfer_status = 0;
2488
2489 page_bus = page_private(buffer->pages[page]);
2490 pd->data_address = cpu_to_le32(page_bus + offset);
2491
2492 offset = (offset + length) & ~PAGE_MASK;
2493 rest -= length;
2494 if (offset == 0)
2495 page++;
2496 }
a186b4a6
JW
2497 pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
2498 DESCRIPTOR_INPUT_LAST |
2499 DESCRIPTOR_BRANCH_ALWAYS);
bcee893c 2500 if (p->interrupt && i == packet_count - 1)
a186b4a6
JW
2501 pd->control |= cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS);
2502
a186b4a6
JW
2503 context_append(&ctx->context, d, z, header_z);
2504 }
2505
2506 return 0;
2507}
2508
53dca511
SR
2509static int ohci_queue_iso(struct fw_iso_context *base,
2510 struct fw_iso_packet *packet,
2511 struct fw_iso_buffer *buffer,
2512 unsigned long payload)
295e3feb 2513{
e364cf4e 2514 struct iso_context *ctx = container_of(base, struct iso_context, base);
fe5ca634 2515 unsigned long flags;
2dbd7d7e 2516 int ret;
e364cf4e 2517
fe5ca634 2518 spin_lock_irqsave(&ctx->context.ohci->lock, flags);
295e3feb 2519 if (base->type == FW_ISO_CONTEXT_TRANSMIT)
2dbd7d7e 2520 ret = ohci_queue_iso_transmit(base, packet, buffer, payload);
e364cf4e 2521 else
2dbd7d7e
SR
2522 ret = ohci_queue_iso_receive_packet_per_buffer(base, packet,
2523 buffer, payload);
fe5ca634
DM
2524 spin_unlock_irqrestore(&ctx->context.ohci->lock, flags);
2525
2dbd7d7e 2526 return ret;
295e3feb
KH
2527}
2528
21ebcd12 2529static const struct fw_card_driver ohci_driver = {
ed568912
KH
2530 .enable = ohci_enable,
2531 .update_phy_reg = ohci_update_phy_reg,
2532 .set_config_rom = ohci_set_config_rom,
2533 .send_request = ohci_send_request,
2534 .send_response = ohci_send_response,
730c32f5 2535 .cancel_packet = ohci_cancel_packet,
ed568912 2536 .enable_phys_dma = ohci_enable_phys_dma,
60d32970 2537 .read_csr_reg = ohci_read_csr_reg,
506f1a31 2538 .write_csr_reg = ohci_write_csr_reg,
a1a1132b 2539 .get_features = ohci_get_features,
ed568912
KH
2540
2541 .allocate_iso_context = ohci_allocate_iso_context,
2542 .free_iso_context = ohci_free_iso_context,
2543 .queue_iso = ohci_queue_iso,
69cdb726 2544 .start_iso = ohci_start_iso,
b8295668 2545 .stop_iso = ohci_stop_iso,
ed568912
KH
2546};
2547
ea8d006b 2548#ifdef CONFIG_PPC_PMAC
5da3dac8 2549static void pmac_ohci_on(struct pci_dev *dev)
2ed0f181 2550{
ea8d006b
SR
2551 if (machine_is(powermac)) {
2552 struct device_node *ofn = pci_device_to_OF_node(dev);
2553
2554 if (ofn) {
2555 pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 1);
2556 pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 1);
2557 }
2558 }
2ed0f181
SR
2559}
2560
5da3dac8 2561static void pmac_ohci_off(struct pci_dev *dev)
2ed0f181
SR
2562{
2563 if (machine_is(powermac)) {
2564 struct device_node *ofn = pci_device_to_OF_node(dev);
2565
2566 if (ofn) {
2567 pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 0);
2568 pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 0);
2569 }
2570 }
2571}
2572#else
5da3dac8
SR
2573static inline void pmac_ohci_on(struct pci_dev *dev) {}
2574static inline void pmac_ohci_off(struct pci_dev *dev) {}
ea8d006b
SR
2575#endif /* CONFIG_PPC_PMAC */
2576
53dca511
SR
2577static int __devinit pci_probe(struct pci_dev *dev,
2578 const struct pci_device_id *ent)
2ed0f181
SR
2579{
2580 struct fw_ohci *ohci;
54672386 2581 u32 bus_options, max_receive, link_speed, version, link_enh;
2ed0f181 2582 u64 guid;
6fdb2ee2 2583 int i, err, n_ir, n_it;
2ed0f181
SR
2584 size_t size;
2585
2d826cc5 2586 ohci = kzalloc(sizeof(*ohci), GFP_KERNEL);
ed568912 2587 if (ohci == NULL) {
7007a076
SR
2588 err = -ENOMEM;
2589 goto fail;
ed568912
KH
2590 }
2591
2592 fw_card_initialize(&ohci->card, &ohci_driver, &dev->dev);
2593
5da3dac8 2594 pmac_ohci_on(dev);
130d5496 2595
d79406dd
KH
2596 err = pci_enable_device(dev);
2597 if (err) {
7007a076 2598 fw_error("Failed to enable OHCI hardware\n");
bd7dee63 2599 goto fail_free;
ed568912
KH
2600 }
2601
2602 pci_set_master(dev);
2603 pci_write_config_dword(dev, OHCI1394_PCI_HCI_Control, 0);
2604 pci_set_drvdata(dev, ohci);
2605
2606 spin_lock_init(&ohci->lock);
2607
2608 tasklet_init(&ohci->bus_reset_tasklet,
2609 bus_reset_tasklet, (unsigned long)ohci);
2610
d79406dd
KH
2611 err = pci_request_region(dev, 0, ohci_driver_name);
2612 if (err) {
ed568912 2613 fw_error("MMIO resource unavailable\n");
d79406dd 2614 goto fail_disable;
ed568912
KH
2615 }
2616
2617 ohci->registers = pci_iomap(dev, 0, OHCI1394_REGISTER_SIZE);
2618 if (ohci->registers == NULL) {
2619 fw_error("Failed to remap registers\n");
d79406dd
KH
2620 err = -ENXIO;
2621 goto fail_iomem;
ed568912
KH
2622 }
2623
4a635593
SR
2624 for (i = 0; i < ARRAY_SIZE(ohci_quirks); i++)
2625 if (ohci_quirks[i].vendor == dev->vendor &&
2626 (ohci_quirks[i].device == dev->device ||
2627 ohci_quirks[i].device == (unsigned short)PCI_ANY_ID)) {
2628 ohci->quirks = ohci_quirks[i].flags;
2629 break;
2630 }
3e9cc2f3
SR
2631 if (param_quirks)
2632 ohci->quirks = param_quirks;
b677532b 2633
54672386
CL
2634 /* TI OHCI-Lynx and compatible: set recommended configuration bits. */
2635 if (dev->vendor == PCI_VENDOR_ID_TI) {
2636 pci_read_config_dword(dev, PCI_CFG_TI_LinkEnh, &link_enh);
2637
2638 /* adjust latency of ATx FIFO: use 1.7 KB threshold */
2639 link_enh &= ~TI_LinkEnh_atx_thresh_mask;
2640 link_enh |= TI_LinkEnh_atx_thresh_1_7K;
2641
2642 /* use priority arbitration for asynchronous responses */
2643 link_enh |= TI_LinkEnh_enab_unfair;
2644
2645 /* required for aPhyEnhanceEnable to work */
2646 link_enh |= TI_LinkEnh_enab_accel;
2647
2648 pci_write_config_dword(dev, PCI_CFG_TI_LinkEnh, link_enh);
2649 }
2650
ed568912
KH
2651 ar_context_init(&ohci->ar_request_ctx, ohci,
2652 OHCI1394_AsReqRcvContextControlSet);
2653
2654 ar_context_init(&ohci->ar_response_ctx, ohci,
2655 OHCI1394_AsRspRcvContextControlSet);
2656
fe5ca634 2657 context_init(&ohci->at_request_ctx, ohci,
f319b6a0 2658 OHCI1394_AsReqTrContextControlSet, handle_at_packet);
ed568912 2659
fe5ca634 2660 context_init(&ohci->at_response_ctx, ohci,
f319b6a0 2661 OHCI1394_AsRspTrContextControlSet, handle_at_packet);
ed568912 2662
ed568912 2663 reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, ~0);
4802f16d
SR
2664 ohci->ir_context_channels = ~0ULL;
2665 ohci->ir_context_mask = reg_read(ohci, OHCI1394_IsoRecvIntMaskSet);
ed568912 2666 reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, ~0);
6fdb2ee2
SR
2667 n_ir = hweight32(ohci->ir_context_mask);
2668 size = sizeof(struct iso_context) * n_ir;
4802f16d 2669 ohci->ir_context_list = kzalloc(size, GFP_KERNEL);
ed568912
KH
2670
2671 reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, ~0);
4802f16d 2672 ohci->it_context_mask = reg_read(ohci, OHCI1394_IsoXmitIntMaskSet);
ed568912 2673 reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, ~0);
6fdb2ee2
SR
2674 n_it = hweight32(ohci->it_context_mask);
2675 size = sizeof(struct iso_context) * n_it;
4802f16d 2676 ohci->it_context_list = kzalloc(size, GFP_KERNEL);
ed568912
KH
2677
2678 if (ohci->it_context_list == NULL || ohci->ir_context_list == NULL) {
d79406dd 2679 err = -ENOMEM;
7007a076 2680 goto fail_contexts;
ed568912
KH
2681 }
2682
2683 /* self-id dma buffer allocation */
2684 ohci->self_id_cpu = dma_alloc_coherent(ohci->card.device,
2685 SELF_ID_BUF_SIZE,
2686 &ohci->self_id_bus,
2687 GFP_KERNEL);
2688 if (ohci->self_id_cpu == NULL) {
d79406dd 2689 err = -ENOMEM;
7007a076 2690 goto fail_contexts;
ed568912
KH
2691 }
2692
ed568912
KH
2693 bus_options = reg_read(ohci, OHCI1394_BusOptions);
2694 max_receive = (bus_options >> 12) & 0xf;
2695 link_speed = bus_options & 0x7;
2696 guid = ((u64) reg_read(ohci, OHCI1394_GUIDHi) << 32) |
2697 reg_read(ohci, OHCI1394_GUIDLo);
2698
d79406dd 2699 err = fw_card_add(&ohci->card, max_receive, link_speed, guid);
e1eff7a3 2700 if (err)
d79406dd 2701 goto fail_self_id;
ed568912 2702
6fdb2ee2
SR
2703 version = reg_read(ohci, OHCI1394_Version) & 0x00ff00ff;
2704 fw_notify("Added fw-ohci device %s, OHCI v%x.%x, "
2705 "%d IR + %d IT contexts, quirks 0x%x\n",
2706 dev_name(&dev->dev), version >> 16, version & 0xff,
2707 n_ir, n_it, ohci->quirks);
e1eff7a3 2708
ed568912 2709 return 0;
d79406dd
KH
2710
2711 fail_self_id:
2712 dma_free_coherent(ohci->card.device, SELF_ID_BUF_SIZE,
2713 ohci->self_id_cpu, ohci->self_id_bus);
7007a076 2714 fail_contexts:
d79406dd 2715 kfree(ohci->ir_context_list);
7007a076
SR
2716 kfree(ohci->it_context_list);
2717 context_release(&ohci->at_response_ctx);
2718 context_release(&ohci->at_request_ctx);
2719 ar_context_release(&ohci->ar_response_ctx);
2720 ar_context_release(&ohci->ar_request_ctx);
d79406dd
KH
2721 pci_iounmap(dev, ohci->registers);
2722 fail_iomem:
2723 pci_release_region(dev, 0);
2724 fail_disable:
2725 pci_disable_device(dev);
bd7dee63
SR
2726 fail_free:
2727 kfree(&ohci->card);
5da3dac8 2728 pmac_ohci_off(dev);
7007a076
SR
2729 fail:
2730 if (err == -ENOMEM)
2731 fw_error("Out of memory\n");
d79406dd
KH
2732
2733 return err;
ed568912
KH
2734}
2735
2736static void pci_remove(struct pci_dev *dev)
2737{
2738 struct fw_ohci *ohci;
2739
2740 ohci = pci_get_drvdata(dev);
e254a4b4
KH
2741 reg_write(ohci, OHCI1394_IntMaskClear, ~0);
2742 flush_writes(ohci);
ed568912
KH
2743 fw_core_remove_card(&ohci->card);
2744
c781c06d
KH
2745 /*
2746 * FIXME: Fail all pending packets here, now that the upper
2747 * layers can't queue any more.
2748 */
ed568912
KH
2749
2750 software_reset(ohci);
2751 free_irq(dev->irq, ohci);
a55709ba
JF
2752
2753 if (ohci->next_config_rom && ohci->next_config_rom != ohci->config_rom)
2754 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
2755 ohci->next_config_rom, ohci->next_config_rom_bus);
2756 if (ohci->config_rom)
2757 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
2758 ohci->config_rom, ohci->config_rom_bus);
d79406dd
KH
2759 dma_free_coherent(ohci->card.device, SELF_ID_BUF_SIZE,
2760 ohci->self_id_cpu, ohci->self_id_bus);
a55709ba
JF
2761 ar_context_release(&ohci->ar_request_ctx);
2762 ar_context_release(&ohci->ar_response_ctx);
2763 context_release(&ohci->at_request_ctx);
2764 context_release(&ohci->at_response_ctx);
d79406dd
KH
2765 kfree(ohci->it_context_list);
2766 kfree(ohci->ir_context_list);
262444ee 2767 pci_disable_msi(dev);
d79406dd
KH
2768 pci_iounmap(dev, ohci->registers);
2769 pci_release_region(dev, 0);
2770 pci_disable_device(dev);
bd7dee63 2771 kfree(&ohci->card);
5da3dac8 2772 pmac_ohci_off(dev);
ea8d006b 2773
ed568912
KH
2774 fw_notify("Removed fw-ohci device.\n");
2775}
2776
2aef469a 2777#ifdef CONFIG_PM
2ed0f181 2778static int pci_suspend(struct pci_dev *dev, pm_message_t state)
2aef469a 2779{
2ed0f181 2780 struct fw_ohci *ohci = pci_get_drvdata(dev);
2aef469a
KH
2781 int err;
2782
2783 software_reset(ohci);
2ed0f181 2784 free_irq(dev->irq, ohci);
262444ee 2785 pci_disable_msi(dev);
2ed0f181 2786 err = pci_save_state(dev);
2aef469a 2787 if (err) {
8a8cea27 2788 fw_error("pci_save_state failed\n");
2aef469a
KH
2789 return err;
2790 }
2ed0f181 2791 err = pci_set_power_state(dev, pci_choose_state(dev, state));
55111428
SR
2792 if (err)
2793 fw_error("pci_set_power_state failed with %d\n", err);
5da3dac8 2794 pmac_ohci_off(dev);
ea8d006b 2795
2aef469a
KH
2796 return 0;
2797}
2798
2ed0f181 2799static int pci_resume(struct pci_dev *dev)
2aef469a 2800{
2ed0f181 2801 struct fw_ohci *ohci = pci_get_drvdata(dev);
2aef469a
KH
2802 int err;
2803
5da3dac8 2804 pmac_ohci_on(dev);
2ed0f181
SR
2805 pci_set_power_state(dev, PCI_D0);
2806 pci_restore_state(dev);
2807 err = pci_enable_device(dev);
2aef469a 2808 if (err) {
8a8cea27 2809 fw_error("pci_enable_device failed\n");
2aef469a
KH
2810 return err;
2811 }
2812
0bd243c4 2813 return ohci_enable(&ohci->card, NULL, 0);
2aef469a
KH
2814}
2815#endif
2816
a67483d2 2817static const struct pci_device_id pci_table[] = {
ed568912
KH
2818 { PCI_DEVICE_CLASS(PCI_CLASS_SERIAL_FIREWIRE_OHCI, ~0) },
2819 { }
2820};
2821
2822MODULE_DEVICE_TABLE(pci, pci_table);
2823
2824static struct pci_driver fw_ohci_pci_driver = {
2825 .name = ohci_driver_name,
2826 .id_table = pci_table,
2827 .probe = pci_probe,
2828 .remove = pci_remove,
2aef469a
KH
2829#ifdef CONFIG_PM
2830 .resume = pci_resume,
2831 .suspend = pci_suspend,
2832#endif
ed568912
KH
2833};
2834
2835MODULE_AUTHOR("Kristian Hoegsberg <krh@bitplanet.net>");
2836MODULE_DESCRIPTION("Driver for PCI OHCI IEEE1394 controllers");
2837MODULE_LICENSE("GPL");
2838
1e4c7b0d
OH
2839/* Provide a module alias so root-on-sbp2 initrds don't break. */
2840#ifndef CONFIG_IEEE1394_OHCI1394_MODULE
2841MODULE_ALIAS("ohci1394");
2842#endif
2843
ed568912
KH
2844static int __init fw_ohci_init(void)
2845{
2846 return pci_register_driver(&fw_ohci_pci_driver);
2847}
2848
2849static void __exit fw_ohci_cleanup(void)
2850{
2851 pci_unregister_driver(&fw_ohci_pci_driver);
2852}
2853
2854module_init(fw_ohci_init);
2855module_exit(fw_ohci_cleanup);