]> bbs.cooldavid.org Git - net-next-2.6.git/blame - drivers/dma/shdma.c
Merge branch 'master' of git://git.kernel.org/pub/scm/linux/kernel/git/padovan/blueto...
[net-next-2.6.git] / drivers / dma / shdma.c
CommitLineData
d8902adc
NI
1/*
2 * Renesas SuperH DMA Engine support
3 *
4 * base is drivers/dma/flsdma.c
5 *
6 * Copyright (C) 2009 Nobuhiro Iwamatsu <iwamatsu.nobuhiro@renesas.com>
7 * Copyright (C) 2009 Renesas Solutions, Inc. All rights reserved.
8 * Copyright (C) 2007 Freescale Semiconductor, Inc. All rights reserved.
9 *
10 * This is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License as published by
12 * the Free Software Foundation; either version 2 of the License, or
13 * (at your option) any later version.
14 *
15 * - DMA of SuperH does not have Hardware DMA chain mode.
16 * - MAX DMA size is 16MB.
17 *
18 */
19
20#include <linux/init.h>
21#include <linux/module.h>
5a0e3ad6 22#include <linux/slab.h>
d8902adc
NI
23#include <linux/interrupt.h>
24#include <linux/dmaengine.h>
25#include <linux/delay.h>
26#include <linux/dma-mapping.h>
d8902adc 27#include <linux/platform_device.h>
20f2a3b5 28#include <linux/pm_runtime.h>
b2623a61 29#include <linux/sh_dma.h>
20f2a3b5 30
d8902adc
NI
31#include "shdma.h"
32
33/* DMA descriptor control */
3542a113
GL
34enum sh_dmae_desc_status {
35 DESC_IDLE,
36 DESC_PREPARED,
37 DESC_SUBMITTED,
38 DESC_COMPLETED, /* completed, have to call callback */
39 DESC_WAITING, /* callback called, waiting for ack / re-submit */
40};
d8902adc
NI
41
42#define NR_DESCS_PER_CHANNEL 32
8b1935e6
GL
43/* Default MEMCPY transfer size = 2^2 = 4 bytes */
44#define LOG2_DEFAULT_XFER_SIZE 2
d8902adc 45
cfefe997 46/* A bitmask with bits enough for enum sh_dmae_slave_chan_id */
02ca5083 47static unsigned long sh_dmae_slave_used[BITS_TO_LONGS(SH_DMA_SLAVE_NUMBER)];
cfefe997 48
3542a113
GL
49static void sh_dmae_chan_ld_cleanup(struct sh_dmae_chan *sh_chan, bool all);
50
d8902adc
NI
51static void sh_dmae_writel(struct sh_dmae_chan *sh_dc, u32 data, u32 reg)
52{
027811b9 53 __raw_writel(data, sh_dc->base + reg / sizeof(u32));
d8902adc
NI
54}
55
56static u32 sh_dmae_readl(struct sh_dmae_chan *sh_dc, u32 reg)
57{
027811b9
GL
58 return __raw_readl(sh_dc->base + reg / sizeof(u32));
59}
60
61static u16 dmaor_read(struct sh_dmae_device *shdev)
62{
63 return __raw_readw(shdev->chan_reg + DMAOR / sizeof(u32));
64}
65
66static void dmaor_write(struct sh_dmae_device *shdev, u16 data)
67{
68 __raw_writew(data, shdev->chan_reg + DMAOR / sizeof(u32));
d8902adc
NI
69}
70
d8902adc
NI
71/*
72 * Reset DMA controller
73 *
74 * SH7780 has two DMAOR register
75 */
027811b9 76static void sh_dmae_ctl_stop(struct sh_dmae_device *shdev)
d8902adc 77{
027811b9 78 unsigned short dmaor = dmaor_read(shdev);
d8902adc 79
027811b9 80 dmaor_write(shdev, dmaor & ~(DMAOR_NMIF | DMAOR_AE | DMAOR_DME));
d8902adc
NI
81}
82
027811b9 83static int sh_dmae_rst(struct sh_dmae_device *shdev)
d8902adc
NI
84{
85 unsigned short dmaor;
86
027811b9 87 sh_dmae_ctl_stop(shdev);
8b1935e6 88 dmaor = dmaor_read(shdev) | shdev->pdata->dmaor_init;
d8902adc 89
027811b9
GL
90 dmaor_write(shdev, dmaor);
91 if (dmaor_read(shdev) & (DMAOR_AE | DMAOR_NMIF)) {
47a4dc26 92 pr_warning("dma-sh: Can't initialize DMAOR.\n");
d8902adc
NI
93 return -EINVAL;
94 }
95 return 0;
96}
97
fc461857 98static bool dmae_is_busy(struct sh_dmae_chan *sh_chan)
d8902adc
NI
99{
100 u32 chcr = sh_dmae_readl(sh_chan, CHCR);
fc461857
GL
101
102 if ((chcr & (CHCR_DE | CHCR_TE)) == CHCR_DE)
103 return true; /* working */
104
105 return false; /* waiting */
d8902adc
NI
106}
107
8b1935e6 108static unsigned int calc_xmit_shift(struct sh_dmae_chan *sh_chan, u32 chcr)
d8902adc 109{
8b1935e6
GL
110 struct sh_dmae_device *shdev = container_of(sh_chan->common.device,
111 struct sh_dmae_device, common);
112 struct sh_dmae_pdata *pdata = shdev->pdata;
113 int cnt = ((chcr & pdata->ts_low_mask) >> pdata->ts_low_shift) |
114 ((chcr & pdata->ts_high_mask) >> pdata->ts_high_shift);
115
116 if (cnt >= pdata->ts_shift_num)
117 cnt = 0;
623b4ac4 118
8b1935e6
GL
119 return pdata->ts_shift[cnt];
120}
121
122static u32 log2size_to_chcr(struct sh_dmae_chan *sh_chan, int l2size)
123{
124 struct sh_dmae_device *shdev = container_of(sh_chan->common.device,
125 struct sh_dmae_device, common);
126 struct sh_dmae_pdata *pdata = shdev->pdata;
127 int i;
128
129 for (i = 0; i < pdata->ts_shift_num; i++)
130 if (pdata->ts_shift[i] == l2size)
131 break;
132
133 if (i == pdata->ts_shift_num)
134 i = 0;
135
136 return ((i << pdata->ts_low_shift) & pdata->ts_low_mask) |
137 ((i << pdata->ts_high_shift) & pdata->ts_high_mask);
d8902adc
NI
138}
139
3542a113 140static void dmae_set_reg(struct sh_dmae_chan *sh_chan, struct sh_dmae_regs *hw)
d8902adc 141{
3542a113
GL
142 sh_dmae_writel(sh_chan, hw->sar, SAR);
143 sh_dmae_writel(sh_chan, hw->dar, DAR);
cfefe997 144 sh_dmae_writel(sh_chan, hw->tcr >> sh_chan->xmit_shift, TCR);
d8902adc
NI
145}
146
147static void dmae_start(struct sh_dmae_chan *sh_chan)
148{
149 u32 chcr = sh_dmae_readl(sh_chan, CHCR);
150
86d61b33 151 chcr |= CHCR_DE | CHCR_IE;
cfefe997 152 sh_dmae_writel(sh_chan, chcr & ~CHCR_TE, CHCR);
d8902adc
NI
153}
154
155static void dmae_halt(struct sh_dmae_chan *sh_chan)
156{
157 u32 chcr = sh_dmae_readl(sh_chan, CHCR);
158
159 chcr &= ~(CHCR_DE | CHCR_TE | CHCR_IE);
160 sh_dmae_writel(sh_chan, chcr, CHCR);
161}
162
cfefe997
GL
163static void dmae_init(struct sh_dmae_chan *sh_chan)
164{
8b1935e6
GL
165 /*
166 * Default configuration for dual address memory-memory transfer.
167 * 0x400 represents auto-request.
168 */
169 u32 chcr = DM_INC | SM_INC | 0x400 | log2size_to_chcr(sh_chan,
170 LOG2_DEFAULT_XFER_SIZE);
171 sh_chan->xmit_shift = calc_xmit_shift(sh_chan, chcr);
cfefe997
GL
172 sh_dmae_writel(sh_chan, chcr, CHCR);
173}
174
d8902adc
NI
175static int dmae_set_chcr(struct sh_dmae_chan *sh_chan, u32 val)
176{
d8902adc 177 /* When DMA was working, can not set data to CHCR */
fc461857
GL
178 if (dmae_is_busy(sh_chan))
179 return -EBUSY;
d8902adc 180
8b1935e6 181 sh_chan->xmit_shift = calc_xmit_shift(sh_chan, val);
d8902adc 182 sh_dmae_writel(sh_chan, val, CHCR);
cfefe997 183
d8902adc
NI
184 return 0;
185}
186
d8902adc
NI
187static int dmae_set_dmars(struct sh_dmae_chan *sh_chan, u16 val)
188{
027811b9
GL
189 struct sh_dmae_device *shdev = container_of(sh_chan->common.device,
190 struct sh_dmae_device, common);
191 struct sh_dmae_pdata *pdata = shdev->pdata;
5bac942d 192 const struct sh_dmae_channel *chan_pdata = &pdata->channel[sh_chan->id];
027811b9
GL
193 u16 __iomem *addr = shdev->dmars + chan_pdata->dmars / sizeof(u16);
194 int shift = chan_pdata->dmars_bit;
fc461857
GL
195
196 if (dmae_is_busy(sh_chan))
197 return -EBUSY;
d8902adc 198
027811b9
GL
199 __raw_writew((__raw_readw(addr) & (0xff00 >> shift)) | (val << shift),
200 addr);
d8902adc
NI
201
202 return 0;
203}
204
205static dma_cookie_t sh_dmae_tx_submit(struct dma_async_tx_descriptor *tx)
206{
3542a113 207 struct sh_desc *desc = tx_to_sh_desc(tx), *chunk, *last = desc, *c;
d8902adc 208 struct sh_dmae_chan *sh_chan = to_sh_chan(tx->chan);
3542a113 209 dma_async_tx_callback callback = tx->callback;
d8902adc
NI
210 dma_cookie_t cookie;
211
212 spin_lock_bh(&sh_chan->desc_lock);
213
214 cookie = sh_chan->common.cookie;
215 cookie++;
216 if (cookie < 0)
217 cookie = 1;
218
3542a113
GL
219 sh_chan->common.cookie = cookie;
220 tx->cookie = cookie;
221
222 /* Mark all chunks of this descriptor as submitted, move to the queue */
223 list_for_each_entry_safe(chunk, c, desc->node.prev, node) {
224 /*
225 * All chunks are on the global ld_free, so, we have to find
226 * the end of the chain ourselves
227 */
228 if (chunk != desc && (chunk->mark == DESC_IDLE ||
229 chunk->async_tx.cookie > 0 ||
230 chunk->async_tx.cookie == -EBUSY ||
231 &chunk->node == &sh_chan->ld_free))
232 break;
233 chunk->mark = DESC_SUBMITTED;
234 /* Callback goes to the last chunk */
235 chunk->async_tx.callback = NULL;
236 chunk->cookie = cookie;
237 list_move_tail(&chunk->node, &sh_chan->ld_queue);
238 last = chunk;
239 }
d8902adc 240
3542a113
GL
241 last->async_tx.callback = callback;
242 last->async_tx.callback_param = tx->callback_param;
243
244 dev_dbg(sh_chan->dev, "submit #%d@%p on %d: %x[%d] -> %x\n",
245 tx->cookie, &last->async_tx, sh_chan->id,
246 desc->hw.sar, desc->hw.tcr, desc->hw.dar);
d8902adc
NI
247
248 spin_unlock_bh(&sh_chan->desc_lock);
249
250 return cookie;
251}
252
3542a113 253/* Called with desc_lock held */
d8902adc
NI
254static struct sh_desc *sh_dmae_get_desc(struct sh_dmae_chan *sh_chan)
255{
3542a113 256 struct sh_desc *desc;
d8902adc 257
3542a113
GL
258 list_for_each_entry(desc, &sh_chan->ld_free, node)
259 if (desc->mark != DESC_PREPARED) {
260 BUG_ON(desc->mark != DESC_IDLE);
d8902adc 261 list_del(&desc->node);
3542a113 262 return desc;
d8902adc 263 }
d8902adc 264
3542a113 265 return NULL;
d8902adc
NI
266}
267
5bac942d 268static const struct sh_dmae_slave_config *sh_dmae_find_slave(
4bab9d42 269 struct sh_dmae_chan *sh_chan, struct sh_dmae_slave *param)
cfefe997
GL
270{
271 struct dma_device *dma_dev = sh_chan->common.device;
272 struct sh_dmae_device *shdev = container_of(dma_dev,
273 struct sh_dmae_device, common);
027811b9 274 struct sh_dmae_pdata *pdata = shdev->pdata;
cfefe997
GL
275 int i;
276
02ca5083 277 if (param->slave_id >= SH_DMA_SLAVE_NUMBER)
cfefe997
GL
278 return NULL;
279
027811b9 280 for (i = 0; i < pdata->slave_num; i++)
4bab9d42 281 if (pdata->slave[i].slave_id == param->slave_id)
027811b9 282 return pdata->slave + i;
cfefe997
GL
283
284 return NULL;
285}
286
d8902adc
NI
287static int sh_dmae_alloc_chan_resources(struct dma_chan *chan)
288{
289 struct sh_dmae_chan *sh_chan = to_sh_chan(chan);
290 struct sh_desc *desc;
cfefe997 291 struct sh_dmae_slave *param = chan->private;
83515bc7 292 int ret;
cfefe997 293
20f2a3b5
GL
294 pm_runtime_get_sync(sh_chan->dev);
295
cfefe997
GL
296 /*
297 * This relies on the guarantee from dmaengine that alloc_chan_resources
298 * never runs concurrently with itself or free_chan_resources.
299 */
300 if (param) {
5bac942d 301 const struct sh_dmae_slave_config *cfg;
cfefe997 302
4bab9d42 303 cfg = sh_dmae_find_slave(sh_chan, param);
83515bc7
GL
304 if (!cfg) {
305 ret = -EINVAL;
306 goto efindslave;
307 }
cfefe997 308
83515bc7
GL
309 if (test_and_set_bit(param->slave_id, sh_dmae_slave_used)) {
310 ret = -EBUSY;
311 goto etestused;
312 }
cfefe997
GL
313
314 param->config = cfg;
315
316 dmae_set_dmars(sh_chan, cfg->mid_rid);
317 dmae_set_chcr(sh_chan, cfg->chcr);
8b1935e6
GL
318 } else if ((sh_dmae_readl(sh_chan, CHCR) & 0xf00) != 0x400) {
319 dmae_init(sh_chan);
cfefe997 320 }
d8902adc
NI
321
322 spin_lock_bh(&sh_chan->desc_lock);
323 while (sh_chan->descs_allocated < NR_DESCS_PER_CHANNEL) {
324 spin_unlock_bh(&sh_chan->desc_lock);
325 desc = kzalloc(sizeof(struct sh_desc), GFP_KERNEL);
326 if (!desc) {
327 spin_lock_bh(&sh_chan->desc_lock);
328 break;
329 }
330 dma_async_tx_descriptor_init(&desc->async_tx,
331 &sh_chan->common);
332 desc->async_tx.tx_submit = sh_dmae_tx_submit;
3542a113 333 desc->mark = DESC_IDLE;
d8902adc
NI
334
335 spin_lock_bh(&sh_chan->desc_lock);
3542a113 336 list_add(&desc->node, &sh_chan->ld_free);
d8902adc
NI
337 sh_chan->descs_allocated++;
338 }
339 spin_unlock_bh(&sh_chan->desc_lock);
340
83515bc7
GL
341 if (!sh_chan->descs_allocated) {
342 ret = -ENOMEM;
343 goto edescalloc;
344 }
20f2a3b5 345
d8902adc 346 return sh_chan->descs_allocated;
83515bc7
GL
347
348edescalloc:
349 if (param)
350 clear_bit(param->slave_id, sh_dmae_slave_used);
351etestused:
352efindslave:
353 pm_runtime_put(sh_chan->dev);
354 return ret;
d8902adc
NI
355}
356
357/*
358 * sh_dma_free_chan_resources - Free all resources of the channel.
359 */
360static void sh_dmae_free_chan_resources(struct dma_chan *chan)
361{
362 struct sh_dmae_chan *sh_chan = to_sh_chan(chan);
363 struct sh_desc *desc, *_desc;
364 LIST_HEAD(list);
20f2a3b5 365 int descs = sh_chan->descs_allocated;
d8902adc 366
cfefe997
GL
367 dmae_halt(sh_chan);
368
3542a113
GL
369 /* Prepared and not submitted descriptors can still be on the queue */
370 if (!list_empty(&sh_chan->ld_queue))
371 sh_dmae_chan_ld_cleanup(sh_chan, true);
372
cfefe997
GL
373 if (chan->private) {
374 /* The caller is holding dma_list_mutex */
375 struct sh_dmae_slave *param = chan->private;
376 clear_bit(param->slave_id, sh_dmae_slave_used);
377 }
378
d8902adc
NI
379 spin_lock_bh(&sh_chan->desc_lock);
380
381 list_splice_init(&sh_chan->ld_free, &list);
382 sh_chan->descs_allocated = 0;
383
384 spin_unlock_bh(&sh_chan->desc_lock);
385
20f2a3b5
GL
386 if (descs > 0)
387 pm_runtime_put(sh_chan->dev);
388
d8902adc
NI
389 list_for_each_entry_safe(desc, _desc, &list, node)
390 kfree(desc);
391}
392
cfefe997 393/**
fc461857
GL
394 * sh_dmae_add_desc - get, set up and return one transfer descriptor
395 * @sh_chan: DMA channel
396 * @flags: DMA transfer flags
397 * @dest: destination DMA address, incremented when direction equals
398 * DMA_FROM_DEVICE or DMA_BIDIRECTIONAL
399 * @src: source DMA address, incremented when direction equals
400 * DMA_TO_DEVICE or DMA_BIDIRECTIONAL
401 * @len: DMA transfer length
402 * @first: if NULL, set to the current descriptor and cookie set to -EBUSY
403 * @direction: needed for slave DMA to decide which address to keep constant,
404 * equals DMA_BIDIRECTIONAL for MEMCPY
405 * Returns 0 or an error
406 * Locks: called with desc_lock held
407 */
408static struct sh_desc *sh_dmae_add_desc(struct sh_dmae_chan *sh_chan,
409 unsigned long flags, dma_addr_t *dest, dma_addr_t *src, size_t *len,
410 struct sh_desc **first, enum dma_data_direction direction)
d8902adc 411{
fc461857 412 struct sh_desc *new;
d8902adc
NI
413 size_t copy_size;
414
fc461857 415 if (!*len)
d8902adc
NI
416 return NULL;
417
fc461857
GL
418 /* Allocate the link descriptor from the free list */
419 new = sh_dmae_get_desc(sh_chan);
420 if (!new) {
421 dev_err(sh_chan->dev, "No free link descriptor available\n");
d8902adc 422 return NULL;
fc461857 423 }
d8902adc 424
fc461857
GL
425 copy_size = min(*len, (size_t)SH_DMA_TCR_MAX + 1);
426
427 new->hw.sar = *src;
428 new->hw.dar = *dest;
429 new->hw.tcr = copy_size;
430
431 if (!*first) {
432 /* First desc */
433 new->async_tx.cookie = -EBUSY;
434 *first = new;
435 } else {
436 /* Other desc - invisible to the user */
437 new->async_tx.cookie = -EINVAL;
438 }
439
cfefe997
GL
440 dev_dbg(sh_chan->dev,
441 "chaining (%u/%u)@%x -> %x with %p, cookie %d, shift %d\n",
fc461857 442 copy_size, *len, *src, *dest, &new->async_tx,
cfefe997 443 new->async_tx.cookie, sh_chan->xmit_shift);
fc461857
GL
444
445 new->mark = DESC_PREPARED;
446 new->async_tx.flags = flags;
cfefe997 447 new->direction = direction;
fc461857
GL
448
449 *len -= copy_size;
450 if (direction == DMA_BIDIRECTIONAL || direction == DMA_TO_DEVICE)
451 *src += copy_size;
452 if (direction == DMA_BIDIRECTIONAL || direction == DMA_FROM_DEVICE)
453 *dest += copy_size;
454
455 return new;
456}
457
458/*
459 * sh_dmae_prep_sg - prepare transfer descriptors from an SG list
460 *
461 * Common routine for public (MEMCPY) and slave DMA. The MEMCPY case is also
462 * converted to scatter-gather to guarantee consistent locking and a correct
463 * list manipulation. For slave DMA direction carries the usual meaning, and,
464 * logically, the SG list is RAM and the addr variable contains slave address,
465 * e.g., the FIFO I/O register. For MEMCPY direction equals DMA_BIDIRECTIONAL
466 * and the SG list contains only one element and points at the source buffer.
467 */
468static struct dma_async_tx_descriptor *sh_dmae_prep_sg(struct sh_dmae_chan *sh_chan,
469 struct scatterlist *sgl, unsigned int sg_len, dma_addr_t *addr,
470 enum dma_data_direction direction, unsigned long flags)
471{
472 struct scatterlist *sg;
473 struct sh_desc *first = NULL, *new = NULL /* compiler... */;
474 LIST_HEAD(tx_list);
475 int chunks = 0;
476 int i;
477
478 if (!sg_len)
479 return NULL;
480
481 for_each_sg(sgl, sg, sg_len, i)
482 chunks += (sg_dma_len(sg) + SH_DMA_TCR_MAX) /
483 (SH_DMA_TCR_MAX + 1);
d8902adc 484
3542a113
GL
485 /* Have to lock the whole loop to protect against concurrent release */
486 spin_lock_bh(&sh_chan->desc_lock);
487
488 /*
489 * Chaining:
490 * first descriptor is what user is dealing with in all API calls, its
491 * cookie is at first set to -EBUSY, at tx-submit to a positive
492 * number
493 * if more than one chunk is needed further chunks have cookie = -EINVAL
494 * the last chunk, if not equal to the first, has cookie = -ENOSPC
495 * all chunks are linked onto the tx_list head with their .node heads
496 * only during this function, then they are immediately spliced
497 * back onto the free list in form of a chain
498 */
fc461857
GL
499 for_each_sg(sgl, sg, sg_len, i) {
500 dma_addr_t sg_addr = sg_dma_address(sg);
501 size_t len = sg_dma_len(sg);
502
503 if (!len)
504 goto err_get_desc;
505
506 do {
507 dev_dbg(sh_chan->dev, "Add SG #%d@%p[%d], dma %llx\n",
508 i, sg, len, (unsigned long long)sg_addr);
509
510 if (direction == DMA_FROM_DEVICE)
511 new = sh_dmae_add_desc(sh_chan, flags,
512 &sg_addr, addr, &len, &first,
513 direction);
514 else
515 new = sh_dmae_add_desc(sh_chan, flags,
516 addr, &sg_addr, &len, &first,
517 direction);
518 if (!new)
519 goto err_get_desc;
520
521 new->chunks = chunks--;
522 list_add_tail(&new->node, &tx_list);
523 } while (len);
524 }
d8902adc 525
3542a113
GL
526 if (new != first)
527 new->async_tx.cookie = -ENOSPC;
d8902adc 528
3542a113
GL
529 /* Put them back on the free list, so, they don't get lost */
530 list_splice_tail(&tx_list, &sh_chan->ld_free);
d8902adc 531
3542a113 532 spin_unlock_bh(&sh_chan->desc_lock);
d8902adc 533
3542a113 534 return &first->async_tx;
fc461857
GL
535
536err_get_desc:
537 list_for_each_entry(new, &tx_list, node)
538 new->mark = DESC_IDLE;
539 list_splice(&tx_list, &sh_chan->ld_free);
540
541 spin_unlock_bh(&sh_chan->desc_lock);
542
543 return NULL;
544}
545
546static struct dma_async_tx_descriptor *sh_dmae_prep_memcpy(
547 struct dma_chan *chan, dma_addr_t dma_dest, dma_addr_t dma_src,
548 size_t len, unsigned long flags)
549{
550 struct sh_dmae_chan *sh_chan;
551 struct scatterlist sg;
552
553 if (!chan || !len)
554 return NULL;
555
cfefe997
GL
556 chan->private = NULL;
557
fc461857
GL
558 sh_chan = to_sh_chan(chan);
559
560 sg_init_table(&sg, 1);
561 sg_set_page(&sg, pfn_to_page(PFN_DOWN(dma_src)), len,
562 offset_in_page(dma_src));
563 sg_dma_address(&sg) = dma_src;
564 sg_dma_len(&sg) = len;
565
566 return sh_dmae_prep_sg(sh_chan, &sg, 1, &dma_dest, DMA_BIDIRECTIONAL,
567 flags);
d8902adc
NI
568}
569
cfefe997
GL
570static struct dma_async_tx_descriptor *sh_dmae_prep_slave_sg(
571 struct dma_chan *chan, struct scatterlist *sgl, unsigned int sg_len,
572 enum dma_data_direction direction, unsigned long flags)
573{
574 struct sh_dmae_slave *param;
575 struct sh_dmae_chan *sh_chan;
5bac942d 576 dma_addr_t slave_addr;
cfefe997
GL
577
578 if (!chan)
579 return NULL;
580
581 sh_chan = to_sh_chan(chan);
582 param = chan->private;
583
584 /* Someone calling slave DMA on a public channel? */
585 if (!param || !sg_len) {
586 dev_warn(sh_chan->dev, "%s: bad parameter: %p, %d, %d\n",
587 __func__, param, sg_len, param ? param->slave_id : -1);
588 return NULL;
589 }
590
9f9ff20d
DC
591 slave_addr = param->config->addr;
592
cfefe997
GL
593 /*
594 * if (param != NULL), this is a successfully requested slave channel,
595 * therefore param->config != NULL too.
596 */
5bac942d 597 return sh_dmae_prep_sg(sh_chan, sgl, sg_len, &slave_addr,
cfefe997
GL
598 direction, flags);
599}
600
05827630
LW
601static int sh_dmae_control(struct dma_chan *chan, enum dma_ctrl_cmd cmd,
602 unsigned long arg)
cfefe997
GL
603{
604 struct sh_dmae_chan *sh_chan = to_sh_chan(chan);
605
c3635c78
LW
606 /* Only supports DMA_TERMINATE_ALL */
607 if (cmd != DMA_TERMINATE_ALL)
608 return -ENXIO;
609
cfefe997 610 if (!chan)
c3635c78 611 return -EINVAL;
cfefe997 612
c014906a
GL
613 dmae_halt(sh_chan);
614
615 spin_lock_bh(&sh_chan->desc_lock);
616 if (!list_empty(&sh_chan->ld_queue)) {
617 /* Record partial transfer */
618 struct sh_desc *desc = list_entry(sh_chan->ld_queue.next,
619 struct sh_desc, node);
620 desc->partial = (desc->hw.tcr - sh_dmae_readl(sh_chan, TCR)) <<
621 sh_chan->xmit_shift;
622
623 }
624 spin_unlock_bh(&sh_chan->desc_lock);
625
cfefe997 626 sh_dmae_chan_ld_cleanup(sh_chan, true);
c3635c78
LW
627
628 return 0;
cfefe997
GL
629}
630
3542a113 631static dma_async_tx_callback __ld_cleanup(struct sh_dmae_chan *sh_chan, bool all)
d8902adc
NI
632{
633 struct sh_desc *desc, *_desc;
3542a113
GL
634 /* Is the "exposed" head of a chain acked? */
635 bool head_acked = false;
636 dma_cookie_t cookie = 0;
637 dma_async_tx_callback callback = NULL;
638 void *param = NULL;
d8902adc
NI
639
640 spin_lock_bh(&sh_chan->desc_lock);
641 list_for_each_entry_safe(desc, _desc, &sh_chan->ld_queue, node) {
3542a113
GL
642 struct dma_async_tx_descriptor *tx = &desc->async_tx;
643
644 BUG_ON(tx->cookie > 0 && tx->cookie != desc->cookie);
645 BUG_ON(desc->mark != DESC_SUBMITTED &&
646 desc->mark != DESC_COMPLETED &&
647 desc->mark != DESC_WAITING);
648
649 /*
650 * queue is ordered, and we use this loop to (1) clean up all
651 * completed descriptors, and to (2) update descriptor flags of
652 * any chunks in a (partially) completed chain
653 */
654 if (!all && desc->mark == DESC_SUBMITTED &&
655 desc->cookie != cookie)
d8902adc
NI
656 break;
657
3542a113
GL
658 if (tx->cookie > 0)
659 cookie = tx->cookie;
d8902adc 660
3542a113 661 if (desc->mark == DESC_COMPLETED && desc->chunks == 1) {
cfefe997
GL
662 if (sh_chan->completed_cookie != desc->cookie - 1)
663 dev_dbg(sh_chan->dev,
664 "Completing cookie %d, expected %d\n",
665 desc->cookie,
666 sh_chan->completed_cookie + 1);
3542a113
GL
667 sh_chan->completed_cookie = desc->cookie;
668 }
d8902adc 669
3542a113
GL
670 /* Call callback on the last chunk */
671 if (desc->mark == DESC_COMPLETED && tx->callback) {
672 desc->mark = DESC_WAITING;
673 callback = tx->callback;
674 param = tx->callback_param;
675 dev_dbg(sh_chan->dev, "descriptor #%d@%p on %d callback\n",
676 tx->cookie, tx, sh_chan->id);
677 BUG_ON(desc->chunks != 1);
678 break;
679 }
d8902adc 680
3542a113
GL
681 if (tx->cookie > 0 || tx->cookie == -EBUSY) {
682 if (desc->mark == DESC_COMPLETED) {
683 BUG_ON(tx->cookie < 0);
684 desc->mark = DESC_WAITING;
685 }
686 head_acked = async_tx_test_ack(tx);
687 } else {
688 switch (desc->mark) {
689 case DESC_COMPLETED:
690 desc->mark = DESC_WAITING;
691 /* Fall through */
692 case DESC_WAITING:
693 if (head_acked)
694 async_tx_ack(&desc->async_tx);
695 }
696 }
697
698 dev_dbg(sh_chan->dev, "descriptor %p #%d completed.\n",
699 tx, tx->cookie);
700
701 if (((desc->mark == DESC_COMPLETED ||
702 desc->mark == DESC_WAITING) &&
703 async_tx_test_ack(&desc->async_tx)) || all) {
704 /* Remove from ld_queue list */
705 desc->mark = DESC_IDLE;
706 list_move(&desc->node, &sh_chan->ld_free);
d8902adc
NI
707 }
708 }
709 spin_unlock_bh(&sh_chan->desc_lock);
3542a113
GL
710
711 if (callback)
712 callback(param);
713
714 return callback;
715}
716
717/*
718 * sh_chan_ld_cleanup - Clean up link descriptors
719 *
720 * This function cleans up the ld_queue of DMA channel.
721 */
722static void sh_dmae_chan_ld_cleanup(struct sh_dmae_chan *sh_chan, bool all)
723{
724 while (__ld_cleanup(sh_chan, all))
725 ;
9255f1de
GL
726
727 if (all)
728 /* Terminating - forgive uncompleted cookies */
729 sh_chan->completed_cookie = sh_chan->common.cookie;
d8902adc
NI
730}
731
732static void sh_chan_xfer_ld_queue(struct sh_dmae_chan *sh_chan)
733{
47a4dc26 734 struct sh_desc *desc;
d8902adc 735
3542a113 736 spin_lock_bh(&sh_chan->desc_lock);
d8902adc 737 /* DMA work check */
3542a113
GL
738 if (dmae_is_busy(sh_chan)) {
739 spin_unlock_bh(&sh_chan->desc_lock);
d8902adc 740 return;
3542a113 741 }
d8902adc 742
cfefe997 743 /* Find the first not transferred desciptor */
47a4dc26
GL
744 list_for_each_entry(desc, &sh_chan->ld_queue, node)
745 if (desc->mark == DESC_SUBMITTED) {
c014906a
GL
746 dev_dbg(sh_chan->dev, "Queue #%d to %d: %u@%x -> %x\n",
747 desc->async_tx.cookie, sh_chan->id,
748 desc->hw.tcr, desc->hw.sar, desc->hw.dar);
3542a113 749 /* Get the ld start address from ld_queue */
47a4dc26 750 dmae_set_reg(sh_chan, &desc->hw);
3542a113
GL
751 dmae_start(sh_chan);
752 break;
753 }
754
755 spin_unlock_bh(&sh_chan->desc_lock);
d8902adc
NI
756}
757
758static void sh_dmae_memcpy_issue_pending(struct dma_chan *chan)
759{
760 struct sh_dmae_chan *sh_chan = to_sh_chan(chan);
761 sh_chan_xfer_ld_queue(sh_chan);
762}
763
07934481 764static enum dma_status sh_dmae_tx_status(struct dma_chan *chan,
d8902adc 765 dma_cookie_t cookie,
07934481 766 struct dma_tx_state *txstate)
d8902adc
NI
767{
768 struct sh_dmae_chan *sh_chan = to_sh_chan(chan);
769 dma_cookie_t last_used;
770 dma_cookie_t last_complete;
47a4dc26 771 enum dma_status status;
d8902adc 772
3542a113 773 sh_dmae_chan_ld_cleanup(sh_chan, false);
d8902adc
NI
774
775 last_used = chan->cookie;
776 last_complete = sh_chan->completed_cookie;
3542a113 777 BUG_ON(last_complete < 0);
bca34692 778 dma_set_tx_state(txstate, last_complete, last_used, 0);
d8902adc 779
47a4dc26
GL
780 spin_lock_bh(&sh_chan->desc_lock);
781
782 status = dma_async_is_complete(cookie, last_complete, last_used);
783
784 /*
785 * If we don't find cookie on the queue, it has been aborted and we have
786 * to report error
787 */
788 if (status != DMA_SUCCESS) {
789 struct sh_desc *desc;
790 status = DMA_ERROR;
791 list_for_each_entry(desc, &sh_chan->ld_queue, node)
792 if (desc->cookie == cookie) {
793 status = DMA_IN_PROGRESS;
794 break;
795 }
796 }
797
798 spin_unlock_bh(&sh_chan->desc_lock);
799
800 return status;
d8902adc
NI
801}
802
803static irqreturn_t sh_dmae_interrupt(int irq, void *data)
804{
805 irqreturn_t ret = IRQ_NONE;
806 struct sh_dmae_chan *sh_chan = (struct sh_dmae_chan *)data;
807 u32 chcr = sh_dmae_readl(sh_chan, CHCR);
808
809 if (chcr & CHCR_TE) {
810 /* DMA stop */
811 dmae_halt(sh_chan);
812
813 ret = IRQ_HANDLED;
814 tasklet_schedule(&sh_chan->tasklet);
815 }
816
817 return ret;
818}
819
927a7c9c 820#if defined(CONFIG_CPU_SH4) || defined(CONFIG_ARCH_SHMOBILE)
d8902adc
NI
821static irqreturn_t sh_dmae_err(int irq, void *data)
822{
d8902adc 823 struct sh_dmae_device *shdev = (struct sh_dmae_device *)data;
47a4dc26 824 int i;
d8902adc 825
47a4dc26 826 /* halt the dma controller */
027811b9 827 sh_dmae_ctl_stop(shdev);
47a4dc26
GL
828
829 /* We cannot detect, which channel caused the error, have to reset all */
8b1935e6 830 for (i = 0; i < SH_DMAC_MAX_CHANNELS; i++) {
47a4dc26
GL
831 struct sh_dmae_chan *sh_chan = shdev->chan[i];
832 if (sh_chan) {
833 struct sh_desc *desc;
834 /* Stop the channel */
835 dmae_halt(sh_chan);
836 /* Complete all */
837 list_for_each_entry(desc, &sh_chan->ld_queue, node) {
838 struct dma_async_tx_descriptor *tx = &desc->async_tx;
839 desc->mark = DESC_IDLE;
840 if (tx->callback)
841 tx->callback(tx->callback_param);
d8902adc 842 }
47a4dc26 843 list_splice_init(&sh_chan->ld_queue, &sh_chan->ld_free);
d8902adc 844 }
d8902adc 845 }
027811b9 846 sh_dmae_rst(shdev);
47a4dc26
GL
847
848 return IRQ_HANDLED;
d8902adc
NI
849}
850#endif
851
852static void dmae_do_tasklet(unsigned long data)
853{
854 struct sh_dmae_chan *sh_chan = (struct sh_dmae_chan *)data;
3542a113 855 struct sh_desc *desc;
d8902adc 856 u32 sar_buf = sh_dmae_readl(sh_chan, SAR);
cfefe997 857 u32 dar_buf = sh_dmae_readl(sh_chan, DAR);
86d61b33 858
3542a113
GL
859 spin_lock(&sh_chan->desc_lock);
860 list_for_each_entry(desc, &sh_chan->ld_queue, node) {
cfefe997
GL
861 if (desc->mark == DESC_SUBMITTED &&
862 ((desc->direction == DMA_FROM_DEVICE &&
863 (desc->hw.dar + desc->hw.tcr) == dar_buf) ||
864 (desc->hw.sar + desc->hw.tcr) == sar_buf)) {
3542a113
GL
865 dev_dbg(sh_chan->dev, "done #%d@%p dst %u\n",
866 desc->async_tx.cookie, &desc->async_tx,
867 desc->hw.dar);
868 desc->mark = DESC_COMPLETED;
d8902adc
NI
869 break;
870 }
871 }
3542a113 872 spin_unlock(&sh_chan->desc_lock);
d8902adc 873
d8902adc
NI
874 /* Next desc */
875 sh_chan_xfer_ld_queue(sh_chan);
3542a113 876 sh_dmae_chan_ld_cleanup(sh_chan, false);
d8902adc
NI
877}
878
027811b9
GL
879static int __devinit sh_dmae_chan_probe(struct sh_dmae_device *shdev, int id,
880 int irq, unsigned long flags)
d8902adc
NI
881{
882 int err;
5bac942d 883 const struct sh_dmae_channel *chan_pdata = &shdev->pdata->channel[id];
027811b9 884 struct platform_device *pdev = to_platform_device(shdev->common.dev);
d8902adc
NI
885 struct sh_dmae_chan *new_sh_chan;
886
887 /* alloc channel */
888 new_sh_chan = kzalloc(sizeof(struct sh_dmae_chan), GFP_KERNEL);
889 if (!new_sh_chan) {
86d61b33
GL
890 dev_err(shdev->common.dev,
891 "No free memory for allocating dma channels!\n");
d8902adc
NI
892 return -ENOMEM;
893 }
894
8b1935e6
GL
895 /* copy struct dma_device */
896 new_sh_chan->common.device = &shdev->common;
897
d8902adc
NI
898 new_sh_chan->dev = shdev->common.dev;
899 new_sh_chan->id = id;
027811b9
GL
900 new_sh_chan->irq = irq;
901 new_sh_chan->base = shdev->chan_reg + chan_pdata->offset / sizeof(u32);
d8902adc
NI
902
903 /* Init DMA tasklet */
904 tasklet_init(&new_sh_chan->tasklet, dmae_do_tasklet,
905 (unsigned long)new_sh_chan);
906
907 /* Init the channel */
908 dmae_init(new_sh_chan);
909
910 spin_lock_init(&new_sh_chan->desc_lock);
911
912 /* Init descripter manage list */
913 INIT_LIST_HEAD(&new_sh_chan->ld_queue);
914 INIT_LIST_HEAD(&new_sh_chan->ld_free);
915
d8902adc
NI
916 /* Add the channel to DMA device channel list */
917 list_add_tail(&new_sh_chan->common.device_node,
918 &shdev->common.channels);
919 shdev->common.chancnt++;
920
027811b9
GL
921 if (pdev->id >= 0)
922 snprintf(new_sh_chan->dev_id, sizeof(new_sh_chan->dev_id),
923 "sh-dmae%d.%d", pdev->id, new_sh_chan->id);
924 else
925 snprintf(new_sh_chan->dev_id, sizeof(new_sh_chan->dev_id),
926 "sh-dma%d", new_sh_chan->id);
d8902adc
NI
927
928 /* set up channel irq */
027811b9 929 err = request_irq(irq, &sh_dmae_interrupt, flags,
86d61b33 930 new_sh_chan->dev_id, new_sh_chan);
d8902adc
NI
931 if (err) {
932 dev_err(shdev->common.dev, "DMA channel %d request_irq error "
933 "with return %d\n", id, err);
934 goto err_no_irq;
935 }
936
d8902adc
NI
937 shdev->chan[id] = new_sh_chan;
938 return 0;
939
940err_no_irq:
941 /* remove from dmaengine device node */
942 list_del(&new_sh_chan->common.device_node);
943 kfree(new_sh_chan);
944 return err;
945}
946
947static void sh_dmae_chan_remove(struct sh_dmae_device *shdev)
948{
949 int i;
950
951 for (i = shdev->common.chancnt - 1 ; i >= 0 ; i--) {
952 if (shdev->chan[i]) {
027811b9
GL
953 struct sh_dmae_chan *sh_chan = shdev->chan[i];
954
955 free_irq(sh_chan->irq, sh_chan);
d8902adc 956
027811b9
GL
957 list_del(&sh_chan->common.device_node);
958 kfree(sh_chan);
d8902adc
NI
959 shdev->chan[i] = NULL;
960 }
961 }
962 shdev->common.chancnt = 0;
963}
964
965static int __init sh_dmae_probe(struct platform_device *pdev)
966{
027811b9
GL
967 struct sh_dmae_pdata *pdata = pdev->dev.platform_data;
968 unsigned long irqflags = IRQF_DISABLED,
8b1935e6
GL
969 chan_flag[SH_DMAC_MAX_CHANNELS] = {};
970 int errirq, chan_irq[SH_DMAC_MAX_CHANNELS];
027811b9 971 int err, i, irq_cnt = 0, irqres = 0;
d8902adc 972 struct sh_dmae_device *shdev;
027811b9 973 struct resource *chan, *dmars, *errirq_res, *chanirq_res;
d8902adc 974
56adf7e8 975 /* get platform data */
027811b9 976 if (!pdata || !pdata->channel_num)
56adf7e8
DW
977 return -ENODEV;
978
027811b9
GL
979 chan = platform_get_resource(pdev, IORESOURCE_MEM, 0);
980 /* DMARS area is optional, if absent, this controller cannot do slave DMA */
981 dmars = platform_get_resource(pdev, IORESOURCE_MEM, 1);
982 /*
983 * IRQ resources:
984 * 1. there always must be at least one IRQ IO-resource. On SH4 it is
985 * the error IRQ, in which case it is the only IRQ in this resource:
986 * start == end. If it is the only IRQ resource, all channels also
987 * use the same IRQ.
988 * 2. DMA channel IRQ resources can be specified one per resource or in
989 * ranges (start != end)
990 * 3. iff all events (channels and, optionally, error) on this
991 * controller use the same IRQ, only one IRQ resource can be
992 * specified, otherwise there must be one IRQ per channel, even if
993 * some of them are equal
994 * 4. if all IRQs on this controller are equal or if some specific IRQs
995 * specify IORESOURCE_IRQ_SHAREABLE in their resources, they will be
996 * requested with the IRQF_SHARED flag
997 */
998 errirq_res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
999 if (!chan || !errirq_res)
1000 return -ENODEV;
1001
1002 if (!request_mem_region(chan->start, resource_size(chan), pdev->name)) {
1003 dev_err(&pdev->dev, "DMAC register region already claimed\n");
1004 return -EBUSY;
1005 }
1006
1007 if (dmars && !request_mem_region(dmars->start, resource_size(dmars), pdev->name)) {
1008 dev_err(&pdev->dev, "DMAC DMARS region already claimed\n");
1009 err = -EBUSY;
1010 goto ermrdmars;
1011 }
1012
1013 err = -ENOMEM;
d8902adc
NI
1014 shdev = kzalloc(sizeof(struct sh_dmae_device), GFP_KERNEL);
1015 if (!shdev) {
027811b9
GL
1016 dev_err(&pdev->dev, "Not enough memory\n");
1017 goto ealloc;
1018 }
1019
1020 shdev->chan_reg = ioremap(chan->start, resource_size(chan));
1021 if (!shdev->chan_reg)
1022 goto emapchan;
1023 if (dmars) {
1024 shdev->dmars = ioremap(dmars->start, resource_size(dmars));
1025 if (!shdev->dmars)
1026 goto emapdmars;
d8902adc
NI
1027 }
1028
d8902adc 1029 /* platform data */
027811b9 1030 shdev->pdata = pdata;
d8902adc 1031
20f2a3b5
GL
1032 pm_runtime_enable(&pdev->dev);
1033 pm_runtime_get_sync(&pdev->dev);
1034
d8902adc 1035 /* reset dma controller */
027811b9 1036 err = sh_dmae_rst(shdev);
d8902adc
NI
1037 if (err)
1038 goto rst_err;
1039
d8902adc
NI
1040 INIT_LIST_HEAD(&shdev->common.channels);
1041
1042 dma_cap_set(DMA_MEMCPY, shdev->common.cap_mask);
027811b9
GL
1043 if (dmars)
1044 dma_cap_set(DMA_SLAVE, shdev->common.cap_mask);
cfefe997 1045
d8902adc
NI
1046 shdev->common.device_alloc_chan_resources
1047 = sh_dmae_alloc_chan_resources;
1048 shdev->common.device_free_chan_resources = sh_dmae_free_chan_resources;
1049 shdev->common.device_prep_dma_memcpy = sh_dmae_prep_memcpy;
07934481 1050 shdev->common.device_tx_status = sh_dmae_tx_status;
d8902adc 1051 shdev->common.device_issue_pending = sh_dmae_memcpy_issue_pending;
cfefe997
GL
1052
1053 /* Compulsory for DMA_SLAVE fields */
1054 shdev->common.device_prep_slave_sg = sh_dmae_prep_slave_sg;
c3635c78 1055 shdev->common.device_control = sh_dmae_control;
cfefe997 1056
d8902adc 1057 shdev->common.dev = &pdev->dev;
ddb4f0f0 1058 /* Default transfer size of 32 bytes requires 32-byte alignment */
8b1935e6 1059 shdev->common.copy_align = LOG2_DEFAULT_XFER_SIZE;
d8902adc 1060
927a7c9c 1061#if defined(CONFIG_CPU_SH4) || defined(CONFIG_ARCH_SHMOBILE)
027811b9
GL
1062 chanirq_res = platform_get_resource(pdev, IORESOURCE_IRQ, 1);
1063
1064 if (!chanirq_res)
1065 chanirq_res = errirq_res;
1066 else
1067 irqres++;
1068
1069 if (chanirq_res == errirq_res ||
1070 (errirq_res->flags & IORESOURCE_BITS) == IORESOURCE_IRQ_SHAREABLE)
d8902adc 1071 irqflags = IRQF_SHARED;
027811b9
GL
1072
1073 errirq = errirq_res->start;
1074
1075 err = request_irq(errirq, sh_dmae_err, irqflags,
1076 "DMAC Address Error", shdev);
1077 if (err) {
1078 dev_err(&pdev->dev,
1079 "DMA failed requesting irq #%d, error %d\n",
1080 errirq, err);
1081 goto eirq_err;
d8902adc
NI
1082 }
1083
027811b9
GL
1084#else
1085 chanirq_res = errirq_res;
927a7c9c 1086#endif /* CONFIG_CPU_SH4 || CONFIG_ARCH_SHMOBILE */
027811b9
GL
1087
1088 if (chanirq_res->start == chanirq_res->end &&
1089 !platform_get_resource(pdev, IORESOURCE_IRQ, 1)) {
1090 /* Special case - all multiplexed */
1091 for (; irq_cnt < pdata->channel_num; irq_cnt++) {
1092 chan_irq[irq_cnt] = chanirq_res->start;
1093 chan_flag[irq_cnt] = IRQF_SHARED;
d8902adc 1094 }
027811b9
GL
1095 } else {
1096 do {
1097 for (i = chanirq_res->start; i <= chanirq_res->end; i++) {
1098 if ((errirq_res->flags & IORESOURCE_BITS) ==
1099 IORESOURCE_IRQ_SHAREABLE)
1100 chan_flag[irq_cnt] = IRQF_SHARED;
1101 else
1102 chan_flag[irq_cnt] = IRQF_DISABLED;
1103 dev_dbg(&pdev->dev,
1104 "Found IRQ %d for channel %d\n",
1105 i, irq_cnt);
1106 chan_irq[irq_cnt++] = i;
1107 }
1108 chanirq_res = platform_get_resource(pdev,
1109 IORESOURCE_IRQ, ++irqres);
1110 } while (irq_cnt < pdata->channel_num && chanirq_res);
d8902adc 1111 }
027811b9
GL
1112
1113 if (irq_cnt < pdata->channel_num)
1114 goto eirqres;
d8902adc
NI
1115
1116 /* Create DMA Channel */
027811b9
GL
1117 for (i = 0; i < pdata->channel_num; i++) {
1118 err = sh_dmae_chan_probe(shdev, i, chan_irq[i], chan_flag[i]);
d8902adc
NI
1119 if (err)
1120 goto chan_probe_err;
1121 }
1122
20f2a3b5
GL
1123 pm_runtime_put(&pdev->dev);
1124
d8902adc
NI
1125 platform_set_drvdata(pdev, shdev);
1126 dma_async_device_register(&shdev->common);
1127
1128 return err;
1129
1130chan_probe_err:
1131 sh_dmae_chan_remove(shdev);
027811b9 1132eirqres:
927a7c9c 1133#if defined(CONFIG_CPU_SH4) || defined(CONFIG_ARCH_SHMOBILE)
027811b9 1134 free_irq(errirq, shdev);
d8902adc 1135eirq_err:
027811b9 1136#endif
d8902adc 1137rst_err:
20f2a3b5 1138 pm_runtime_put(&pdev->dev);
027811b9
GL
1139 if (dmars)
1140 iounmap(shdev->dmars);
1141emapdmars:
1142 iounmap(shdev->chan_reg);
1143emapchan:
d8902adc 1144 kfree(shdev);
027811b9
GL
1145ealloc:
1146 if (dmars)
1147 release_mem_region(dmars->start, resource_size(dmars));
1148ermrdmars:
1149 release_mem_region(chan->start, resource_size(chan));
d8902adc 1150
d8902adc
NI
1151 return err;
1152}
1153
1154static int __exit sh_dmae_remove(struct platform_device *pdev)
1155{
1156 struct sh_dmae_device *shdev = platform_get_drvdata(pdev);
027811b9
GL
1157 struct resource *res;
1158 int errirq = platform_get_irq(pdev, 0);
d8902adc
NI
1159
1160 dma_async_device_unregister(&shdev->common);
1161
027811b9
GL
1162 if (errirq > 0)
1163 free_irq(errirq, shdev);
d8902adc
NI
1164
1165 /* channel data remove */
1166 sh_dmae_chan_remove(shdev);
1167
20f2a3b5
GL
1168 pm_runtime_disable(&pdev->dev);
1169
027811b9
GL
1170 if (shdev->dmars)
1171 iounmap(shdev->dmars);
1172 iounmap(shdev->chan_reg);
1173
d8902adc
NI
1174 kfree(shdev);
1175
027811b9
GL
1176 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1177 if (res)
1178 release_mem_region(res->start, resource_size(res));
1179 res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
1180 if (res)
1181 release_mem_region(res->start, resource_size(res));
1182
d8902adc
NI
1183 return 0;
1184}
1185
1186static void sh_dmae_shutdown(struct platform_device *pdev)
1187{
1188 struct sh_dmae_device *shdev = platform_get_drvdata(pdev);
027811b9 1189 sh_dmae_ctl_stop(shdev);
d8902adc
NI
1190}
1191
1192static struct platform_driver sh_dmae_driver = {
1193 .remove = __exit_p(sh_dmae_remove),
1194 .shutdown = sh_dmae_shutdown,
1195 .driver = {
7a5c106a 1196 .owner = THIS_MODULE,
d8902adc
NI
1197 .name = "sh-dma-engine",
1198 },
1199};
1200
1201static int __init sh_dmae_init(void)
1202{
1203 return platform_driver_probe(&sh_dmae_driver, sh_dmae_probe);
1204}
1205module_init(sh_dmae_init);
1206
1207static void __exit sh_dmae_exit(void)
1208{
1209 platform_driver_unregister(&sh_dmae_driver);
1210}
1211module_exit(sh_dmae_exit);
1212
1213MODULE_AUTHOR("Nobuhiro Iwamatsu <iwamatsu.nobuhiro@renesas.com>");
1214MODULE_DESCRIPTION("Renesas SH DMA Engine driver");
1215MODULE_LICENSE("GPL");