]> bbs.cooldavid.org Git - net-next-2.6.git/blame - drivers/char/drm/i915_dma.c
drm/i915: add support for E7221 chipset
[net-next-2.6.git] / drivers / char / drm / i915_dma.c
CommitLineData
1da177e4
LT
1/* i915_dma.c -- DMA support for the I915 -*- linux-c -*-
2 */
0d6aa60b 3/*
1da177e4
LT
4 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
bc54fd1a
DA
6 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
0d6aa60b 27 */
1da177e4
LT
28
29#include "drmP.h"
30#include "drm.h"
31#include "i915_drm.h"
32#include "i915_drv.h"
33
1da177e4
LT
34/* Really want an OS-independent resettable timer. Would like to have
35 * this loop run for (eg) 3 sec, but have the timer reset every time
36 * the head pointer changes, so that EBUSY only happens if the ring
37 * actually stalls for (eg) 3 seconds.
38 */
84b1fd10 39int i915_wait_ring(struct drm_device * dev, int n, const char *caller)
1da177e4
LT
40{
41 drm_i915_private_t *dev_priv = dev->dev_private;
42 drm_i915_ring_buffer_t *ring = &(dev_priv->ring);
43 u32 last_head = I915_READ(LP_RING + RING_HEAD) & HEAD_ADDR;
44 int i;
45
46 for (i = 0; i < 10000; i++) {
47 ring->head = I915_READ(LP_RING + RING_HEAD) & HEAD_ADDR;
48 ring->space = ring->head - (ring->tail + 8);
49 if (ring->space < 0)
50 ring->space += ring->Size;
51 if (ring->space >= n)
52 return 0;
53
54 dev_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
55
56 if (ring->head != last_head)
57 i = 0;
58
59 last_head = ring->head;
60 }
61
20caafa6 62 return -EBUSY;
1da177e4
LT
63}
64
84b1fd10 65void i915_kernel_lost_context(struct drm_device * dev)
1da177e4
LT
66{
67 drm_i915_private_t *dev_priv = dev->dev_private;
68 drm_i915_ring_buffer_t *ring = &(dev_priv->ring);
69
70 ring->head = I915_READ(LP_RING + RING_HEAD) & HEAD_ADDR;
71 ring->tail = I915_READ(LP_RING + RING_TAIL) & TAIL_ADDR;
72 ring->space = ring->head - (ring->tail + 8);
73 if (ring->space < 0)
74 ring->space += ring->Size;
75
76 if (ring->head == ring->tail)
77 dev_priv->sarea_priv->perf_boxes |= I915_BOX_RING_EMPTY;
78}
79
84b1fd10 80static int i915_dma_cleanup(struct drm_device * dev)
1da177e4 81{
ba8bbcf6 82 drm_i915_private_t *dev_priv = dev->dev_private;
1da177e4
LT
83 /* Make sure interrupts are disabled here because the uninstall ioctl
84 * may not have been called from userspace and after dev_private
85 * is freed, it's too late.
86 */
87 if (dev->irq)
b5e89ed5 88 drm_irq_uninstall(dev);
1da177e4 89
ba8bbcf6
JB
90 if (dev_priv->ring.virtual_start) {
91 drm_core_ioremapfree(&dev_priv->ring.map, dev);
92 dev_priv->ring.virtual_start = 0;
93 dev_priv->ring.map.handle = 0;
94 dev_priv->ring.map.size = 0;
95 }
dc7a9319 96
ba8bbcf6
JB
97 if (dev_priv->status_page_dmah) {
98 drm_pci_free(dev, dev_priv->status_page_dmah);
99 dev_priv->status_page_dmah = NULL;
100 /* Need to rewrite hardware status page */
101 I915_WRITE(0x02080, 0x1ffff000);
102 }
1da177e4 103
ba8bbcf6
JB
104 if (dev_priv->status_gfx_addr) {
105 dev_priv->status_gfx_addr = 0;
106 drm_core_ioremapfree(&dev_priv->hws_map, dev);
107 I915_WRITE(0x2080, 0x1ffff000);
1da177e4
LT
108 }
109
110 return 0;
111}
112
ba8bbcf6 113static int i915_initialize(struct drm_device * dev, drm_i915_init_t * init)
1da177e4 114{
ba8bbcf6 115 drm_i915_private_t *dev_priv = dev->dev_private;
1da177e4 116
da509d7a 117 dev_priv->sarea = drm_getsarea(dev);
1da177e4
LT
118 if (!dev_priv->sarea) {
119 DRM_ERROR("can not find sarea!\n");
1da177e4 120 i915_dma_cleanup(dev);
20caafa6 121 return -EINVAL;
1da177e4
LT
122 }
123
124 dev_priv->mmio_map = drm_core_findmap(dev, init->mmio_offset);
125 if (!dev_priv->mmio_map) {
1da177e4
LT
126 i915_dma_cleanup(dev);
127 DRM_ERROR("can not find mmio map!\n");
20caafa6 128 return -EINVAL;
1da177e4
LT
129 }
130
131 dev_priv->sarea_priv = (drm_i915_sarea_t *)
132 ((u8 *) dev_priv->sarea->handle + init->sarea_priv_offset);
133
134 dev_priv->ring.Start = init->ring_start;
135 dev_priv->ring.End = init->ring_end;
136 dev_priv->ring.Size = init->ring_size;
137 dev_priv->ring.tail_mask = dev_priv->ring.Size - 1;
138
139 dev_priv->ring.map.offset = init->ring_start;
140 dev_priv->ring.map.size = init->ring_size;
141 dev_priv->ring.map.type = 0;
142 dev_priv->ring.map.flags = 0;
143 dev_priv->ring.map.mtrr = 0;
144
b5e89ed5 145 drm_core_ioremap(&dev_priv->ring.map, dev);
1da177e4
LT
146
147 if (dev_priv->ring.map.handle == NULL) {
1da177e4
LT
148 i915_dma_cleanup(dev);
149 DRM_ERROR("can not ioremap virtual address for"
150 " ring buffer\n");
20caafa6 151 return -ENOMEM;
1da177e4
LT
152 }
153
154 dev_priv->ring.virtual_start = dev_priv->ring.map.handle;
155
a6b54f3f 156 dev_priv->cpp = init->cpp;
1da177e4
LT
157 dev_priv->back_offset = init->back_offset;
158 dev_priv->front_offset = init->front_offset;
159 dev_priv->current_page = 0;
160 dev_priv->sarea_priv->pf_current_page = dev_priv->current_page;
161
162 /* We are using separate values as placeholders for mechanisms for
163 * private backbuffer/depthbuffer usage.
164 */
165 dev_priv->use_mi_batchbuffer_start = 0;
21f16289
DA
166 if (IS_I965G(dev)) /* 965 doesn't support older method */
167 dev_priv->use_mi_batchbuffer_start = 1;
1da177e4
LT
168
169 /* Allow hardware batchbuffers unless told otherwise.
170 */
171 dev_priv->allow_batchbuffer = 1;
172
173 /* Program Hardware Status Page */
dc7a9319
WZ
174 if (!IS_G33(dev)) {
175 dev_priv->status_page_dmah =
176 drm_pci_alloc(dev, PAGE_SIZE, PAGE_SIZE, 0xffffffff);
177
178 if (!dev_priv->status_page_dmah) {
dc7a9319
WZ
179 i915_dma_cleanup(dev);
180 DRM_ERROR("Can not allocate hardware status page\n");
20caafa6 181 return -ENOMEM;
dc7a9319
WZ
182 }
183 dev_priv->hw_status_page = dev_priv->status_page_dmah->vaddr;
184 dev_priv->dma_status_page = dev_priv->status_page_dmah->busaddr;
1da177e4 185
dc7a9319
WZ
186 memset(dev_priv->hw_status_page, 0, PAGE_SIZE);
187 I915_WRITE(0x02080, dev_priv->dma_status_page);
1da177e4 188 }
1da177e4 189 DRM_DEBUG("Enabled hardware status page\n");
1da177e4
LT
190 return 0;
191}
192
84b1fd10 193static int i915_dma_resume(struct drm_device * dev)
1da177e4
LT
194{
195 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
196
197 DRM_DEBUG("%s\n", __FUNCTION__);
198
199 if (!dev_priv->sarea) {
200 DRM_ERROR("can not find sarea!\n");
20caafa6 201 return -EINVAL;
1da177e4
LT
202 }
203
204 if (!dev_priv->mmio_map) {
205 DRM_ERROR("can not find mmio map!\n");
20caafa6 206 return -EINVAL;
1da177e4
LT
207 }
208
209 if (dev_priv->ring.map.handle == NULL) {
210 DRM_ERROR("can not ioremap virtual address for"
211 " ring buffer\n");
20caafa6 212 return -ENOMEM;
1da177e4
LT
213 }
214
215 /* Program Hardware Status Page */
216 if (!dev_priv->hw_status_page) {
217 DRM_ERROR("Can not find hardware status page\n");
20caafa6 218 return -EINVAL;
1da177e4
LT
219 }
220 DRM_DEBUG("hw status page @ %p\n", dev_priv->hw_status_page);
221
dc7a9319
WZ
222 if (dev_priv->status_gfx_addr != 0)
223 I915_WRITE(0x02080, dev_priv->status_gfx_addr);
224 else
225 I915_WRITE(0x02080, dev_priv->dma_status_page);
1da177e4
LT
226 DRM_DEBUG("Enabled hardware status page\n");
227
228 return 0;
229}
230
c153f45f
EA
231static int i915_dma_init(struct drm_device *dev, void *data,
232 struct drm_file *file_priv)
1da177e4 233{
c153f45f 234 drm_i915_init_t *init = data;
1da177e4
LT
235 int retcode = 0;
236
c153f45f 237 switch (init->func) {
1da177e4 238 case I915_INIT_DMA:
ba8bbcf6 239 retcode = i915_initialize(dev, init);
1da177e4
LT
240 break;
241 case I915_CLEANUP_DMA:
242 retcode = i915_dma_cleanup(dev);
243 break;
244 case I915_RESUME_DMA:
0d6aa60b 245 retcode = i915_dma_resume(dev);
1da177e4
LT
246 break;
247 default:
20caafa6 248 retcode = -EINVAL;
1da177e4
LT
249 break;
250 }
251
252 return retcode;
253}
254
255/* Implement basically the same security restrictions as hardware does
256 * for MI_BATCH_NON_SECURE. These can be made stricter at any time.
257 *
258 * Most of the calculations below involve calculating the size of a
259 * particular instruction. It's important to get the size right as
260 * that tells us where the next instruction to check is. Any illegal
261 * instruction detected will be given a size of zero, which is a
262 * signal to abort the rest of the buffer.
263 */
264static int do_validate_cmd(int cmd)
265{
266 switch (((cmd >> 29) & 0x7)) {
267 case 0x0:
268 switch ((cmd >> 23) & 0x3f) {
269 case 0x0:
270 return 1; /* MI_NOOP */
271 case 0x4:
272 return 1; /* MI_FLUSH */
273 default:
274 return 0; /* disallow everything else */
275 }
276 break;
277 case 0x1:
278 return 0; /* reserved */
279 case 0x2:
280 return (cmd & 0xff) + 2; /* 2d commands */
281 case 0x3:
282 if (((cmd >> 24) & 0x1f) <= 0x18)
283 return 1;
284
285 switch ((cmd >> 24) & 0x1f) {
286 case 0x1c:
287 return 1;
288 case 0x1d:
b5e89ed5 289 switch ((cmd >> 16) & 0xff) {
1da177e4
LT
290 case 0x3:
291 return (cmd & 0x1f) + 2;
292 case 0x4:
293 return (cmd & 0xf) + 2;
294 default:
295 return (cmd & 0xffff) + 2;
296 }
297 case 0x1e:
298 if (cmd & (1 << 23))
299 return (cmd & 0xffff) + 1;
300 else
301 return 1;
302 case 0x1f:
303 if ((cmd & (1 << 23)) == 0) /* inline vertices */
304 return (cmd & 0x1ffff) + 2;
305 else if (cmd & (1 << 17)) /* indirect random */
306 if ((cmd & 0xffff) == 0)
307 return 0; /* unknown length, too hard */
308 else
309 return (((cmd & 0xffff) + 1) / 2) + 1;
310 else
311 return 2; /* indirect sequential */
312 default:
313 return 0;
314 }
315 default:
316 return 0;
317 }
318
319 return 0;
320}
321
322static int validate_cmd(int cmd)
323{
324 int ret = do_validate_cmd(cmd);
325
bc5f4523 326/* printk("validate_cmd( %x ): %d\n", cmd, ret); */
1da177e4
LT
327
328 return ret;
329}
330
84b1fd10 331static int i915_emit_cmds(struct drm_device * dev, int __user * buffer, int dwords)
1da177e4
LT
332{
333 drm_i915_private_t *dev_priv = dev->dev_private;
334 int i;
335 RING_LOCALS;
336
de227f5f 337 if ((dwords+1) * sizeof(int) >= dev_priv->ring.Size - 8)
20caafa6 338 return -EINVAL;
de227f5f 339
c29b669c 340 BEGIN_LP_RING((dwords+1)&~1);
de227f5f 341
1da177e4
LT
342 for (i = 0; i < dwords;) {
343 int cmd, sz;
344
345 if (DRM_COPY_FROM_USER_UNCHECKED(&cmd, &buffer[i], sizeof(cmd)))
20caafa6 346 return -EINVAL;
1da177e4 347
1da177e4 348 if ((sz = validate_cmd(cmd)) == 0 || i + sz > dwords)
20caafa6 349 return -EINVAL;
1da177e4 350
1da177e4
LT
351 OUT_RING(cmd);
352
353 while (++i, --sz) {
354 if (DRM_COPY_FROM_USER_UNCHECKED(&cmd, &buffer[i],
355 sizeof(cmd))) {
20caafa6 356 return -EINVAL;
1da177e4
LT
357 }
358 OUT_RING(cmd);
359 }
1da177e4
LT
360 }
361
de227f5f
DA
362 if (dwords & 1)
363 OUT_RING(0);
364
365 ADVANCE_LP_RING();
366
1da177e4
LT
367 return 0;
368}
369
84b1fd10 370static int i915_emit_box(struct drm_device * dev,
c60ce623 371 struct drm_clip_rect __user * boxes,
1da177e4
LT
372 int i, int DR1, int DR4)
373{
374 drm_i915_private_t *dev_priv = dev->dev_private;
c60ce623 375 struct drm_clip_rect box;
1da177e4
LT
376 RING_LOCALS;
377
378 if (DRM_COPY_FROM_USER_UNCHECKED(&box, &boxes[i], sizeof(box))) {
20caafa6 379 return -EFAULT;
1da177e4
LT
380 }
381
382 if (box.y2 <= box.y1 || box.x2 <= box.x1 || box.y2 <= 0 || box.x2 <= 0) {
383 DRM_ERROR("Bad box %d,%d..%d,%d\n",
384 box.x1, box.y1, box.x2, box.y2);
20caafa6 385 return -EINVAL;
1da177e4
LT
386 }
387
c29b669c
AH
388 if (IS_I965G(dev)) {
389 BEGIN_LP_RING(4);
390 OUT_RING(GFX_OP_DRAWRECT_INFO_I965);
391 OUT_RING((box.x1 & 0xffff) | (box.y1 << 16));
78eca43d 392 OUT_RING(((box.x2 - 1) & 0xffff) | ((box.y2 - 1) << 16));
c29b669c
AH
393 OUT_RING(DR4);
394 ADVANCE_LP_RING();
395 } else {
396 BEGIN_LP_RING(6);
397 OUT_RING(GFX_OP_DRAWRECT_INFO);
398 OUT_RING(DR1);
399 OUT_RING((box.x1 & 0xffff) | (box.y1 << 16));
400 OUT_RING(((box.x2 - 1) & 0xffff) | ((box.y2 - 1) << 16));
401 OUT_RING(DR4);
402 OUT_RING(0);
403 ADVANCE_LP_RING();
404 }
1da177e4
LT
405
406 return 0;
407}
408
c29b669c
AH
409/* XXX: Emitting the counter should really be moved to part of the IRQ
410 * emit. For now, do it in both places:
411 */
412
84b1fd10 413static void i915_emit_breadcrumb(struct drm_device *dev)
de227f5f
DA
414{
415 drm_i915_private_t *dev_priv = dev->dev_private;
416 RING_LOCALS;
417
c29b669c
AH
418 dev_priv->sarea_priv->last_enqueue = ++dev_priv->counter;
419
420 if (dev_priv->counter > 0x7FFFFFFFUL)
421 dev_priv->sarea_priv->last_enqueue = dev_priv->counter = 1;
de227f5f
DA
422
423 BEGIN_LP_RING(4);
424 OUT_RING(CMD_STORE_DWORD_IDX);
425 OUT_RING(20);
426 OUT_RING(dev_priv->counter);
427 OUT_RING(0);
428 ADVANCE_LP_RING();
429}
430
84b1fd10 431static int i915_dispatch_cmdbuffer(struct drm_device * dev,
1da177e4
LT
432 drm_i915_cmdbuffer_t * cmd)
433{
434 int nbox = cmd->num_cliprects;
435 int i = 0, count, ret;
436
437 if (cmd->sz & 0x3) {
438 DRM_ERROR("alignment");
20caafa6 439 return -EINVAL;
1da177e4
LT
440 }
441
442 i915_kernel_lost_context(dev);
443
444 count = nbox ? nbox : 1;
445
446 for (i = 0; i < count; i++) {
447 if (i < nbox) {
448 ret = i915_emit_box(dev, cmd->cliprects, i,
449 cmd->DR1, cmd->DR4);
450 if (ret)
451 return ret;
452 }
453
454 ret = i915_emit_cmds(dev, (int __user *)cmd->buf, cmd->sz / 4);
455 if (ret)
456 return ret;
457 }
458
de227f5f 459 i915_emit_breadcrumb(dev);
1da177e4
LT
460 return 0;
461}
462
84b1fd10 463static int i915_dispatch_batchbuffer(struct drm_device * dev,
1da177e4
LT
464 drm_i915_batchbuffer_t * batch)
465{
466 drm_i915_private_t *dev_priv = dev->dev_private;
c60ce623 467 struct drm_clip_rect __user *boxes = batch->cliprects;
1da177e4
LT
468 int nbox = batch->num_cliprects;
469 int i = 0, count;
470 RING_LOCALS;
471
472 if ((batch->start | batch->used) & 0x7) {
473 DRM_ERROR("alignment");
20caafa6 474 return -EINVAL;
1da177e4
LT
475 }
476
477 i915_kernel_lost_context(dev);
478
479 count = nbox ? nbox : 1;
480
481 for (i = 0; i < count; i++) {
482 if (i < nbox) {
483 int ret = i915_emit_box(dev, boxes, i,
484 batch->DR1, batch->DR4);
485 if (ret)
486 return ret;
487 }
488
489 if (dev_priv->use_mi_batchbuffer_start) {
490 BEGIN_LP_RING(2);
21f16289
DA
491 if (IS_I965G(dev)) {
492 OUT_RING(MI_BATCH_BUFFER_START | (2 << 6) | MI_BATCH_NON_SECURE_I965);
493 OUT_RING(batch->start);
494 } else {
495 OUT_RING(MI_BATCH_BUFFER_START | (2 << 6));
496 OUT_RING(batch->start | MI_BATCH_NON_SECURE);
497 }
1da177e4
LT
498 ADVANCE_LP_RING();
499 } else {
500 BEGIN_LP_RING(4);
501 OUT_RING(MI_BATCH_BUFFER);
502 OUT_RING(batch->start | MI_BATCH_NON_SECURE);
503 OUT_RING(batch->start + batch->used - 4);
504 OUT_RING(0);
505 ADVANCE_LP_RING();
506 }
507 }
508
de227f5f 509 i915_emit_breadcrumb(dev);
1da177e4
LT
510
511 return 0;
512}
513
84b1fd10 514static int i915_dispatch_flip(struct drm_device * dev)
1da177e4
LT
515{
516 drm_i915_private_t *dev_priv = dev->dev_private;
517 RING_LOCALS;
518
519 DRM_DEBUG("%s: page=%d pfCurrentPage=%d\n",
520 __FUNCTION__,
521 dev_priv->current_page,
522 dev_priv->sarea_priv->pf_current_page);
523
524 i915_kernel_lost_context(dev);
525
526 BEGIN_LP_RING(2);
527 OUT_RING(INST_PARSER_CLIENT | INST_OP_FLUSH | INST_FLUSH_MAP_CACHE);
528 OUT_RING(0);
529 ADVANCE_LP_RING();
530
531 BEGIN_LP_RING(6);
532 OUT_RING(CMD_OP_DISPLAYBUFFER_INFO | ASYNC_FLIP);
533 OUT_RING(0);
534 if (dev_priv->current_page == 0) {
535 OUT_RING(dev_priv->back_offset);
536 dev_priv->current_page = 1;
537 } else {
538 OUT_RING(dev_priv->front_offset);
539 dev_priv->current_page = 0;
540 }
541 OUT_RING(0);
542 ADVANCE_LP_RING();
543
544 BEGIN_LP_RING(2);
545 OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_PLANE_A_FLIP);
546 OUT_RING(0);
547 ADVANCE_LP_RING();
548
549 dev_priv->sarea_priv->last_enqueue = dev_priv->counter++;
550
551 BEGIN_LP_RING(4);
552 OUT_RING(CMD_STORE_DWORD_IDX);
553 OUT_RING(20);
554 OUT_RING(dev_priv->counter);
555 OUT_RING(0);
556 ADVANCE_LP_RING();
557
558 dev_priv->sarea_priv->pf_current_page = dev_priv->current_page;
559 return 0;
560}
561
84b1fd10 562static int i915_quiescent(struct drm_device * dev)
1da177e4
LT
563{
564 drm_i915_private_t *dev_priv = dev->dev_private;
565
566 i915_kernel_lost_context(dev);
567 return i915_wait_ring(dev, dev_priv->ring.Size - 8, __FUNCTION__);
568}
569
c153f45f
EA
570static int i915_flush_ioctl(struct drm_device *dev, void *data,
571 struct drm_file *file_priv)
1da177e4 572{
6c340eac 573 LOCK_TEST_WITH_RETURN(dev, file_priv);
1da177e4
LT
574
575 return i915_quiescent(dev);
576}
577
c153f45f
EA
578static int i915_batchbuffer(struct drm_device *dev, void *data,
579 struct drm_file *file_priv)
1da177e4 580{
1da177e4
LT
581 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
582 u32 *hw_status = dev_priv->hw_status_page;
583 drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
584 dev_priv->sarea_priv;
c153f45f 585 drm_i915_batchbuffer_t *batch = data;
1da177e4
LT
586 int ret;
587
588 if (!dev_priv->allow_batchbuffer) {
589 DRM_ERROR("Batchbuffer ioctl disabled\n");
20caafa6 590 return -EINVAL;
1da177e4
LT
591 }
592
1da177e4 593 DRM_DEBUG("i915 batchbuffer, start %x used %d cliprects %d\n",
c153f45f 594 batch->start, batch->used, batch->num_cliprects);
1da177e4 595
6c340eac 596 LOCK_TEST_WITH_RETURN(dev, file_priv);
1da177e4 597
c153f45f
EA
598 if (batch->num_cliprects && DRM_VERIFYAREA_READ(batch->cliprects,
599 batch->num_cliprects *
c60ce623 600 sizeof(struct drm_clip_rect)))
20caafa6 601 return -EFAULT;
1da177e4 602
c153f45f 603 ret = i915_dispatch_batchbuffer(dev, batch);
1da177e4
LT
604
605 sarea_priv->last_dispatch = (int)hw_status[5];
606 return ret;
607}
608
c153f45f
EA
609static int i915_cmdbuffer(struct drm_device *dev, void *data,
610 struct drm_file *file_priv)
1da177e4 611{
1da177e4
LT
612 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
613 u32 *hw_status = dev_priv->hw_status_page;
614 drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
615 dev_priv->sarea_priv;
c153f45f 616 drm_i915_cmdbuffer_t *cmdbuf = data;
1da177e4
LT
617 int ret;
618
1da177e4 619 DRM_DEBUG("i915 cmdbuffer, buf %p sz %d cliprects %d\n",
c153f45f 620 cmdbuf->buf, cmdbuf->sz, cmdbuf->num_cliprects);
1da177e4 621
6c340eac 622 LOCK_TEST_WITH_RETURN(dev, file_priv);
1da177e4 623
c153f45f
EA
624 if (cmdbuf->num_cliprects &&
625 DRM_VERIFYAREA_READ(cmdbuf->cliprects,
626 cmdbuf->num_cliprects *
c60ce623 627 sizeof(struct drm_clip_rect))) {
1da177e4 628 DRM_ERROR("Fault accessing cliprects\n");
20caafa6 629 return -EFAULT;
1da177e4
LT
630 }
631
c153f45f 632 ret = i915_dispatch_cmdbuffer(dev, cmdbuf);
1da177e4
LT
633 if (ret) {
634 DRM_ERROR("i915_dispatch_cmdbuffer failed\n");
635 return ret;
636 }
637
638 sarea_priv->last_dispatch = (int)hw_status[5];
639 return 0;
640}
641
c153f45f
EA
642static int i915_flip_bufs(struct drm_device *dev, void *data,
643 struct drm_file *file_priv)
1da177e4 644{
1da177e4
LT
645 DRM_DEBUG("%s\n", __FUNCTION__);
646
6c340eac 647 LOCK_TEST_WITH_RETURN(dev, file_priv);
1da177e4
LT
648
649 return i915_dispatch_flip(dev);
650}
651
c153f45f
EA
652static int i915_getparam(struct drm_device *dev, void *data,
653 struct drm_file *file_priv)
1da177e4 654{
1da177e4 655 drm_i915_private_t *dev_priv = dev->dev_private;
c153f45f 656 drm_i915_getparam_t *param = data;
1da177e4
LT
657 int value;
658
659 if (!dev_priv) {
660 DRM_ERROR("%s called with no initialization\n", __FUNCTION__);
20caafa6 661 return -EINVAL;
1da177e4
LT
662 }
663
c153f45f 664 switch (param->param) {
1da177e4
LT
665 case I915_PARAM_IRQ_ACTIVE:
666 value = dev->irq ? 1 : 0;
667 break;
668 case I915_PARAM_ALLOW_BATCHBUFFER:
669 value = dev_priv->allow_batchbuffer ? 1 : 0;
670 break;
0d6aa60b
DA
671 case I915_PARAM_LAST_DISPATCH:
672 value = READ_BREADCRUMB(dev_priv);
673 break;
1da177e4 674 default:
c153f45f 675 DRM_ERROR("Unknown parameter %d\n", param->param);
20caafa6 676 return -EINVAL;
1da177e4
LT
677 }
678
c153f45f 679 if (DRM_COPY_TO_USER(param->value, &value, sizeof(int))) {
1da177e4 680 DRM_ERROR("DRM_COPY_TO_USER failed\n");
20caafa6 681 return -EFAULT;
1da177e4
LT
682 }
683
684 return 0;
685}
686
c153f45f
EA
687static int i915_setparam(struct drm_device *dev, void *data,
688 struct drm_file *file_priv)
1da177e4 689{
1da177e4 690 drm_i915_private_t *dev_priv = dev->dev_private;
c153f45f 691 drm_i915_setparam_t *param = data;
1da177e4
LT
692
693 if (!dev_priv) {
694 DRM_ERROR("%s called with no initialization\n", __FUNCTION__);
20caafa6 695 return -EINVAL;
1da177e4
LT
696 }
697
c153f45f 698 switch (param->param) {
1da177e4 699 case I915_SETPARAM_USE_MI_BATCHBUFFER_START:
21f16289 700 if (!IS_I965G(dev))
c153f45f 701 dev_priv->use_mi_batchbuffer_start = param->value;
1da177e4
LT
702 break;
703 case I915_SETPARAM_TEX_LRU_LOG_GRANULARITY:
c153f45f 704 dev_priv->tex_lru_log_granularity = param->value;
1da177e4
LT
705 break;
706 case I915_SETPARAM_ALLOW_BATCHBUFFER:
c153f45f 707 dev_priv->allow_batchbuffer = param->value;
1da177e4
LT
708 break;
709 default:
c153f45f 710 DRM_ERROR("unknown parameter %d\n", param->param);
20caafa6 711 return -EINVAL;
1da177e4
LT
712 }
713
714 return 0;
715}
716
c153f45f
EA
717static int i915_set_status_page(struct drm_device *dev, void *data,
718 struct drm_file *file_priv)
dc7a9319 719{
dc7a9319 720 drm_i915_private_t *dev_priv = dev->dev_private;
c153f45f 721 drm_i915_hws_addr_t *hws = data;
dc7a9319
WZ
722
723 if (!dev_priv) {
724 DRM_ERROR("%s called with no initialization\n", __FUNCTION__);
20caafa6 725 return -EINVAL;
dc7a9319 726 }
dc7a9319 727
c153f45f
EA
728 printk(KERN_DEBUG "set status page addr 0x%08x\n", (u32)hws->addr);
729
730 dev_priv->status_gfx_addr = hws->addr & (0x1ffff<<12);
dc7a9319 731
8b409580 732 dev_priv->hws_map.offset = dev->agp->base + hws->addr;
dc7a9319
WZ
733 dev_priv->hws_map.size = 4*1024;
734 dev_priv->hws_map.type = 0;
735 dev_priv->hws_map.flags = 0;
736 dev_priv->hws_map.mtrr = 0;
737
738 drm_core_ioremap(&dev_priv->hws_map, dev);
739 if (dev_priv->hws_map.handle == NULL) {
dc7a9319
WZ
740 i915_dma_cleanup(dev);
741 dev_priv->status_gfx_addr = 0;
742 DRM_ERROR("can not ioremap virtual address for"
743 " G33 hw status page\n");
20caafa6 744 return -ENOMEM;
dc7a9319
WZ
745 }
746 dev_priv->hw_status_page = dev_priv->hws_map.handle;
747
748 memset(dev_priv->hw_status_page, 0, PAGE_SIZE);
749 I915_WRITE(0x02080, dev_priv->status_gfx_addr);
750 DRM_DEBUG("load hws 0x2080 with gfx mem 0x%x\n",
751 dev_priv->status_gfx_addr);
752 DRM_DEBUG("load hws at %p\n", dev_priv->hw_status_page);
753 return 0;
754}
755
84b1fd10 756int i915_driver_load(struct drm_device *dev, unsigned long flags)
22eae947 757{
ba8bbcf6
JB
758 struct drm_i915_private *dev_priv = dev->dev_private;
759 unsigned long base, size;
760 int ret = 0, mmio_bar = IS_I9XX(dev) ? 0 : 1;
761
22eae947
DA
762 /* i915 has 4 more counters */
763 dev->counters += 4;
764 dev->types[6] = _DRM_STAT_IRQ;
765 dev->types[7] = _DRM_STAT_PRIMARY;
766 dev->types[8] = _DRM_STAT_SECONDARY;
767 dev->types[9] = _DRM_STAT_DMA;
768
ba8bbcf6
JB
769 dev_priv = drm_alloc(sizeof(drm_i915_private_t), DRM_MEM_DRIVER);
770 if (dev_priv == NULL)
771 return -ENOMEM;
772
773 memset(dev_priv, 0, sizeof(drm_i915_private_t));
774
775 dev->dev_private = (void *)dev_priv;
776
777 /* Add register map (needed for suspend/resume) */
778 base = drm_get_resource_start(dev, mmio_bar);
779 size = drm_get_resource_len(dev, mmio_bar);
780
e3236a11
DA
781 ret = drm_addmap(dev, base, size, _DRM_REGISTERS,
782 _DRM_KERNEL | _DRM_DRIVER,
ba8bbcf6
JB
783 &dev_priv->mmio_map);
784 return ret;
785}
786
787int i915_driver_unload(struct drm_device *dev)
788{
789 struct drm_i915_private *dev_priv = dev->dev_private;
790
791 if (dev_priv->mmio_map)
792 drm_rmmap(dev, dev_priv->mmio_map);
793
794 drm_free(dev->dev_private, sizeof(drm_i915_private_t),
795 DRM_MEM_DRIVER);
796
22eae947
DA
797 return 0;
798}
799
84b1fd10 800void i915_driver_lastclose(struct drm_device * dev)
1da177e4 801{
ba8bbcf6
JB
802 drm_i915_private_t *dev_priv = dev->dev_private;
803
804 if (dev_priv->agp_heap)
b5e89ed5 805 i915_mem_takedown(&(dev_priv->agp_heap));
ba8bbcf6 806
b5e89ed5 807 i915_dma_cleanup(dev);
1da177e4
LT
808}
809
6c340eac 810void i915_driver_preclose(struct drm_device * dev, struct drm_file *file_priv)
1da177e4 811{
ba8bbcf6
JB
812 drm_i915_private_t *dev_priv = dev->dev_private;
813 i915_mem_release(dev, file_priv, dev_priv->agp_heap);
1da177e4
LT
814}
815
c153f45f
EA
816struct drm_ioctl_desc i915_ioctls[] = {
817 DRM_IOCTL_DEF(DRM_I915_INIT, i915_dma_init, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
818 DRM_IOCTL_DEF(DRM_I915_FLUSH, i915_flush_ioctl, DRM_AUTH),
819 DRM_IOCTL_DEF(DRM_I915_FLIP, i915_flip_bufs, DRM_AUTH),
820 DRM_IOCTL_DEF(DRM_I915_BATCHBUFFER, i915_batchbuffer, DRM_AUTH),
821 DRM_IOCTL_DEF(DRM_I915_IRQ_EMIT, i915_irq_emit, DRM_AUTH),
822 DRM_IOCTL_DEF(DRM_I915_IRQ_WAIT, i915_irq_wait, DRM_AUTH),
823 DRM_IOCTL_DEF(DRM_I915_GETPARAM, i915_getparam, DRM_AUTH),
824 DRM_IOCTL_DEF(DRM_I915_SETPARAM, i915_setparam, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
825 DRM_IOCTL_DEF(DRM_I915_ALLOC, i915_mem_alloc, DRM_AUTH),
826 DRM_IOCTL_DEF(DRM_I915_FREE, i915_mem_free, DRM_AUTH),
827 DRM_IOCTL_DEF(DRM_I915_INIT_HEAP, i915_mem_init_heap, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
828 DRM_IOCTL_DEF(DRM_I915_CMDBUFFER, i915_cmdbuffer, DRM_AUTH),
829 DRM_IOCTL_DEF(DRM_I915_DESTROY_HEAP, i915_mem_destroy_heap, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY ),
830 DRM_IOCTL_DEF(DRM_I915_SET_VBLANK_PIPE, i915_vblank_pipe_set, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY ),
831 DRM_IOCTL_DEF(DRM_I915_GET_VBLANK_PIPE, i915_vblank_pipe_get, DRM_AUTH ),
832 DRM_IOCTL_DEF(DRM_I915_VBLANK_SWAP, i915_vblank_swap, DRM_AUTH),
833 DRM_IOCTL_DEF(DRM_I915_HWS_ADDR, i915_set_status_page, DRM_AUTH),
c94f7029
DA
834};
835
836int i915_max_ioctl = DRM_ARRAY_SIZE(i915_ioctls);
cda17380
DA
837
838/**
839 * Determine if the device really is AGP or not.
840 *
841 * All Intel graphics chipsets are treated as AGP, even if they are really
842 * PCI-e.
843 *
844 * \param dev The device to be tested.
845 *
846 * \returns
847 * A value of 1 is always retured to indictate every i9x5 is AGP.
848 */
84b1fd10 849int i915_driver_device_is_agp(struct drm_device * dev)
cda17380
DA
850{
851 return 1;
852}