]> bbs.cooldavid.org Git - net-next-2.6.git/blame - drivers/ata/sata_sil24.c
libata: normalize port_info, port_operations and sht tables
[net-next-2.6.git] / drivers / ata / sata_sil24.c
CommitLineData
edb33667
TH
1/*
2 * sata_sil24.c - Driver for Silicon Image 3124/3132 SATA-2 controllers
3 *
4 * Copyright 2005 Tejun Heo
5 *
6 * Based on preview driver from Silicon Image.
7 *
edb33667
TH
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of the GNU General Public License as published by the
10 * Free Software Foundation; either version 2, or (at your option) any
11 * later version.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
16 * General Public License for more details.
17 *
18 */
19
20#include <linux/kernel.h>
21#include <linux/module.h>
22#include <linux/pci.h>
23#include <linux/blkdev.h>
24#include <linux/delay.h>
25#include <linux/interrupt.h>
26#include <linux/dma-mapping.h>
a9524a76 27#include <linux/device.h>
edb33667 28#include <scsi/scsi_host.h>
193515d5 29#include <scsi/scsi_cmnd.h>
edb33667 30#include <linux/libata.h>
edb33667
TH
31
32#define DRV_NAME "sata_sil24"
3454dc69 33#define DRV_VERSION "1.1"
edb33667 34
edb33667
TH
35/*
36 * Port request block (PRB) 32 bytes
37 */
38struct sil24_prb {
b4772574
AD
39 __le16 ctrl;
40 __le16 prot;
41 __le32 rx_cnt;
edb33667
TH
42 u8 fis[6 * 4];
43};
44
45/*
46 * Scatter gather entry (SGE) 16 bytes
47 */
48struct sil24_sge {
b4772574
AD
49 __le64 addr;
50 __le32 cnt;
51 __le32 flags;
edb33667
TH
52};
53
54/*
55 * Port multiplier
56 */
57struct sil24_port_multiplier {
b4772574
AD
58 __le32 diag;
59 __le32 sactive;
edb33667
TH
60};
61
62enum {
0d5ff566
TH
63 SIL24_HOST_BAR = 0,
64 SIL24_PORT_BAR = 2,
65
93e2618e
TH
66 /* sil24 fetches in chunks of 64bytes. The first block
67 * contains the PRB and two SGEs. From the second block, it's
68 * consisted of four SGEs and called SGT. Calculate the
69 * number of SGTs that fit into one page.
70 */
71 SIL24_PRB_SZ = sizeof(struct sil24_prb)
72 + 2 * sizeof(struct sil24_sge),
73 SIL24_MAX_SGT = (PAGE_SIZE - SIL24_PRB_SZ)
74 / (4 * sizeof(struct sil24_sge)),
75
76 /* This will give us one unused SGEs for ATA. This extra SGE
77 * will be used to store CDB for ATAPI devices.
78 */
79 SIL24_MAX_SGE = 4 * SIL24_MAX_SGT + 1,
80
edb33667
TH
81 /*
82 * Global controller registers (128 bytes @ BAR0)
83 */
84 /* 32 bit regs */
85 HOST_SLOT_STAT = 0x00, /* 32 bit slot stat * 4 */
86 HOST_CTRL = 0x40,
87 HOST_IRQ_STAT = 0x44,
88 HOST_PHY_CFG = 0x48,
89 HOST_BIST_CTRL = 0x50,
90 HOST_BIST_PTRN = 0x54,
91 HOST_BIST_STAT = 0x58,
92 HOST_MEM_BIST_STAT = 0x5c,
93 HOST_FLASH_CMD = 0x70,
94 /* 8 bit regs */
95 HOST_FLASH_DATA = 0x74,
96 HOST_TRANSITION_DETECT = 0x75,
97 HOST_GPIO_CTRL = 0x76,
98 HOST_I2C_ADDR = 0x78, /* 32 bit */
99 HOST_I2C_DATA = 0x7c,
100 HOST_I2C_XFER_CNT = 0x7e,
101 HOST_I2C_CTRL = 0x7f,
102
103 /* HOST_SLOT_STAT bits */
104 HOST_SSTAT_ATTN = (1 << 31),
105
7dafc3fd
TH
106 /* HOST_CTRL bits */
107 HOST_CTRL_M66EN = (1 << 16), /* M66EN PCI bus signal */
108 HOST_CTRL_TRDY = (1 << 17), /* latched PCI TRDY */
109 HOST_CTRL_STOP = (1 << 18), /* latched PCI STOP */
110 HOST_CTRL_DEVSEL = (1 << 19), /* latched PCI DEVSEL */
111 HOST_CTRL_REQ64 = (1 << 20), /* latched PCI REQ64 */
d2298dca 112 HOST_CTRL_GLOBAL_RST = (1 << 31), /* global reset */
7dafc3fd 113
edb33667
TH
114 /*
115 * Port registers
116 * (8192 bytes @ +0x0000, +0x2000, +0x4000 and +0x6000 @ BAR2)
117 */
118 PORT_REGS_SIZE = 0x2000,
135da345 119
28c8f3b4 120 PORT_LRAM = 0x0000, /* 31 LRAM slots and PMP regs */
135da345 121 PORT_LRAM_SLOT_SZ = 0x0080, /* 32 bytes PRB + 2 SGE, ACT... */
edb33667 122
28c8f3b4 123 PORT_PMP = 0x0f80, /* 8 bytes PMP * 16 (128 bytes) */
c0c55908
TH
124 PORT_PMP_STATUS = 0x0000, /* port device status offset */
125 PORT_PMP_QACTIVE = 0x0004, /* port device QActive offset */
126 PORT_PMP_SIZE = 0x0008, /* 8 bytes per PMP */
127
edb33667 128 /* 32 bit regs */
83bbecc9
TH
129 PORT_CTRL_STAT = 0x1000, /* write: ctrl-set, read: stat */
130 PORT_CTRL_CLR = 0x1004, /* write: ctrl-clear */
131 PORT_IRQ_STAT = 0x1008, /* high: status, low: interrupt */
132 PORT_IRQ_ENABLE_SET = 0x1010, /* write: enable-set */
133 PORT_IRQ_ENABLE_CLR = 0x1014, /* write: enable-clear */
edb33667 134 PORT_ACTIVATE_UPPER_ADDR= 0x101c,
83bbecc9
TH
135 PORT_EXEC_FIFO = 0x1020, /* command execution fifo */
136 PORT_CMD_ERR = 0x1024, /* command error number */
edb33667
TH
137 PORT_FIS_CFG = 0x1028,
138 PORT_FIFO_THRES = 0x102c,
139 /* 16 bit regs */
140 PORT_DECODE_ERR_CNT = 0x1040,
141 PORT_DECODE_ERR_THRESH = 0x1042,
142 PORT_CRC_ERR_CNT = 0x1044,
143 PORT_CRC_ERR_THRESH = 0x1046,
144 PORT_HSHK_ERR_CNT = 0x1048,
145 PORT_HSHK_ERR_THRESH = 0x104a,
146 /* 32 bit regs */
147 PORT_PHY_CFG = 0x1050,
148 PORT_SLOT_STAT = 0x1800,
149 PORT_CMD_ACTIVATE = 0x1c00, /* 64 bit cmd activate * 31 (248 bytes) */
c0c55908 150 PORT_CONTEXT = 0x1e04,
edb33667
TH
151 PORT_EXEC_DIAG = 0x1e00, /* 32bit exec diag * 16 (64 bytes, 0-10 used on 3124) */
152 PORT_PSD_DIAG = 0x1e40, /* 32bit psd diag * 16 (64 bytes, 0-8 used on 3124) */
153 PORT_SCONTROL = 0x1f00,
154 PORT_SSTATUS = 0x1f04,
155 PORT_SERROR = 0x1f08,
156 PORT_SACTIVE = 0x1f0c,
157
158 /* PORT_CTRL_STAT bits */
159 PORT_CS_PORT_RST = (1 << 0), /* port reset */
160 PORT_CS_DEV_RST = (1 << 1), /* device reset */
161 PORT_CS_INIT = (1 << 2), /* port initialize */
162 PORT_CS_IRQ_WOC = (1 << 3), /* interrupt write one to clear */
d10cb35a 163 PORT_CS_CDB16 = (1 << 5), /* 0=12b cdb, 1=16b cdb */
28c8f3b4 164 PORT_CS_PMP_RESUME = (1 << 6), /* PMP resume */
e382eb1d 165 PORT_CS_32BIT_ACTV = (1 << 10), /* 32-bit activation */
28c8f3b4 166 PORT_CS_PMP_EN = (1 << 13), /* port multiplier enable */
e382eb1d 167 PORT_CS_RDY = (1 << 31), /* port ready to accept commands */
edb33667
TH
168
169 /* PORT_IRQ_STAT/ENABLE_SET/CLR */
170 /* bits[11:0] are masked */
171 PORT_IRQ_COMPLETE = (1 << 0), /* command(s) completed */
172 PORT_IRQ_ERROR = (1 << 1), /* command execution error */
173 PORT_IRQ_PORTRDY_CHG = (1 << 2), /* port ready change */
174 PORT_IRQ_PWR_CHG = (1 << 3), /* power management change */
175 PORT_IRQ_PHYRDY_CHG = (1 << 4), /* PHY ready change */
176 PORT_IRQ_COMWAKE = (1 << 5), /* COMWAKE received */
7dafc3fd
TH
177 PORT_IRQ_UNK_FIS = (1 << 6), /* unknown FIS received */
178 PORT_IRQ_DEV_XCHG = (1 << 7), /* device exchanged */
179 PORT_IRQ_8B10B = (1 << 8), /* 8b/10b decode error threshold */
180 PORT_IRQ_CRC = (1 << 9), /* CRC error threshold */
181 PORT_IRQ_HANDSHAKE = (1 << 10), /* handshake error threshold */
3b9f1d0f 182 PORT_IRQ_SDB_NOTIFY = (1 << 11), /* SDB notify received */
edb33667 183
88ce7550 184 DEF_PORT_IRQ = PORT_IRQ_COMPLETE | PORT_IRQ_ERROR |
0542925b 185 PORT_IRQ_PHYRDY_CHG | PORT_IRQ_DEV_XCHG |
854c73a2 186 PORT_IRQ_UNK_FIS | PORT_IRQ_SDB_NOTIFY,
88ce7550 187
edb33667
TH
188 /* bits[27:16] are unmasked (raw) */
189 PORT_IRQ_RAW_SHIFT = 16,
190 PORT_IRQ_MASKED_MASK = 0x7ff,
191 PORT_IRQ_RAW_MASK = (0x7ff << PORT_IRQ_RAW_SHIFT),
192
193 /* ENABLE_SET/CLR specific, intr steering - 2 bit field */
194 PORT_IRQ_STEER_SHIFT = 30,
195 PORT_IRQ_STEER_MASK = (3 << PORT_IRQ_STEER_SHIFT),
196
197 /* PORT_CMD_ERR constants */
198 PORT_CERR_DEV = 1, /* Error bit in D2H Register FIS */
199 PORT_CERR_SDB = 2, /* Error bit in SDB FIS */
200 PORT_CERR_DATA = 3, /* Error in data FIS not detected by dev */
201 PORT_CERR_SEND = 4, /* Initial cmd FIS transmission failure */
202 PORT_CERR_INCONSISTENT = 5, /* Protocol mismatch */
203 PORT_CERR_DIRECTION = 6, /* Data direction mismatch */
204 PORT_CERR_UNDERRUN = 7, /* Ran out of SGEs while writing */
205 PORT_CERR_OVERRUN = 8, /* Ran out of SGEs while reading */
206 PORT_CERR_PKT_PROT = 11, /* DIR invalid in 1st PIO setup of ATAPI */
207 PORT_CERR_SGT_BOUNDARY = 16, /* PLD ecode 00 - SGT not on qword boundary */
208 PORT_CERR_SGT_TGTABRT = 17, /* PLD ecode 01 - target abort */
209 PORT_CERR_SGT_MSTABRT = 18, /* PLD ecode 10 - master abort */
210 PORT_CERR_SGT_PCIPERR = 19, /* PLD ecode 11 - PCI parity err while fetching SGT */
211 PORT_CERR_CMD_BOUNDARY = 24, /* ctrl[15:13] 001 - PRB not on qword boundary */
212 PORT_CERR_CMD_TGTABRT = 25, /* ctrl[15:13] 010 - target abort */
213 PORT_CERR_CMD_MSTABRT = 26, /* ctrl[15:13] 100 - master abort */
214 PORT_CERR_CMD_PCIPERR = 27, /* ctrl[15:13] 110 - PCI parity err while fetching PRB */
215 PORT_CERR_XFR_UNDEF = 32, /* PSD ecode 00 - undefined */
216 PORT_CERR_XFR_TGTABRT = 33, /* PSD ecode 01 - target abort */
64008802 217 PORT_CERR_XFR_MSTABRT = 34, /* PSD ecode 10 - master abort */
edb33667 218 PORT_CERR_XFR_PCIPERR = 35, /* PSD ecode 11 - PCI prity err during transfer */
83bbecc9 219 PORT_CERR_SENDSERVICE = 36, /* FIS received while sending service */
edb33667 220
d10cb35a
TH
221 /* bits of PRB control field */
222 PRB_CTRL_PROTOCOL = (1 << 0), /* override def. ATA protocol */
223 PRB_CTRL_PACKET_READ = (1 << 4), /* PACKET cmd read */
224 PRB_CTRL_PACKET_WRITE = (1 << 5), /* PACKET cmd write */
225 PRB_CTRL_NIEN = (1 << 6), /* Mask completion irq */
226 PRB_CTRL_SRST = (1 << 7), /* Soft reset request (ign BSY?) */
227
228 /* PRB protocol field */
229 PRB_PROT_PACKET = (1 << 0),
230 PRB_PROT_TCQ = (1 << 1),
231 PRB_PROT_NCQ = (1 << 2),
232 PRB_PROT_READ = (1 << 3),
233 PRB_PROT_WRITE = (1 << 4),
234 PRB_PROT_TRANSPARENT = (1 << 5),
235
edb33667
TH
236 /*
237 * Other constants
238 */
239 SGE_TRM = (1 << 31), /* Last SGE in chain */
d10cb35a
TH
240 SGE_LNK = (1 << 30), /* linked list
241 Points to SGT, not SGE */
242 SGE_DRD = (1 << 29), /* discard data read (/dev/null)
243 data address ignored */
edb33667 244
aee10a03
TH
245 SIL24_MAX_CMDS = 31,
246
edb33667
TH
247 /* board id */
248 BID_SIL3124 = 0,
249 BID_SIL3132 = 1,
042c21fd 250 BID_SIL3131 = 2,
edb33667 251
9466d85b
TH
252 /* host flags */
253 SIL24_COMMON_FLAGS = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
aee10a03 254 ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
854c73a2 255 ATA_FLAG_NCQ | ATA_FLAG_ACPI_SATA |
3454dc69 256 ATA_FLAG_AN | ATA_FLAG_PMP,
37024e8e 257 SIL24_FLAG_PCIX_IRQ_WOC = (1 << 24), /* IRQ loss errata on PCI-X */
9466d85b 258
edb33667
TH
259 IRQ_STAT_4PORTS = 0xf,
260};
261
69ad185f 262struct sil24_ata_block {
edb33667 263 struct sil24_prb prb;
93e2618e 264 struct sil24_sge sge[SIL24_MAX_SGE];
edb33667
TH
265};
266
69ad185f
TH
267struct sil24_atapi_block {
268 struct sil24_prb prb;
269 u8 cdb[16];
93e2618e 270 struct sil24_sge sge[SIL24_MAX_SGE];
69ad185f
TH
271};
272
273union sil24_cmd_block {
274 struct sil24_ata_block ata;
275 struct sil24_atapi_block atapi;
276};
277
88ce7550
TH
278static struct sil24_cerr_info {
279 unsigned int err_mask, action;
280 const char *desc;
281} sil24_cerr_db[] = {
f90f0828 282 [0] = { AC_ERR_DEV, 0,
88ce7550 283 "device error" },
f90f0828 284 [PORT_CERR_DEV] = { AC_ERR_DEV, 0,
88ce7550 285 "device error via D2H FIS" },
f90f0828 286 [PORT_CERR_SDB] = { AC_ERR_DEV, 0,
88ce7550 287 "device error via SDB FIS" },
cf480626 288 [PORT_CERR_DATA] = { AC_ERR_ATA_BUS, ATA_EH_RESET,
88ce7550 289 "error in data FIS" },
cf480626 290 [PORT_CERR_SEND] = { AC_ERR_ATA_BUS, ATA_EH_RESET,
88ce7550 291 "failed to transmit command FIS" },
cf480626 292 [PORT_CERR_INCONSISTENT] = { AC_ERR_HSM, ATA_EH_RESET,
88ce7550 293 "protocol mismatch" },
cf480626 294 [PORT_CERR_DIRECTION] = { AC_ERR_HSM, ATA_EH_RESET,
88ce7550 295 "data directon mismatch" },
cf480626 296 [PORT_CERR_UNDERRUN] = { AC_ERR_HSM, ATA_EH_RESET,
88ce7550 297 "ran out of SGEs while writing" },
cf480626 298 [PORT_CERR_OVERRUN] = { AC_ERR_HSM, ATA_EH_RESET,
88ce7550 299 "ran out of SGEs while reading" },
cf480626 300 [PORT_CERR_PKT_PROT] = { AC_ERR_HSM, ATA_EH_RESET,
88ce7550 301 "invalid data directon for ATAPI CDB" },
cf480626 302 [PORT_CERR_SGT_BOUNDARY] = { AC_ERR_SYSTEM, ATA_EH_RESET,
7293fa8f 303 "SGT not on qword boundary" },
cf480626 304 [PORT_CERR_SGT_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
88ce7550 305 "PCI target abort while fetching SGT" },
cf480626 306 [PORT_CERR_SGT_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
88ce7550 307 "PCI master abort while fetching SGT" },
cf480626 308 [PORT_CERR_SGT_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
88ce7550 309 "PCI parity error while fetching SGT" },
cf480626 310 [PORT_CERR_CMD_BOUNDARY] = { AC_ERR_SYSTEM, ATA_EH_RESET,
88ce7550 311 "PRB not on qword boundary" },
cf480626 312 [PORT_CERR_CMD_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
88ce7550 313 "PCI target abort while fetching PRB" },
cf480626 314 [PORT_CERR_CMD_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
88ce7550 315 "PCI master abort while fetching PRB" },
cf480626 316 [PORT_CERR_CMD_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
88ce7550 317 "PCI parity error while fetching PRB" },
cf480626 318 [PORT_CERR_XFR_UNDEF] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
88ce7550 319 "undefined error while transferring data" },
cf480626 320 [PORT_CERR_XFR_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
88ce7550 321 "PCI target abort while transferring data" },
cf480626 322 [PORT_CERR_XFR_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
88ce7550 323 "PCI master abort while transferring data" },
cf480626 324 [PORT_CERR_XFR_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
88ce7550 325 "PCI parity error while transferring data" },
cf480626 326 [PORT_CERR_SENDSERVICE] = { AC_ERR_HSM, ATA_EH_RESET,
88ce7550
TH
327 "FIS received while sending service FIS" },
328};
329
edb33667
TH
330/*
331 * ap->private_data
332 *
333 * The preview driver always returned 0 for status. We emulate it
334 * here from the previous interrupt.
335 */
336struct sil24_port_priv {
69ad185f 337 union sil24_cmd_block *cmd_block; /* 32 cmd blocks */
edb33667 338 dma_addr_t cmd_block_dma; /* DMA base addr for them */
6a575fa9 339 struct ata_taskfile tf; /* Cached taskfile registers */
23818034 340 int do_port_rst;
edb33667
TH
341};
342
cd0d3bbc 343static void sil24_dev_config(struct ata_device *dev);
edb33667 344static u8 sil24_check_status(struct ata_port *ap);
da3dbb17
TH
345static int sil24_scr_read(struct ata_port *ap, unsigned sc_reg, u32 *val);
346static int sil24_scr_write(struct ata_port *ap, unsigned sc_reg, u32 val);
7f726d12 347static void sil24_tf_read(struct ata_port *ap, struct ata_taskfile *tf);
3454dc69 348static int sil24_qc_defer(struct ata_queued_cmd *qc);
edb33667 349static void sil24_qc_prep(struct ata_queued_cmd *qc);
9a3d9eb0 350static unsigned int sil24_qc_issue(struct ata_queued_cmd *qc);
3454dc69
TH
351static void sil24_pmp_attach(struct ata_port *ap);
352static void sil24_pmp_detach(struct ata_port *ap);
88ce7550
TH
353static void sil24_freeze(struct ata_port *ap);
354static void sil24_thaw(struct ata_port *ap);
355static void sil24_error_handler(struct ata_port *ap);
356static void sil24_post_internal_cmd(struct ata_queued_cmd *qc);
edb33667 357static int sil24_port_start(struct ata_port *ap);
edb33667 358static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
281d426c 359#ifdef CONFIG_PM
d2298dca 360static int sil24_pci_device_resume(struct pci_dev *pdev);
3454dc69 361static int sil24_port_resume(struct ata_port *ap);
281d426c 362#endif
edb33667 363
3b7d697d 364static const struct pci_device_id sil24_pci_tbl[] = {
54bb3a94
JG
365 { PCI_VDEVICE(CMD, 0x3124), BID_SIL3124 },
366 { PCI_VDEVICE(INTEL, 0x3124), BID_SIL3124 },
367 { PCI_VDEVICE(CMD, 0x3132), BID_SIL3132 },
722d67b6 368 { PCI_VDEVICE(CMD, 0x0242), BID_SIL3132 },
54bb3a94
JG
369 { PCI_VDEVICE(CMD, 0x3131), BID_SIL3131 },
370 { PCI_VDEVICE(CMD, 0x3531), BID_SIL3131 },
371
1fcce839 372 { } /* terminate list */
edb33667
TH
373};
374
375static struct pci_driver sil24_pci_driver = {
376 .name = DRV_NAME,
377 .id_table = sil24_pci_tbl,
378 .probe = sil24_init_one,
24dc5f33 379 .remove = ata_pci_remove_one,
281d426c 380#ifdef CONFIG_PM
d2298dca
TH
381 .suspend = ata_pci_device_suspend,
382 .resume = sil24_pci_device_resume,
281d426c 383#endif
edb33667
TH
384};
385
193515d5 386static struct scsi_host_template sil24_sht = {
edb33667
TH
387 .module = THIS_MODULE,
388 .name = DRV_NAME,
389 .ioctl = ata_scsi_ioctl,
390 .queuecommand = ata_scsi_queuecmd,
aee10a03
TH
391 .change_queue_depth = ata_scsi_change_queue_depth,
392 .can_queue = SIL24_MAX_CMDS,
edb33667 393 .this_id = ATA_SHT_THIS_ID,
93e2618e 394 .sg_tablesize = SIL24_MAX_SGE,
edb33667
TH
395 .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
396 .emulated = ATA_SHT_EMULATED,
397 .use_clustering = ATA_SHT_USE_CLUSTERING,
398 .proc_name = DRV_NAME,
399 .dma_boundary = ATA_DMA_BOUNDARY,
400 .slave_configure = ata_scsi_slave_config,
ccf68c34 401 .slave_destroy = ata_scsi_slave_destroy,
edb33667 402 .bios_param = ata_std_bios_param,
edb33667
TH
403};
404
057ace5e 405static const struct ata_port_operations sil24_ops = {
69ad185f
TH
406 .dev_config = sil24_dev_config,
407
edb33667
TH
408 .check_status = sil24_check_status,
409 .check_altstatus = sil24_check_status,
edb33667
TH
410 .dev_select = ata_noop_dev_select,
411
7f726d12
TH
412 .tf_read = sil24_tf_read,
413
3454dc69 414 .qc_defer = sil24_qc_defer,
edb33667
TH
415 .qc_prep = sil24_qc_prep,
416 .qc_issue = sil24_qc_issue,
417
358f9a77 418 .irq_clear = ata_noop_irq_clear,
edb33667
TH
419
420 .scr_read = sil24_scr_read,
421 .scr_write = sil24_scr_write,
422
3454dc69
TH
423 .pmp_attach = sil24_pmp_attach,
424 .pmp_detach = sil24_pmp_detach,
3454dc69 425
88ce7550
TH
426 .freeze = sil24_freeze,
427 .thaw = sil24_thaw,
428 .error_handler = sil24_error_handler,
429 .post_internal_cmd = sil24_post_internal_cmd,
430
edb33667 431 .port_start = sil24_port_start,
3454dc69
TH
432
433#ifdef CONFIG_PM
434 .port_resume = sil24_port_resume,
435#endif
edb33667
TH
436};
437
042c21fd 438/*
cca3974e 439 * Use bits 30-31 of port_flags to encode available port numbers.
042c21fd
TH
440 * Current maxium is 4.
441 */
442#define SIL24_NPORTS2FLAG(nports) ((((unsigned)(nports) - 1) & 0x3) << 30)
443#define SIL24_FLAG2NPORTS(flag) ((((flag) >> 30) & 0x3) + 1)
444
4447d351 445static const struct ata_port_info sil24_port_info[] = {
edb33667
TH
446 /* sil_3124 */
447 {
cca3974e 448 .flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(4) |
37024e8e 449 SIL24_FLAG_PCIX_IRQ_WOC,
edb33667
TH
450 .pio_mask = 0x1f, /* pio0-4 */
451 .mwdma_mask = 0x07, /* mwdma0-2 */
bf6263a8 452 .udma_mask = ATA_UDMA5, /* udma0-5 */
edb33667
TH
453 .port_ops = &sil24_ops,
454 },
2e9edbf8 455 /* sil_3132 */
edb33667 456 {
cca3974e 457 .flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(2),
042c21fd
TH
458 .pio_mask = 0x1f, /* pio0-4 */
459 .mwdma_mask = 0x07, /* mwdma0-2 */
bf6263a8 460 .udma_mask = ATA_UDMA5, /* udma0-5 */
042c21fd
TH
461 .port_ops = &sil24_ops,
462 },
463 /* sil_3131/sil_3531 */
464 {
cca3974e 465 .flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(1),
edb33667
TH
466 .pio_mask = 0x1f, /* pio0-4 */
467 .mwdma_mask = 0x07, /* mwdma0-2 */
bf6263a8 468 .udma_mask = ATA_UDMA5, /* udma0-5 */
edb33667
TH
469 .port_ops = &sil24_ops,
470 },
471};
472
aee10a03
TH
473static int sil24_tag(int tag)
474{
475 if (unlikely(ata_tag_internal(tag)))
476 return 0;
477 return tag;
478}
479
cd0d3bbc 480static void sil24_dev_config(struct ata_device *dev)
69ad185f 481{
9af5c9c9 482 void __iomem *port = dev->link->ap->ioaddr.cmd_addr;
69ad185f 483
6e7846e9 484 if (dev->cdb_len == 16)
69ad185f
TH
485 writel(PORT_CS_CDB16, port + PORT_CTRL_STAT);
486 else
487 writel(PORT_CS_CDB16, port + PORT_CTRL_CLR);
488}
489
e59f0dad 490static void sil24_read_tf(struct ata_port *ap, int tag, struct ata_taskfile *tf)
6a575fa9 491{
0d5ff566 492 void __iomem *port = ap->ioaddr.cmd_addr;
e59f0dad 493 struct sil24_prb __iomem *prb;
4b4a5eae 494 u8 fis[6 * 4];
6a575fa9 495
e59f0dad
TH
496 prb = port + PORT_LRAM + sil24_tag(tag) * PORT_LRAM_SLOT_SZ;
497 memcpy_fromio(fis, prb->fis, sizeof(fis));
498 ata_tf_from_fis(fis, tf);
6a575fa9
TH
499}
500
edb33667
TH
501static u8 sil24_check_status(struct ata_port *ap)
502{
6a575fa9
TH
503 struct sil24_port_priv *pp = ap->private_data;
504 return pp->tf.command;
edb33667
TH
505}
506
edb33667
TH
507static int sil24_scr_map[] = {
508 [SCR_CONTROL] = 0,
509 [SCR_STATUS] = 1,
510 [SCR_ERROR] = 2,
511 [SCR_ACTIVE] = 3,
512};
513
da3dbb17 514static int sil24_scr_read(struct ata_port *ap, unsigned sc_reg, u32 *val)
edb33667 515{
0d5ff566 516 void __iomem *scr_addr = ap->ioaddr.scr_addr;
da3dbb17 517
edb33667 518 if (sc_reg < ARRAY_SIZE(sil24_scr_map)) {
4b4a5eae 519 void __iomem *addr;
edb33667 520 addr = scr_addr + sil24_scr_map[sc_reg] * 4;
da3dbb17
TH
521 *val = readl(scr_addr + sil24_scr_map[sc_reg] * 4);
522 return 0;
edb33667 523 }
da3dbb17 524 return -EINVAL;
edb33667
TH
525}
526
da3dbb17 527static int sil24_scr_write(struct ata_port *ap, unsigned sc_reg, u32 val)
edb33667 528{
0d5ff566 529 void __iomem *scr_addr = ap->ioaddr.scr_addr;
da3dbb17 530
edb33667 531 if (sc_reg < ARRAY_SIZE(sil24_scr_map)) {
4b4a5eae 532 void __iomem *addr;
edb33667
TH
533 addr = scr_addr + sil24_scr_map[sc_reg] * 4;
534 writel(val, scr_addr + sil24_scr_map[sc_reg] * 4);
da3dbb17 535 return 0;
edb33667 536 }
da3dbb17 537 return -EINVAL;
edb33667
TH
538}
539
7f726d12
TH
540static void sil24_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
541{
542 struct sil24_port_priv *pp = ap->private_data;
543 *tf = pp->tf;
544}
545
23818034
TH
546static void sil24_config_port(struct ata_port *ap)
547{
548 void __iomem *port = ap->ioaddr.cmd_addr;
549
550 /* configure IRQ WoC */
551 if (ap->flags & SIL24_FLAG_PCIX_IRQ_WOC)
552 writel(PORT_CS_IRQ_WOC, port + PORT_CTRL_STAT);
553 else
554 writel(PORT_CS_IRQ_WOC, port + PORT_CTRL_CLR);
555
556 /* zero error counters. */
557 writel(0x8000, port + PORT_DECODE_ERR_THRESH);
558 writel(0x8000, port + PORT_CRC_ERR_THRESH);
559 writel(0x8000, port + PORT_HSHK_ERR_THRESH);
560 writel(0x0000, port + PORT_DECODE_ERR_CNT);
561 writel(0x0000, port + PORT_CRC_ERR_CNT);
562 writel(0x0000, port + PORT_HSHK_ERR_CNT);
563
564 /* always use 64bit activation */
565 writel(PORT_CS_32BIT_ACTV, port + PORT_CTRL_CLR);
566
567 /* clear port multiplier enable and resume bits */
568 writel(PORT_CS_PMP_EN | PORT_CS_PMP_RESUME, port + PORT_CTRL_CLR);
569}
570
3454dc69
TH
571static void sil24_config_pmp(struct ata_port *ap, int attached)
572{
573 void __iomem *port = ap->ioaddr.cmd_addr;
574
575 if (attached)
576 writel(PORT_CS_PMP_EN, port + PORT_CTRL_STAT);
577 else
578 writel(PORT_CS_PMP_EN, port + PORT_CTRL_CLR);
579}
580
581static void sil24_clear_pmp(struct ata_port *ap)
582{
583 void __iomem *port = ap->ioaddr.cmd_addr;
584 int i;
585
586 writel(PORT_CS_PMP_RESUME, port + PORT_CTRL_CLR);
587
588 for (i = 0; i < SATA_PMP_MAX_PORTS; i++) {
589 void __iomem *pmp_base = port + PORT_PMP + i * PORT_PMP_SIZE;
590
591 writel(0, pmp_base + PORT_PMP_STATUS);
592 writel(0, pmp_base + PORT_PMP_QACTIVE);
593 }
594}
595
b5bc421c
TH
596static int sil24_init_port(struct ata_port *ap)
597{
0d5ff566 598 void __iomem *port = ap->ioaddr.cmd_addr;
23818034 599 struct sil24_port_priv *pp = ap->private_data;
b5bc421c
TH
600 u32 tmp;
601
3454dc69
TH
602 /* clear PMP error status */
603 if (ap->nr_pmp_links)
604 sil24_clear_pmp(ap);
605
b5bc421c
TH
606 writel(PORT_CS_INIT, port + PORT_CTRL_STAT);
607 ata_wait_register(port + PORT_CTRL_STAT,
608 PORT_CS_INIT, PORT_CS_INIT, 10, 100);
609 tmp = ata_wait_register(port + PORT_CTRL_STAT,
610 PORT_CS_RDY, 0, 10, 100);
611
23818034
TH
612 if ((tmp & (PORT_CS_INIT | PORT_CS_RDY)) != PORT_CS_RDY) {
613 pp->do_port_rst = 1;
cf480626 614 ap->link.eh_context.i.action |= ATA_EH_RESET;
b5bc421c 615 return -EIO;
23818034
TH
616 }
617
b5bc421c
TH
618 return 0;
619}
620
37b99cba
TH
621static int sil24_exec_polled_cmd(struct ata_port *ap, int pmp,
622 const struct ata_taskfile *tf,
623 int is_cmd, u32 ctrl,
624 unsigned long timeout_msec)
edb33667 625{
0d5ff566 626 void __iomem *port = ap->ioaddr.cmd_addr;
ca45160d 627 struct sil24_port_priv *pp = ap->private_data;
69ad185f 628 struct sil24_prb *prb = &pp->cmd_block[0].ata.prb;
ca45160d 629 dma_addr_t paddr = pp->cmd_block_dma;
37b99cba
TH
630 u32 irq_enabled, irq_mask, irq_stat;
631 int rc;
632
633 prb->ctrl = cpu_to_le16(ctrl);
634 ata_tf_to_fis(tf, pmp, is_cmd, prb->fis);
635
636 /* temporarily plug completion and error interrupts */
637 irq_enabled = readl(port + PORT_IRQ_ENABLE_SET);
638 writel(PORT_IRQ_COMPLETE | PORT_IRQ_ERROR, port + PORT_IRQ_ENABLE_CLR);
639
640 writel((u32)paddr, port + PORT_CMD_ACTIVATE);
641 writel((u64)paddr >> 32, port + PORT_CMD_ACTIVATE + 4);
642
643 irq_mask = (PORT_IRQ_COMPLETE | PORT_IRQ_ERROR) << PORT_IRQ_RAW_SHIFT;
644 irq_stat = ata_wait_register(port + PORT_IRQ_STAT, irq_mask, 0x0,
645 10, timeout_msec);
646
647 writel(irq_mask, port + PORT_IRQ_STAT); /* clear IRQs */
648 irq_stat >>= PORT_IRQ_RAW_SHIFT;
649
650 if (irq_stat & PORT_IRQ_COMPLETE)
651 rc = 0;
652 else {
653 /* force port into known state */
654 sil24_init_port(ap);
655
656 if (irq_stat & PORT_IRQ_ERROR)
657 rc = -EIO;
658 else
659 rc = -EBUSY;
660 }
661
662 /* restore IRQ enabled */
663 writel(irq_enabled, port + PORT_IRQ_ENABLE_SET);
664
665 return rc;
666}
667
cc0680a5 668static int sil24_do_softreset(struct ata_link *link, unsigned int *class,
975530e8 669 int pmp, unsigned long deadline)
37b99cba 670{
cc0680a5 671 struct ata_port *ap = link->ap;
37b99cba 672 unsigned long timeout_msec = 0;
e59f0dad 673 struct ata_taskfile tf;
643be977 674 const char *reason;
37b99cba 675 int rc;
ca45160d 676
07b73470
TH
677 DPRINTK("ENTER\n");
678
cc0680a5 679 if (ata_link_offline(link)) {
10d996ad
TH
680 DPRINTK("PHY reports no device\n");
681 *class = ATA_DEV_NONE;
682 goto out;
683 }
684
2555d6c2
TH
685 /* put the port into known state */
686 if (sil24_init_port(ap)) {
5796d1c4 687 reason = "port not ready";
2555d6c2
TH
688 goto err;
689 }
690
0eaa6058 691 /* do SRST */
37b99cba
TH
692 if (time_after(deadline, jiffies))
693 timeout_msec = jiffies_to_msecs(deadline - jiffies);
ca45160d 694
cc0680a5 695 ata_tf_init(link->device, &tf); /* doesn't really matter */
975530e8
TH
696 rc = sil24_exec_polled_cmd(ap, pmp, &tf, 0, PRB_CTRL_SRST,
697 timeout_msec);
37b99cba
TH
698 if (rc == -EBUSY) {
699 reason = "timeout";
700 goto err;
701 } else if (rc) {
702 reason = "SRST command error";
643be977 703 goto err;
07b73470 704 }
10d996ad 705
e59f0dad
TH
706 sil24_read_tf(ap, 0, &tf);
707 *class = ata_dev_classify(&tf);
10d996ad 708
07b73470
TH
709 if (*class == ATA_DEV_UNKNOWN)
710 *class = ATA_DEV_NONE;
ca45160d 711
10d996ad 712 out:
07b73470 713 DPRINTK("EXIT, class=%u\n", *class);
ca45160d 714 return 0;
643be977
TH
715
716 err:
cc0680a5 717 ata_link_printk(link, KERN_ERR, "softreset failed (%s)\n", reason);
643be977 718 return -EIO;
ca45160d
TH
719}
720
cc0680a5 721static int sil24_softreset(struct ata_link *link, unsigned int *class,
975530e8
TH
722 unsigned long deadline)
723{
3454dc69 724 return sil24_do_softreset(link, class, SATA_PMP_CTRL_PORT, deadline);
975530e8
TH
725}
726
cc0680a5 727static int sil24_hardreset(struct ata_link *link, unsigned int *class,
d4b2bab4 728 unsigned long deadline)
489ff4c7 729{
cc0680a5 730 struct ata_port *ap = link->ap;
0d5ff566 731 void __iomem *port = ap->ioaddr.cmd_addr;
23818034
TH
732 struct sil24_port_priv *pp = ap->private_data;
733 int did_port_rst = 0;
ecc2e2b9 734 const char *reason;
e8e008e7 735 int tout_msec, rc;
ecc2e2b9
TH
736 u32 tmp;
737
23818034
TH
738 retry:
739 /* Sometimes, DEV_RST is not enough to recover the controller.
740 * This happens often after PM DMA CS errata.
741 */
742 if (pp->do_port_rst) {
743 ata_port_printk(ap, KERN_WARNING, "controller in dubious "
744 "state, performing PORT_RST\n");
745
746 writel(PORT_CS_PORT_RST, port + PORT_CTRL_STAT);
747 msleep(10);
748 writel(PORT_CS_PORT_RST, port + PORT_CTRL_CLR);
749 ata_wait_register(port + PORT_CTRL_STAT, PORT_CS_RDY, 0,
750 10, 5000);
751
752 /* restore port configuration */
753 sil24_config_port(ap);
754 sil24_config_pmp(ap, ap->nr_pmp_links);
755
756 pp->do_port_rst = 0;
757 did_port_rst = 1;
758 }
759
ecc2e2b9 760 /* sil24 does the right thing(tm) without any protection */
cc0680a5 761 sata_set_spd(link);
ecc2e2b9
TH
762
763 tout_msec = 100;
cc0680a5 764 if (ata_link_online(link))
ecc2e2b9
TH
765 tout_msec = 5000;
766
767 writel(PORT_CS_DEV_RST, port + PORT_CTRL_STAT);
768 tmp = ata_wait_register(port + PORT_CTRL_STAT,
5796d1c4
JG
769 PORT_CS_DEV_RST, PORT_CS_DEV_RST, 10,
770 tout_msec);
ecc2e2b9 771
e8e008e7
TH
772 /* SStatus oscillates between zero and valid status after
773 * DEV_RST, debounce it.
ecc2e2b9 774 */
cc0680a5 775 rc = sata_link_debounce(link, sata_deb_timing_long, deadline);
e8e008e7
TH
776 if (rc) {
777 reason = "PHY debouncing failed";
778 goto err;
779 }
ecc2e2b9
TH
780
781 if (tmp & PORT_CS_DEV_RST) {
cc0680a5 782 if (ata_link_offline(link))
ecc2e2b9
TH
783 return 0;
784 reason = "link not ready";
785 goto err;
786 }
787
e8e008e7
TH
788 /* Sil24 doesn't store signature FIS after hardreset, so we
789 * can't wait for BSY to clear. Some devices take a long time
790 * to get ready and those devices will choke if we don't wait
791 * for BSY clearance here. Tell libata to perform follow-up
792 * softreset.
ecc2e2b9 793 */
e8e008e7 794 return -EAGAIN;
ecc2e2b9
TH
795
796 err:
23818034
TH
797 if (!did_port_rst) {
798 pp->do_port_rst = 1;
799 goto retry;
800 }
801
cc0680a5 802 ata_link_printk(link, KERN_ERR, "hardreset failed (%s)\n", reason);
ecc2e2b9 803 return -EIO;
489ff4c7
TH
804}
805
edb33667 806static inline void sil24_fill_sg(struct ata_queued_cmd *qc,
69ad185f 807 struct sil24_sge *sge)
edb33667 808{
972c26bd 809 struct scatterlist *sg;
3be6cbd7 810 struct sil24_sge *last_sge = NULL;
ff2aeb1e 811 unsigned int si;
edb33667 812
ff2aeb1e 813 for_each_sg(qc->sg, sg, qc->n_elem, si) {
edb33667
TH
814 sge->addr = cpu_to_le64(sg_dma_address(sg));
815 sge->cnt = cpu_to_le32(sg_dma_len(sg));
3be6cbd7
JG
816 sge->flags = 0;
817
818 last_sge = sge;
972c26bd 819 sge++;
edb33667 820 }
3be6cbd7 821
ff2aeb1e 822 last_sge->flags = cpu_to_le32(SGE_TRM);
edb33667
TH
823}
824
3454dc69
TH
825static int sil24_qc_defer(struct ata_queued_cmd *qc)
826{
827 struct ata_link *link = qc->dev->link;
828 struct ata_port *ap = link->ap;
829 u8 prot = qc->tf.protocol;
13cc546b
GG
830
831 /*
832 * There is a bug in the chip:
833 * Port LRAM Causes the PRB/SGT Data to be Corrupted
834 * If the host issues a read request for LRAM and SActive registers
835 * while active commands are available in the port, PRB/SGT data in
836 * the LRAM can become corrupted. This issue applies only when
837 * reading from, but not writing to, the LRAM.
838 *
839 * Therefore, reading LRAM when there is no particular error [and
840 * other commands may be outstanding] is prohibited.
841 *
842 * To avoid this bug there are two situations where a command must run
843 * exclusive of any other commands on the port:
844 *
845 * - ATAPI commands which check the sense data
846 * - Passthrough ATA commands which always have ATA_QCFLAG_RESULT_TF
847 * set.
848 *
849 */
405e66b3 850 int is_excl = (ata_is_atapi(prot) ||
13cc546b
GG
851 (qc->flags & ATA_QCFLAG_RESULT_TF));
852
3454dc69
TH
853 if (unlikely(ap->excl_link)) {
854 if (link == ap->excl_link) {
855 if (ap->nr_active_links)
856 return ATA_DEFER_PORT;
857 qc->flags |= ATA_QCFLAG_CLEAR_EXCL;
858 } else
859 return ATA_DEFER_PORT;
13cc546b 860 } else if (unlikely(is_excl)) {
3454dc69
TH
861 ap->excl_link = link;
862 if (ap->nr_active_links)
863 return ATA_DEFER_PORT;
864 qc->flags |= ATA_QCFLAG_CLEAR_EXCL;
865 }
866
867 return ata_std_qc_defer(qc);
868}
869
edb33667
TH
870static void sil24_qc_prep(struct ata_queued_cmd *qc)
871{
872 struct ata_port *ap = qc->ap;
873 struct sil24_port_priv *pp = ap->private_data;
aee10a03 874 union sil24_cmd_block *cb;
69ad185f
TH
875 struct sil24_prb *prb;
876 struct sil24_sge *sge;
bad28a37 877 u16 ctrl = 0;
edb33667 878
aee10a03
TH
879 cb = &pp->cmd_block[sil24_tag(qc->tag)];
880
405e66b3 881 if (!ata_is_atapi(qc->tf.protocol)) {
69ad185f
TH
882 prb = &cb->ata.prb;
883 sge = cb->ata.sge;
405e66b3 884 } else {
69ad185f
TH
885 prb = &cb->atapi.prb;
886 sge = cb->atapi.sge;
887 memset(cb->atapi.cdb, 0, 32);
6e7846e9 888 memcpy(cb->atapi.cdb, qc->cdb, qc->dev->cdb_len);
69ad185f 889
405e66b3 890 if (ata_is_data(qc->tf.protocol)) {
69ad185f 891 if (qc->tf.flags & ATA_TFLAG_WRITE)
bad28a37 892 ctrl = PRB_CTRL_PACKET_WRITE;
69ad185f 893 else
bad28a37
TH
894 ctrl = PRB_CTRL_PACKET_READ;
895 }
edb33667
TH
896 }
897
bad28a37 898 prb->ctrl = cpu_to_le16(ctrl);
3454dc69 899 ata_tf_to_fis(&qc->tf, qc->dev->link->pmp, 1, prb->fis);
edb33667
TH
900
901 if (qc->flags & ATA_QCFLAG_DMAMAP)
69ad185f 902 sil24_fill_sg(qc, sge);
edb33667
TH
903}
904
9a3d9eb0 905static unsigned int sil24_qc_issue(struct ata_queued_cmd *qc)
edb33667
TH
906{
907 struct ata_port *ap = qc->ap;
908 struct sil24_port_priv *pp = ap->private_data;
0d5ff566 909 void __iomem *port = ap->ioaddr.cmd_addr;
aee10a03
TH
910 unsigned int tag = sil24_tag(qc->tag);
911 dma_addr_t paddr;
912 void __iomem *activate;
edb33667 913
aee10a03
TH
914 paddr = pp->cmd_block_dma + tag * sizeof(*pp->cmd_block);
915 activate = port + PORT_CMD_ACTIVATE + tag * 8;
916
917 writel((u32)paddr, activate);
918 writel((u64)paddr >> 32, activate + 4);
26ec634c 919
edb33667
TH
920 return 0;
921}
922
3454dc69
TH
923static void sil24_pmp_attach(struct ata_port *ap)
924{
925 sil24_config_pmp(ap, 1);
926 sil24_init_port(ap);
927}
928
929static void sil24_pmp_detach(struct ata_port *ap)
930{
931 sil24_init_port(ap);
932 sil24_config_pmp(ap, 0);
933}
934
3454dc69
TH
935static int sil24_pmp_softreset(struct ata_link *link, unsigned int *class,
936 unsigned long deadline)
937{
938 return sil24_do_softreset(link, class, link->pmp, deadline);
939}
940
941static int sil24_pmp_hardreset(struct ata_link *link, unsigned int *class,
942 unsigned long deadline)
943{
944 int rc;
945
946 rc = sil24_init_port(link->ap);
947 if (rc) {
948 ata_link_printk(link, KERN_ERR,
949 "hardreset failed (port not ready)\n");
950 return rc;
951 }
952
953 return sata_pmp_std_hardreset(link, class, deadline);
954}
955
88ce7550 956static void sil24_freeze(struct ata_port *ap)
7d1ce682 957{
0d5ff566 958 void __iomem *port = ap->ioaddr.cmd_addr;
7d1ce682 959
88ce7550
TH
960 /* Port-wide IRQ mask in HOST_CTRL doesn't really work, clear
961 * PORT_IRQ_ENABLE instead.
962 */
963 writel(0xffff, port + PORT_IRQ_ENABLE_CLR);
7d1ce682
TH
964}
965
88ce7550 966static void sil24_thaw(struct ata_port *ap)
edb33667 967{
0d5ff566 968 void __iomem *port = ap->ioaddr.cmd_addr;
edb33667
TH
969 u32 tmp;
970
88ce7550
TH
971 /* clear IRQ */
972 tmp = readl(port + PORT_IRQ_STAT);
973 writel(tmp, port + PORT_IRQ_STAT);
edb33667 974
88ce7550
TH
975 /* turn IRQ back on */
976 writel(DEF_PORT_IRQ, port + PORT_IRQ_ENABLE_SET);
edb33667
TH
977}
978
88ce7550 979static void sil24_error_intr(struct ata_port *ap)
8746618d 980{
0d5ff566 981 void __iomem *port = ap->ioaddr.cmd_addr;
e59f0dad 982 struct sil24_port_priv *pp = ap->private_data;
3454dc69
TH
983 struct ata_queued_cmd *qc = NULL;
984 struct ata_link *link;
985 struct ata_eh_info *ehi;
986 int abort = 0, freeze = 0;
88ce7550 987 u32 irq_stat;
8746618d 988
88ce7550 989 /* on error, we need to clear IRQ explicitly */
8746618d 990 irq_stat = readl(port + PORT_IRQ_STAT);
88ce7550 991 writel(irq_stat, port + PORT_IRQ_STAT);
ad6e90f6 992
88ce7550 993 /* first, analyze and record host port events */
3454dc69
TH
994 link = &ap->link;
995 ehi = &link->eh_info;
88ce7550 996 ata_ehi_clear_desc(ehi);
ad6e90f6 997
88ce7550 998 ata_ehi_push_desc(ehi, "irq_stat 0x%08x", irq_stat);
8746618d 999
854c73a2 1000 if (irq_stat & PORT_IRQ_SDB_NOTIFY) {
854c73a2 1001 ata_ehi_push_desc(ehi, "SDB notify");
7d77b247 1002 sata_async_notification(ap);
854c73a2
TH
1003 }
1004
0542925b
TH
1005 if (irq_stat & (PORT_IRQ_PHYRDY_CHG | PORT_IRQ_DEV_XCHG)) {
1006 ata_ehi_hotplugged(ehi);
b64bbc39
TH
1007 ata_ehi_push_desc(ehi, "%s",
1008 irq_stat & PORT_IRQ_PHYRDY_CHG ?
1009 "PHY RDY changed" : "device exchanged");
88ce7550 1010 freeze = 1;
6a575fa9
TH
1011 }
1012
88ce7550
TH
1013 if (irq_stat & PORT_IRQ_UNK_FIS) {
1014 ehi->err_mask |= AC_ERR_HSM;
cf480626 1015 ehi->action |= ATA_EH_RESET;
b64bbc39 1016 ata_ehi_push_desc(ehi, "unknown FIS");
88ce7550
TH
1017 freeze = 1;
1018 }
1019
1020 /* deal with command error */
1021 if (irq_stat & PORT_IRQ_ERROR) {
1022 struct sil24_cerr_info *ci = NULL;
1023 unsigned int err_mask = 0, action = 0;
3454dc69
TH
1024 u32 context, cerr;
1025 int pmp;
1026
1027 abort = 1;
1028
1029 /* DMA Context Switch Failure in Port Multiplier Mode
1030 * errata. If we have active commands to 3 or more
1031 * devices, any error condition on active devices can
1032 * corrupt DMA context switching.
1033 */
1034 if (ap->nr_active_links >= 3) {
1035 ehi->err_mask |= AC_ERR_OTHER;
cf480626 1036 ehi->action |= ATA_EH_RESET;
3454dc69 1037 ata_ehi_push_desc(ehi, "PMP DMA CS errata");
23818034 1038 pp->do_port_rst = 1;
3454dc69
TH
1039 freeze = 1;
1040 }
1041
1042 /* find out the offending link and qc */
1043 if (ap->nr_pmp_links) {
1044 context = readl(port + PORT_CONTEXT);
1045 pmp = (context >> 5) & 0xf;
1046
1047 if (pmp < ap->nr_pmp_links) {
1048 link = &ap->pmp_link[pmp];
1049 ehi = &link->eh_info;
1050 qc = ata_qc_from_tag(ap, link->active_tag);
1051
1052 ata_ehi_clear_desc(ehi);
1053 ata_ehi_push_desc(ehi, "irq_stat 0x%08x",
1054 irq_stat);
1055 } else {
1056 err_mask |= AC_ERR_HSM;
cf480626 1057 action |= ATA_EH_RESET;
3454dc69
TH
1058 freeze = 1;
1059 }
1060 } else
1061 qc = ata_qc_from_tag(ap, link->active_tag);
88ce7550
TH
1062
1063 /* analyze CMD_ERR */
1064 cerr = readl(port + PORT_CMD_ERR);
1065 if (cerr < ARRAY_SIZE(sil24_cerr_db))
1066 ci = &sil24_cerr_db[cerr];
1067
1068 if (ci && ci->desc) {
1069 err_mask |= ci->err_mask;
1070 action |= ci->action;
cf480626 1071 if (action & ATA_EH_RESET)
c2e14f11 1072 freeze = 1;
b64bbc39 1073 ata_ehi_push_desc(ehi, "%s", ci->desc);
88ce7550
TH
1074 } else {
1075 err_mask |= AC_ERR_OTHER;
cf480626 1076 action |= ATA_EH_RESET;
c2e14f11 1077 freeze = 1;
b64bbc39 1078 ata_ehi_push_desc(ehi, "unknown command error %d",
88ce7550
TH
1079 cerr);
1080 }
1081
1082 /* record error info */
88ce7550 1083 if (qc) {
e59f0dad 1084 sil24_read_tf(ap, qc->tag, &pp->tf);
88ce7550
TH
1085 qc->err_mask |= err_mask;
1086 } else
1087 ehi->err_mask |= err_mask;
1088
1089 ehi->action |= action;
3454dc69
TH
1090
1091 /* if PMP, resume */
1092 if (ap->nr_pmp_links)
1093 writel(PORT_CS_PMP_RESUME, port + PORT_CTRL_STAT);
a22e2eb0 1094 }
88ce7550
TH
1095
1096 /* freeze or abort */
1097 if (freeze)
1098 ata_port_freeze(ap);
3454dc69
TH
1099 else if (abort) {
1100 if (qc)
1101 ata_link_abort(qc->dev->link);
1102 else
1103 ata_port_abort(ap);
1104 }
8746618d
TH
1105}
1106
aee10a03
TH
1107static void sil24_finish_qc(struct ata_queued_cmd *qc)
1108{
e59f0dad
TH
1109 struct ata_port *ap = qc->ap;
1110 struct sil24_port_priv *pp = ap->private_data;
1111
aee10a03 1112 if (qc->flags & ATA_QCFLAG_RESULT_TF)
e59f0dad 1113 sil24_read_tf(ap, qc->tag, &pp->tf);
aee10a03
TH
1114}
1115
edb33667
TH
1116static inline void sil24_host_intr(struct ata_port *ap)
1117{
0d5ff566 1118 void __iomem *port = ap->ioaddr.cmd_addr;
aee10a03
TH
1119 u32 slot_stat, qc_active;
1120 int rc;
edb33667 1121
228f47b9
TH
1122 /* If PCIX_IRQ_WOC, there's an inherent race window between
1123 * clearing IRQ pending status and reading PORT_SLOT_STAT
1124 * which may cause spurious interrupts afterwards. This is
1125 * unavoidable and much better than losing interrupts which
1126 * happens if IRQ pending is cleared after reading
1127 * PORT_SLOT_STAT.
1128 */
1129 if (ap->flags & SIL24_FLAG_PCIX_IRQ_WOC)
1130 writel(PORT_IRQ_COMPLETE, port + PORT_IRQ_STAT);
1131
edb33667 1132 slot_stat = readl(port + PORT_SLOT_STAT);
37024e8e 1133
88ce7550
TH
1134 if (unlikely(slot_stat & HOST_SSTAT_ATTN)) {
1135 sil24_error_intr(ap);
1136 return;
1137 }
1138
aee10a03
TH
1139 qc_active = slot_stat & ~HOST_SSTAT_ATTN;
1140 rc = ata_qc_complete_multiple(ap, qc_active, sil24_finish_qc);
1141 if (rc > 0)
1142 return;
1143 if (rc < 0) {
9af5c9c9 1144 struct ata_eh_info *ehi = &ap->link.eh_info;
aee10a03 1145 ehi->err_mask |= AC_ERR_HSM;
cf480626 1146 ehi->action |= ATA_EH_RESET;
aee10a03 1147 ata_port_freeze(ap);
88ce7550
TH
1148 return;
1149 }
1150
228f47b9
TH
1151 /* spurious interrupts are expected if PCIX_IRQ_WOC */
1152 if (!(ap->flags & SIL24_FLAG_PCIX_IRQ_WOC) && ata_ratelimit())
88ce7550 1153 ata_port_printk(ap, KERN_INFO, "spurious interrupt "
aee10a03 1154 "(slot_stat 0x%x active_tag %d sactive 0x%x)\n",
9af5c9c9 1155 slot_stat, ap->link.active_tag, ap->link.sactive);
edb33667
TH
1156}
1157
7d12e780 1158static irqreturn_t sil24_interrupt(int irq, void *dev_instance)
edb33667 1159{
cca3974e 1160 struct ata_host *host = dev_instance;
0d5ff566 1161 void __iomem *host_base = host->iomap[SIL24_HOST_BAR];
edb33667
TH
1162 unsigned handled = 0;
1163 u32 status;
1164 int i;
1165
0d5ff566 1166 status = readl(host_base + HOST_IRQ_STAT);
edb33667 1167
06460aea
TH
1168 if (status == 0xffffffff) {
1169 printk(KERN_ERR DRV_NAME ": IRQ status == 0xffffffff, "
1170 "PCI fault or device removal?\n");
1171 goto out;
1172 }
1173
edb33667
TH
1174 if (!(status & IRQ_STAT_4PORTS))
1175 goto out;
1176
cca3974e 1177 spin_lock(&host->lock);
edb33667 1178
cca3974e 1179 for (i = 0; i < host->n_ports; i++)
edb33667 1180 if (status & (1 << i)) {
cca3974e 1181 struct ata_port *ap = host->ports[i];
198e0fed 1182 if (ap && !(ap->flags & ATA_FLAG_DISABLED)) {
825cd6dd 1183 sil24_host_intr(ap);
3cc4571c
TH
1184 handled++;
1185 } else
1186 printk(KERN_ERR DRV_NAME
1187 ": interrupt from disabled port %d\n", i);
edb33667
TH
1188 }
1189
cca3974e 1190 spin_unlock(&host->lock);
edb33667
TH
1191 out:
1192 return IRQ_RETVAL(handled);
1193}
1194
88ce7550
TH
1195static void sil24_error_handler(struct ata_port *ap)
1196{
23818034
TH
1197 struct sil24_port_priv *pp = ap->private_data;
1198
3454dc69 1199 if (sil24_init_port(ap))
88ce7550 1200 ata_eh_freeze_port(ap);
88ce7550
TH
1201
1202 /* perform recovery */
3454dc69
TH
1203 sata_pmp_do_eh(ap, ata_std_prereset, sil24_softreset, sil24_hardreset,
1204 ata_std_postreset, sata_pmp_std_prereset,
1205 sil24_pmp_softreset, sil24_pmp_hardreset,
1206 sata_pmp_std_postreset);
23818034
TH
1207
1208 pp->do_port_rst = 0;
88ce7550
TH
1209}
1210
1211static void sil24_post_internal_cmd(struct ata_queued_cmd *qc)
1212{
1213 struct ata_port *ap = qc->ap;
1214
88ce7550 1215 /* make DMA engine forget about the failed command */
3454dc69
TH
1216 if ((qc->flags & ATA_QCFLAG_FAILED) && sil24_init_port(ap))
1217 ata_eh_freeze_port(ap);
88ce7550
TH
1218}
1219
edb33667
TH
1220static int sil24_port_start(struct ata_port *ap)
1221{
cca3974e 1222 struct device *dev = ap->host->dev;
edb33667 1223 struct sil24_port_priv *pp;
69ad185f 1224 union sil24_cmd_block *cb;
aee10a03 1225 size_t cb_size = sizeof(*cb) * SIL24_MAX_CMDS;
edb33667
TH
1226 dma_addr_t cb_dma;
1227
24dc5f33 1228 pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
edb33667 1229 if (!pp)
24dc5f33 1230 return -ENOMEM;
edb33667 1231
6a575fa9
TH
1232 pp->tf.command = ATA_DRDY;
1233
24dc5f33 1234 cb = dmam_alloc_coherent(dev, cb_size, &cb_dma, GFP_KERNEL);
6037d6bb 1235 if (!cb)
24dc5f33 1236 return -ENOMEM;
edb33667
TH
1237 memset(cb, 0, cb_size);
1238
edb33667
TH
1239 pp->cmd_block = cb;
1240 pp->cmd_block_dma = cb_dma;
1241
1242 ap->private_data = pp;
1243
1244 return 0;
edb33667
TH
1245}
1246
4447d351 1247static void sil24_init_controller(struct ata_host *host)
2a41a610 1248{
4447d351 1249 void __iomem *host_base = host->iomap[SIL24_HOST_BAR];
2a41a610
TH
1250 u32 tmp;
1251 int i;
1252
1253 /* GPIO off */
1254 writel(0, host_base + HOST_FLASH_CMD);
1255
1256 /* clear global reset & mask interrupts during initialization */
1257 writel(0, host_base + HOST_CTRL);
1258
1259 /* init ports */
4447d351 1260 for (i = 0; i < host->n_ports; i++) {
23818034
TH
1261 struct ata_port *ap = host->ports[i];
1262 void __iomem *port = ap->ioaddr.cmd_addr;
2a41a610
TH
1263
1264 /* Initial PHY setting */
1265 writel(0x20c, port + PORT_PHY_CFG);
1266
1267 /* Clear port RST */
1268 tmp = readl(port + PORT_CTRL_STAT);
1269 if (tmp & PORT_CS_PORT_RST) {
1270 writel(PORT_CS_PORT_RST, port + PORT_CTRL_CLR);
1271 tmp = ata_wait_register(port + PORT_CTRL_STAT,
1272 PORT_CS_PORT_RST,
1273 PORT_CS_PORT_RST, 10, 100);
1274 if (tmp & PORT_CS_PORT_RST)
4447d351 1275 dev_printk(KERN_ERR, host->dev,
5796d1c4 1276 "failed to clear port RST\n");
2a41a610
TH
1277 }
1278
23818034
TH
1279 /* configure port */
1280 sil24_config_port(ap);
2a41a610
TH
1281 }
1282
1283 /* Turn on interrupts */
1284 writel(IRQ_STAT_4PORTS, host_base + HOST_CTRL);
1285}
1286
edb33667
TH
1287static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
1288{
93e2618e 1289 extern int __MARKER__sil24_cmd_block_is_sized_wrongly;
5796d1c4 1290 static int printed_version;
4447d351
TH
1291 struct ata_port_info pi = sil24_port_info[ent->driver_data];
1292 const struct ata_port_info *ppi[] = { &pi, NULL };
1293 void __iomem * const *iomap;
1294 struct ata_host *host;
edb33667 1295 int i, rc;
37024e8e 1296 u32 tmp;
edb33667 1297
93e2618e
TH
1298 /* cause link error if sil24_cmd_block is sized wrongly */
1299 if (sizeof(union sil24_cmd_block) != PAGE_SIZE)
1300 __MARKER__sil24_cmd_block_is_sized_wrongly = 1;
1301
edb33667 1302 if (!printed_version++)
a9524a76 1303 dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
edb33667 1304
4447d351 1305 /* acquire resources */
24dc5f33 1306 rc = pcim_enable_device(pdev);
edb33667
TH
1307 if (rc)
1308 return rc;
1309
0d5ff566
TH
1310 rc = pcim_iomap_regions(pdev,
1311 (1 << SIL24_HOST_BAR) | (1 << SIL24_PORT_BAR),
1312 DRV_NAME);
edb33667 1313 if (rc)
24dc5f33 1314 return rc;
4447d351 1315 iomap = pcim_iomap_table(pdev);
edb33667 1316
4447d351
TH
1317 /* apply workaround for completion IRQ loss on PCI-X errata */
1318 if (pi.flags & SIL24_FLAG_PCIX_IRQ_WOC) {
1319 tmp = readl(iomap[SIL24_HOST_BAR] + HOST_CTRL);
1320 if (tmp & (HOST_CTRL_TRDY | HOST_CTRL_STOP | HOST_CTRL_DEVSEL))
1321 dev_printk(KERN_INFO, &pdev->dev,
1322 "Applying completion IRQ loss on PCI-X "
1323 "errata fix\n");
1324 else
1325 pi.flags &= ~SIL24_FLAG_PCIX_IRQ_WOC;
1326 }
edb33667 1327
4447d351
TH
1328 /* allocate and fill host */
1329 host = ata_host_alloc_pinfo(&pdev->dev, ppi,
1330 SIL24_FLAG2NPORTS(ppi[0]->flags));
1331 if (!host)
1332 return -ENOMEM;
1333 host->iomap = iomap;
edb33667 1334
4447d351 1335 for (i = 0; i < host->n_ports; i++) {
cbcdd875
TH
1336 struct ata_port *ap = host->ports[i];
1337 size_t offset = ap->port_no * PORT_REGS_SIZE;
1338 void __iomem *port = iomap[SIL24_PORT_BAR] + offset;
edb33667 1339
4447d351
TH
1340 host->ports[i]->ioaddr.cmd_addr = port;
1341 host->ports[i]->ioaddr.scr_addr = port + PORT_SCONTROL;
edb33667 1342
cbcdd875
TH
1343 ata_port_pbar_desc(ap, SIL24_HOST_BAR, -1, "host");
1344 ata_port_pbar_desc(ap, SIL24_PORT_BAR, offset, "port");
4447d351 1345 }
edb33667 1346
4447d351 1347 /* configure and activate the device */
26ec634c
TH
1348 if (!pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
1349 rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
1350 if (rc) {
1351 rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
1352 if (rc) {
1353 dev_printk(KERN_ERR, &pdev->dev,
1354 "64-bit DMA enable failed\n");
24dc5f33 1355 return rc;
26ec634c
TH
1356 }
1357 }
1358 } else {
1359 rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
1360 if (rc) {
1361 dev_printk(KERN_ERR, &pdev->dev,
1362 "32-bit DMA enable failed\n");
24dc5f33 1363 return rc;
26ec634c
TH
1364 }
1365 rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
1366 if (rc) {
1367 dev_printk(KERN_ERR, &pdev->dev,
1368 "32-bit consistent DMA enable failed\n");
24dc5f33 1369 return rc;
26ec634c 1370 }
edb33667
TH
1371 }
1372
4447d351 1373 sil24_init_controller(host);
edb33667
TH
1374
1375 pci_set_master(pdev);
4447d351
TH
1376 return ata_host_activate(host, pdev->irq, sil24_interrupt, IRQF_SHARED,
1377 &sil24_sht);
edb33667
TH
1378}
1379
281d426c 1380#ifdef CONFIG_PM
d2298dca
TH
1381static int sil24_pci_device_resume(struct pci_dev *pdev)
1382{
cca3974e 1383 struct ata_host *host = dev_get_drvdata(&pdev->dev);
0d5ff566 1384 void __iomem *host_base = host->iomap[SIL24_HOST_BAR];
553c4aa6 1385 int rc;
d2298dca 1386
553c4aa6
TH
1387 rc = ata_pci_device_do_resume(pdev);
1388 if (rc)
1389 return rc;
d2298dca
TH
1390
1391 if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND)
0d5ff566 1392 writel(HOST_CTRL_GLOBAL_RST, host_base + HOST_CTRL);
d2298dca 1393
4447d351 1394 sil24_init_controller(host);
d2298dca 1395
cca3974e 1396 ata_host_resume(host);
d2298dca
TH
1397
1398 return 0;
1399}
3454dc69
TH
1400
1401static int sil24_port_resume(struct ata_port *ap)
1402{
1403 sil24_config_pmp(ap, ap->nr_pmp_links);
1404 return 0;
1405}
281d426c 1406#endif
d2298dca 1407
edb33667
TH
1408static int __init sil24_init(void)
1409{
b7887196 1410 return pci_register_driver(&sil24_pci_driver);
edb33667
TH
1411}
1412
1413static void __exit sil24_exit(void)
1414{
1415 pci_unregister_driver(&sil24_pci_driver);
1416}
1417
1418MODULE_AUTHOR("Tejun Heo");
1419MODULE_DESCRIPTION("Silicon Image 3124/3132 SATA low-level driver");
1420MODULE_LICENSE("GPL");
1421MODULE_DEVICE_TABLE(pci, sil24_pci_tbl);
1422
1423module_init(sil24_init);
1424module_exit(sil24_exit);