]> bbs.cooldavid.org Git - net-next-2.6.git/blame - arch/x86/mach-voyager/voyager_smp.c
kernel/cpu.c: create a CPU_STARTING cpu_chain notifier
[net-next-2.6.git] / arch / x86 / mach-voyager / voyager_smp.c
CommitLineData
1da177e4
LT
1/* -*- mode: c; c-basic-offset: 8 -*- */
2
3/* Copyright (C) 1999,2001
4 *
5 * Author: J.E.J.Bottomley@HansenPartnership.com
6 *
1da177e4
LT
7 * This file provides all the same external entries as smp.c but uses
8 * the voyager hal to provide the functionality
9 */
153f8057 10#include <linux/module.h>
1da177e4
LT
11#include <linux/mm.h>
12#include <linux/kernel_stat.h>
13#include <linux/delay.h>
14#include <linux/mc146818rtc.h>
15#include <linux/cache.h>
16#include <linux/interrupt.h>
1da177e4
LT
17#include <linux/init.h>
18#include <linux/kernel.h>
19#include <linux/bootmem.h>
20#include <linux/completion.h>
21#include <asm/desc.h>
22#include <asm/voyager.h>
23#include <asm/vic.h>
24#include <asm/mtrr.h>
25#include <asm/pgalloc.h>
26#include <asm/tlbflush.h>
27#include <asm/arch_hooks.h>
e44b7b75 28#include <asm/trampoline.h>
1da177e4 29
1da177e4 30/* TLB state -- visible externally, indexed physically */
0cca1ca6 31DEFINE_PER_CPU_SHARED_ALIGNED(struct tlb_state, cpu_tlbstate) = { &init_mm, 0 };
1da177e4
LT
32
33/* CPU IRQ affinity -- set to all ones initially */
a4ec1eff
IM
34static unsigned long cpu_irq_affinity[NR_CPUS] __cacheline_aligned =
35 {[0 ... NR_CPUS-1] = ~0UL };
1da177e4
LT
36
37/* per CPU data structure (for /proc/cpuinfo et al), visible externally
38 * indexed physically */
0cca1ca6 39DEFINE_PER_CPU_SHARED_ALIGNED(struct cpuinfo_x86, cpu_info);
92cb7612 40EXPORT_PER_CPU_SYMBOL(cpu_info);
1da177e4
LT
41
42/* physical ID of the CPU used to boot the system */
43unsigned char boot_cpu_id;
44
45/* The memory line addresses for the Quad CPIs */
46struct voyager_qic_cpi *voyager_quad_cpi_addr[NR_CPUS] __cacheline_aligned;
47
48/* The masks for the Extended VIC processors, filled in by cat_init */
49__u32 voyager_extended_vic_processors = 0;
50
51/* Masks for the extended Quad processors which cannot be VIC booted */
52__u32 voyager_allowed_boot_processors = 0;
53
54/* The mask for the Quad Processors (both extended and non-extended) */
55__u32 voyager_quad_processors = 0;
56
57/* Total count of live CPUs, used in process.c to display
58 * the CPU information and in irq.c for the per CPU irq
59 * activity count. Finally exported by i386_ksyms.c */
60static int voyager_extended_cpus = 1;
61
1da177e4
LT
62/* Used for the invalidate map that's also checked in the spinlock */
63static volatile unsigned long smp_invalidate_needed;
64
65/* Bitmask of currently online CPUs - used by setup.c for
66 /proc/cpuinfo, visible externally but still physical */
67cpumask_t cpu_online_map = CPU_MASK_NONE;
153f8057 68EXPORT_SYMBOL(cpu_online_map);
1da177e4
LT
69
70/* Bitmask of CPUs present in the system - exported by i386_syms.c, used
71 * by scheduler but indexed physically */
72cpumask_t phys_cpu_present_map = CPU_MASK_NONE;
73
1da177e4
LT
74/* The internal functions */
75static void send_CPI(__u32 cpuset, __u8 cpi);
76static void ack_CPI(__u8 cpi);
77static int ack_QIC_CPI(__u8 cpi);
78static void ack_special_QIC_CPI(__u8 cpi);
79static void ack_VIC_CPI(__u8 cpi);
80static void send_CPI_allbutself(__u8 cpi);
c771746e
JB
81static void mask_vic_irq(unsigned int irq);
82static void unmask_vic_irq(unsigned int irq);
1da177e4
LT
83static unsigned int startup_vic_irq(unsigned int irq);
84static void enable_local_vic_irq(unsigned int irq);
85static void disable_local_vic_irq(unsigned int irq);
86static void before_handle_vic_irq(unsigned int irq);
87static void after_handle_vic_irq(unsigned int irq);
88static void set_vic_irq_affinity(unsigned int irq, cpumask_t mask);
89static void ack_vic_irq(unsigned int irq);
90static void vic_enable_cpi(void);
91static void do_boot_cpu(__u8 cpuid);
92static void do_quad_bootstrap(void);
1da177e4
LT
93
94int hard_smp_processor_id(void);
2654c08c 95int safe_smp_processor_id(void);
1da177e4
LT
96
97/* Inline functions */
a4ec1eff 98static inline void send_one_QIC_CPI(__u8 cpu, __u8 cpi)
1da177e4
LT
99{
100 voyager_quad_cpi_addr[cpu]->qic_cpi[cpi].cpi =
a4ec1eff 101 (smp_processor_id() << 16) + cpi;
1da177e4
LT
102}
103
a4ec1eff 104static inline void send_QIC_CPI(__u32 cpuset, __u8 cpi)
1da177e4
LT
105{
106 int cpu;
107
108 for_each_online_cpu(cpu) {
a4ec1eff 109 if (cpuset & (1 << cpu)) {
1da177e4 110#ifdef VOYAGER_DEBUG
7c04e64a 111 if (!cpu_online(cpu))
a4ec1eff
IM
112 VDEBUG(("CPU%d sending cpi %d to CPU%d not in "
113 "cpu_online_map\n",
114 hard_smp_processor_id(), cpi, cpu));
1da177e4
LT
115#endif
116 send_one_QIC_CPI(cpu, cpi - QIC_CPI_OFFSET);
117 }
118 }
119}
120
a4ec1eff 121static inline void wrapper_smp_local_timer_interrupt(void)
6431e6a2
DH
122{
123 irq_enter();
7d12e780 124 smp_local_timer_interrupt();
6431e6a2
DH
125 irq_exit();
126}
127
a4ec1eff 128static inline void send_one_CPI(__u8 cpu, __u8 cpi)
1da177e4 129{
a4ec1eff 130 if (voyager_quad_processors & (1 << cpu))
1da177e4
LT
131 send_one_QIC_CPI(cpu, cpi - QIC_CPI_OFFSET);
132 else
a4ec1eff 133 send_CPI(1 << cpu, cpi);
1da177e4
LT
134}
135
a4ec1eff 136static inline void send_CPI_allbutself(__u8 cpi)
1da177e4
LT
137{
138 __u8 cpu = smp_processor_id();
139 __u32 mask = cpus_addr(cpu_online_map)[0] & ~(1 << cpu);
140 send_CPI(mask, cpi);
141}
142
a4ec1eff 143static inline int is_cpu_quad(void)
1da177e4
LT
144{
145 __u8 cpumask = inb(VIC_PROC_WHO_AM_I);
146 return ((cpumask & QUAD_IDENTIFIER) == QUAD_IDENTIFIER);
147}
148
a4ec1eff 149static inline int is_cpu_extended(void)
1da177e4
LT
150{
151 __u8 cpu = hard_smp_processor_id();
152
a4ec1eff 153 return (voyager_extended_vic_processors & (1 << cpu));
1da177e4
LT
154}
155
a4ec1eff 156static inline int is_cpu_vic_boot(void)
1da177e4
LT
157{
158 __u8 cpu = hard_smp_processor_id();
159
a4ec1eff
IM
160 return (voyager_extended_vic_processors
161 & voyager_allowed_boot_processors & (1 << cpu));
1da177e4
LT
162}
163
a4ec1eff 164static inline void ack_CPI(__u8 cpi)
1da177e4 165{
a4ec1eff 166 switch (cpi) {
1da177e4 167 case VIC_CPU_BOOT_CPI:
a4ec1eff 168 if (is_cpu_quad() && !is_cpu_vic_boot())
1da177e4
LT
169 ack_QIC_CPI(cpi);
170 else
171 ack_VIC_CPI(cpi);
172 break;
173 case VIC_SYS_INT:
a4ec1eff 174 case VIC_CMN_INT:
1da177e4
LT
175 /* These are slightly strange. Even on the Quad card,
176 * They are vectored as VIC CPIs */
a4ec1eff 177 if (is_cpu_quad())
1da177e4
LT
178 ack_special_QIC_CPI(cpi);
179 else
180 ack_VIC_CPI(cpi);
181 break;
182 default:
183 printk("VOYAGER ERROR: CPI%d is in common CPI code\n", cpi);
184 break;
185 }
186}
187
188/* local variables */
189
190/* The VIC IRQ descriptors -- these look almost identical to the
191 * 8259 IRQs except that masks and things must be kept per processor
192 */
c771746e 193static struct irq_chip vic_chip = {
a4ec1eff
IM
194 .name = "VIC",
195 .startup = startup_vic_irq,
196 .mask = mask_vic_irq,
197 .unmask = unmask_vic_irq,
198 .set_affinity = set_vic_irq_affinity,
1da177e4
LT
199};
200
201/* used to count up as CPUs are brought on line (starts at 0) */
202static int cpucount = 0;
203
1da177e4
LT
204/* The per cpu profile stuff - used in smp_local_timer_interrupt */
205static DEFINE_PER_CPU(int, prof_multiplier) = 1;
206static DEFINE_PER_CPU(int, prof_old_multiplier) = 1;
a4ec1eff 207static DEFINE_PER_CPU(int, prof_counter) = 1;
1da177e4
LT
208
209/* the map used to check if a CPU has booted */
210static __u32 cpu_booted_map;
211
212/* the synchronize flag used to hold all secondary CPUs spinning in
213 * a tight loop until the boot sequence is ready for them */
214static cpumask_t smp_commenced_mask = CPU_MASK_NONE;
215
216/* This is for the new dynamic CPU boot code */
217cpumask_t cpu_callin_map = CPU_MASK_NONE;
218cpumask_t cpu_callout_map = CPU_MASK_NONE;
7a8ef1cb 219cpumask_t cpu_possible_map = CPU_MASK_NONE;
4ad8d383 220EXPORT_SYMBOL(cpu_possible_map);
1da177e4
LT
221
222/* The per processor IRQ masks (these are usually kept in sync) */
223static __u16 vic_irq_mask[NR_CPUS] __cacheline_aligned;
224
225/* the list of IRQs to be enabled by the VIC_ENABLE_IRQ_CPI */
226static __u16 vic_irq_enable_mask[NR_CPUS] __cacheline_aligned = { 0 };
227
228/* Lock for enable/disable of VIC interrupts */
a4ec1eff 229static __cacheline_aligned DEFINE_SPINLOCK(vic_irq_lock);
1da177e4 230
a4ec1eff 231/* The boot processor is correctly set up in PC mode when it
1da177e4
LT
232 * comes up, but the secondaries need their master/slave 8259
233 * pairs initializing correctly */
234
235/* Interrupt counters (per cpu) and total - used to try to
236 * even up the interrupt handling routines */
237static long vic_intr_total = 0;
238static long vic_intr_count[NR_CPUS] __cacheline_aligned = { 0 };
239static unsigned long vic_tick[NR_CPUS] __cacheline_aligned = { 0 };
240
241/* Since we can only use CPI0, we fake all the other CPIs */
242static unsigned long vic_cpi_mailbox[NR_CPUS] __cacheline_aligned;
243
244/* debugging routine to read the isr of the cpu's pic */
a4ec1eff 245static inline __u16 vic_read_isr(void)
1da177e4
LT
246{
247 __u16 isr;
248
249 outb(0x0b, 0xa0);
250 isr = inb(0xa0) << 8;
251 outb(0x0b, 0x20);
252 isr |= inb(0x20);
253
254 return isr;
255}
256
a4ec1eff 257static __init void qic_setup(void)
1da177e4 258{
a4ec1eff 259 if (!is_cpu_quad()) {
1da177e4
LT
260 /* not a quad, no setup */
261 return;
262 }
263 outb(QIC_DEFAULT_MASK0, QIC_MASK_REGISTER0);
264 outb(QIC_CPI_ENABLE, QIC_MASK_REGISTER1);
a4ec1eff
IM
265
266 if (is_cpu_extended()) {
1da177e4
LT
267 /* the QIC duplicate of the VIC base register */
268 outb(VIC_DEFAULT_CPI_BASE, QIC_VIC_CPI_BASE_REGISTER);
269 outb(QIC_DEFAULT_CPI_BASE, QIC_CPI_BASE_REGISTER);
270
271 /* FIXME: should set up the QIC timer and memory parity
272 * error vectors here */
273 }
274}
275
a4ec1eff 276static __init void vic_setup_pic(void)
1da177e4
LT
277{
278 outb(1, VIC_REDIRECT_REGISTER_1);
279 /* clear the claim registers for dynamic routing */
280 outb(0, VIC_CLAIM_REGISTER_0);
281 outb(0, VIC_CLAIM_REGISTER_1);
282
283 outb(0, VIC_PRIORITY_REGISTER);
284 /* Set the Primary and Secondary Microchannel vector
285 * bases to be the same as the ordinary interrupts
286 *
287 * FIXME: This would be more efficient using separate
288 * vectors. */
289 outb(FIRST_EXTERNAL_VECTOR, VIC_PRIMARY_MC_BASE);
290 outb(FIRST_EXTERNAL_VECTOR, VIC_SECONDARY_MC_BASE);
291 /* Now initiallise the master PIC belonging to this CPU by
292 * sending the four ICWs */
293
294 /* ICW1: level triggered, ICW4 needed */
295 outb(0x19, 0x20);
296
297 /* ICW2: vector base */
298 outb(FIRST_EXTERNAL_VECTOR, 0x21);
299
300 /* ICW3: slave at line 2 */
301 outb(0x04, 0x21);
302
303 /* ICW4: 8086 mode */
304 outb(0x01, 0x21);
305
306 /* now the same for the slave PIC */
307
308 /* ICW1: level trigger, ICW4 needed */
309 outb(0x19, 0xA0);
310
311 /* ICW2: slave vector base */
312 outb(FIRST_EXTERNAL_VECTOR + 8, 0xA1);
a4ec1eff 313
1da177e4
LT
314 /* ICW3: slave ID */
315 outb(0x02, 0xA1);
316
317 /* ICW4: 8086 mode */
318 outb(0x01, 0xA1);
319}
320
a4ec1eff 321static void do_quad_bootstrap(void)
1da177e4 322{
a4ec1eff 323 if (is_cpu_quad() && is_cpu_vic_boot()) {
1da177e4
LT
324 int i;
325 unsigned long flags;
326 __u8 cpuid = hard_smp_processor_id();
327
328 local_irq_save(flags);
329
a4ec1eff 330 for (i = 0; i < 4; i++) {
1da177e4 331 /* FIXME: this would be >>3 &0x7 on the 32 way */
a4ec1eff 332 if (((cpuid >> 2) & 0x03) == i)
1da177e4
LT
333 /* don't lower our own mask! */
334 continue;
335
336 /* masquerade as local Quad CPU */
337 outb(QIC_CPUID_ENABLE | i, QIC_PROCESSOR_ID);
338 /* enable the startup CPI */
339 outb(QIC_BOOT_CPI_MASK, QIC_MASK_REGISTER1);
340 /* restore cpu id */
341 outb(0, QIC_PROCESSOR_ID);
342 }
343 local_irq_restore(flags);
344 }
345}
346
1da177e4
LT
347/* Set up all the basic stuff: read the SMP config and make all the
348 * SMP information reflect only the boot cpu. All others will be
349 * brought on-line later. */
a4ec1eff 350void __init find_smp_config(void)
1da177e4
LT
351{
352 int i;
353
354 boot_cpu_id = hard_smp_processor_id();
355
356 printk("VOYAGER SMP: Boot cpu is %d\n", boot_cpu_id);
357
358 /* initialize the CPU structures (moved from smp_boot_cpus) */
a4ec1eff 359 for (i = 0; i < NR_CPUS; i++) {
1da177e4
LT
360 cpu_irq_affinity[i] = ~0;
361 }
362 cpu_online_map = cpumask_of_cpu(boot_cpu_id);
363
364 /* The boot CPU must be extended */
a4ec1eff 365 voyager_extended_vic_processors = 1 << boot_cpu_id;
27b46d76 366 /* initially, all of the first 8 CPUs can boot */
1da177e4
LT
367 voyager_allowed_boot_processors = 0xff;
368 /* set up everything for just this CPU, we can alter
369 * this as we start the other CPUs later */
370 /* now get the CPU disposition from the extended CMOS */
a4ec1eff
IM
371 cpus_addr(phys_cpu_present_map)[0] =
372 voyager_extended_cmos_read(VOYAGER_PROCESSOR_PRESENT_MASK);
373 cpus_addr(phys_cpu_present_map)[0] |=
374 voyager_extended_cmos_read(VOYAGER_PROCESSOR_PRESENT_MASK + 1) << 8;
375 cpus_addr(phys_cpu_present_map)[0] |=
376 voyager_extended_cmos_read(VOYAGER_PROCESSOR_PRESENT_MASK +
377 2) << 16;
378 cpus_addr(phys_cpu_present_map)[0] |=
379 voyager_extended_cmos_read(VOYAGER_PROCESSOR_PRESENT_MASK +
380 3) << 24;
f68a106f 381 cpu_possible_map = phys_cpu_present_map;
a4ec1eff
IM
382 printk("VOYAGER SMP: phys_cpu_present_map = 0x%lx\n",
383 cpus_addr(phys_cpu_present_map)[0]);
1da177e4
LT
384 /* Here we set up the VIC to enable SMP */
385 /* enable the CPIs by writing the base vector to their register */
386 outb(VIC_DEFAULT_CPI_BASE, VIC_CPI_BASE_REGISTER);
387 outb(1, VIC_REDIRECT_REGISTER_1);
388 /* set the claim registers for static routing --- Boot CPU gets
389 * all interrupts untill all other CPUs started */
390 outb(0xff, VIC_CLAIM_REGISTER_0);
391 outb(0xff, VIC_CLAIM_REGISTER_1);
392 /* Set the Primary and Secondary Microchannel vector
393 * bases to be the same as the ordinary interrupts
394 *
395 * FIXME: This would be more efficient using separate
396 * vectors. */
397 outb(FIRST_EXTERNAL_VECTOR, VIC_PRIMARY_MC_BASE);
398 outb(FIRST_EXTERNAL_VECTOR, VIC_SECONDARY_MC_BASE);
399
400 /* Finally tell the firmware that we're driving */
401 outb(inb(VOYAGER_SUS_IN_CONTROL_PORT) | VOYAGER_IN_CONTROL_FLAG,
402 VOYAGER_SUS_IN_CONTROL_PORT);
403
404 current_thread_info()->cpu = boot_cpu_id;
6a3ee3d5 405 x86_write_percpu(cpu_number, boot_cpu_id);
1da177e4
LT
406}
407
408/*
409 * The bootstrap kernel entry code has set these up. Save them
410 * for a given CPU, id is physical */
a4ec1eff 411void __init smp_store_cpu_info(int id)
1da177e4 412{
92cb7612 413 struct cpuinfo_x86 *c = &cpu_data(id);
1da177e4
LT
414
415 *c = boot_cpu_data;
416
6a3ee3d5 417 identify_secondary_cpu(c);
1da177e4
LT
418}
419
1da177e4 420/* Routine initially called when a non-boot CPU is brought online */
a4ec1eff 421static void __init start_secondary(void *unused)
1da177e4
LT
422{
423 __u8 cpuid = hard_smp_processor_id();
1da177e4 424
6a3ee3d5 425 cpu_init();
1da177e4
LT
426
427 /* OK, we're in the routine */
428 ack_CPI(VIC_CPU_BOOT_CPI);
429
430 /* setup the 8259 master slave pair belonging to this CPU ---
a4ec1eff
IM
431 * we won't actually receive any until the boot CPU
432 * relinquishes it's static routing mask */
1da177e4
LT
433 vic_setup_pic();
434
435 qic_setup();
436
a4ec1eff 437 if (is_cpu_quad() && !is_cpu_vic_boot()) {
1da177e4
LT
438 /* clear the boot CPI */
439 __u8 dummy;
440
a4ec1eff
IM
441 dummy =
442 voyager_quad_cpi_addr[cpuid]->qic_cpi[VIC_CPU_BOOT_CPI].cpi;
1da177e4
LT
443 printk("read dummy %d\n", dummy);
444 }
445
446 /* lower the mask to receive CPIs */
447 vic_enable_cpi();
448
449 VDEBUG(("VOYAGER SMP: CPU%d, stack at about %p\n", cpuid, &cpuid));
450
e545a614
MS
451 notify_cpu_starting(cpuid);
452
1da177e4
LT
453 /* enable interrupts */
454 local_irq_enable();
455
456 /* get our bogomips */
457 calibrate_delay();
458
459 /* save our processor parameters */
460 smp_store_cpu_info(cpuid);
461
462 /* if we're a quad, we may need to bootstrap other CPUs */
463 do_quad_bootstrap();
464
465 /* FIXME: this is rather a poor hack to prevent the CPU
466 * activating softirqs while it's supposed to be waiting for
467 * permission to proceed. Without this, the new per CPU stuff
468 * in the softirqs will fail */
469 local_irq_disable();
470 cpu_set(cpuid, cpu_callin_map);
471
472 /* signal that we're done */
473 cpu_booted_map = 1;
474
475 while (!cpu_isset(cpuid, smp_commenced_mask))
476 rep_nop();
477 local_irq_enable();
478
479 local_flush_tlb();
480
481 cpu_set(cpuid, cpu_online_map);
482 wmb();
483 cpu_idle();
484}
485
1da177e4
LT
486/* Routine to kick start the given CPU and wait for it to report ready
487 * (or timeout in startup). When this routine returns, the requested
488 * CPU is either fully running and configured or known to be dead.
489 *
490 * We call this routine sequentially 1 CPU at a time, so no need for
491 * locking */
492
a4ec1eff 493static void __init do_boot_cpu(__u8 cpu)
1da177e4
LT
494{
495 struct task_struct *idle;
496 int timeout;
497 unsigned long flags;
a4ec1eff
IM
498 int quad_boot = (1 << cpu) & voyager_quad_processors
499 & ~(voyager_extended_vic_processors
500 & voyager_allowed_boot_processors);
1da177e4 501
1da177e4
LT
502 /* This is the format of the CPI IDT gate (in real mode) which
503 * we're hijacking to boot the CPU */
a4ec1eff 504 union IDTFormat {
1da177e4 505 struct seg {
a4ec1eff
IM
506 __u16 Offset;
507 __u16 Segment;
1da177e4
LT
508 } idt;
509 __u32 val;
510 } hijack_source;
511
512 __u32 *hijack_vector;
513 __u32 start_phys_address = setup_trampoline();
514
515 /* There's a clever trick to this: The linux trampoline is
516 * compiled to begin at absolute location zero, so make the
517 * address zero but have the data segment selector compensate
518 * for the actual address */
519 hijack_source.idt.Offset = start_phys_address & 0x000F;
520 hijack_source.idt.Segment = (start_phys_address >> 4) & 0xFFFF;
521
522 cpucount++;
d6444514
JB
523 alternatives_smp_switch(1);
524
1da177e4 525 idle = fork_idle(cpu);
a4ec1eff 526 if (IS_ERR(idle))
1da177e4 527 panic("failed fork for CPU%d", cpu);
65ea5b03 528 idle->thread.ip = (unsigned long)start_secondary;
1da177e4 529 /* init_tasks (in sched.c) is indexed logically */
65ea5b03 530 stack_start.sp = (void *)idle->thread.sp;
1da177e4 531
6a3ee3d5 532 init_gdt(cpu);
a4ec1eff 533 per_cpu(current_task, cpu) = idle;
6a3ee3d5 534 early_gdt_descr.address = (unsigned long)get_cpu_gdt_table(cpu);
1da177e4
LT
535 irq_ctx_init(cpu);
536
537 /* Note: Don't modify initial ss override */
a4ec1eff 538 VDEBUG(("VOYAGER SMP: Booting CPU%d at 0x%lx[%x:%x], stack %p\n", cpu,
1da177e4 539 (unsigned long)hijack_source.val, hijack_source.idt.Segment,
65ea5b03 540 hijack_source.idt.Offset, stack_start.sp));
9d0e59a3
EB
541
542 /* init lowmem identity mapping */
68db065c
JF
543 clone_pgd_range(swapper_pg_dir, swapper_pg_dir + KERNEL_PGD_BOUNDARY,
544 min_t(unsigned long, KERNEL_PGD_PTRS, KERNEL_PGD_BOUNDARY));
9d0e59a3 545 flush_tlb_all();
1da177e4 546
a4ec1eff 547 if (quad_boot) {
1da177e4 548 printk("CPU %d: non extended Quad boot\n", cpu);
a4ec1eff
IM
549 hijack_vector =
550 (__u32 *)
551 phys_to_virt((VIC_CPU_BOOT_CPI + QIC_DEFAULT_CPI_BASE) * 4);
1da177e4
LT
552 *hijack_vector = hijack_source.val;
553 } else {
554 printk("CPU%d: extended VIC boot\n", cpu);
a4ec1eff
IM
555 hijack_vector =
556 (__u32 *)
557 phys_to_virt((VIC_CPU_BOOT_CPI + VIC_DEFAULT_CPI_BASE) * 4);
1da177e4
LT
558 *hijack_vector = hijack_source.val;
559 /* VIC errata, may also receive interrupt at this address */
a4ec1eff
IM
560 hijack_vector =
561 (__u32 *)
562 phys_to_virt((VIC_CPU_BOOT_ERRATA_CPI +
563 VIC_DEFAULT_CPI_BASE) * 4);
1da177e4
LT
564 *hijack_vector = hijack_source.val;
565 }
566 /* All non-boot CPUs start with interrupts fully masked. Need
567 * to lower the mask of the CPI we're about to send. We do
568 * this in the VIC by masquerading as the processor we're
569 * about to boot and lowering its interrupt mask */
570 local_irq_save(flags);
a4ec1eff 571 if (quad_boot) {
1da177e4
LT
572 send_one_QIC_CPI(cpu, VIC_CPU_BOOT_CPI);
573 } else {
574 outb(VIC_CPU_MASQUERADE_ENABLE | cpu, VIC_PROCESSOR_ID);
575 /* here we're altering registers belonging to `cpu' */
a4ec1eff 576
1da177e4
LT
577 outb(VIC_BOOT_INTERRUPT_MASK, 0x21);
578 /* now go back to our original identity */
579 outb(boot_cpu_id, VIC_PROCESSOR_ID);
580
581 /* and boot the CPU */
582
a4ec1eff 583 send_CPI((1 << cpu), VIC_CPU_BOOT_CPI);
1da177e4
LT
584 }
585 cpu_booted_map = 0;
586 local_irq_restore(flags);
587
588 /* now wait for it to become ready (or timeout) */
a4ec1eff
IM
589 for (timeout = 0; timeout < 50000; timeout++) {
590 if (cpu_booted_map)
1da177e4
LT
591 break;
592 udelay(100);
593 }
594 /* reset the page table */
9d0e59a3 595 zap_low_mappings();
a4ec1eff 596
1da177e4
LT
597 if (cpu_booted_map) {
598 VDEBUG(("CPU%d: Booted successfully, back in CPU %d\n",
599 cpu, smp_processor_id()));
a4ec1eff 600
1da177e4 601 printk("CPU%d: ", cpu);
92cb7612 602 print_cpu_info(&cpu_data(cpu));
1da177e4
LT
603 wmb();
604 cpu_set(cpu, cpu_callout_map);
3c101cf0 605 cpu_set(cpu, cpu_present_map);
a4ec1eff 606 } else {
1da177e4 607 printk("CPU%d FAILED TO BOOT: ", cpu);
a4ec1eff
IM
608 if (*
609 ((volatile unsigned char *)phys_to_virt(start_phys_address))
610 == 0xA5)
1da177e4
LT
611 printk("Stuck.\n");
612 else
613 printk("Not responding.\n");
a4ec1eff 614
1da177e4
LT
615 cpucount--;
616 }
617}
618
a4ec1eff 619void __init smp_boot_cpus(void)
1da177e4
LT
620{
621 int i;
622
623 /* CAT BUS initialisation must be done after the memory */
624 /* FIXME: The L4 has a catbus too, it just needs to be
625 * accessed in a totally different way */
a4ec1eff 626 if (voyager_level == 5) {
1da177e4
LT
627 voyager_cat_init();
628
629 /* now that the cat has probed the Voyager System Bus, sanity
630 * check the cpu map */
a4ec1eff
IM
631 if (((voyager_quad_processors | voyager_extended_vic_processors)
632 & cpus_addr(phys_cpu_present_map)[0]) !=
633 cpus_addr(phys_cpu_present_map)[0]) {
1da177e4 634 /* should panic */
a4ec1eff
IM
635 printk("\n\n***WARNING*** "
636 "Sanity check of CPU present map FAILED\n");
1da177e4 637 }
a4ec1eff
IM
638 } else if (voyager_level == 4)
639 voyager_extended_vic_processors =
640 cpus_addr(phys_cpu_present_map)[0];
1da177e4
LT
641
642 /* this sets up the idle task to run on the current cpu */
643 voyager_extended_cpus = 1;
644 /* Remove the global_irq_holder setting, it triggers a BUG() on
645 * schedule at the moment */
646 //global_irq_holder = boot_cpu_id;
647
648 /* FIXME: Need to do something about this but currently only works
a4ec1eff
IM
649 * on CPUs with a tsc which none of mine have.
650 smp_tune_scheduling();
1da177e4
LT
651 */
652 smp_store_cpu_info(boot_cpu_id);
653 printk("CPU%d: ", boot_cpu_id);
92cb7612 654 print_cpu_info(&cpu_data(boot_cpu_id));
1da177e4 655
a4ec1eff 656 if (is_cpu_quad()) {
1da177e4
LT
657 /* booting on a Quad CPU */
658 printk("VOYAGER SMP: Boot CPU is Quad\n");
659 qic_setup();
660 do_quad_bootstrap();
661 }
662
663 /* enable our own CPIs */
664 vic_enable_cpi();
665
666 cpu_set(boot_cpu_id, cpu_online_map);
667 cpu_set(boot_cpu_id, cpu_callout_map);
a4ec1eff
IM
668
669 /* loop over all the extended VIC CPUs and boot them. The
1da177e4 670 * Quad CPUs must be bootstrapped by their extended VIC cpu */
a4ec1eff
IM
671 for (i = 0; i < NR_CPUS; i++) {
672 if (i == boot_cpu_id || !cpu_isset(i, phys_cpu_present_map))
1da177e4
LT
673 continue;
674 do_boot_cpu(i);
675 /* This udelay seems to be needed for the Quad boots
676 * don't remove unless you know what you're doing */
677 udelay(1000);
678 }
679 /* we could compute the total bogomips here, but why bother?,
680 * Code added from smpboot.c */
681 {
682 unsigned long bogosum = 0;
7c04e64a
AM
683
684 for_each_online_cpu(i)
685 bogosum += cpu_data(i).loops_per_jiffy;
a4ec1eff
IM
686 printk(KERN_INFO "Total of %d processors activated "
687 "(%lu.%02lu BogoMIPS).\n",
688 cpucount + 1, bogosum / (500000 / HZ),
689 (bogosum / (5000 / HZ)) % 100);
1da177e4
LT
690 }
691 voyager_extended_cpus = hweight32(voyager_extended_vic_processors);
a4ec1eff
IM
692 printk("VOYAGER: Extended (interrupt handling CPUs): "
693 "%d, non-extended: %d\n", voyager_extended_cpus,
694 num_booting_cpus() - voyager_extended_cpus);
1da177e4
LT
695 /* that's it, switch to symmetric mode */
696 outb(0, VIC_PRIORITY_REGISTER);
697 outb(0, VIC_CLAIM_REGISTER_0);
698 outb(0, VIC_CLAIM_REGISTER_1);
a4ec1eff 699
1da177e4
LT
700 VDEBUG(("VOYAGER SMP: Booted with %d CPUs\n", num_booting_cpus()));
701}
702
703/* Reload the secondary CPUs task structure (this function does not
704 * return ) */
a4ec1eff 705void __init initialize_secondary(void)
1da177e4
LT
706{
707#if 0
708 // AC kernels only
709 set_current(hard_get_current());
710#endif
711
712 /*
713 * We don't actually need to load the full TSS,
714 * basically just the stack pointer and the eip.
715 */
716
a4ec1eff 717 asm volatile ("movl %0,%%esp\n\t"
65ea5b03
PA
718 "jmp *%1"::"r" (current->thread.sp),
719 "r"(current->thread.ip));
1da177e4
LT
720}
721
722/* handle a Voyager SYS_INT -- If we don't, the base board will
723 * panic the system.
724 *
725 * System interrupts occur because some problem was detected on the
726 * various busses. To find out what you have to probe all the
727 * hardware via the CAT bus. FIXME: At the moment we do nothing. */
75604d7f 728void smp_vic_sys_interrupt(struct pt_regs *regs)
1da177e4
LT
729{
730 ack_CPI(VIC_SYS_INT);
a4ec1eff 731 printk("Voyager SYSTEM INTERRUPT\n");
1da177e4
LT
732}
733
734/* Handle a voyager CMN_INT; These interrupts occur either because of
735 * a system status change or because a single bit memory error
736 * occurred. FIXME: At the moment, ignore all this. */
75604d7f 737void smp_vic_cmn_interrupt(struct pt_regs *regs)
1da177e4
LT
738{
739 static __u8 in_cmn_int = 0;
740 static DEFINE_SPINLOCK(cmn_int_lock);
741
742 /* common ints are broadcast, so make sure we only do this once */
743 _raw_spin_lock(&cmn_int_lock);
a4ec1eff 744 if (in_cmn_int)
1da177e4
LT
745 goto unlock_end;
746
747 in_cmn_int++;
748 _raw_spin_unlock(&cmn_int_lock);
749
750 VDEBUG(("Voyager COMMON INTERRUPT\n"));
751
a4ec1eff 752 if (voyager_level == 5)
1da177e4
LT
753 voyager_cat_do_common_interrupt();
754
755 _raw_spin_lock(&cmn_int_lock);
756 in_cmn_int = 0;
a4ec1eff 757 unlock_end:
1da177e4
LT
758 _raw_spin_unlock(&cmn_int_lock);
759 ack_CPI(VIC_CMN_INT);
760}
761
762/*
763 * Reschedule call back. Nothing to do, all the work is done
764 * automatically when we return from the interrupt. */
a4ec1eff 765static void smp_reschedule_interrupt(void)
1da177e4
LT
766{
767 /* do nothing */
768}
769
a4ec1eff 770static struct mm_struct *flush_mm;
1da177e4
LT
771static unsigned long flush_va;
772static DEFINE_SPINLOCK(tlbstate_lock);
1da177e4
LT
773
774/*
a4ec1eff 775 * We cannot call mmdrop() because we are in interrupt context,
1da177e4
LT
776 * instead update mm->cpu_vm_mask.
777 *
778 * We need to reload %cr3 since the page tables may be going
779 * away from under us..
780 */
925596a0 781static inline void voyager_leave_mm(unsigned long cpu)
1da177e4
LT
782{
783 if (per_cpu(cpu_tlbstate, cpu).state == TLBSTATE_OK)
784 BUG();
785 cpu_clear(cpu, per_cpu(cpu_tlbstate, cpu).active_mm->cpu_vm_mask);
786 load_cr3(swapper_pg_dir);
787}
788
1da177e4
LT
789/*
790 * Invalidate call-back
791 */
a4ec1eff 792static void smp_invalidate_interrupt(void)
1da177e4
LT
793{
794 __u8 cpu = smp_processor_id();
795
796 if (!test_bit(cpu, &smp_invalidate_needed))
797 return;
798 /* This will flood messages. Don't uncomment unless you see
799 * Problems with cross cpu invalidation
a4ec1eff
IM
800 VDEBUG(("VOYAGER SMP: CPU%d received INVALIDATE_CPI\n",
801 smp_processor_id()));
802 */
1da177e4
LT
803
804 if (flush_mm == per_cpu(cpu_tlbstate, cpu).active_mm) {
805 if (per_cpu(cpu_tlbstate, cpu).state == TLBSTATE_OK) {
0b9c99b6 806 if (flush_va == TLB_FLUSH_ALL)
1da177e4
LT
807 local_flush_tlb();
808 else
809 __flush_tlb_one(flush_va);
810 } else
925596a0 811 voyager_leave_mm(cpu);
1da177e4
LT
812 }
813 smp_mb__before_clear_bit();
814 clear_bit(cpu, &smp_invalidate_needed);
815 smp_mb__after_clear_bit();
816}
817
818/* All the new flush operations for 2.4 */
819
1da177e4
LT
820/* This routine is called with a physical cpu mask */
821static void
a4ec1eff
IM
822voyager_flush_tlb_others(unsigned long cpumask, struct mm_struct *mm,
823 unsigned long va)
1da177e4
LT
824{
825 int stuck = 50000;
826
827 if (!cpumask)
828 BUG();
829 if ((cpumask & cpus_addr(cpu_online_map)[0]) != cpumask)
830 BUG();
831 if (cpumask & (1 << smp_processor_id()))
832 BUG();
833 if (!mm)
834 BUG();
835
836 spin_lock(&tlbstate_lock);
a4ec1eff 837
1da177e4
LT
838 flush_mm = mm;
839 flush_va = va;
840 atomic_set_mask(cpumask, &smp_invalidate_needed);
841 /*
842 * We have to send the CPI only to
843 * CPUs affected.
844 */
845 send_CPI(cpumask, VIC_INVALIDATE_CPI);
846
847 while (smp_invalidate_needed) {
848 mb();
a4ec1eff
IM
849 if (--stuck == 0) {
850 printk("***WARNING*** Stuck doing invalidate CPI "
851 "(CPU%d)\n", smp_processor_id());
1da177e4
LT
852 break;
853 }
854 }
855
856 /* Uncomment only to debug invalidation problems
a4ec1eff
IM
857 VDEBUG(("VOYAGER SMP: Completed invalidate CPI (CPU%d)\n", cpu));
858 */
1da177e4
LT
859
860 flush_mm = NULL;
861 flush_va = 0;
862 spin_unlock(&tlbstate_lock);
863}
864
a4ec1eff 865void flush_tlb_current_task(void)
1da177e4
LT
866{
867 struct mm_struct *mm = current->mm;
868 unsigned long cpu_mask;
869
870 preempt_disable();
871
872 cpu_mask = cpus_addr(mm->cpu_vm_mask)[0] & ~(1 << smp_processor_id());
873 local_flush_tlb();
874 if (cpu_mask)
0b9c99b6 875 voyager_flush_tlb_others(cpu_mask, mm, TLB_FLUSH_ALL);
1da177e4
LT
876
877 preempt_enable();
878}
879
a4ec1eff 880void flush_tlb_mm(struct mm_struct *mm)
1da177e4
LT
881{
882 unsigned long cpu_mask;
883
884 preempt_disable();
885
886 cpu_mask = cpus_addr(mm->cpu_vm_mask)[0] & ~(1 << smp_processor_id());
887
888 if (current->active_mm == mm) {
889 if (current->mm)
890 local_flush_tlb();
891 else
925596a0 892 voyager_leave_mm(smp_processor_id());
1da177e4
LT
893 }
894 if (cpu_mask)
0b9c99b6 895 voyager_flush_tlb_others(cpu_mask, mm, TLB_FLUSH_ALL);
1da177e4
LT
896
897 preempt_enable();
898}
899
a4ec1eff 900void flush_tlb_page(struct vm_area_struct *vma, unsigned long va)
1da177e4
LT
901{
902 struct mm_struct *mm = vma->vm_mm;
903 unsigned long cpu_mask;
904
905 preempt_disable();
906
907 cpu_mask = cpus_addr(mm->cpu_vm_mask)[0] & ~(1 << smp_processor_id());
908 if (current->active_mm == mm) {
a4ec1eff 909 if (current->mm)
1da177e4 910 __flush_tlb_one(va);
a4ec1eff 911 else
925596a0 912 voyager_leave_mm(smp_processor_id());
1da177e4
LT
913 }
914
915 if (cpu_mask)
6a3ee3d5 916 voyager_flush_tlb_others(cpu_mask, mm, va);
1da177e4
LT
917
918 preempt_enable();
919}
a4ec1eff 920
153f8057 921EXPORT_SYMBOL(flush_tlb_page);
1da177e4
LT
922
923/* enable the requested IRQs */
a4ec1eff 924static void smp_enable_irq_interrupt(void)
1da177e4
LT
925{
926 __u8 irq;
927 __u8 cpu = get_cpu();
928
929 VDEBUG(("VOYAGER SMP: CPU%d enabling irq mask 0x%x\n", cpu,
a4ec1eff 930 vic_irq_enable_mask[cpu]));
1da177e4
LT
931
932 spin_lock(&vic_irq_lock);
a4ec1eff
IM
933 for (irq = 0; irq < 16; irq++) {
934 if (vic_irq_enable_mask[cpu] & (1 << irq))
1da177e4
LT
935 enable_local_vic_irq(irq);
936 }
937 vic_irq_enable_mask[cpu] = 0;
938 spin_unlock(&vic_irq_lock);
939
940 put_cpu_no_resched();
941}
a4ec1eff 942
1da177e4
LT
943/*
944 * CPU halt call-back
945 */
a4ec1eff 946static void smp_stop_cpu_function(void *dummy)
1da177e4
LT
947{
948 VDEBUG(("VOYAGER SMP: CPU%d is STOPPING\n", smp_processor_id()));
949 cpu_clear(smp_processor_id(), cpu_online_map);
950 local_irq_disable();
a4ec1eff 951 for (;;)
f2ab4461 952 halt();
1da177e4
LT
953}
954
1da177e4
LT
955/* execute a thread on a new CPU. The function to be called must be
956 * previously set up. This is used to schedule a function for
27b46d76 957 * execution on all CPUs - set up the function then broadcast a
1da177e4 958 * function_interrupt CPI to come here on each CPU */
a4ec1eff 959static void smp_call_function_interrupt(void)
1da177e4 960{
1da177e4 961 irq_enter();
3b16cf87 962 generic_smp_call_function_interrupt();
38e760a1 963 __get_cpu_var(irq_stat).irq_call_count++;
1da177e4 964 irq_exit();
1da177e4
LT
965}
966
3b16cf87 967static void smp_call_function_single_interrupt(void)
1da177e4 968{
3b16cf87
JA
969 irq_enter();
970 generic_smp_call_function_single_interrupt();
971 __get_cpu_var(irq_stat).irq_call_count++;
972 irq_exit();
1da177e4 973}
0293ca81 974
1da177e4
LT
975/* Sorry about the name. In an APIC based system, the APICs
976 * themselves are programmed to send a timer interrupt. This is used
977 * by linux to reschedule the processor. Voyager doesn't have this,
978 * so we use the system clock to interrupt one processor, which in
979 * turn, broadcasts a timer CPI to all the others --- we receive that
980 * CPI here. We don't use this actually for counting so losing
a4ec1eff 981 * ticks doesn't matter
1da177e4 982 *
27b46d76 983 * FIXME: For those CPUs which actually have a local APIC, we could
1da177e4
LT
984 * try to use it to trigger this interrupt instead of having to
985 * broadcast the timer tick. Unfortunately, all my pentium DYADs have
986 * no local APIC, so I can't do this
987 *
988 * This function is currently a placeholder and is unused in the code */
75604d7f 989void smp_apic_timer_interrupt(struct pt_regs *regs)
1da177e4 990{
7d12e780
DH
991 struct pt_regs *old_regs = set_irq_regs(regs);
992 wrapper_smp_local_timer_interrupt();
993 set_irq_regs(old_regs);
1da177e4
LT
994}
995
996/* All of the QUAD interrupt GATES */
75604d7f 997void smp_qic_timer_interrupt(struct pt_regs *regs)
1da177e4 998{
7d12e780 999 struct pt_regs *old_regs = set_irq_regs(regs);
81c06b10
JB
1000 ack_QIC_CPI(QIC_TIMER_CPI);
1001 wrapper_smp_local_timer_interrupt();
7d12e780 1002 set_irq_regs(old_regs);
1da177e4
LT
1003}
1004
75604d7f 1005void smp_qic_invalidate_interrupt(struct pt_regs *regs)
1da177e4
LT
1006{
1007 ack_QIC_CPI(QIC_INVALIDATE_CPI);
1008 smp_invalidate_interrupt();
1009}
1010
75604d7f 1011void smp_qic_reschedule_interrupt(struct pt_regs *regs)
1da177e4
LT
1012{
1013 ack_QIC_CPI(QIC_RESCHEDULE_CPI);
1014 smp_reschedule_interrupt();
1015}
1016
75604d7f 1017void smp_qic_enable_irq_interrupt(struct pt_regs *regs)
1da177e4
LT
1018{
1019 ack_QIC_CPI(QIC_ENABLE_IRQ_CPI);
1020 smp_enable_irq_interrupt();
1021}
1022
75604d7f 1023void smp_qic_call_function_interrupt(struct pt_regs *regs)
1da177e4
LT
1024{
1025 ack_QIC_CPI(QIC_CALL_FUNCTION_CPI);
1026 smp_call_function_interrupt();
1027}
1028
3b16cf87
JA
1029void smp_qic_call_function_single_interrupt(struct pt_regs *regs)
1030{
1031 ack_QIC_CPI(QIC_CALL_FUNCTION_SINGLE_CPI);
1032 smp_call_function_single_interrupt();
1033}
1034
75604d7f 1035void smp_vic_cpi_interrupt(struct pt_regs *regs)
1da177e4 1036{
7d12e780 1037 struct pt_regs *old_regs = set_irq_regs(regs);
1da177e4
LT
1038 __u8 cpu = smp_processor_id();
1039
a4ec1eff 1040 if (is_cpu_quad())
1da177e4
LT
1041 ack_QIC_CPI(VIC_CPI_LEVEL0);
1042 else
1043 ack_VIC_CPI(VIC_CPI_LEVEL0);
1044
a4ec1eff 1045 if (test_and_clear_bit(VIC_TIMER_CPI, &vic_cpi_mailbox[cpu]))
7d12e780 1046 wrapper_smp_local_timer_interrupt();
a4ec1eff 1047 if (test_and_clear_bit(VIC_INVALIDATE_CPI, &vic_cpi_mailbox[cpu]))
1da177e4 1048 smp_invalidate_interrupt();
a4ec1eff 1049 if (test_and_clear_bit(VIC_RESCHEDULE_CPI, &vic_cpi_mailbox[cpu]))
1da177e4 1050 smp_reschedule_interrupt();
a4ec1eff 1051 if (test_and_clear_bit(VIC_ENABLE_IRQ_CPI, &vic_cpi_mailbox[cpu]))
1da177e4 1052 smp_enable_irq_interrupt();
a4ec1eff 1053 if (test_and_clear_bit(VIC_CALL_FUNCTION_CPI, &vic_cpi_mailbox[cpu]))
1da177e4 1054 smp_call_function_interrupt();
3b16cf87
JA
1055 if (test_and_clear_bit(VIC_CALL_FUNCTION_SINGLE_CPI, &vic_cpi_mailbox[cpu]))
1056 smp_call_function_single_interrupt();
7d12e780 1057 set_irq_regs(old_regs);
1da177e4
LT
1058}
1059
a4ec1eff 1060static void do_flush_tlb_all(void *info)
1da177e4
LT
1061{
1062 unsigned long cpu = smp_processor_id();
1063
1064 __flush_tlb_all();
1065 if (per_cpu(cpu_tlbstate, cpu).state == TLBSTATE_LAZY)
925596a0 1066 voyager_leave_mm(cpu);
1da177e4
LT
1067}
1068
1da177e4 1069/* flush the TLB of every active CPU in the system */
a4ec1eff 1070void flush_tlb_all(void)
1da177e4 1071{
15c8b6c1 1072 on_each_cpu(do_flush_tlb_all, 0, 1);
1da177e4
LT
1073}
1074
1da177e4 1075/* send a reschedule CPI to one CPU by physical CPU number*/
a4ec1eff 1076static void voyager_smp_send_reschedule(int cpu)
1da177e4
LT
1077{
1078 send_one_CPI(cpu, VIC_RESCHEDULE_CPI);
1079}
1080
a4ec1eff 1081int hard_smp_processor_id(void)
1da177e4
LT
1082{
1083 __u8 i;
1084 __u8 cpumask = inb(VIC_PROC_WHO_AM_I);
a4ec1eff 1085 if ((cpumask & QUAD_IDENTIFIER) == QUAD_IDENTIFIER)
1da177e4
LT
1086 return cpumask & 0x1F;
1087
a4ec1eff
IM
1088 for (i = 0; i < 8; i++) {
1089 if (cpumask & (1 << i))
1da177e4
LT
1090 return i;
1091 }
1092 printk("** WARNING ** Illegal cpuid returned by VIC: %d", cpumask);
1093 return 0;
1094}
1095
a4ec1eff 1096int safe_smp_processor_id(void)
2654c08c
FV
1097{
1098 return hard_smp_processor_id();
1099}
1100
1da177e4 1101/* broadcast a halt to all other CPUs */
a4ec1eff 1102static void voyager_smp_send_stop(void)
1da177e4 1103{
8691e5a8 1104 smp_call_function(smp_stop_cpu_function, NULL, 1);
1da177e4
LT
1105}
1106
1107/* this function is triggered in time.c when a clock tick fires
1108 * we need to re-broadcast the tick to all CPUs */
a4ec1eff 1109void smp_vic_timer_interrupt(void)
1da177e4
LT
1110{
1111 send_CPI_allbutself(VIC_TIMER_CPI);
7d12e780 1112 smp_local_timer_interrupt();
1da177e4
LT
1113}
1114
1da177e4
LT
1115/* local (per CPU) timer interrupt. It does both profiling and
1116 * process statistics/rescheduling.
1117 *
1118 * We do profiling in every local tick, statistics/rescheduling
1119 * happen only every 'profiling multiplier' ticks. The default
1120 * multiplier is 1 and it can be changed by writing the new multiplier
1121 * value into /proc/profile.
1122 */
a4ec1eff 1123void smp_local_timer_interrupt(void)
1da177e4
LT
1124{
1125 int cpu = smp_processor_id();
1126 long weight;
1127
7d12e780 1128 profile_tick(CPU_PROFILING);
1da177e4
LT
1129 if (--per_cpu(prof_counter, cpu) <= 0) {
1130 /*
1131 * The multiplier may have changed since the last time we got
1132 * to this point as a result of the user writing to
1133 * /proc/profile. In this case we need to adjust the APIC
1134 * timer accordingly.
1135 *
1136 * Interrupts are already masked off at this point.
1137 */
a4ec1eff 1138 per_cpu(prof_counter, cpu) = per_cpu(prof_multiplier, cpu);
1da177e4 1139 if (per_cpu(prof_counter, cpu) !=
a4ec1eff 1140 per_cpu(prof_old_multiplier, cpu)) {
1da177e4
LT
1141 /* FIXME: need to update the vic timer tick here */
1142 per_cpu(prof_old_multiplier, cpu) =
a4ec1eff 1143 per_cpu(prof_counter, cpu);
1da177e4
LT
1144 }
1145
81c06b10 1146 update_process_times(user_mode_vm(get_irq_regs()));
1da177e4
LT
1147 }
1148
a4ec1eff 1149 if (((1 << cpu) & voyager_extended_vic_processors) == 0)
1da177e4
LT
1150 /* only extended VIC processors participate in
1151 * interrupt distribution */
1152 return;
1153
1154 /*
1155 * We take the 'long' return path, and there every subsystem
27b46d76 1156 * grabs the appropriate locks (kernel lock/ irq lock).
1da177e4
LT
1157 *
1158 * we might want to decouple profiling from the 'long path',
1159 * and do the profiling totally in assembly.
1160 *
1161 * Currently this isn't too much of an issue (performance wise),
1162 * we can take more than 100K local irqs per second on a 100 MHz P5.
1163 */
1164
a4ec1eff 1165 if ((++vic_tick[cpu] & 0x7) != 0)
1da177e4
LT
1166 return;
1167 /* get here every 16 ticks (about every 1/6 of a second) */
1168
1169 /* Change our priority to give someone else a chance at getting
a4ec1eff 1170 * the IRQ. The algorithm goes like this:
1da177e4
LT
1171 *
1172 * In the VIC, the dynamically routed interrupt is always
1173 * handled by the lowest priority eligible (i.e. receiving
1174 * interrupts) CPU. If >1 eligible CPUs are equal lowest, the
1175 * lowest processor number gets it.
1176 *
1177 * The priority of a CPU is controlled by a special per-CPU
1178 * VIC priority register which is 3 bits wide 0 being lowest
1179 * and 7 highest priority..
1180 *
1181 * Therefore we subtract the average number of interrupts from
1182 * the number we've fielded. If this number is negative, we
1183 * lower the activity count and if it is positive, we raise
1184 * it.
1185 *
1186 * I'm afraid this still leads to odd looking interrupt counts:
1187 * the totals are all roughly equal, but the individual ones
1188 * look rather skewed.
1189 *
1190 * FIXME: This algorithm is total crap when mixed with SMP
1191 * affinity code since we now try to even up the interrupt
1192 * counts when an affinity binding is keeping them on a
1193 * particular CPU*/
a4ec1eff 1194 weight = (vic_intr_count[cpu] * voyager_extended_cpus
1da177e4
LT
1195 - vic_intr_total) >> 4;
1196 weight += 4;
a4ec1eff 1197 if (weight > 7)
1da177e4 1198 weight = 7;
a4ec1eff 1199 if (weight < 0)
1da177e4 1200 weight = 0;
a4ec1eff
IM
1201
1202 outb((__u8) weight, VIC_PRIORITY_REGISTER);
1da177e4
LT
1203
1204#ifdef VOYAGER_DEBUG
a4ec1eff 1205 if ((vic_tick[cpu] & 0xFFF) == 0) {
1da177e4
LT
1206 /* print this message roughly every 25 secs */
1207 printk("VOYAGER SMP: vic_tick[%d] = %lu, weight = %ld\n",
1208 cpu, vic_tick[cpu], weight);
1209 }
1210#endif
1211}
1212
1213/* setup the profiling timer */
a4ec1eff 1214int setup_profiling_timer(unsigned int multiplier)
1da177e4
LT
1215{
1216 int i;
1217
a4ec1eff 1218 if ((!multiplier))
1da177e4
LT
1219 return -EINVAL;
1220
a4ec1eff 1221 /*
1da177e4
LT
1222 * Set the new multiplier for each CPU. CPUs don't start using the
1223 * new values until the next timer interrupt in which they do process
1224 * accounting.
1225 */
1226 for (i = 0; i < NR_CPUS; ++i)
1227 per_cpu(prof_multiplier, i) = multiplier;
1228
1229 return 0;
1230}
1231
c771746e
JB
1232/* This is a bit of a mess, but forced on us by the genirq changes
1233 * there's no genirq handler that really does what voyager wants
1234 * so hack it up with the simple IRQ handler */
75604d7f 1235static void handle_vic_irq(unsigned int irq, struct irq_desc *desc)
c771746e
JB
1236{
1237 before_handle_vic_irq(irq);
1238 handle_simple_irq(irq, desc);
1239 after_handle_vic_irq(irq);
1240}
1241
1da177e4
LT
1242/* The CPIs are handled in the per cpu 8259s, so they must be
1243 * enabled to be received: FIX: enabling the CPIs in the early
1244 * boot sequence interferes with bug checking; enable them later
1245 * on in smp_init */
1246#define VIC_SET_GATE(cpi, vector) \
1247 set_intr_gate((cpi) + VIC_DEFAULT_CPI_BASE, (vector))
1248#define QIC_SET_GATE(cpi, vector) \
1249 set_intr_gate((cpi) + QIC_DEFAULT_CPI_BASE, (vector))
1250
a4ec1eff 1251void __init smp_intr_init(void)
1da177e4
LT
1252{
1253 int i;
1254
1255 /* initialize the per cpu irq mask to all disabled */
a4ec1eff 1256 for (i = 0; i < NR_CPUS; i++)
1da177e4
LT
1257 vic_irq_mask[i] = 0xFFFF;
1258
1259 VIC_SET_GATE(VIC_CPI_LEVEL0, vic_cpi_interrupt);
1260
1261 VIC_SET_GATE(VIC_SYS_INT, vic_sys_interrupt);
1262 VIC_SET_GATE(VIC_CMN_INT, vic_cmn_interrupt);
1263
1264 QIC_SET_GATE(QIC_TIMER_CPI, qic_timer_interrupt);
1265 QIC_SET_GATE(QIC_INVALIDATE_CPI, qic_invalidate_interrupt);
1266 QIC_SET_GATE(QIC_RESCHEDULE_CPI, qic_reschedule_interrupt);
1267 QIC_SET_GATE(QIC_ENABLE_IRQ_CPI, qic_enable_irq_interrupt);
1268 QIC_SET_GATE(QIC_CALL_FUNCTION_CPI, qic_call_function_interrupt);
1da177e4 1269
a4ec1eff 1270 /* now put the VIC descriptor into the first 48 IRQs
1da177e4
LT
1271 *
1272 * This is for later: first 16 correspond to PC IRQs; next 16
1273 * are Primary MC IRQs and final 16 are Secondary MC IRQs */
a4ec1eff 1274 for (i = 0; i < 48; i++)
c771746e 1275 set_irq_chip_and_handler(i, &vic_chip, handle_vic_irq);
1da177e4
LT
1276}
1277
1278/* send a CPI at level cpi to a set of cpus in cpuset (set 1 bit per
1279 * processor to receive CPI */
a4ec1eff 1280static void send_CPI(__u32 cpuset, __u8 cpi)
1da177e4
LT
1281{
1282 int cpu;
1283 __u32 quad_cpuset = (cpuset & voyager_quad_processors);
1284
a4ec1eff
IM
1285 if (cpi < VIC_START_FAKE_CPI) {
1286 /* fake CPI are only used for booting, so send to the
1da177e4 1287 * extended quads as well---Quads must be VIC booted */
a4ec1eff 1288 outb((__u8) (cpuset), VIC_CPI_Registers[cpi]);
1da177e4
LT
1289 return;
1290 }
a4ec1eff 1291 if (quad_cpuset)
1da177e4
LT
1292 send_QIC_CPI(quad_cpuset, cpi);
1293 cpuset &= ~quad_cpuset;
1294 cpuset &= 0xff; /* only first 8 CPUs vaild for VIC CPI */
a4ec1eff 1295 if (cpuset == 0)
1da177e4
LT
1296 return;
1297 for_each_online_cpu(cpu) {
a4ec1eff 1298 if (cpuset & (1 << cpu))
1da177e4
LT
1299 set_bit(cpi, &vic_cpi_mailbox[cpu]);
1300 }
a4ec1eff
IM
1301 if (cpuset)
1302 outb((__u8) cpuset, VIC_CPI_Registers[VIC_CPI_LEVEL0]);
1da177e4
LT
1303}
1304
1305/* Acknowledge receipt of CPI in the QIC, clear in QIC hardware and
1306 * set the cache line to shared by reading it.
1307 *
1308 * DON'T make this inline otherwise the cache line read will be
1309 * optimised away
1310 * */
a4ec1eff
IM
1311static int ack_QIC_CPI(__u8 cpi)
1312{
1da177e4
LT
1313 __u8 cpu = hard_smp_processor_id();
1314
1315 cpi &= 7;
1316
a4ec1eff 1317 outb(1 << cpi, QIC_INTERRUPT_CLEAR1);
1da177e4
LT
1318 return voyager_quad_cpi_addr[cpu]->qic_cpi[cpi].cpi;
1319}
1320
a4ec1eff 1321static void ack_special_QIC_CPI(__u8 cpi)
1da177e4 1322{
a4ec1eff 1323 switch (cpi) {
1da177e4
LT
1324 case VIC_CMN_INT:
1325 outb(QIC_CMN_INT, QIC_INTERRUPT_CLEAR0);
1326 break;
1327 case VIC_SYS_INT:
1328 outb(QIC_SYS_INT, QIC_INTERRUPT_CLEAR0);
1329 break;
1330 }
1331 /* also clear at the VIC, just in case (nop for non-extended proc) */
1332 ack_VIC_CPI(cpi);
1333}
1334
1335/* Acknowledge receipt of CPI in the VIC (essentially an EOI) */
a4ec1eff 1336static void ack_VIC_CPI(__u8 cpi)
1da177e4
LT
1337{
1338#ifdef VOYAGER_DEBUG
1339 unsigned long flags;
1340 __u16 isr;
1341 __u8 cpu = smp_processor_id();
1342
1343 local_irq_save(flags);
1344 isr = vic_read_isr();
a4ec1eff 1345 if ((isr & (1 << (cpi & 7))) == 0) {
1da177e4
LT
1346 printk("VOYAGER SMP: CPU%d lost CPI%d\n", cpu, cpi);
1347 }
1348#endif
1349 /* send specific EOI; the two system interrupts have
1350 * bit 4 set for a separate vector but behave as the
1351 * corresponding 3 bit intr */
a4ec1eff 1352 outb_p(0x60 | (cpi & 7), 0x20);
1da177e4
LT
1353
1354#ifdef VOYAGER_DEBUG
a4ec1eff 1355 if ((vic_read_isr() & (1 << (cpi & 7))) != 0) {
1da177e4
LT
1356 printk("VOYAGER SMP: CPU%d still asserting CPI%d\n", cpu, cpi);
1357 }
1358 local_irq_restore(flags);
1359#endif
1360}
1361
1362/* cribbed with thanks from irq.c */
a4ec1eff 1363#define __byte(x,y) (((unsigned char *)&(y))[x])
1da177e4
LT
1364#define cached_21(cpu) (__byte(0,vic_irq_mask[cpu]))
1365#define cached_A1(cpu) (__byte(1,vic_irq_mask[cpu]))
1366
a4ec1eff 1367static unsigned int startup_vic_irq(unsigned int irq)
1da177e4 1368{
c771746e 1369 unmask_vic_irq(irq);
1da177e4
LT
1370
1371 return 0;
1372}
1373
1374/* The enable and disable routines. This is where we run into
1375 * conflicting architectural philosophy. Fundamentally, the voyager
1376 * architecture does not expect to have to disable interrupts globally
1377 * (the IRQ controllers belong to each CPU). The processor masquerade
1378 * which is used to start the system shouldn't be used in a running OS
1379 * since it will cause great confusion if two separate CPUs drive to
1380 * the same IRQ controller (I know, I've tried it).
1381 *
1382 * The solution is a variant on the NCR lazy SPL design:
1383 *
1384 * 1) To disable an interrupt, do nothing (other than set the
1385 * IRQ_DISABLED flag). This dares the interrupt actually to arrive.
1386 *
1387 * 2) If the interrupt dares to come in, raise the local mask against
1388 * it (this will result in all the CPU masks being raised
1389 * eventually).
1390 *
1391 * 3) To enable the interrupt, lower the mask on the local CPU and
1392 * broadcast an Interrupt enable CPI which causes all other CPUs to
1393 * adjust their masks accordingly. */
1394
a4ec1eff 1395static void unmask_vic_irq(unsigned int irq)
1da177e4
LT
1396{
1397 /* linux doesn't to processor-irq affinity, so enable on
1398 * all CPUs we know about */
1399 int cpu = smp_processor_id(), real_cpu;
a4ec1eff 1400 __u16 mask = (1 << irq);
1da177e4
LT
1401 __u32 processorList = 0;
1402 unsigned long flags;
1403
c771746e 1404 VDEBUG(("VOYAGER: unmask_vic_irq(%d) CPU%d affinity 0x%lx\n",
1da177e4
LT
1405 irq, cpu, cpu_irq_affinity[cpu]));
1406 spin_lock_irqsave(&vic_irq_lock, flags);
1407 for_each_online_cpu(real_cpu) {
a4ec1eff 1408 if (!(voyager_extended_vic_processors & (1 << real_cpu)))
1da177e4 1409 continue;
a4ec1eff 1410 if (!(cpu_irq_affinity[real_cpu] & mask)) {
1da177e4
LT
1411 /* irq has no affinity for this CPU, ignore */
1412 continue;
1413 }
a4ec1eff 1414 if (real_cpu == cpu) {
1da177e4 1415 enable_local_vic_irq(irq);
a4ec1eff 1416 } else if (vic_irq_mask[real_cpu] & mask) {
1da177e4 1417 vic_irq_enable_mask[real_cpu] |= mask;
a4ec1eff 1418 processorList |= (1 << real_cpu);
1da177e4
LT
1419 }
1420 }
1421 spin_unlock_irqrestore(&vic_irq_lock, flags);
a4ec1eff 1422 if (processorList)
1da177e4
LT
1423 send_CPI(processorList, VIC_ENABLE_IRQ_CPI);
1424}
1425
a4ec1eff 1426static void mask_vic_irq(unsigned int irq)
1da177e4
LT
1427{
1428 /* lazy disable, do nothing */
1429}
1430
a4ec1eff 1431static void enable_local_vic_irq(unsigned int irq)
1da177e4
LT
1432{
1433 __u8 cpu = smp_processor_id();
1434 __u16 mask = ~(1 << irq);
1435 __u16 old_mask = vic_irq_mask[cpu];
1436
1437 vic_irq_mask[cpu] &= mask;
a4ec1eff 1438 if (vic_irq_mask[cpu] == old_mask)
1da177e4
LT
1439 return;
1440
1441 VDEBUG(("VOYAGER DEBUG: Enabling irq %d in hardware on CPU %d\n",
1442 irq, cpu));
1443
1444 if (irq & 8) {
a4ec1eff 1445 outb_p(cached_A1(cpu), 0xA1);
1da177e4 1446 (void)inb_p(0xA1);
a4ec1eff
IM
1447 } else {
1448 outb_p(cached_21(cpu), 0x21);
1da177e4
LT
1449 (void)inb_p(0x21);
1450 }
1451}
1452
a4ec1eff 1453static void disable_local_vic_irq(unsigned int irq)
1da177e4
LT
1454{
1455 __u8 cpu = smp_processor_id();
1456 __u16 mask = (1 << irq);
1457 __u16 old_mask = vic_irq_mask[cpu];
1458
a4ec1eff 1459 if (irq == 7)
1da177e4
LT
1460 return;
1461
1462 vic_irq_mask[cpu] |= mask;
a4ec1eff 1463 if (old_mask == vic_irq_mask[cpu])
1da177e4
LT
1464 return;
1465
1466 VDEBUG(("VOYAGER DEBUG: Disabling irq %d in hardware on CPU %d\n",
1467 irq, cpu));
1468
1469 if (irq & 8) {
a4ec1eff 1470 outb_p(cached_A1(cpu), 0xA1);
1da177e4 1471 (void)inb_p(0xA1);
a4ec1eff
IM
1472 } else {
1473 outb_p(cached_21(cpu), 0x21);
1da177e4
LT
1474 (void)inb_p(0x21);
1475 }
1476}
1477
1478/* The VIC is level triggered, so the ack can only be issued after the
1479 * interrupt completes. However, we do Voyager lazy interrupt
1480 * handling here: It is an extremely expensive operation to mask an
1481 * interrupt in the vic, so we merely set a flag (IRQ_DISABLED). If
1482 * this interrupt actually comes in, then we mask and ack here to push
1483 * the interrupt off to another CPU */
a4ec1eff 1484static void before_handle_vic_irq(unsigned int irq)
1da177e4
LT
1485{
1486 irq_desc_t *desc = irq_desc + irq;
1487 __u8 cpu = smp_processor_id();
1488
1489 _raw_spin_lock(&vic_irq_lock);
1490 vic_intr_total++;
1491 vic_intr_count[cpu]++;
1492
a4ec1eff 1493 if (!(cpu_irq_affinity[cpu] & (1 << irq))) {
1da177e4
LT
1494 /* The irq is not in our affinity mask, push it off
1495 * onto another CPU */
a4ec1eff
IM
1496 VDEBUG(("VOYAGER DEBUG: affinity triggered disable of irq %d "
1497 "on cpu %d\n", irq, cpu));
1da177e4
LT
1498 disable_local_vic_irq(irq);
1499 /* set IRQ_INPROGRESS to prevent the handler in irq.c from
1500 * actually calling the interrupt routine */
1501 desc->status |= IRQ_REPLAY | IRQ_INPROGRESS;
a4ec1eff 1502 } else if (desc->status & IRQ_DISABLED) {
1da177e4
LT
1503 /* Damn, the interrupt actually arrived, do the lazy
1504 * disable thing. The interrupt routine in irq.c will
1505 * not handle a IRQ_DISABLED interrupt, so nothing more
1506 * need be done here */
1507 VDEBUG(("VOYAGER DEBUG: lazy disable of irq %d on CPU %d\n",
1508 irq, cpu));
1509 disable_local_vic_irq(irq);
1510 desc->status |= IRQ_REPLAY;
1511 } else {
1512 desc->status &= ~IRQ_REPLAY;
1513 }
1514
1515 _raw_spin_unlock(&vic_irq_lock);
1516}
1517
1518/* Finish the VIC interrupt: basically mask */
a4ec1eff 1519static void after_handle_vic_irq(unsigned int irq)
1da177e4
LT
1520{
1521 irq_desc_t *desc = irq_desc + irq;
1522
1523 _raw_spin_lock(&vic_irq_lock);
1524 {
1525 unsigned int status = desc->status & ~IRQ_INPROGRESS;
1526#ifdef VOYAGER_DEBUG
1527 __u16 isr;
1528#endif
1529
1530 desc->status = status;
1531 if ((status & IRQ_DISABLED))
1532 disable_local_vic_irq(irq);
1533#ifdef VOYAGER_DEBUG
1534 /* DEBUG: before we ack, check what's in progress */
1535 isr = vic_read_isr();
a4ec1eff 1536 if ((isr & (1 << irq) && !(status & IRQ_REPLAY)) == 0) {
1da177e4
LT
1537 int i;
1538 __u8 cpu = smp_processor_id();
1539 __u8 real_cpu;
a4ec1eff 1540 int mask; /* Um... initialize me??? --RR */
1da177e4
LT
1541
1542 printk("VOYAGER SMP: CPU%d lost interrupt %d\n",
1543 cpu, irq);
c8912599 1544 for_each_possible_cpu(real_cpu, mask) {
1da177e4
LT
1545
1546 outb(VIC_CPU_MASQUERADE_ENABLE | real_cpu,
1547 VIC_PROCESSOR_ID);
1548 isr = vic_read_isr();
a4ec1eff
IM
1549 if (isr & (1 << irq)) {
1550 printk
1551 ("VOYAGER SMP: CPU%d ack irq %d\n",
1552 real_cpu, irq);
1da177e4
LT
1553 ack_vic_irq(irq);
1554 }
1555 outb(cpu, VIC_PROCESSOR_ID);
1556 }
1557 }
1558#endif /* VOYAGER_DEBUG */
1559 /* as soon as we ack, the interrupt is eligible for
1560 * receipt by another CPU so everything must be in
1561 * order here */
1562 ack_vic_irq(irq);
a4ec1eff 1563 if (status & IRQ_REPLAY) {
1da177e4
LT
1564 /* replay is set if we disable the interrupt
1565 * in the before_handle_vic_irq() routine, so
1566 * clear the in progress bit here to allow the
1567 * next CPU to handle this correctly */
1568 desc->status &= ~(IRQ_REPLAY | IRQ_INPROGRESS);
1569 }
1570#ifdef VOYAGER_DEBUG
1571 isr = vic_read_isr();
a4ec1eff
IM
1572 if ((isr & (1 << irq)) != 0)
1573 printk("VOYAGER SMP: after_handle_vic_irq() after "
1574 "ack irq=%d, isr=0x%x\n", irq, isr);
1da177e4
LT
1575#endif /* VOYAGER_DEBUG */
1576 }
1577 _raw_spin_unlock(&vic_irq_lock);
1578
1579 /* All code after this point is out of the main path - the IRQ
1580 * may be intercepted by another CPU if reasserted */
1581}
1582
1da177e4
LT
1583/* Linux processor - interrupt affinity manipulations.
1584 *
1585 * For each processor, we maintain a 32 bit irq affinity mask.
1586 * Initially it is set to all 1's so every processor accepts every
1587 * interrupt. In this call, we change the processor's affinity mask:
1588 *
1589 * Change from enable to disable:
1590 *
1591 * If the interrupt ever comes in to the processor, we will disable it
1592 * and ack it to push it off to another CPU, so just accept the mask here.
1593 *
1594 * Change from disable to enable:
1595 *
1596 * change the mask and then do an interrupt enable CPI to re-enable on
1597 * the selected processors */
1598
a4ec1eff 1599void set_vic_irq_affinity(unsigned int irq, cpumask_t mask)
1da177e4
LT
1600{
1601 /* Only extended processors handle interrupts */
1602 unsigned long real_mask;
1603 unsigned long irq_mask = 1 << irq;
1604 int cpu;
1605
1606 real_mask = cpus_addr(mask)[0] & voyager_extended_vic_processors;
a4ec1eff
IM
1607
1608 if (cpus_addr(mask)[0] == 0)
27b46d76 1609 /* can't have no CPUs to accept the interrupt -- extremely
1da177e4
LT
1610 * bad things will happen */
1611 return;
1612
a4ec1eff 1613 if (irq == 0)
1da177e4
LT
1614 /* can't change the affinity of the timer IRQ. This
1615 * is due to the constraint in the voyager
1616 * architecture that the CPI also comes in on and IRQ
1617 * line and we have chosen IRQ0 for this. If you
1618 * raise the mask on this interrupt, the processor
1619 * will no-longer be able to accept VIC CPIs */
1620 return;
1621
a4ec1eff 1622 if (irq >= 32)
1da177e4
LT
1623 /* You can only have 32 interrupts in a voyager system
1624 * (and 32 only if you have a secondary microchannel
1625 * bus) */
1626 return;
1627
1628 for_each_online_cpu(cpu) {
1629 unsigned long cpu_mask = 1 << cpu;
a4ec1eff
IM
1630
1631 if (cpu_mask & real_mask) {
1da177e4
LT
1632 /* enable the interrupt for this cpu */
1633 cpu_irq_affinity[cpu] |= irq_mask;
1634 } else {
1635 /* disable the interrupt for this cpu */
1636 cpu_irq_affinity[cpu] &= ~irq_mask;
1637 }
1638 }
1639 /* this is magic, we now have the correct affinity maps, so
1640 * enable the interrupt. This will send an enable CPI to
27b46d76 1641 * those CPUs who need to enable it in their local masks,
1da177e4
LT
1642 * causing them to correct for the new affinity . If the
1643 * interrupt is currently globally disabled, it will simply be
1644 * disabled again as it comes in (voyager lazy disable). If
1645 * the affinity map is tightened to disable the interrupt on a
1646 * cpu, it will be pushed off when it comes in */
c771746e 1647 unmask_vic_irq(irq);
1da177e4
LT
1648}
1649
a4ec1eff 1650static void ack_vic_irq(unsigned int irq)
1da177e4
LT
1651{
1652 if (irq & 8) {
a4ec1eff
IM
1653 outb(0x62, 0x20); /* Specific EOI to cascade */
1654 outb(0x60 | (irq & 7), 0xA0);
1da177e4 1655 } else {
a4ec1eff 1656 outb(0x60 | (irq & 7), 0x20);
1da177e4
LT
1657 }
1658}
1659
1660/* enable the CPIs. In the VIC, the CPIs are delivered by the 8259
1661 * but are not vectored by it. This means that the 8259 mask must be
1662 * lowered to receive them */
a4ec1eff 1663static __init void vic_enable_cpi(void)
1da177e4
LT
1664{
1665 __u8 cpu = smp_processor_id();
a4ec1eff 1666
1da177e4
LT
1667 /* just take a copy of the current mask (nop for boot cpu) */
1668 vic_irq_mask[cpu] = vic_irq_mask[boot_cpu_id];
1669
1670 enable_local_vic_irq(VIC_CPI_LEVEL0);
1671 enable_local_vic_irq(VIC_CPI_LEVEL1);
1672 /* for sys int and cmn int */
1673 enable_local_vic_irq(7);
1674
a4ec1eff 1675 if (is_cpu_quad()) {
1da177e4
LT
1676 outb(QIC_DEFAULT_MASK0, QIC_MASK_REGISTER0);
1677 outb(QIC_CPI_ENABLE, QIC_MASK_REGISTER1);
1678 VDEBUG(("VOYAGER SMP: QIC ENABLE CPI: CPU%d: MASK 0x%x\n",
1679 cpu, QIC_CPI_ENABLE));
1680 }
1681
1682 VDEBUG(("VOYAGER SMP: ENABLE CPI: CPU%d: MASK 0x%x\n",
1683 cpu, vic_irq_mask[cpu]));
1684}
1685
a4ec1eff 1686void voyager_smp_dump()
1da177e4
LT
1687{
1688 int old_cpu = smp_processor_id(), cpu;
1689
1690 /* dump the interrupt masks of each processor */
1691 for_each_online_cpu(cpu) {
1692 __u16 imr, isr, irr;
1693 unsigned long flags;
1694
1695 local_irq_save(flags);
1696 outb(VIC_CPU_MASQUERADE_ENABLE | cpu, VIC_PROCESSOR_ID);
1697 imr = (inb(0xa1) << 8) | inb(0x21);
1698 outb(0x0a, 0xa0);
1699 irr = inb(0xa0) << 8;
1700 outb(0x0a, 0x20);
1701 irr |= inb(0x20);
1702 outb(0x0b, 0xa0);
1703 isr = inb(0xa0) << 8;
1704 outb(0x0b, 0x20);
1705 isr |= inb(0x20);
1706 outb(old_cpu, VIC_PROCESSOR_ID);
1707 local_irq_restore(flags);
1708 printk("\tCPU%d: mask=0x%x, IMR=0x%x, IRR=0x%x, ISR=0x%x\n",
1709 cpu, vic_irq_mask[cpu], imr, irr, isr);
1710#if 0
1711 /* These lines are put in to try to unstick an un ack'd irq */
a4ec1eff 1712 if (isr != 0) {
1da177e4 1713 int irq;
a4ec1eff
IM
1714 for (irq = 0; irq < 16; irq++) {
1715 if (isr & (1 << irq)) {
1da177e4
LT
1716 printk("\tCPU%d: ack irq %d\n",
1717 cpu, irq);
1718 local_irq_save(flags);
1719 outb(VIC_CPU_MASQUERADE_ENABLE | cpu,
1720 VIC_PROCESSOR_ID);
1721 ack_vic_irq(irq);
1722 outb(old_cpu, VIC_PROCESSOR_ID);
1723 local_irq_restore(flags);
1724 }
1725 }
1726 }
1727#endif
1728 }
1729}
1730
a4ec1eff 1731void smp_voyager_power_off(void *dummy)
1da177e4 1732{
a4ec1eff 1733 if (smp_processor_id() == boot_cpu_id)
1da177e4
LT
1734 voyager_power_off();
1735 else
1736 smp_stop_cpu_function(NULL);
1737}
1738
a4ec1eff 1739static void __init voyager_smp_prepare_cpus(unsigned int max_cpus)
1da177e4
LT
1740{
1741 /* FIXME: ignore max_cpus for now */
1742 smp_boot_cpus();
1743}
1744
8f818210 1745static void __cpuinit voyager_smp_prepare_boot_cpu(void)
1da177e4 1746{
6a3ee3d5
JF
1747 init_gdt(smp_processor_id());
1748 switch_to_new_gdt();
1749
1da177e4
LT
1750 cpu_set(smp_processor_id(), cpu_online_map);
1751 cpu_set(smp_processor_id(), cpu_callout_map);
4ad8d383 1752 cpu_set(smp_processor_id(), cpu_possible_map);
3c101cf0 1753 cpu_set(smp_processor_id(), cpu_present_map);
1da177e4
LT
1754}
1755
a4ec1eff 1756static int __cpuinit voyager_cpu_up(unsigned int cpu)
1da177e4
LT
1757{
1758 /* This only works at boot for x86. See "rewrite" above. */
1759 if (cpu_isset(cpu, smp_commenced_mask))
1760 return -ENOSYS;
1761
1762 /* In case one didn't come up */
1763 if (!cpu_isset(cpu, cpu_callin_map))
1764 return -EIO;
1765 /* Unleash the CPU! */
1766 cpu_set(cpu, smp_commenced_mask);
7c04e64a 1767 while (!cpu_online(cpu))
1da177e4
LT
1768 mb();
1769 return 0;
1770}
1771
a4ec1eff 1772static void __init voyager_smp_cpus_done(unsigned int max_cpus)
1da177e4
LT
1773{
1774 zap_low_mappings();
1775}
033ab7f8 1776
a4ec1eff 1777void __init smp_setup_processor_id(void)
033ab7f8
AM
1778{
1779 current_thread_info()->cpu = hard_smp_processor_id();
6a3ee3d5 1780 x86_write_percpu(cpu_number, hard_smp_processor_id());
033ab7f8 1781}
6a3ee3d5
JF
1782
1783struct smp_ops smp_ops = {
1784 .smp_prepare_boot_cpu = voyager_smp_prepare_boot_cpu,
1785 .smp_prepare_cpus = voyager_smp_prepare_cpus,
1786 .cpu_up = voyager_cpu_up,
1787 .smp_cpus_done = voyager_smp_cpus_done,
1788
1789 .smp_send_stop = voyager_smp_send_stop,
1790 .smp_send_reschedule = voyager_smp_send_reschedule,
3b16cf87
JA
1791
1792 .send_call_func_ipi = native_send_call_func_ipi,
1793 .send_call_func_single_ipi = native_send_call_func_single_ipi,
6a3ee3d5 1794};