]> bbs.cooldavid.org Git - net-next-2.6.git/blame - arch/x86/kvm/svm.c
KVM: fix kvm_vcpu_kick vs __vcpu_run race
[net-next-2.6.git] / arch / x86 / kvm / svm.c
CommitLineData
6aa8b732
AK
1/*
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * AMD SVM support
5 *
6 * Copyright (C) 2006 Qumranet, Inc.
7 *
8 * Authors:
9 * Yaniv Kamay <yaniv@qumranet.com>
10 * Avi Kivity <avi@qumranet.com>
11 *
12 * This work is licensed under the terms of the GNU GPL, version 2. See
13 * the COPYING file in the top-level directory.
14 *
15 */
edf88417
AK
16#include <linux/kvm_host.h>
17
e495606d 18#include "kvm_svm.h"
85f455f7 19#include "irq.h"
1d737c8a 20#include "mmu.h"
e495606d 21
6aa8b732 22#include <linux/module.h>
9d8f549d 23#include <linux/kernel.h>
6aa8b732
AK
24#include <linux/vmalloc.h>
25#include <linux/highmem.h>
e8edc6e0 26#include <linux/sched.h>
6aa8b732 27
e495606d 28#include <asm/desc.h>
6aa8b732
AK
29
30MODULE_AUTHOR("Qumranet");
31MODULE_LICENSE("GPL");
32
33#define IOPM_ALLOC_ORDER 2
34#define MSRPM_ALLOC_ORDER 1
35
36#define DB_VECTOR 1
37#define UD_VECTOR 6
38#define GP_VECTOR 13
39
40#define DR7_GD_MASK (1 << 13)
41#define DR6_BD_MASK (1 << 13)
6aa8b732
AK
42
43#define SEG_TYPE_LDT 2
44#define SEG_TYPE_BUSY_TSS16 3
45
80b7706e
JR
46#define SVM_FEATURE_NPT (1 << 0)
47#define SVM_FEATURE_LBRV (1 << 1)
48#define SVM_DEATURE_SVML (1 << 2)
49
24e09cbf
JR
50#define DEBUGCTL_RESERVED_BITS (~(0x3fULL))
51
709ddebf
JR
52/* enable NPT for AMD64 and X86 with PAE */
53#if defined(CONFIG_X86_64) || defined(CONFIG_X86_PAE)
54static bool npt_enabled = true;
55#else
e3da3acd 56static bool npt_enabled = false;
709ddebf 57#endif
6c7dac72
JR
58static int npt = 1;
59
60module_param(npt, int, S_IRUGO);
e3da3acd 61
04d2cc77
AK
62static void kvm_reput_irq(struct vcpu_svm *svm);
63
a2fa3e9f
GH
64static inline struct vcpu_svm *to_svm(struct kvm_vcpu *vcpu)
65{
fb3f0f51 66 return container_of(vcpu, struct vcpu_svm, vcpu);
a2fa3e9f
GH
67}
68
4866d5e3 69static unsigned long iopm_base;
6aa8b732
AK
70
71struct kvm_ldttss_desc {
72 u16 limit0;
73 u16 base0;
74 unsigned base1 : 8, type : 5, dpl : 2, p : 1;
75 unsigned limit1 : 4, zero0 : 3, g : 1, base2 : 8;
76 u32 base3;
77 u32 zero1;
78} __attribute__((packed));
79
80struct svm_cpu_data {
81 int cpu;
82
5008fdf5
AK
83 u64 asid_generation;
84 u32 max_asid;
85 u32 next_asid;
6aa8b732
AK
86 struct kvm_ldttss_desc *tss_desc;
87
88 struct page *save_area;
89};
90
91static DEFINE_PER_CPU(struct svm_cpu_data *, svm_data);
80b7706e 92static uint32_t svm_features;
6aa8b732
AK
93
94struct svm_init_data {
95 int cpu;
96 int r;
97};
98
99static u32 msrpm_ranges[] = {0, 0xc0000000, 0xc0010000};
100
9d8f549d 101#define NUM_MSR_MAPS ARRAY_SIZE(msrpm_ranges)
6aa8b732
AK
102#define MSRS_RANGE_SIZE 2048
103#define MSRS_IN_RANGE (MSRS_RANGE_SIZE * 8 / 2)
104
105#define MAX_INST_SIZE 15
106
80b7706e
JR
107static inline u32 svm_has(u32 feat)
108{
109 return svm_features & feat;
110}
111
6aa8b732
AK
112static inline u8 pop_irq(struct kvm_vcpu *vcpu)
113{
ad312c7c
ZX
114 int word_index = __ffs(vcpu->arch.irq_summary);
115 int bit_index = __ffs(vcpu->arch.irq_pending[word_index]);
6aa8b732
AK
116 int irq = word_index * BITS_PER_LONG + bit_index;
117
ad312c7c
ZX
118 clear_bit(bit_index, &vcpu->arch.irq_pending[word_index]);
119 if (!vcpu->arch.irq_pending[word_index])
120 clear_bit(word_index, &vcpu->arch.irq_summary);
6aa8b732
AK
121 return irq;
122}
123
124static inline void push_irq(struct kvm_vcpu *vcpu, u8 irq)
125{
ad312c7c
ZX
126 set_bit(irq, vcpu->arch.irq_pending);
127 set_bit(irq / BITS_PER_LONG, &vcpu->arch.irq_summary);
6aa8b732
AK
128}
129
130static inline void clgi(void)
131{
132 asm volatile (SVM_CLGI);
133}
134
135static inline void stgi(void)
136{
137 asm volatile (SVM_STGI);
138}
139
140static inline void invlpga(unsigned long addr, u32 asid)
141{
142 asm volatile (SVM_INVLPGA :: "a"(addr), "c"(asid));
143}
144
145static inline unsigned long kvm_read_cr2(void)
146{
147 unsigned long cr2;
148
149 asm volatile ("mov %%cr2, %0" : "=r" (cr2));
150 return cr2;
151}
152
153static inline void kvm_write_cr2(unsigned long val)
154{
155 asm volatile ("mov %0, %%cr2" :: "r" (val));
156}
157
158static inline unsigned long read_dr6(void)
159{
160 unsigned long dr6;
161
162 asm volatile ("mov %%dr6, %0" : "=r" (dr6));
163 return dr6;
164}
165
166static inline void write_dr6(unsigned long val)
167{
168 asm volatile ("mov %0, %%dr6" :: "r" (val));
169}
170
171static inline unsigned long read_dr7(void)
172{
173 unsigned long dr7;
174
175 asm volatile ("mov %%dr7, %0" : "=r" (dr7));
176 return dr7;
177}
178
179static inline void write_dr7(unsigned long val)
180{
181 asm volatile ("mov %0, %%dr7" :: "r" (val));
182}
183
6aa8b732
AK
184static inline void force_new_asid(struct kvm_vcpu *vcpu)
185{
a2fa3e9f 186 to_svm(vcpu)->asid_generation--;
6aa8b732
AK
187}
188
189static inline void flush_guest_tlb(struct kvm_vcpu *vcpu)
190{
191 force_new_asid(vcpu);
192}
193
194static void svm_set_efer(struct kvm_vcpu *vcpu, u64 efer)
195{
709ddebf 196 if (!npt_enabled && !(efer & EFER_LMA))
2b5203ee 197 efer &= ~EFER_LME;
6aa8b732 198
a2fa3e9f 199 to_svm(vcpu)->vmcb->save.efer = efer | MSR_EFER_SVME_MASK;
ad312c7c 200 vcpu->arch.shadow_efer = efer;
6aa8b732
AK
201}
202
298101da
AK
203static void svm_queue_exception(struct kvm_vcpu *vcpu, unsigned nr,
204 bool has_error_code, u32 error_code)
205{
206 struct vcpu_svm *svm = to_svm(vcpu);
207
208 svm->vmcb->control.event_inj = nr
209 | SVM_EVTINJ_VALID
210 | (has_error_code ? SVM_EVTINJ_VALID_ERR : 0)
211 | SVM_EVTINJ_TYPE_EXEPT;
212 svm->vmcb->control.event_inj_err = error_code;
213}
214
215static bool svm_exception_injected(struct kvm_vcpu *vcpu)
216{
217 struct vcpu_svm *svm = to_svm(vcpu);
218
219 return !(svm->vmcb->control.exit_int_info & SVM_EXITINTINFO_VALID);
220}
221
6aa8b732
AK
222static int is_external_interrupt(u32 info)
223{
224 info &= SVM_EVTINJ_TYPE_MASK | SVM_EVTINJ_VALID;
225 return info == (SVM_EVTINJ_VALID | SVM_EVTINJ_TYPE_INTR);
226}
227
228static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
229{
a2fa3e9f
GH
230 struct vcpu_svm *svm = to_svm(vcpu);
231
232 if (!svm->next_rip) {
b8688d51 233 printk(KERN_DEBUG "%s: NOP\n", __func__);
6aa8b732
AK
234 return;
235 }
d77c26fc 236 if (svm->next_rip - svm->vmcb->save.rip > MAX_INST_SIZE)
6aa8b732 237 printk(KERN_ERR "%s: ip 0x%llx next 0x%llx\n",
b8688d51 238 __func__,
a2fa3e9f
GH
239 svm->vmcb->save.rip,
240 svm->next_rip);
6aa8b732 241
ad312c7c 242 vcpu->arch.rip = svm->vmcb->save.rip = svm->next_rip;
a2fa3e9f 243 svm->vmcb->control.int_state &= ~SVM_INTERRUPT_SHADOW_MASK;
c1150d8c 244
ad312c7c 245 vcpu->arch.interrupt_window_open = 1;
6aa8b732
AK
246}
247
248static int has_svm(void)
249{
250 uint32_t eax, ebx, ecx, edx;
251
1e885461 252 if (boot_cpu_data.x86_vendor != X86_VENDOR_AMD) {
6aa8b732
AK
253 printk(KERN_INFO "has_svm: not amd\n");
254 return 0;
255 }
256
257 cpuid(0x80000000, &eax, &ebx, &ecx, &edx);
258 if (eax < SVM_CPUID_FUNC) {
259 printk(KERN_INFO "has_svm: can't execute cpuid_8000000a\n");
260 return 0;
261 }
262
263 cpuid(0x80000001, &eax, &ebx, &ecx, &edx);
264 if (!(ecx & (1 << SVM_CPUID_FEATURE_SHIFT))) {
265 printk(KERN_DEBUG "has_svm: svm not available\n");
266 return 0;
267 }
268 return 1;
269}
270
271static void svm_hardware_disable(void *garbage)
272{
273 struct svm_cpu_data *svm_data
274 = per_cpu(svm_data, raw_smp_processor_id());
275
276 if (svm_data) {
277 uint64_t efer;
278
279 wrmsrl(MSR_VM_HSAVE_PA, 0);
280 rdmsrl(MSR_EFER, efer);
281 wrmsrl(MSR_EFER, efer & ~MSR_EFER_SVME_MASK);
8b6d44c7 282 per_cpu(svm_data, raw_smp_processor_id()) = NULL;
6aa8b732
AK
283 __free_page(svm_data->save_area);
284 kfree(svm_data);
285 }
286}
287
288static void svm_hardware_enable(void *garbage)
289{
290
291 struct svm_cpu_data *svm_data;
292 uint64_t efer;
6aa8b732 293 struct desc_ptr gdt_descr;
6aa8b732
AK
294 struct desc_struct *gdt;
295 int me = raw_smp_processor_id();
296
297 if (!has_svm()) {
298 printk(KERN_ERR "svm_cpu_init: err EOPNOTSUPP on %d\n", me);
299 return;
300 }
301 svm_data = per_cpu(svm_data, me);
302
303 if (!svm_data) {
304 printk(KERN_ERR "svm_cpu_init: svm_data is NULL on %d\n",
305 me);
306 return;
307 }
308
309 svm_data->asid_generation = 1;
310 svm_data->max_asid = cpuid_ebx(SVM_CPUID_FUNC) - 1;
311 svm_data->next_asid = svm_data->max_asid + 1;
312
d77c26fc 313 asm volatile ("sgdt %0" : "=m"(gdt_descr));
6aa8b732
AK
314 gdt = (struct desc_struct *)gdt_descr.address;
315 svm_data->tss_desc = (struct kvm_ldttss_desc *)(gdt + GDT_ENTRY_TSS);
316
317 rdmsrl(MSR_EFER, efer);
318 wrmsrl(MSR_EFER, efer | MSR_EFER_SVME_MASK);
319
320 wrmsrl(MSR_VM_HSAVE_PA,
321 page_to_pfn(svm_data->save_area) << PAGE_SHIFT);
322}
323
324static int svm_cpu_init(int cpu)
325{
326 struct svm_cpu_data *svm_data;
327 int r;
328
329 svm_data = kzalloc(sizeof(struct svm_cpu_data), GFP_KERNEL);
330 if (!svm_data)
331 return -ENOMEM;
332 svm_data->cpu = cpu;
333 svm_data->save_area = alloc_page(GFP_KERNEL);
334 r = -ENOMEM;
335 if (!svm_data->save_area)
336 goto err_1;
337
338 per_cpu(svm_data, cpu) = svm_data;
339
340 return 0;
341
342err_1:
343 kfree(svm_data);
344 return r;
345
346}
347
bfc733a7
RR
348static void set_msr_interception(u32 *msrpm, unsigned msr,
349 int read, int write)
6aa8b732
AK
350{
351 int i;
352
353 for (i = 0; i < NUM_MSR_MAPS; i++) {
354 if (msr >= msrpm_ranges[i] &&
355 msr < msrpm_ranges[i] + MSRS_IN_RANGE) {
356 u32 msr_offset = (i * MSRS_IN_RANGE + msr -
357 msrpm_ranges[i]) * 2;
358
359 u32 *base = msrpm + (msr_offset / 32);
360 u32 msr_shift = msr_offset % 32;
361 u32 mask = ((write) ? 0 : 2) | ((read) ? 0 : 1);
362 *base = (*base & ~(0x3 << msr_shift)) |
363 (mask << msr_shift);
bfc733a7 364 return;
6aa8b732
AK
365 }
366 }
bfc733a7 367 BUG();
6aa8b732
AK
368}
369
f65c229c
JR
370static void svm_vcpu_init_msrpm(u32 *msrpm)
371{
372 memset(msrpm, 0xff, PAGE_SIZE * (1 << MSRPM_ALLOC_ORDER));
373
374#ifdef CONFIG_X86_64
375 set_msr_interception(msrpm, MSR_GS_BASE, 1, 1);
376 set_msr_interception(msrpm, MSR_FS_BASE, 1, 1);
377 set_msr_interception(msrpm, MSR_KERNEL_GS_BASE, 1, 1);
378 set_msr_interception(msrpm, MSR_LSTAR, 1, 1);
379 set_msr_interception(msrpm, MSR_CSTAR, 1, 1);
380 set_msr_interception(msrpm, MSR_SYSCALL_MASK, 1, 1);
381#endif
382 set_msr_interception(msrpm, MSR_K6_STAR, 1, 1);
383 set_msr_interception(msrpm, MSR_IA32_SYSENTER_CS, 1, 1);
384 set_msr_interception(msrpm, MSR_IA32_SYSENTER_ESP, 1, 1);
385 set_msr_interception(msrpm, MSR_IA32_SYSENTER_EIP, 1, 1);
386}
387
24e09cbf
JR
388static void svm_enable_lbrv(struct vcpu_svm *svm)
389{
390 u32 *msrpm = svm->msrpm;
391
392 svm->vmcb->control.lbr_ctl = 1;
393 set_msr_interception(msrpm, MSR_IA32_LASTBRANCHFROMIP, 1, 1);
394 set_msr_interception(msrpm, MSR_IA32_LASTBRANCHTOIP, 1, 1);
395 set_msr_interception(msrpm, MSR_IA32_LASTINTFROMIP, 1, 1);
396 set_msr_interception(msrpm, MSR_IA32_LASTINTTOIP, 1, 1);
397}
398
399static void svm_disable_lbrv(struct vcpu_svm *svm)
400{
401 u32 *msrpm = svm->msrpm;
402
403 svm->vmcb->control.lbr_ctl = 0;
404 set_msr_interception(msrpm, MSR_IA32_LASTBRANCHFROMIP, 0, 0);
405 set_msr_interception(msrpm, MSR_IA32_LASTBRANCHTOIP, 0, 0);
406 set_msr_interception(msrpm, MSR_IA32_LASTINTFROMIP, 0, 0);
407 set_msr_interception(msrpm, MSR_IA32_LASTINTTOIP, 0, 0);
408}
409
6aa8b732
AK
410static __init int svm_hardware_setup(void)
411{
412 int cpu;
413 struct page *iopm_pages;
f65c229c 414 void *iopm_va;
6aa8b732
AK
415 int r;
416
6aa8b732
AK
417 iopm_pages = alloc_pages(GFP_KERNEL, IOPM_ALLOC_ORDER);
418
419 if (!iopm_pages)
420 return -ENOMEM;
c8681339
AL
421
422 iopm_va = page_address(iopm_pages);
423 memset(iopm_va, 0xff, PAGE_SIZE * (1 << IOPM_ALLOC_ORDER));
424 clear_bit(0x80, iopm_va); /* allow direct access to PC debug port */
6aa8b732
AK
425 iopm_base = page_to_pfn(iopm_pages) << PAGE_SHIFT;
426
50a37eb4
JR
427 if (boot_cpu_has(X86_FEATURE_NX))
428 kvm_enable_efer_bits(EFER_NX);
429
6aa8b732
AK
430 for_each_online_cpu(cpu) {
431 r = svm_cpu_init(cpu);
432 if (r)
f65c229c 433 goto err;
6aa8b732 434 }
33bd6a0b
JR
435
436 svm_features = cpuid_edx(SVM_CPUID_FUNC);
437
e3da3acd
JR
438 if (!svm_has(SVM_FEATURE_NPT))
439 npt_enabled = false;
440
6c7dac72
JR
441 if (npt_enabled && !npt) {
442 printk(KERN_INFO "kvm: Nested Paging disabled\n");
443 npt_enabled = false;
444 }
445
18552672 446 if (npt_enabled) {
e3da3acd 447 printk(KERN_INFO "kvm: Nested Paging enabled\n");
18552672
JR
448 kvm_enable_tdp();
449 }
e3da3acd 450
6aa8b732
AK
451 return 0;
452
f65c229c 453err:
6aa8b732
AK
454 __free_pages(iopm_pages, IOPM_ALLOC_ORDER);
455 iopm_base = 0;
456 return r;
457}
458
459static __exit void svm_hardware_unsetup(void)
460{
6aa8b732 461 __free_pages(pfn_to_page(iopm_base >> PAGE_SHIFT), IOPM_ALLOC_ORDER);
f65c229c 462 iopm_base = 0;
6aa8b732
AK
463}
464
465static void init_seg(struct vmcb_seg *seg)
466{
467 seg->selector = 0;
468 seg->attrib = SVM_SELECTOR_P_MASK | SVM_SELECTOR_S_MASK |
469 SVM_SELECTOR_WRITE_MASK; /* Read/Write Data Segment */
470 seg->limit = 0xffff;
471 seg->base = 0;
472}
473
474static void init_sys_seg(struct vmcb_seg *seg, uint32_t type)
475{
476 seg->selector = 0;
477 seg->attrib = SVM_SELECTOR_P_MASK | type;
478 seg->limit = 0xffff;
479 seg->base = 0;
480}
481
e6101a96 482static void init_vmcb(struct vcpu_svm *svm)
6aa8b732 483{
e6101a96
JR
484 struct vmcb_control_area *control = &svm->vmcb->control;
485 struct vmcb_save_area *save = &svm->vmcb->save;
6aa8b732
AK
486
487 control->intercept_cr_read = INTERCEPT_CR0_MASK |
488 INTERCEPT_CR3_MASK |
80a8119c
AK
489 INTERCEPT_CR4_MASK |
490 INTERCEPT_CR8_MASK;
6aa8b732
AK
491
492 control->intercept_cr_write = INTERCEPT_CR0_MASK |
493 INTERCEPT_CR3_MASK |
80a8119c
AK
494 INTERCEPT_CR4_MASK |
495 INTERCEPT_CR8_MASK;
6aa8b732
AK
496
497 control->intercept_dr_read = INTERCEPT_DR0_MASK |
498 INTERCEPT_DR1_MASK |
499 INTERCEPT_DR2_MASK |
500 INTERCEPT_DR3_MASK;
501
502 control->intercept_dr_write = INTERCEPT_DR0_MASK |
503 INTERCEPT_DR1_MASK |
504 INTERCEPT_DR2_MASK |
505 INTERCEPT_DR3_MASK |
506 INTERCEPT_DR5_MASK |
507 INTERCEPT_DR7_MASK;
508
7aa81cc0 509 control->intercept_exceptions = (1 << PF_VECTOR) |
53371b50
JR
510 (1 << UD_VECTOR) |
511 (1 << MC_VECTOR);
6aa8b732
AK
512
513
514 control->intercept = (1ULL << INTERCEPT_INTR) |
515 (1ULL << INTERCEPT_NMI) |
0152527b 516 (1ULL << INTERCEPT_SMI) |
6aa8b732
AK
517 /*
518 * selective cr0 intercept bug?
519 * 0: 0f 22 d8 mov %eax,%cr3
520 * 3: 0f 20 c0 mov %cr0,%eax
521 * 6: 0d 00 00 00 80 or $0x80000000,%eax
522 * b: 0f 22 c0 mov %eax,%cr0
523 * set cr3 ->interception
524 * get cr0 ->interception
525 * set cr0 -> no interception
526 */
527 /* (1ULL << INTERCEPT_SELECTIVE_CR0) | */
528 (1ULL << INTERCEPT_CPUID) |
cf5a94d1 529 (1ULL << INTERCEPT_INVD) |
6aa8b732 530 (1ULL << INTERCEPT_HLT) |
6aa8b732
AK
531 (1ULL << INTERCEPT_INVLPGA) |
532 (1ULL << INTERCEPT_IOIO_PROT) |
533 (1ULL << INTERCEPT_MSR_PROT) |
534 (1ULL << INTERCEPT_TASK_SWITCH) |
46fe4ddd 535 (1ULL << INTERCEPT_SHUTDOWN) |
6aa8b732
AK
536 (1ULL << INTERCEPT_VMRUN) |
537 (1ULL << INTERCEPT_VMMCALL) |
538 (1ULL << INTERCEPT_VMLOAD) |
539 (1ULL << INTERCEPT_VMSAVE) |
540 (1ULL << INTERCEPT_STGI) |
541 (1ULL << INTERCEPT_CLGI) |
916ce236 542 (1ULL << INTERCEPT_SKINIT) |
cf5a94d1 543 (1ULL << INTERCEPT_WBINVD) |
916ce236
JR
544 (1ULL << INTERCEPT_MONITOR) |
545 (1ULL << INTERCEPT_MWAIT);
6aa8b732
AK
546
547 control->iopm_base_pa = iopm_base;
f65c229c 548 control->msrpm_base_pa = __pa(svm->msrpm);
0cc5064d 549 control->tsc_offset = 0;
6aa8b732
AK
550 control->int_ctl = V_INTR_MASKING_MASK;
551
552 init_seg(&save->es);
553 init_seg(&save->ss);
554 init_seg(&save->ds);
555 init_seg(&save->fs);
556 init_seg(&save->gs);
557
558 save->cs.selector = 0xf000;
559 /* Executable/Readable Code Segment */
560 save->cs.attrib = SVM_SELECTOR_READ_MASK | SVM_SELECTOR_P_MASK |
561 SVM_SELECTOR_S_MASK | SVM_SELECTOR_CODE_MASK;
562 save->cs.limit = 0xffff;
d92899a0
AK
563 /*
564 * cs.base should really be 0xffff0000, but vmx can't handle that, so
565 * be consistent with it.
566 *
567 * Replace when we have real mode working for vmx.
568 */
569 save->cs.base = 0xf0000;
6aa8b732
AK
570
571 save->gdtr.limit = 0xffff;
572 save->idtr.limit = 0xffff;
573
574 init_sys_seg(&save->ldtr, SEG_TYPE_LDT);
575 init_sys_seg(&save->tr, SEG_TYPE_BUSY_TSS16);
576
577 save->efer = MSR_EFER_SVME_MASK;
d77c26fc 578 save->dr6 = 0xffff0ff0;
6aa8b732
AK
579 save->dr7 = 0x400;
580 save->rflags = 2;
581 save->rip = 0x0000fff0;
582
583 /*
584 * cr0 val on cpu init should be 0x60000010, we enable cpu
585 * cache by default. the orderly way is to enable cache in bios.
586 */
707d92fa 587 save->cr0 = 0x00000010 | X86_CR0_PG | X86_CR0_WP;
66aee91a 588 save->cr4 = X86_CR4_PAE;
6aa8b732 589 /* rdx = ?? */
709ddebf
JR
590
591 if (npt_enabled) {
592 /* Setup VMCB for Nested Paging */
593 control->nested_ctl = 1;
3564990a 594 control->intercept &= ~(1ULL << INTERCEPT_TASK_SWITCH);
709ddebf
JR
595 control->intercept_exceptions &= ~(1 << PF_VECTOR);
596 control->intercept_cr_read &= ~(INTERCEPT_CR0_MASK|
597 INTERCEPT_CR3_MASK);
598 control->intercept_cr_write &= ~(INTERCEPT_CR0_MASK|
599 INTERCEPT_CR3_MASK);
600 save->g_pat = 0x0007040600070406ULL;
601 /* enable caching because the QEMU Bios doesn't enable it */
602 save->cr0 = X86_CR0_ET;
603 save->cr3 = 0;
604 save->cr4 = 0;
605 }
606
6aa8b732
AK
607}
608
e00c8cf2 609static int svm_vcpu_reset(struct kvm_vcpu *vcpu)
04d2cc77
AK
610{
611 struct vcpu_svm *svm = to_svm(vcpu);
612
e6101a96 613 init_vmcb(svm);
70433389
AK
614
615 if (vcpu->vcpu_id != 0) {
616 svm->vmcb->save.rip = 0;
ad312c7c
ZX
617 svm->vmcb->save.cs.base = svm->vcpu.arch.sipi_vector << 12;
618 svm->vmcb->save.cs.selector = svm->vcpu.arch.sipi_vector << 8;
70433389 619 }
e00c8cf2
AK
620
621 return 0;
04d2cc77
AK
622}
623
fb3f0f51 624static struct kvm_vcpu *svm_create_vcpu(struct kvm *kvm, unsigned int id)
6aa8b732 625{
a2fa3e9f 626 struct vcpu_svm *svm;
6aa8b732 627 struct page *page;
f65c229c 628 struct page *msrpm_pages;
fb3f0f51 629 int err;
6aa8b732 630
c16f862d 631 svm = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL);
fb3f0f51
RR
632 if (!svm) {
633 err = -ENOMEM;
634 goto out;
635 }
636
637 err = kvm_vcpu_init(&svm->vcpu, kvm, id);
638 if (err)
639 goto free_svm;
640
6aa8b732 641 page = alloc_page(GFP_KERNEL);
fb3f0f51
RR
642 if (!page) {
643 err = -ENOMEM;
644 goto uninit;
645 }
6aa8b732 646
f65c229c
JR
647 err = -ENOMEM;
648 msrpm_pages = alloc_pages(GFP_KERNEL, MSRPM_ALLOC_ORDER);
649 if (!msrpm_pages)
650 goto uninit;
651 svm->msrpm = page_address(msrpm_pages);
652 svm_vcpu_init_msrpm(svm->msrpm);
653
a2fa3e9f
GH
654 svm->vmcb = page_address(page);
655 clear_page(svm->vmcb);
656 svm->vmcb_pa = page_to_pfn(page) << PAGE_SHIFT;
657 svm->asid_generation = 0;
658 memset(svm->db_regs, 0, sizeof(svm->db_regs));
e6101a96 659 init_vmcb(svm);
a2fa3e9f 660
fb3f0f51
RR
661 fx_init(&svm->vcpu);
662 svm->vcpu.fpu_active = 1;
ad312c7c 663 svm->vcpu.arch.apic_base = 0xfee00000 | MSR_IA32_APICBASE_ENABLE;
fb3f0f51 664 if (svm->vcpu.vcpu_id == 0)
ad312c7c 665 svm->vcpu.arch.apic_base |= MSR_IA32_APICBASE_BSP;
6aa8b732 666
fb3f0f51 667 return &svm->vcpu;
36241b8c 668
fb3f0f51
RR
669uninit:
670 kvm_vcpu_uninit(&svm->vcpu);
671free_svm:
a4770347 672 kmem_cache_free(kvm_vcpu_cache, svm);
fb3f0f51
RR
673out:
674 return ERR_PTR(err);
6aa8b732
AK
675}
676
677static void svm_free_vcpu(struct kvm_vcpu *vcpu)
678{
a2fa3e9f
GH
679 struct vcpu_svm *svm = to_svm(vcpu);
680
fb3f0f51 681 __free_page(pfn_to_page(svm->vmcb_pa >> PAGE_SHIFT));
f65c229c 682 __free_pages(virt_to_page(svm->msrpm), MSRPM_ALLOC_ORDER);
fb3f0f51 683 kvm_vcpu_uninit(vcpu);
a4770347 684 kmem_cache_free(kvm_vcpu_cache, svm);
6aa8b732
AK
685}
686
15ad7146 687static void svm_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
6aa8b732 688{
a2fa3e9f 689 struct vcpu_svm *svm = to_svm(vcpu);
15ad7146 690 int i;
0cc5064d 691
0cc5064d
AK
692 if (unlikely(cpu != vcpu->cpu)) {
693 u64 tsc_this, delta;
694
695 /*
696 * Make sure that the guest sees a monotonically
697 * increasing TSC.
698 */
699 rdtscll(tsc_this);
ad312c7c 700 delta = vcpu->arch.host_tsc - tsc_this;
a2fa3e9f 701 svm->vmcb->control.tsc_offset += delta;
0cc5064d 702 vcpu->cpu = cpu;
a3d7f85f 703 kvm_migrate_apic_timer(vcpu);
0cc5064d 704 }
94dfbdb3
AL
705
706 for (i = 0; i < NR_HOST_SAVE_USER_MSRS; i++)
a2fa3e9f 707 rdmsrl(host_save_user_msrs[i], svm->host_user_msrs[i]);
6aa8b732
AK
708}
709
710static void svm_vcpu_put(struct kvm_vcpu *vcpu)
711{
a2fa3e9f 712 struct vcpu_svm *svm = to_svm(vcpu);
94dfbdb3
AL
713 int i;
714
e1beb1d3 715 ++vcpu->stat.host_state_reload;
94dfbdb3 716 for (i = 0; i < NR_HOST_SAVE_USER_MSRS; i++)
a2fa3e9f 717 wrmsrl(host_save_user_msrs[i], svm->host_user_msrs[i]);
94dfbdb3 718
ad312c7c 719 rdtscll(vcpu->arch.host_tsc);
6aa8b732
AK
720}
721
774c47f1
AK
722static void svm_vcpu_decache(struct kvm_vcpu *vcpu)
723{
724}
725
6aa8b732
AK
726static void svm_cache_regs(struct kvm_vcpu *vcpu)
727{
a2fa3e9f
GH
728 struct vcpu_svm *svm = to_svm(vcpu);
729
ad312c7c
ZX
730 vcpu->arch.regs[VCPU_REGS_RAX] = svm->vmcb->save.rax;
731 vcpu->arch.regs[VCPU_REGS_RSP] = svm->vmcb->save.rsp;
732 vcpu->arch.rip = svm->vmcb->save.rip;
6aa8b732
AK
733}
734
735static void svm_decache_regs(struct kvm_vcpu *vcpu)
736{
a2fa3e9f 737 struct vcpu_svm *svm = to_svm(vcpu);
ad312c7c
ZX
738 svm->vmcb->save.rax = vcpu->arch.regs[VCPU_REGS_RAX];
739 svm->vmcb->save.rsp = vcpu->arch.regs[VCPU_REGS_RSP];
740 svm->vmcb->save.rip = vcpu->arch.rip;
6aa8b732
AK
741}
742
743static unsigned long svm_get_rflags(struct kvm_vcpu *vcpu)
744{
a2fa3e9f 745 return to_svm(vcpu)->vmcb->save.rflags;
6aa8b732
AK
746}
747
748static void svm_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
749{
a2fa3e9f 750 to_svm(vcpu)->vmcb->save.rflags = rflags;
6aa8b732
AK
751}
752
753static struct vmcb_seg *svm_seg(struct kvm_vcpu *vcpu, int seg)
754{
a2fa3e9f 755 struct vmcb_save_area *save = &to_svm(vcpu)->vmcb->save;
6aa8b732
AK
756
757 switch (seg) {
758 case VCPU_SREG_CS: return &save->cs;
759 case VCPU_SREG_DS: return &save->ds;
760 case VCPU_SREG_ES: return &save->es;
761 case VCPU_SREG_FS: return &save->fs;
762 case VCPU_SREG_GS: return &save->gs;
763 case VCPU_SREG_SS: return &save->ss;
764 case VCPU_SREG_TR: return &save->tr;
765 case VCPU_SREG_LDTR: return &save->ldtr;
766 }
767 BUG();
8b6d44c7 768 return NULL;
6aa8b732
AK
769}
770
771static u64 svm_get_segment_base(struct kvm_vcpu *vcpu, int seg)
772{
773 struct vmcb_seg *s = svm_seg(vcpu, seg);
774
775 return s->base;
776}
777
778static void svm_get_segment(struct kvm_vcpu *vcpu,
779 struct kvm_segment *var, int seg)
780{
781 struct vmcb_seg *s = svm_seg(vcpu, seg);
782
783 var->base = s->base;
784 var->limit = s->limit;
785 var->selector = s->selector;
786 var->type = s->attrib & SVM_SELECTOR_TYPE_MASK;
787 var->s = (s->attrib >> SVM_SELECTOR_S_SHIFT) & 1;
788 var->dpl = (s->attrib >> SVM_SELECTOR_DPL_SHIFT) & 3;
789 var->present = (s->attrib >> SVM_SELECTOR_P_SHIFT) & 1;
790 var->avl = (s->attrib >> SVM_SELECTOR_AVL_SHIFT) & 1;
791 var->l = (s->attrib >> SVM_SELECTOR_L_SHIFT) & 1;
792 var->db = (s->attrib >> SVM_SELECTOR_DB_SHIFT) & 1;
793 var->g = (s->attrib >> SVM_SELECTOR_G_SHIFT) & 1;
794 var->unusable = !var->present;
795}
796
2e4d2653
IE
797static int svm_get_cpl(struct kvm_vcpu *vcpu)
798{
799 struct vmcb_save_area *save = &to_svm(vcpu)->vmcb->save;
800
801 return save->cpl;
802}
803
6aa8b732
AK
804static void svm_get_idt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
805{
a2fa3e9f
GH
806 struct vcpu_svm *svm = to_svm(vcpu);
807
808 dt->limit = svm->vmcb->save.idtr.limit;
809 dt->base = svm->vmcb->save.idtr.base;
6aa8b732
AK
810}
811
812static void svm_set_idt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
813{
a2fa3e9f
GH
814 struct vcpu_svm *svm = to_svm(vcpu);
815
816 svm->vmcb->save.idtr.limit = dt->limit;
817 svm->vmcb->save.idtr.base = dt->base ;
6aa8b732
AK
818}
819
820static void svm_get_gdt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
821{
a2fa3e9f
GH
822 struct vcpu_svm *svm = to_svm(vcpu);
823
824 dt->limit = svm->vmcb->save.gdtr.limit;
825 dt->base = svm->vmcb->save.gdtr.base;
6aa8b732
AK
826}
827
828static void svm_set_gdt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
829{
a2fa3e9f
GH
830 struct vcpu_svm *svm = to_svm(vcpu);
831
832 svm->vmcb->save.gdtr.limit = dt->limit;
833 svm->vmcb->save.gdtr.base = dt->base ;
6aa8b732
AK
834}
835
25c4c276 836static void svm_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
399badf3
AK
837{
838}
839
6aa8b732
AK
840static void svm_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
841{
a2fa3e9f
GH
842 struct vcpu_svm *svm = to_svm(vcpu);
843
05b3e0c2 844#ifdef CONFIG_X86_64
ad312c7c 845 if (vcpu->arch.shadow_efer & EFER_LME) {
707d92fa 846 if (!is_paging(vcpu) && (cr0 & X86_CR0_PG)) {
ad312c7c 847 vcpu->arch.shadow_efer |= EFER_LMA;
2b5203ee 848 svm->vmcb->save.efer |= EFER_LMA | EFER_LME;
6aa8b732
AK
849 }
850
d77c26fc 851 if (is_paging(vcpu) && !(cr0 & X86_CR0_PG)) {
ad312c7c 852 vcpu->arch.shadow_efer &= ~EFER_LMA;
2b5203ee 853 svm->vmcb->save.efer &= ~(EFER_LMA | EFER_LME);
6aa8b732
AK
854 }
855 }
856#endif
709ddebf
JR
857 if (npt_enabled)
858 goto set;
859
ad312c7c 860 if ((vcpu->arch.cr0 & X86_CR0_TS) && !(cr0 & X86_CR0_TS)) {
a2fa3e9f 861 svm->vmcb->control.intercept_exceptions &= ~(1 << NM_VECTOR);
7807fa6c
AL
862 vcpu->fpu_active = 1;
863 }
864
ad312c7c 865 vcpu->arch.cr0 = cr0;
707d92fa 866 cr0 |= X86_CR0_PG | X86_CR0_WP;
6b390b63
JR
867 if (!vcpu->fpu_active) {
868 svm->vmcb->control.intercept_exceptions |= (1 << NM_VECTOR);
334df50a 869 cr0 |= X86_CR0_TS;
6b390b63 870 }
709ddebf
JR
871set:
872 /*
873 * re-enable caching here because the QEMU bios
874 * does not do it - this results in some delay at
875 * reboot
876 */
877 cr0 &= ~(X86_CR0_CD | X86_CR0_NW);
a2fa3e9f 878 svm->vmcb->save.cr0 = cr0;
6aa8b732
AK
879}
880
881static void svm_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
882{
6394b649
JR
883 unsigned long host_cr4_mce = read_cr4() & X86_CR4_MCE;
884
ec077263
JR
885 vcpu->arch.cr4 = cr4;
886 if (!npt_enabled)
887 cr4 |= X86_CR4_PAE;
6394b649 888 cr4 |= host_cr4_mce;
ec077263 889 to_svm(vcpu)->vmcb->save.cr4 = cr4;
6aa8b732
AK
890}
891
892static void svm_set_segment(struct kvm_vcpu *vcpu,
893 struct kvm_segment *var, int seg)
894{
a2fa3e9f 895 struct vcpu_svm *svm = to_svm(vcpu);
6aa8b732
AK
896 struct vmcb_seg *s = svm_seg(vcpu, seg);
897
898 s->base = var->base;
899 s->limit = var->limit;
900 s->selector = var->selector;
901 if (var->unusable)
902 s->attrib = 0;
903 else {
904 s->attrib = (var->type & SVM_SELECTOR_TYPE_MASK);
905 s->attrib |= (var->s & 1) << SVM_SELECTOR_S_SHIFT;
906 s->attrib |= (var->dpl & 3) << SVM_SELECTOR_DPL_SHIFT;
907 s->attrib |= (var->present & 1) << SVM_SELECTOR_P_SHIFT;
908 s->attrib |= (var->avl & 1) << SVM_SELECTOR_AVL_SHIFT;
909 s->attrib |= (var->l & 1) << SVM_SELECTOR_L_SHIFT;
910 s->attrib |= (var->db & 1) << SVM_SELECTOR_DB_SHIFT;
911 s->attrib |= (var->g & 1) << SVM_SELECTOR_G_SHIFT;
912 }
913 if (seg == VCPU_SREG_CS)
a2fa3e9f
GH
914 svm->vmcb->save.cpl
915 = (svm->vmcb->save.cs.attrib
6aa8b732
AK
916 >> SVM_SELECTOR_DPL_SHIFT) & 3;
917
918}
919
920/* FIXME:
921
a2fa3e9f
GH
922 svm(vcpu)->vmcb->control.int_ctl &= ~V_TPR_MASK;
923 svm(vcpu)->vmcb->control.int_ctl |= (sregs->cr8 & V_TPR_MASK);
6aa8b732
AK
924
925*/
926
927static int svm_guest_debug(struct kvm_vcpu *vcpu, struct kvm_debug_guest *dbg)
928{
929 return -EOPNOTSUPP;
930}
931
2a8067f1
ED
932static int svm_get_irq(struct kvm_vcpu *vcpu)
933{
934 struct vcpu_svm *svm = to_svm(vcpu);
935 u32 exit_int_info = svm->vmcb->control.exit_int_info;
936
937 if (is_external_interrupt(exit_int_info))
938 return exit_int_info & SVM_EVTINJ_VEC_MASK;
939 return -1;
940}
941
6aa8b732
AK
942static void load_host_msrs(struct kvm_vcpu *vcpu)
943{
94dfbdb3 944#ifdef CONFIG_X86_64
a2fa3e9f 945 wrmsrl(MSR_GS_BASE, to_svm(vcpu)->host_gs_base);
94dfbdb3 946#endif
6aa8b732
AK
947}
948
949static void save_host_msrs(struct kvm_vcpu *vcpu)
950{
94dfbdb3 951#ifdef CONFIG_X86_64
a2fa3e9f 952 rdmsrl(MSR_GS_BASE, to_svm(vcpu)->host_gs_base);
94dfbdb3 953#endif
6aa8b732
AK
954}
955
e756fc62 956static void new_asid(struct vcpu_svm *svm, struct svm_cpu_data *svm_data)
6aa8b732
AK
957{
958 if (svm_data->next_asid > svm_data->max_asid) {
959 ++svm_data->asid_generation;
960 svm_data->next_asid = 1;
a2fa3e9f 961 svm->vmcb->control.tlb_ctl = TLB_CONTROL_FLUSH_ALL_ASID;
6aa8b732
AK
962 }
963
e756fc62 964 svm->vcpu.cpu = svm_data->cpu;
a2fa3e9f
GH
965 svm->asid_generation = svm_data->asid_generation;
966 svm->vmcb->control.asid = svm_data->next_asid++;
6aa8b732
AK
967}
968
6aa8b732
AK
969static unsigned long svm_get_dr(struct kvm_vcpu *vcpu, int dr)
970{
a2fa3e9f 971 return to_svm(vcpu)->db_regs[dr];
6aa8b732
AK
972}
973
974static void svm_set_dr(struct kvm_vcpu *vcpu, int dr, unsigned long value,
975 int *exception)
976{
a2fa3e9f
GH
977 struct vcpu_svm *svm = to_svm(vcpu);
978
6aa8b732
AK
979 *exception = 0;
980
a2fa3e9f
GH
981 if (svm->vmcb->save.dr7 & DR7_GD_MASK) {
982 svm->vmcb->save.dr7 &= ~DR7_GD_MASK;
983 svm->vmcb->save.dr6 |= DR6_BD_MASK;
6aa8b732
AK
984 *exception = DB_VECTOR;
985 return;
986 }
987
988 switch (dr) {
989 case 0 ... 3:
a2fa3e9f 990 svm->db_regs[dr] = value;
6aa8b732
AK
991 return;
992 case 4 ... 5:
ad312c7c 993 if (vcpu->arch.cr4 & X86_CR4_DE) {
6aa8b732
AK
994 *exception = UD_VECTOR;
995 return;
996 }
997 case 7: {
998 if (value & ~((1ULL << 32) - 1)) {
999 *exception = GP_VECTOR;
1000 return;
1001 }
a2fa3e9f 1002 svm->vmcb->save.dr7 = value;
6aa8b732
AK
1003 return;
1004 }
1005 default:
1006 printk(KERN_DEBUG "%s: unexpected dr %u\n",
b8688d51 1007 __func__, dr);
6aa8b732
AK
1008 *exception = UD_VECTOR;
1009 return;
1010 }
1011}
1012
e756fc62 1013static int pf_interception(struct vcpu_svm *svm, struct kvm_run *kvm_run)
6aa8b732 1014{
a2fa3e9f 1015 u32 exit_int_info = svm->vmcb->control.exit_int_info;
e756fc62 1016 struct kvm *kvm = svm->vcpu.kvm;
6aa8b732
AK
1017 u64 fault_address;
1018 u32 error_code;
6aa8b732 1019
85f455f7
ED
1020 if (!irqchip_in_kernel(kvm) &&
1021 is_external_interrupt(exit_int_info))
e756fc62 1022 push_irq(&svm->vcpu, exit_int_info & SVM_EVTINJ_VEC_MASK);
6aa8b732 1023
a2fa3e9f
GH
1024 fault_address = svm->vmcb->control.exit_info_2;
1025 error_code = svm->vmcb->control.exit_info_1;
3067714c 1026 return kvm_mmu_page_fault(&svm->vcpu, fault_address, error_code);
6aa8b732
AK
1027}
1028
7aa81cc0
AL
1029static int ud_interception(struct vcpu_svm *svm, struct kvm_run *kvm_run)
1030{
1031 int er;
1032
571008da 1033 er = emulate_instruction(&svm->vcpu, kvm_run, 0, 0, EMULTYPE_TRAP_UD);
7aa81cc0 1034 if (er != EMULATE_DONE)
7ee5d940 1035 kvm_queue_exception(&svm->vcpu, UD_VECTOR);
7aa81cc0
AL
1036 return 1;
1037}
1038
e756fc62 1039static int nm_interception(struct vcpu_svm *svm, struct kvm_run *kvm_run)
7807fa6c 1040{
a2fa3e9f 1041 svm->vmcb->control.intercept_exceptions &= ~(1 << NM_VECTOR);
ad312c7c 1042 if (!(svm->vcpu.arch.cr0 & X86_CR0_TS))
a2fa3e9f 1043 svm->vmcb->save.cr0 &= ~X86_CR0_TS;
e756fc62 1044 svm->vcpu.fpu_active = 1;
a2fa3e9f
GH
1045
1046 return 1;
7807fa6c
AL
1047}
1048
53371b50
JR
1049static int mc_interception(struct vcpu_svm *svm, struct kvm_run *kvm_run)
1050{
1051 /*
1052 * On an #MC intercept the MCE handler is not called automatically in
1053 * the host. So do it by hand here.
1054 */
1055 asm volatile (
1056 "int $0x12\n");
1057 /* not sure if we ever come back to this point */
1058
1059 return 1;
1060}
1061
e756fc62 1062static int shutdown_interception(struct vcpu_svm *svm, struct kvm_run *kvm_run)
46fe4ddd
JR
1063{
1064 /*
1065 * VMCB is undefined after a SHUTDOWN intercept
1066 * so reinitialize it.
1067 */
a2fa3e9f 1068 clear_page(svm->vmcb);
e6101a96 1069 init_vmcb(svm);
46fe4ddd
JR
1070
1071 kvm_run->exit_reason = KVM_EXIT_SHUTDOWN;
1072 return 0;
1073}
1074
e756fc62 1075static int io_interception(struct vcpu_svm *svm, struct kvm_run *kvm_run)
6aa8b732 1076{
d77c26fc 1077 u32 io_info = svm->vmcb->control.exit_info_1; /* address size bug? */
039576c0
AK
1078 int size, down, in, string, rep;
1079 unsigned port;
6aa8b732 1080
e756fc62 1081 ++svm->vcpu.stat.io_exits;
6aa8b732 1082
a2fa3e9f 1083 svm->next_rip = svm->vmcb->control.exit_info_2;
6aa8b732 1084
e70669ab
LV
1085 string = (io_info & SVM_IOIO_STR_MASK) != 0;
1086
1087 if (string) {
3427318f
LV
1088 if (emulate_instruction(&svm->vcpu,
1089 kvm_run, 0, 0, 0) == EMULATE_DO_MMIO)
e70669ab
LV
1090 return 0;
1091 return 1;
1092 }
1093
039576c0
AK
1094 in = (io_info & SVM_IOIO_TYPE_MASK) != 0;
1095 port = io_info >> 16;
1096 size = (io_info & SVM_IOIO_SIZE_MASK) >> SVM_IOIO_SIZE_SHIFT;
039576c0 1097 rep = (io_info & SVM_IOIO_REP_MASK) != 0;
a2fa3e9f 1098 down = (svm->vmcb->save.rflags & X86_EFLAGS_DF) != 0;
6aa8b732 1099
3090dd73 1100 return kvm_emulate_pio(&svm->vcpu, kvm_run, in, size, port);
6aa8b732
AK
1101}
1102
e756fc62 1103static int nop_on_interception(struct vcpu_svm *svm, struct kvm_run *kvm_run)
6aa8b732
AK
1104{
1105 return 1;
1106}
1107
e756fc62 1108static int halt_interception(struct vcpu_svm *svm, struct kvm_run *kvm_run)
6aa8b732 1109{
a2fa3e9f 1110 svm->next_rip = svm->vmcb->save.rip + 1;
e756fc62
RR
1111 skip_emulated_instruction(&svm->vcpu);
1112 return kvm_emulate_halt(&svm->vcpu);
6aa8b732
AK
1113}
1114
e756fc62 1115static int vmmcall_interception(struct vcpu_svm *svm, struct kvm_run *kvm_run)
02e235bc 1116{
a2fa3e9f 1117 svm->next_rip = svm->vmcb->save.rip + 3;
e756fc62 1118 skip_emulated_instruction(&svm->vcpu);
7aa81cc0
AL
1119 kvm_emulate_hypercall(&svm->vcpu);
1120 return 1;
02e235bc
AK
1121}
1122
e756fc62
RR
1123static int invalid_op_interception(struct vcpu_svm *svm,
1124 struct kvm_run *kvm_run)
6aa8b732 1125{
7ee5d940 1126 kvm_queue_exception(&svm->vcpu, UD_VECTOR);
6aa8b732
AK
1127 return 1;
1128}
1129
e756fc62
RR
1130static int task_switch_interception(struct vcpu_svm *svm,
1131 struct kvm_run *kvm_run)
6aa8b732 1132{
37817f29
IE
1133 u16 tss_selector;
1134
1135 tss_selector = (u16)svm->vmcb->control.exit_info_1;
1136 if (svm->vmcb->control.exit_info_2 &
1137 (1ULL << SVM_EXITINFOSHIFT_TS_REASON_IRET))
1138 return kvm_task_switch(&svm->vcpu, tss_selector,
1139 TASK_SWITCH_IRET);
1140 if (svm->vmcb->control.exit_info_2 &
1141 (1ULL << SVM_EXITINFOSHIFT_TS_REASON_JMP))
1142 return kvm_task_switch(&svm->vcpu, tss_selector,
1143 TASK_SWITCH_JMP);
1144 return kvm_task_switch(&svm->vcpu, tss_selector, TASK_SWITCH_CALL);
6aa8b732
AK
1145}
1146
e756fc62 1147static int cpuid_interception(struct vcpu_svm *svm, struct kvm_run *kvm_run)
6aa8b732 1148{
a2fa3e9f 1149 svm->next_rip = svm->vmcb->save.rip + 2;
e756fc62 1150 kvm_emulate_cpuid(&svm->vcpu);
06465c5a 1151 return 1;
6aa8b732
AK
1152}
1153
e756fc62
RR
1154static int emulate_on_interception(struct vcpu_svm *svm,
1155 struct kvm_run *kvm_run)
6aa8b732 1156{
3427318f 1157 if (emulate_instruction(&svm->vcpu, NULL, 0, 0, 0) != EMULATE_DONE)
b8688d51 1158 pr_unimpl(&svm->vcpu, "%s: failed\n", __func__);
6aa8b732
AK
1159 return 1;
1160}
1161
1d075434
JR
1162static int cr8_write_interception(struct vcpu_svm *svm, struct kvm_run *kvm_run)
1163{
1164 emulate_instruction(&svm->vcpu, NULL, 0, 0, 0);
1165 if (irqchip_in_kernel(svm->vcpu.kvm))
1166 return 1;
1167 kvm_run->exit_reason = KVM_EXIT_SET_TPR;
1168 return 0;
1169}
1170
6aa8b732
AK
1171static int svm_get_msr(struct kvm_vcpu *vcpu, unsigned ecx, u64 *data)
1172{
a2fa3e9f
GH
1173 struct vcpu_svm *svm = to_svm(vcpu);
1174
6aa8b732 1175 switch (ecx) {
6aa8b732
AK
1176 case MSR_IA32_TIME_STAMP_COUNTER: {
1177 u64 tsc;
1178
1179 rdtscll(tsc);
a2fa3e9f 1180 *data = svm->vmcb->control.tsc_offset + tsc;
6aa8b732
AK
1181 break;
1182 }
0e859cac 1183 case MSR_K6_STAR:
a2fa3e9f 1184 *data = svm->vmcb->save.star;
6aa8b732 1185 break;
0e859cac 1186#ifdef CONFIG_X86_64
6aa8b732 1187 case MSR_LSTAR:
a2fa3e9f 1188 *data = svm->vmcb->save.lstar;
6aa8b732
AK
1189 break;
1190 case MSR_CSTAR:
a2fa3e9f 1191 *data = svm->vmcb->save.cstar;
6aa8b732
AK
1192 break;
1193 case MSR_KERNEL_GS_BASE:
a2fa3e9f 1194 *data = svm->vmcb->save.kernel_gs_base;
6aa8b732
AK
1195 break;
1196 case MSR_SYSCALL_MASK:
a2fa3e9f 1197 *data = svm->vmcb->save.sfmask;
6aa8b732
AK
1198 break;
1199#endif
1200 case MSR_IA32_SYSENTER_CS:
a2fa3e9f 1201 *data = svm->vmcb->save.sysenter_cs;
6aa8b732
AK
1202 break;
1203 case MSR_IA32_SYSENTER_EIP:
a2fa3e9f 1204 *data = svm->vmcb->save.sysenter_eip;
6aa8b732
AK
1205 break;
1206 case MSR_IA32_SYSENTER_ESP:
a2fa3e9f 1207 *data = svm->vmcb->save.sysenter_esp;
6aa8b732 1208 break;
a2938c80
JR
1209 /* Nobody will change the following 5 values in the VMCB so
1210 we can safely return them on rdmsr. They will always be 0
1211 until LBRV is implemented. */
1212 case MSR_IA32_DEBUGCTLMSR:
1213 *data = svm->vmcb->save.dbgctl;
1214 break;
1215 case MSR_IA32_LASTBRANCHFROMIP:
1216 *data = svm->vmcb->save.br_from;
1217 break;
1218 case MSR_IA32_LASTBRANCHTOIP:
1219 *data = svm->vmcb->save.br_to;
1220 break;
1221 case MSR_IA32_LASTINTFROMIP:
1222 *data = svm->vmcb->save.last_excp_from;
1223 break;
1224 case MSR_IA32_LASTINTTOIP:
1225 *data = svm->vmcb->save.last_excp_to;
1226 break;
6aa8b732 1227 default:
3bab1f5d 1228 return kvm_get_msr_common(vcpu, ecx, data);
6aa8b732
AK
1229 }
1230 return 0;
1231}
1232
e756fc62 1233static int rdmsr_interception(struct vcpu_svm *svm, struct kvm_run *kvm_run)
6aa8b732 1234{
ad312c7c 1235 u32 ecx = svm->vcpu.arch.regs[VCPU_REGS_RCX];
6aa8b732
AK
1236 u64 data;
1237
e756fc62 1238 if (svm_get_msr(&svm->vcpu, ecx, &data))
c1a5d4f9 1239 kvm_inject_gp(&svm->vcpu, 0);
6aa8b732 1240 else {
a2fa3e9f 1241 svm->vmcb->save.rax = data & 0xffffffff;
ad312c7c 1242 svm->vcpu.arch.regs[VCPU_REGS_RDX] = data >> 32;
a2fa3e9f 1243 svm->next_rip = svm->vmcb->save.rip + 2;
e756fc62 1244 skip_emulated_instruction(&svm->vcpu);
6aa8b732
AK
1245 }
1246 return 1;
1247}
1248
1249static int svm_set_msr(struct kvm_vcpu *vcpu, unsigned ecx, u64 data)
1250{
a2fa3e9f
GH
1251 struct vcpu_svm *svm = to_svm(vcpu);
1252
6aa8b732 1253 switch (ecx) {
6aa8b732
AK
1254 case MSR_IA32_TIME_STAMP_COUNTER: {
1255 u64 tsc;
1256
1257 rdtscll(tsc);
a2fa3e9f 1258 svm->vmcb->control.tsc_offset = data - tsc;
6aa8b732
AK
1259 break;
1260 }
0e859cac 1261 case MSR_K6_STAR:
a2fa3e9f 1262 svm->vmcb->save.star = data;
6aa8b732 1263 break;
49b14f24 1264#ifdef CONFIG_X86_64
6aa8b732 1265 case MSR_LSTAR:
a2fa3e9f 1266 svm->vmcb->save.lstar = data;
6aa8b732
AK
1267 break;
1268 case MSR_CSTAR:
a2fa3e9f 1269 svm->vmcb->save.cstar = data;
6aa8b732
AK
1270 break;
1271 case MSR_KERNEL_GS_BASE:
a2fa3e9f 1272 svm->vmcb->save.kernel_gs_base = data;
6aa8b732
AK
1273 break;
1274 case MSR_SYSCALL_MASK:
a2fa3e9f 1275 svm->vmcb->save.sfmask = data;
6aa8b732
AK
1276 break;
1277#endif
1278 case MSR_IA32_SYSENTER_CS:
a2fa3e9f 1279 svm->vmcb->save.sysenter_cs = data;
6aa8b732
AK
1280 break;
1281 case MSR_IA32_SYSENTER_EIP:
a2fa3e9f 1282 svm->vmcb->save.sysenter_eip = data;
6aa8b732
AK
1283 break;
1284 case MSR_IA32_SYSENTER_ESP:
a2fa3e9f 1285 svm->vmcb->save.sysenter_esp = data;
6aa8b732 1286 break;
a2938c80 1287 case MSR_IA32_DEBUGCTLMSR:
24e09cbf
JR
1288 if (!svm_has(SVM_FEATURE_LBRV)) {
1289 pr_unimpl(vcpu, "%s: MSR_IA32_DEBUGCTL 0x%llx, nop\n",
b8688d51 1290 __func__, data);
24e09cbf
JR
1291 break;
1292 }
1293 if (data & DEBUGCTL_RESERVED_BITS)
1294 return 1;
1295
1296 svm->vmcb->save.dbgctl = data;
1297 if (data & (1ULL<<0))
1298 svm_enable_lbrv(svm);
1299 else
1300 svm_disable_lbrv(svm);
a2938c80 1301 break;
62b9abaa
JR
1302 case MSR_K7_EVNTSEL0:
1303 case MSR_K7_EVNTSEL1:
1304 case MSR_K7_EVNTSEL2:
1305 case MSR_K7_EVNTSEL3:
1306 /*
1307 * only support writing 0 to the performance counters for now
1308 * to make Windows happy. Should be replaced by a real
1309 * performance counter emulation later.
1310 */
1311 if (data != 0)
1312 goto unhandled;
1313 break;
6aa8b732 1314 default:
62b9abaa 1315 unhandled:
3bab1f5d 1316 return kvm_set_msr_common(vcpu, ecx, data);
6aa8b732
AK
1317 }
1318 return 0;
1319}
1320
e756fc62 1321static int wrmsr_interception(struct vcpu_svm *svm, struct kvm_run *kvm_run)
6aa8b732 1322{
ad312c7c 1323 u32 ecx = svm->vcpu.arch.regs[VCPU_REGS_RCX];
a2fa3e9f 1324 u64 data = (svm->vmcb->save.rax & -1u)
ad312c7c 1325 | ((u64)(svm->vcpu.arch.regs[VCPU_REGS_RDX] & -1u) << 32);
a2fa3e9f 1326 svm->next_rip = svm->vmcb->save.rip + 2;
e756fc62 1327 if (svm_set_msr(&svm->vcpu, ecx, data))
c1a5d4f9 1328 kvm_inject_gp(&svm->vcpu, 0);
6aa8b732 1329 else
e756fc62 1330 skip_emulated_instruction(&svm->vcpu);
6aa8b732
AK
1331 return 1;
1332}
1333
e756fc62 1334static int msr_interception(struct vcpu_svm *svm, struct kvm_run *kvm_run)
6aa8b732 1335{
e756fc62
RR
1336 if (svm->vmcb->control.exit_info_1)
1337 return wrmsr_interception(svm, kvm_run);
6aa8b732 1338 else
e756fc62 1339 return rdmsr_interception(svm, kvm_run);
6aa8b732
AK
1340}
1341
e756fc62 1342static int interrupt_window_interception(struct vcpu_svm *svm,
c1150d8c
DL
1343 struct kvm_run *kvm_run)
1344{
85f455f7
ED
1345 svm->vmcb->control.intercept &= ~(1ULL << INTERCEPT_VINTR);
1346 svm->vmcb->control.int_ctl &= ~V_IRQ_MASK;
c1150d8c
DL
1347 /*
1348 * If the user space waits to inject interrupts, exit as soon as
1349 * possible
1350 */
1351 if (kvm_run->request_interrupt_window &&
ad312c7c 1352 !svm->vcpu.arch.irq_summary) {
e756fc62 1353 ++svm->vcpu.stat.irq_window_exits;
c1150d8c
DL
1354 kvm_run->exit_reason = KVM_EXIT_IRQ_WINDOW_OPEN;
1355 return 0;
1356 }
1357
1358 return 1;
1359}
1360
e756fc62 1361static int (*svm_exit_handlers[])(struct vcpu_svm *svm,
6aa8b732
AK
1362 struct kvm_run *kvm_run) = {
1363 [SVM_EXIT_READ_CR0] = emulate_on_interception,
1364 [SVM_EXIT_READ_CR3] = emulate_on_interception,
1365 [SVM_EXIT_READ_CR4] = emulate_on_interception,
80a8119c 1366 [SVM_EXIT_READ_CR8] = emulate_on_interception,
6aa8b732
AK
1367 /* for now: */
1368 [SVM_EXIT_WRITE_CR0] = emulate_on_interception,
1369 [SVM_EXIT_WRITE_CR3] = emulate_on_interception,
1370 [SVM_EXIT_WRITE_CR4] = emulate_on_interception,
1d075434 1371 [SVM_EXIT_WRITE_CR8] = cr8_write_interception,
6aa8b732
AK
1372 [SVM_EXIT_READ_DR0] = emulate_on_interception,
1373 [SVM_EXIT_READ_DR1] = emulate_on_interception,
1374 [SVM_EXIT_READ_DR2] = emulate_on_interception,
1375 [SVM_EXIT_READ_DR3] = emulate_on_interception,
1376 [SVM_EXIT_WRITE_DR0] = emulate_on_interception,
1377 [SVM_EXIT_WRITE_DR1] = emulate_on_interception,
1378 [SVM_EXIT_WRITE_DR2] = emulate_on_interception,
1379 [SVM_EXIT_WRITE_DR3] = emulate_on_interception,
1380 [SVM_EXIT_WRITE_DR5] = emulate_on_interception,
1381 [SVM_EXIT_WRITE_DR7] = emulate_on_interception,
7aa81cc0 1382 [SVM_EXIT_EXCP_BASE + UD_VECTOR] = ud_interception,
6aa8b732 1383 [SVM_EXIT_EXCP_BASE + PF_VECTOR] = pf_interception,
7807fa6c 1384 [SVM_EXIT_EXCP_BASE + NM_VECTOR] = nm_interception,
53371b50 1385 [SVM_EXIT_EXCP_BASE + MC_VECTOR] = mc_interception,
6aa8b732
AK
1386 [SVM_EXIT_INTR] = nop_on_interception,
1387 [SVM_EXIT_NMI] = nop_on_interception,
1388 [SVM_EXIT_SMI] = nop_on_interception,
1389 [SVM_EXIT_INIT] = nop_on_interception,
c1150d8c 1390 [SVM_EXIT_VINTR] = interrupt_window_interception,
6aa8b732
AK
1391 /* [SVM_EXIT_CR0_SEL_WRITE] = emulate_on_interception, */
1392 [SVM_EXIT_CPUID] = cpuid_interception,
cf5a94d1 1393 [SVM_EXIT_INVD] = emulate_on_interception,
6aa8b732
AK
1394 [SVM_EXIT_HLT] = halt_interception,
1395 [SVM_EXIT_INVLPG] = emulate_on_interception,
1396 [SVM_EXIT_INVLPGA] = invalid_op_interception,
1397 [SVM_EXIT_IOIO] = io_interception,
1398 [SVM_EXIT_MSR] = msr_interception,
1399 [SVM_EXIT_TASK_SWITCH] = task_switch_interception,
46fe4ddd 1400 [SVM_EXIT_SHUTDOWN] = shutdown_interception,
6aa8b732 1401 [SVM_EXIT_VMRUN] = invalid_op_interception,
02e235bc 1402 [SVM_EXIT_VMMCALL] = vmmcall_interception,
6aa8b732
AK
1403 [SVM_EXIT_VMLOAD] = invalid_op_interception,
1404 [SVM_EXIT_VMSAVE] = invalid_op_interception,
1405 [SVM_EXIT_STGI] = invalid_op_interception,
1406 [SVM_EXIT_CLGI] = invalid_op_interception,
1407 [SVM_EXIT_SKINIT] = invalid_op_interception,
cf5a94d1 1408 [SVM_EXIT_WBINVD] = emulate_on_interception,
916ce236
JR
1409 [SVM_EXIT_MONITOR] = invalid_op_interception,
1410 [SVM_EXIT_MWAIT] = invalid_op_interception,
709ddebf 1411 [SVM_EXIT_NPF] = pf_interception,
6aa8b732
AK
1412};
1413
04d2cc77 1414static int handle_exit(struct kvm_run *kvm_run, struct kvm_vcpu *vcpu)
6aa8b732 1415{
04d2cc77 1416 struct vcpu_svm *svm = to_svm(vcpu);
a2fa3e9f 1417 u32 exit_code = svm->vmcb->control.exit_code;
6aa8b732 1418
709ddebf
JR
1419 if (npt_enabled) {
1420 int mmu_reload = 0;
1421 if ((vcpu->arch.cr0 ^ svm->vmcb->save.cr0) & X86_CR0_PG) {
1422 svm_set_cr0(vcpu, svm->vmcb->save.cr0);
1423 mmu_reload = 1;
1424 }
1425 vcpu->arch.cr0 = svm->vmcb->save.cr0;
1426 vcpu->arch.cr3 = svm->vmcb->save.cr3;
1427 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
1428 if (!load_pdptrs(vcpu, vcpu->arch.cr3)) {
1429 kvm_inject_gp(vcpu, 0);
1430 return 1;
1431 }
1432 }
1433 if (mmu_reload) {
1434 kvm_mmu_reset_context(vcpu);
1435 kvm_mmu_load(vcpu);
1436 }
1437 }
1438
04d2cc77
AK
1439 kvm_reput_irq(svm);
1440
1441 if (svm->vmcb->control.exit_code == SVM_EXIT_ERR) {
1442 kvm_run->exit_reason = KVM_EXIT_FAIL_ENTRY;
1443 kvm_run->fail_entry.hardware_entry_failure_reason
1444 = svm->vmcb->control.exit_code;
1445 return 0;
1446 }
1447
a2fa3e9f 1448 if (is_external_interrupt(svm->vmcb->control.exit_int_info) &&
709ddebf
JR
1449 exit_code != SVM_EXIT_EXCP_BASE + PF_VECTOR &&
1450 exit_code != SVM_EXIT_NPF)
6aa8b732
AK
1451 printk(KERN_ERR "%s: unexpected exit_ini_info 0x%x "
1452 "exit_code 0x%x\n",
b8688d51 1453 __func__, svm->vmcb->control.exit_int_info,
6aa8b732
AK
1454 exit_code);
1455
9d8f549d 1456 if (exit_code >= ARRAY_SIZE(svm_exit_handlers)
56919c5c 1457 || !svm_exit_handlers[exit_code]) {
6aa8b732 1458 kvm_run->exit_reason = KVM_EXIT_UNKNOWN;
364b625b 1459 kvm_run->hw.hardware_exit_reason = exit_code;
6aa8b732
AK
1460 return 0;
1461 }
1462
e756fc62 1463 return svm_exit_handlers[exit_code](svm, kvm_run);
6aa8b732
AK
1464}
1465
1466static void reload_tss(struct kvm_vcpu *vcpu)
1467{
1468 int cpu = raw_smp_processor_id();
1469
1470 struct svm_cpu_data *svm_data = per_cpu(svm_data, cpu);
d77c26fc 1471 svm_data->tss_desc->type = 9; /* available 32/64-bit TSS */
6aa8b732
AK
1472 load_TR_desc();
1473}
1474
e756fc62 1475static void pre_svm_run(struct vcpu_svm *svm)
6aa8b732
AK
1476{
1477 int cpu = raw_smp_processor_id();
1478
1479 struct svm_cpu_data *svm_data = per_cpu(svm_data, cpu);
1480
a2fa3e9f 1481 svm->vmcb->control.tlb_ctl = TLB_CONTROL_DO_NOTHING;
e756fc62 1482 if (svm->vcpu.cpu != cpu ||
a2fa3e9f 1483 svm->asid_generation != svm_data->asid_generation)
e756fc62 1484 new_asid(svm, svm_data);
6aa8b732
AK
1485}
1486
1487
85f455f7 1488static inline void svm_inject_irq(struct vcpu_svm *svm, int irq)
6aa8b732
AK
1489{
1490 struct vmcb_control_area *control;
1491
e756fc62 1492 control = &svm->vmcb->control;
85f455f7 1493 control->int_vector = irq;
6aa8b732
AK
1494 control->int_ctl &= ~V_INTR_PRIO_MASK;
1495 control->int_ctl |= V_IRQ_MASK |
1496 ((/*control->int_vector >> 4*/ 0xf) << V_INTR_PRIO_SHIFT);
1497}
1498
2a8067f1
ED
1499static void svm_set_irq(struct kvm_vcpu *vcpu, int irq)
1500{
1501 struct vcpu_svm *svm = to_svm(vcpu);
1502
1503 svm_inject_irq(svm, irq);
1504}
1505
04d2cc77 1506static void svm_intr_assist(struct kvm_vcpu *vcpu)
6aa8b732 1507{
04d2cc77 1508 struct vcpu_svm *svm = to_svm(vcpu);
85f455f7
ED
1509 struct vmcb *vmcb = svm->vmcb;
1510 int intr_vector = -1;
1511
1512 if ((vmcb->control.exit_int_info & SVM_EVTINJ_VALID) &&
1513 ((vmcb->control.exit_int_info & SVM_EVTINJ_TYPE_MASK) == 0)) {
1514 intr_vector = vmcb->control.exit_int_info &
1515 SVM_EVTINJ_VEC_MASK;
1516 vmcb->control.exit_int_info = 0;
1517 svm_inject_irq(svm, intr_vector);
1518 return;
1519 }
1520
1521 if (vmcb->control.int_ctl & V_IRQ_MASK)
1522 return;
1523
1b9778da 1524 if (!kvm_cpu_has_interrupt(vcpu))
85f455f7
ED
1525 return;
1526
1527 if (!(vmcb->save.rflags & X86_EFLAGS_IF) ||
1528 (vmcb->control.int_state & SVM_INTERRUPT_SHADOW_MASK) ||
1529 (vmcb->control.event_inj & SVM_EVTINJ_VALID)) {
1530 /* unable to deliver irq, set pending irq */
1531 vmcb->control.intercept |= (1ULL << INTERCEPT_VINTR);
1532 svm_inject_irq(svm, 0x0);
1533 return;
1534 }
1535 /* Okay, we can deliver the interrupt: grab it and update PIC state. */
1b9778da 1536 intr_vector = kvm_cpu_get_interrupt(vcpu);
85f455f7 1537 svm_inject_irq(svm, intr_vector);
1b9778da 1538 kvm_timer_intr_post(vcpu, intr_vector);
85f455f7
ED
1539}
1540
1541static void kvm_reput_irq(struct vcpu_svm *svm)
1542{
e756fc62 1543 struct vmcb_control_area *control = &svm->vmcb->control;
6aa8b732 1544
7017fc3d
ED
1545 if ((control->int_ctl & V_IRQ_MASK)
1546 && !irqchip_in_kernel(svm->vcpu.kvm)) {
6aa8b732 1547 control->int_ctl &= ~V_IRQ_MASK;
e756fc62 1548 push_irq(&svm->vcpu, control->int_vector);
6aa8b732 1549 }
c1150d8c 1550
ad312c7c 1551 svm->vcpu.arch.interrupt_window_open =
c1150d8c
DL
1552 !(control->int_state & SVM_INTERRUPT_SHADOW_MASK);
1553}
1554
85f455f7
ED
1555static void svm_do_inject_vector(struct vcpu_svm *svm)
1556{
1557 struct kvm_vcpu *vcpu = &svm->vcpu;
ad312c7c
ZX
1558 int word_index = __ffs(vcpu->arch.irq_summary);
1559 int bit_index = __ffs(vcpu->arch.irq_pending[word_index]);
85f455f7
ED
1560 int irq = word_index * BITS_PER_LONG + bit_index;
1561
ad312c7c
ZX
1562 clear_bit(bit_index, &vcpu->arch.irq_pending[word_index]);
1563 if (!vcpu->arch.irq_pending[word_index])
1564 clear_bit(word_index, &vcpu->arch.irq_summary);
85f455f7
ED
1565 svm_inject_irq(svm, irq);
1566}
1567
04d2cc77 1568static void do_interrupt_requests(struct kvm_vcpu *vcpu,
c1150d8c
DL
1569 struct kvm_run *kvm_run)
1570{
04d2cc77 1571 struct vcpu_svm *svm = to_svm(vcpu);
a2fa3e9f 1572 struct vmcb_control_area *control = &svm->vmcb->control;
c1150d8c 1573
ad312c7c 1574 svm->vcpu.arch.interrupt_window_open =
c1150d8c 1575 (!(control->int_state & SVM_INTERRUPT_SHADOW_MASK) &&
a2fa3e9f 1576 (svm->vmcb->save.rflags & X86_EFLAGS_IF));
c1150d8c 1577
ad312c7c 1578 if (svm->vcpu.arch.interrupt_window_open && svm->vcpu.arch.irq_summary)
c1150d8c
DL
1579 /*
1580 * If interrupts enabled, and not blocked by sti or mov ss. Good.
1581 */
85f455f7 1582 svm_do_inject_vector(svm);
c1150d8c
DL
1583
1584 /*
1585 * Interrupts blocked. Wait for unblock.
1586 */
ad312c7c
ZX
1587 if (!svm->vcpu.arch.interrupt_window_open &&
1588 (svm->vcpu.arch.irq_summary || kvm_run->request_interrupt_window))
c1150d8c 1589 control->intercept |= 1ULL << INTERCEPT_VINTR;
d77c26fc 1590 else
c1150d8c
DL
1591 control->intercept &= ~(1ULL << INTERCEPT_VINTR);
1592}
1593
cbc94022
IE
1594static int svm_set_tss_addr(struct kvm *kvm, unsigned int addr)
1595{
1596 return 0;
1597}
1598
6aa8b732
AK
1599static void save_db_regs(unsigned long *db_regs)
1600{
5aff458e
AK
1601 asm volatile ("mov %%dr0, %0" : "=r"(db_regs[0]));
1602 asm volatile ("mov %%dr1, %0" : "=r"(db_regs[1]));
1603 asm volatile ("mov %%dr2, %0" : "=r"(db_regs[2]));
1604 asm volatile ("mov %%dr3, %0" : "=r"(db_regs[3]));
6aa8b732
AK
1605}
1606
1607static void load_db_regs(unsigned long *db_regs)
1608{
5aff458e
AK
1609 asm volatile ("mov %0, %%dr0" : : "r"(db_regs[0]));
1610 asm volatile ("mov %0, %%dr1" : : "r"(db_regs[1]));
1611 asm volatile ("mov %0, %%dr2" : : "r"(db_regs[2]));
1612 asm volatile ("mov %0, %%dr3" : : "r"(db_regs[3]));
6aa8b732
AK
1613}
1614
d9e368d6
AK
1615static void svm_flush_tlb(struct kvm_vcpu *vcpu)
1616{
1617 force_new_asid(vcpu);
1618}
1619
04d2cc77
AK
1620static void svm_prepare_guest_switch(struct kvm_vcpu *vcpu)
1621{
1622}
1623
1624static void svm_vcpu_run(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
6aa8b732 1625{
a2fa3e9f 1626 struct vcpu_svm *svm = to_svm(vcpu);
6aa8b732
AK
1627 u16 fs_selector;
1628 u16 gs_selector;
1629 u16 ldt_selector;
d9e368d6 1630
e756fc62 1631 pre_svm_run(svm);
6aa8b732
AK
1632
1633 save_host_msrs(vcpu);
1634 fs_selector = read_fs();
1635 gs_selector = read_gs();
1636 ldt_selector = read_ldt();
a2fa3e9f
GH
1637 svm->host_cr2 = kvm_read_cr2();
1638 svm->host_dr6 = read_dr6();
1639 svm->host_dr7 = read_dr7();
ad312c7c 1640 svm->vmcb->save.cr2 = vcpu->arch.cr2;
709ddebf
JR
1641 /* required for live migration with NPT */
1642 if (npt_enabled)
1643 svm->vmcb->save.cr3 = vcpu->arch.cr3;
6aa8b732 1644
a2fa3e9f 1645 if (svm->vmcb->save.dr7 & 0xff) {
6aa8b732 1646 write_dr7(0);
a2fa3e9f
GH
1647 save_db_regs(svm->host_db_regs);
1648 load_db_regs(svm->db_regs);
6aa8b732 1649 }
36241b8c 1650
04d2cc77
AK
1651 clgi();
1652
1653 local_irq_enable();
36241b8c 1654
6aa8b732 1655 asm volatile (
05b3e0c2 1656#ifdef CONFIG_X86_64
54a08c04 1657 "push %%rbp; \n\t"
6aa8b732 1658#else
fe7935d4 1659 "push %%ebp; \n\t"
6aa8b732
AK
1660#endif
1661
05b3e0c2 1662#ifdef CONFIG_X86_64
fb3f0f51
RR
1663 "mov %c[rbx](%[svm]), %%rbx \n\t"
1664 "mov %c[rcx](%[svm]), %%rcx \n\t"
1665 "mov %c[rdx](%[svm]), %%rdx \n\t"
1666 "mov %c[rsi](%[svm]), %%rsi \n\t"
1667 "mov %c[rdi](%[svm]), %%rdi \n\t"
1668 "mov %c[rbp](%[svm]), %%rbp \n\t"
1669 "mov %c[r8](%[svm]), %%r8 \n\t"
1670 "mov %c[r9](%[svm]), %%r9 \n\t"
1671 "mov %c[r10](%[svm]), %%r10 \n\t"
1672 "mov %c[r11](%[svm]), %%r11 \n\t"
1673 "mov %c[r12](%[svm]), %%r12 \n\t"
1674 "mov %c[r13](%[svm]), %%r13 \n\t"
1675 "mov %c[r14](%[svm]), %%r14 \n\t"
1676 "mov %c[r15](%[svm]), %%r15 \n\t"
6aa8b732 1677#else
fb3f0f51
RR
1678 "mov %c[rbx](%[svm]), %%ebx \n\t"
1679 "mov %c[rcx](%[svm]), %%ecx \n\t"
1680 "mov %c[rdx](%[svm]), %%edx \n\t"
1681 "mov %c[rsi](%[svm]), %%esi \n\t"
1682 "mov %c[rdi](%[svm]), %%edi \n\t"
1683 "mov %c[rbp](%[svm]), %%ebp \n\t"
6aa8b732
AK
1684#endif
1685
05b3e0c2 1686#ifdef CONFIG_X86_64
6aa8b732
AK
1687 /* Enter guest mode */
1688 "push %%rax \n\t"
fb3f0f51 1689 "mov %c[vmcb](%[svm]), %%rax \n\t"
6aa8b732
AK
1690 SVM_VMLOAD "\n\t"
1691 SVM_VMRUN "\n\t"
1692 SVM_VMSAVE "\n\t"
1693 "pop %%rax \n\t"
1694#else
1695 /* Enter guest mode */
1696 "push %%eax \n\t"
fb3f0f51 1697 "mov %c[vmcb](%[svm]), %%eax \n\t"
6aa8b732
AK
1698 SVM_VMLOAD "\n\t"
1699 SVM_VMRUN "\n\t"
1700 SVM_VMSAVE "\n\t"
1701 "pop %%eax \n\t"
1702#endif
1703
1704 /* Save guest registers, load host registers */
05b3e0c2 1705#ifdef CONFIG_X86_64
fb3f0f51
RR
1706 "mov %%rbx, %c[rbx](%[svm]) \n\t"
1707 "mov %%rcx, %c[rcx](%[svm]) \n\t"
1708 "mov %%rdx, %c[rdx](%[svm]) \n\t"
1709 "mov %%rsi, %c[rsi](%[svm]) \n\t"
1710 "mov %%rdi, %c[rdi](%[svm]) \n\t"
1711 "mov %%rbp, %c[rbp](%[svm]) \n\t"
1712 "mov %%r8, %c[r8](%[svm]) \n\t"
1713 "mov %%r9, %c[r9](%[svm]) \n\t"
1714 "mov %%r10, %c[r10](%[svm]) \n\t"
1715 "mov %%r11, %c[r11](%[svm]) \n\t"
1716 "mov %%r12, %c[r12](%[svm]) \n\t"
1717 "mov %%r13, %c[r13](%[svm]) \n\t"
1718 "mov %%r14, %c[r14](%[svm]) \n\t"
1719 "mov %%r15, %c[r15](%[svm]) \n\t"
6aa8b732 1720
54a08c04 1721 "pop %%rbp; \n\t"
6aa8b732 1722#else
fb3f0f51
RR
1723 "mov %%ebx, %c[rbx](%[svm]) \n\t"
1724 "mov %%ecx, %c[rcx](%[svm]) \n\t"
1725 "mov %%edx, %c[rdx](%[svm]) \n\t"
1726 "mov %%esi, %c[rsi](%[svm]) \n\t"
1727 "mov %%edi, %c[rdi](%[svm]) \n\t"
1728 "mov %%ebp, %c[rbp](%[svm]) \n\t"
6aa8b732 1729
fe7935d4 1730 "pop %%ebp; \n\t"
6aa8b732
AK
1731#endif
1732 :
fb3f0f51 1733 : [svm]"a"(svm),
6aa8b732 1734 [vmcb]"i"(offsetof(struct vcpu_svm, vmcb_pa)),
ad312c7c
ZX
1735 [rbx]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_RBX])),
1736 [rcx]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_RCX])),
1737 [rdx]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_RDX])),
1738 [rsi]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_RSI])),
1739 [rdi]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_RDI])),
1740 [rbp]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_RBP]))
05b3e0c2 1741#ifdef CONFIG_X86_64
ad312c7c
ZX
1742 , [r8]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R8])),
1743 [r9]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R9])),
1744 [r10]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R10])),
1745 [r11]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R11])),
1746 [r12]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R12])),
1747 [r13]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R13])),
1748 [r14]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R14])),
1749 [r15]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R15]))
6aa8b732 1750#endif
54a08c04
LV
1751 : "cc", "memory"
1752#ifdef CONFIG_X86_64
1753 , "rbx", "rcx", "rdx", "rsi", "rdi"
1754 , "r8", "r9", "r10", "r11" , "r12", "r13", "r14", "r15"
fe7935d4
LV
1755#else
1756 , "ebx", "ecx", "edx" , "esi", "edi"
54a08c04
LV
1757#endif
1758 );
6aa8b732 1759
a2fa3e9f
GH
1760 if ((svm->vmcb->save.dr7 & 0xff))
1761 load_db_regs(svm->host_db_regs);
6aa8b732 1762
ad312c7c 1763 vcpu->arch.cr2 = svm->vmcb->save.cr2;
6aa8b732 1764
a2fa3e9f
GH
1765 write_dr6(svm->host_dr6);
1766 write_dr7(svm->host_dr7);
1767 kvm_write_cr2(svm->host_cr2);
6aa8b732
AK
1768
1769 load_fs(fs_selector);
1770 load_gs(gs_selector);
1771 load_ldt(ldt_selector);
1772 load_host_msrs(vcpu);
1773
1774 reload_tss(vcpu);
1775
56ba47dd
AK
1776 local_irq_disable();
1777
1778 stgi();
1779
a2fa3e9f 1780 svm->next_rip = 0;
6aa8b732
AK
1781}
1782
6aa8b732
AK
1783static void svm_set_cr3(struct kvm_vcpu *vcpu, unsigned long root)
1784{
a2fa3e9f
GH
1785 struct vcpu_svm *svm = to_svm(vcpu);
1786
709ddebf
JR
1787 if (npt_enabled) {
1788 svm->vmcb->control.nested_cr3 = root;
1789 force_new_asid(vcpu);
1790 return;
1791 }
1792
a2fa3e9f 1793 svm->vmcb->save.cr3 = root;
6aa8b732 1794 force_new_asid(vcpu);
7807fa6c
AL
1795
1796 if (vcpu->fpu_active) {
a2fa3e9f
GH
1797 svm->vmcb->control.intercept_exceptions |= (1 << NM_VECTOR);
1798 svm->vmcb->save.cr0 |= X86_CR0_TS;
7807fa6c
AL
1799 vcpu->fpu_active = 0;
1800 }
6aa8b732
AK
1801}
1802
6aa8b732
AK
1803static int is_disabled(void)
1804{
6031a61c
JR
1805 u64 vm_cr;
1806
1807 rdmsrl(MSR_VM_CR, vm_cr);
1808 if (vm_cr & (1 << SVM_VM_CR_SVM_DISABLE))
1809 return 1;
1810
6aa8b732
AK
1811 return 0;
1812}
1813
102d8325
IM
1814static void
1815svm_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
1816{
1817 /*
1818 * Patch in the VMMCALL instruction:
1819 */
1820 hypercall[0] = 0x0f;
1821 hypercall[1] = 0x01;
1822 hypercall[2] = 0xd9;
102d8325
IM
1823}
1824
002c7f7c
YS
1825static void svm_check_processor_compat(void *rtn)
1826{
1827 *(int *)rtn = 0;
1828}
1829
774ead3a
AK
1830static bool svm_cpu_has_accelerated_tpr(void)
1831{
1832 return false;
1833}
1834
cbdd1bea 1835static struct kvm_x86_ops svm_x86_ops = {
6aa8b732
AK
1836 .cpu_has_kvm_support = has_svm,
1837 .disabled_by_bios = is_disabled,
1838 .hardware_setup = svm_hardware_setup,
1839 .hardware_unsetup = svm_hardware_unsetup,
002c7f7c 1840 .check_processor_compatibility = svm_check_processor_compat,
6aa8b732
AK
1841 .hardware_enable = svm_hardware_enable,
1842 .hardware_disable = svm_hardware_disable,
774ead3a 1843 .cpu_has_accelerated_tpr = svm_cpu_has_accelerated_tpr,
6aa8b732
AK
1844
1845 .vcpu_create = svm_create_vcpu,
1846 .vcpu_free = svm_free_vcpu,
04d2cc77 1847 .vcpu_reset = svm_vcpu_reset,
6aa8b732 1848
04d2cc77 1849 .prepare_guest_switch = svm_prepare_guest_switch,
6aa8b732
AK
1850 .vcpu_load = svm_vcpu_load,
1851 .vcpu_put = svm_vcpu_put,
774c47f1 1852 .vcpu_decache = svm_vcpu_decache,
6aa8b732
AK
1853
1854 .set_guest_debug = svm_guest_debug,
1855 .get_msr = svm_get_msr,
1856 .set_msr = svm_set_msr,
1857 .get_segment_base = svm_get_segment_base,
1858 .get_segment = svm_get_segment,
1859 .set_segment = svm_set_segment,
2e4d2653 1860 .get_cpl = svm_get_cpl,
1747fb71 1861 .get_cs_db_l_bits = kvm_get_cs_db_l_bits,
25c4c276 1862 .decache_cr4_guest_bits = svm_decache_cr4_guest_bits,
6aa8b732 1863 .set_cr0 = svm_set_cr0,
6aa8b732
AK
1864 .set_cr3 = svm_set_cr3,
1865 .set_cr4 = svm_set_cr4,
1866 .set_efer = svm_set_efer,
1867 .get_idt = svm_get_idt,
1868 .set_idt = svm_set_idt,
1869 .get_gdt = svm_get_gdt,
1870 .set_gdt = svm_set_gdt,
1871 .get_dr = svm_get_dr,
1872 .set_dr = svm_set_dr,
1873 .cache_regs = svm_cache_regs,
1874 .decache_regs = svm_decache_regs,
1875 .get_rflags = svm_get_rflags,
1876 .set_rflags = svm_set_rflags,
1877
6aa8b732 1878 .tlb_flush = svm_flush_tlb,
6aa8b732 1879
6aa8b732 1880 .run = svm_vcpu_run,
04d2cc77 1881 .handle_exit = handle_exit,
6aa8b732 1882 .skip_emulated_instruction = skip_emulated_instruction,
102d8325 1883 .patch_hypercall = svm_patch_hypercall,
2a8067f1
ED
1884 .get_irq = svm_get_irq,
1885 .set_irq = svm_set_irq,
298101da
AK
1886 .queue_exception = svm_queue_exception,
1887 .exception_injected = svm_exception_injected,
04d2cc77
AK
1888 .inject_pending_irq = svm_intr_assist,
1889 .inject_pending_vectors = do_interrupt_requests,
cbc94022
IE
1890
1891 .set_tss_addr = svm_set_tss_addr,
6aa8b732
AK
1892};
1893
1894static int __init svm_init(void)
1895{
cb498ea2 1896 return kvm_init(&svm_x86_ops, sizeof(struct vcpu_svm),
c16f862d 1897 THIS_MODULE);
6aa8b732
AK
1898}
1899
1900static void __exit svm_exit(void)
1901{
cb498ea2 1902 kvm_exit();
6aa8b732
AK
1903}
1904
1905module_init(svm_init)
1906module_exit(svm_exit)