]> bbs.cooldavid.org Git - net-next-2.6.git/blame - arch/x86/kvm/lapic.c
KVM: remove duplicated #include
[net-next-2.6.git] / arch / x86 / kvm / lapic.c
CommitLineData
97222cc8
ED
1
2/*
3 * Local APIC virtualization
4 *
5 * Copyright (C) 2006 Qumranet, Inc.
6 * Copyright (C) 2007 Novell
7 * Copyright (C) 2007 Intel
8 *
9 * Authors:
10 * Dor Laor <dor.laor@qumranet.com>
11 * Gregory Haskins <ghaskins@novell.com>
12 * Yaozu (Eddie) Dong <eddie.dong@intel.com>
13 *
14 * Based on Xen 3.1 code, Copyright (c) 2004, Intel Corporation.
15 *
16 * This work is licensed under the terms of the GNU GPL, version 2. See
17 * the COPYING file in the top-level directory.
18 */
19
edf88417 20#include <linux/kvm_host.h>
97222cc8
ED
21#include <linux/kvm.h>
22#include <linux/mm.h>
23#include <linux/highmem.h>
24#include <linux/smp.h>
25#include <linux/hrtimer.h>
26#include <linux/io.h>
27#include <linux/module.h>
6f6d6a1a 28#include <linux/math64.h>
97222cc8
ED
29#include <asm/processor.h>
30#include <asm/msr.h>
31#include <asm/page.h>
32#include <asm/current.h>
33#include <asm/apicdef.h>
34#include <asm/atomic.h>
5fdbf976 35#include "kvm_cache_regs.h"
97222cc8 36#include "irq.h"
229456fc 37#include "trace.h"
fc61b800 38#include "x86.h"
97222cc8 39
b682b814
MT
40#ifndef CONFIG_X86_64
41#define mod_64(x, y) ((x) - (y) * div64_u64(x, y))
42#else
43#define mod_64(x, y) ((x) % (y))
44#endif
45
97222cc8
ED
46#define PRId64 "d"
47#define PRIx64 "llx"
48#define PRIu64 "u"
49#define PRIo64 "o"
50
51#define APIC_BUS_CYCLE_NS 1
52
53/* #define apic_debug(fmt,arg...) printk(KERN_WARNING fmt,##arg) */
54#define apic_debug(fmt, arg...)
55
56#define APIC_LVT_NUM 6
57/* 14 is the version for Xeon and Pentium 8.4.8*/
58#define APIC_VERSION (0x14UL | ((APIC_LVT_NUM - 1) << 16))
59#define LAPIC_MMIO_LENGTH (1 << 12)
60/* followed define is not in apicdef.h */
61#define APIC_SHORT_MASK 0xc0000
62#define APIC_DEST_NOSHORT 0x0
63#define APIC_DEST_MASK 0x800
64#define MAX_APIC_VECTOR 256
65
66#define VEC_POS(v) ((v) & (32 - 1))
67#define REG_POS(v) (((v) >> 5) << 4)
ad312c7c 68
97222cc8
ED
69static inline u32 apic_get_reg(struct kvm_lapic *apic, int reg_off)
70{
71 return *((u32 *) (apic->regs + reg_off));
72}
73
74static inline void apic_set_reg(struct kvm_lapic *apic, int reg_off, u32 val)
75{
76 *((u32 *) (apic->regs + reg_off)) = val;
77}
78
79static inline int apic_test_and_set_vector(int vec, void *bitmap)
80{
81 return test_and_set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
82}
83
84static inline int apic_test_and_clear_vector(int vec, void *bitmap)
85{
86 return test_and_clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
87}
88
89static inline void apic_set_vector(int vec, void *bitmap)
90{
91 set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
92}
93
94static inline void apic_clear_vector(int vec, void *bitmap)
95{
96 clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
97}
98
99static inline int apic_hw_enabled(struct kvm_lapic *apic)
100{
ad312c7c 101 return (apic)->vcpu->arch.apic_base & MSR_IA32_APICBASE_ENABLE;
97222cc8
ED
102}
103
104static inline int apic_sw_enabled(struct kvm_lapic *apic)
105{
106 return apic_get_reg(apic, APIC_SPIV) & APIC_SPIV_APIC_ENABLED;
107}
108
109static inline int apic_enabled(struct kvm_lapic *apic)
110{
111 return apic_sw_enabled(apic) && apic_hw_enabled(apic);
112}
113
114#define LVT_MASK \
115 (APIC_LVT_MASKED | APIC_SEND_PENDING | APIC_VECTOR_MASK)
116
117#define LINT_MASK \
118 (LVT_MASK | APIC_MODE_MASK | APIC_INPUT_POLARITY | \
119 APIC_LVT_REMOTE_IRR | APIC_LVT_LEVEL_TRIGGER)
120
121static inline int kvm_apic_id(struct kvm_lapic *apic)
122{
123 return (apic_get_reg(apic, APIC_ID) >> 24) & 0xff;
124}
125
126static inline int apic_lvt_enabled(struct kvm_lapic *apic, int lvt_type)
127{
128 return !(apic_get_reg(apic, lvt_type) & APIC_LVT_MASKED);
129}
130
131static inline int apic_lvt_vector(struct kvm_lapic *apic, int lvt_type)
132{
133 return apic_get_reg(apic, lvt_type) & APIC_VECTOR_MASK;
134}
135
136static inline int apic_lvtt_period(struct kvm_lapic *apic)
137{
138 return apic_get_reg(apic, APIC_LVTT) & APIC_LVT_TIMER_PERIODIC;
139}
140
cc6e462c
JK
141static inline int apic_lvt_nmi_mode(u32 lvt_val)
142{
143 return (lvt_val & (APIC_MODE_MASK | APIC_LVT_MASKED)) == APIC_DM_NMI;
144}
145
fc61b800
GN
146void kvm_apic_set_version(struct kvm_vcpu *vcpu)
147{
148 struct kvm_lapic *apic = vcpu->arch.apic;
149 struct kvm_cpuid_entry2 *feat;
150 u32 v = APIC_VERSION;
151
152 if (!irqchip_in_kernel(vcpu->kvm))
153 return;
154
155 feat = kvm_find_cpuid_entry(apic->vcpu, 0x1, 0);
156 if (feat && (feat->ecx & (1 << (X86_FEATURE_X2APIC & 31))))
157 v |= APIC_LVR_DIRECTED_EOI;
158 apic_set_reg(apic, APIC_LVR, v);
159}
160
0105d1a5
GN
161static inline int apic_x2apic_mode(struct kvm_lapic *apic)
162{
163 return apic->vcpu->arch.apic_base & X2APIC_ENABLE;
164}
165
97222cc8
ED
166static unsigned int apic_lvt_mask[APIC_LVT_NUM] = {
167 LVT_MASK | APIC_LVT_TIMER_PERIODIC, /* LVTT */
168 LVT_MASK | APIC_MODE_MASK, /* LVTTHMR */
169 LVT_MASK | APIC_MODE_MASK, /* LVTPC */
170 LINT_MASK, LINT_MASK, /* LVT0-1 */
171 LVT_MASK /* LVTERR */
172};
173
174static int find_highest_vector(void *bitmap)
175{
176 u32 *word = bitmap;
177 int word_offset = MAX_APIC_VECTOR >> 5;
178
179 while ((word_offset != 0) && (word[(--word_offset) << 2] == 0))
180 continue;
181
182 if (likely(!word_offset && !word[0]))
183 return -1;
184 else
185 return fls(word[word_offset << 2]) - 1 + (word_offset << 5);
186}
187
188static inline int apic_test_and_set_irr(int vec, struct kvm_lapic *apic)
189{
33e4c686 190 apic->irr_pending = true;
97222cc8
ED
191 return apic_test_and_set_vector(vec, apic->regs + APIC_IRR);
192}
193
33e4c686 194static inline int apic_search_irr(struct kvm_lapic *apic)
97222cc8 195{
33e4c686 196 return find_highest_vector(apic->regs + APIC_IRR);
97222cc8
ED
197}
198
199static inline int apic_find_highest_irr(struct kvm_lapic *apic)
200{
201 int result;
202
33e4c686
GN
203 if (!apic->irr_pending)
204 return -1;
205
206 result = apic_search_irr(apic);
97222cc8
ED
207 ASSERT(result == -1 || result >= 16);
208
209 return result;
210}
211
33e4c686
GN
212static inline void apic_clear_irr(int vec, struct kvm_lapic *apic)
213{
214 apic->irr_pending = false;
215 apic_clear_vector(vec, apic->regs + APIC_IRR);
216 if (apic_search_irr(apic) != -1)
217 apic->irr_pending = true;
218}
219
6e5d865c
YS
220int kvm_lapic_find_highest_irr(struct kvm_vcpu *vcpu)
221{
ad312c7c 222 struct kvm_lapic *apic = vcpu->arch.apic;
6e5d865c
YS
223 int highest_irr;
224
33e4c686
GN
225 /* This may race with setting of irr in __apic_accept_irq() and
226 * value returned may be wrong, but kvm_vcpu_kick() in __apic_accept_irq
227 * will cause vmexit immediately and the value will be recalculated
228 * on the next vmentry.
229 */
6e5d865c
YS
230 if (!apic)
231 return 0;
232 highest_irr = apic_find_highest_irr(apic);
233
234 return highest_irr;
235}
6e5d865c 236
6da7e3f6
GN
237static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
238 int vector, int level, int trig_mode);
239
58c2dde1 240int kvm_apic_set_irq(struct kvm_vcpu *vcpu, struct kvm_lapic_irq *irq)
97222cc8 241{
ad312c7c 242 struct kvm_lapic *apic = vcpu->arch.apic;
8be5453f 243
58c2dde1
GN
244 return __apic_accept_irq(apic, irq->delivery_mode, irq->vector,
245 irq->level, irq->trig_mode);
97222cc8
ED
246}
247
248static inline int apic_find_highest_isr(struct kvm_lapic *apic)
249{
250 int result;
251
252 result = find_highest_vector(apic->regs + APIC_ISR);
253 ASSERT(result == -1 || result >= 16);
254
255 return result;
256}
257
258static void apic_update_ppr(struct kvm_lapic *apic)
259{
260 u32 tpr, isrv, ppr;
261 int isr;
262
263 tpr = apic_get_reg(apic, APIC_TASKPRI);
264 isr = apic_find_highest_isr(apic);
265 isrv = (isr != -1) ? isr : 0;
266
267 if ((tpr & 0xf0) >= (isrv & 0xf0))
268 ppr = tpr & 0xff;
269 else
270 ppr = isrv & 0xf0;
271
272 apic_debug("vlapic %p, ppr 0x%x, isr 0x%x, isrv 0x%x",
273 apic, ppr, isr, isrv);
274
275 apic_set_reg(apic, APIC_PROCPRI, ppr);
276}
277
278static void apic_set_tpr(struct kvm_lapic *apic, u32 tpr)
279{
280 apic_set_reg(apic, APIC_TASKPRI, tpr);
281 apic_update_ppr(apic);
282}
283
284int kvm_apic_match_physical_addr(struct kvm_lapic *apic, u16 dest)
285{
343f94fe 286 return dest == 0xff || kvm_apic_id(apic) == dest;
97222cc8
ED
287}
288
289int kvm_apic_match_logical_addr(struct kvm_lapic *apic, u8 mda)
290{
291 int result = 0;
0105d1a5
GN
292 u32 logical_id;
293
294 if (apic_x2apic_mode(apic)) {
295 logical_id = apic_get_reg(apic, APIC_LDR);
296 return logical_id & mda;
297 }
97222cc8
ED
298
299 logical_id = GET_APIC_LOGICAL_ID(apic_get_reg(apic, APIC_LDR));
300
301 switch (apic_get_reg(apic, APIC_DFR)) {
302 case APIC_DFR_FLAT:
303 if (logical_id & mda)
304 result = 1;
305 break;
306 case APIC_DFR_CLUSTER:
307 if (((logical_id >> 4) == (mda >> 0x4))
308 && (logical_id & mda & 0xf))
309 result = 1;
310 break;
311 default:
312 printk(KERN_WARNING "Bad DFR vcpu %d: %08x\n",
313 apic->vcpu->vcpu_id, apic_get_reg(apic, APIC_DFR));
314 break;
315 }
316
317 return result;
318}
319
343f94fe 320int kvm_apic_match_dest(struct kvm_vcpu *vcpu, struct kvm_lapic *source,
97222cc8
ED
321 int short_hand, int dest, int dest_mode)
322{
323 int result = 0;
ad312c7c 324 struct kvm_lapic *target = vcpu->arch.apic;
97222cc8
ED
325
326 apic_debug("target %p, source %p, dest 0x%x, "
343f94fe 327 "dest_mode 0x%x, short_hand 0x%x\n",
97222cc8
ED
328 target, source, dest, dest_mode, short_hand);
329
330 ASSERT(!target);
331 switch (short_hand) {
332 case APIC_DEST_NOSHORT:
343f94fe 333 if (dest_mode == 0)
97222cc8 334 /* Physical mode. */
343f94fe
GN
335 result = kvm_apic_match_physical_addr(target, dest);
336 else
97222cc8
ED
337 /* Logical mode. */
338 result = kvm_apic_match_logical_addr(target, dest);
339 break;
340 case APIC_DEST_SELF:
343f94fe 341 result = (target == source);
97222cc8
ED
342 break;
343 case APIC_DEST_ALLINC:
344 result = 1;
345 break;
346 case APIC_DEST_ALLBUT:
343f94fe 347 result = (target != source);
97222cc8
ED
348 break;
349 default:
350 printk(KERN_WARNING "Bad dest shorthand value %x\n",
351 short_hand);
352 break;
353 }
354
355 return result;
356}
357
358/*
359 * Add a pending IRQ into lapic.
360 * Return 1 if successfully added and 0 if discarded.
361 */
362static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
363 int vector, int level, int trig_mode)
364{
6da7e3f6 365 int result = 0;
c5ec1534 366 struct kvm_vcpu *vcpu = apic->vcpu;
97222cc8
ED
367
368 switch (delivery_mode) {
97222cc8 369 case APIC_DM_LOWEST:
e1035715
GN
370 vcpu->arch.apic_arb_prio++;
371 case APIC_DM_FIXED:
97222cc8
ED
372 /* FIXME add logic for vcpu on reset */
373 if (unlikely(!apic_enabled(apic)))
374 break;
375
6da7e3f6 376 result = !apic_test_and_set_irr(vector, apic);
1000ff8d 377 trace_kvm_apic_accept_irq(vcpu->vcpu_id, delivery_mode,
4da74896 378 trig_mode, vector, !result);
6da7e3f6
GN
379 if (!result) {
380 if (trig_mode)
381 apic_debug("level trig mode repeatedly for "
382 "vector %d", vector);
97222cc8
ED
383 break;
384 }
385
386 if (trig_mode) {
387 apic_debug("level trig mode for vector %d", vector);
388 apic_set_vector(vector, apic->regs + APIC_TMR);
389 } else
390 apic_clear_vector(vector, apic->regs + APIC_TMR);
d7690175 391 kvm_vcpu_kick(vcpu);
97222cc8
ED
392 break;
393
394 case APIC_DM_REMRD:
395 printk(KERN_DEBUG "Ignoring delivery mode 3\n");
396 break;
397
398 case APIC_DM_SMI:
399 printk(KERN_DEBUG "Ignoring guest SMI\n");
400 break;
3419ffc8 401
97222cc8 402 case APIC_DM_NMI:
6da7e3f6 403 result = 1;
3419ffc8 404 kvm_inject_nmi(vcpu);
26df99c6 405 kvm_vcpu_kick(vcpu);
97222cc8
ED
406 break;
407
408 case APIC_DM_INIT:
c5ec1534 409 if (level) {
6da7e3f6 410 result = 1;
a4535290 411 if (vcpu->arch.mp_state == KVM_MP_STATE_RUNNABLE)
c5ec1534
HQ
412 printk(KERN_DEBUG
413 "INIT on a runnable vcpu %d\n",
414 vcpu->vcpu_id);
a4535290 415 vcpu->arch.mp_state = KVM_MP_STATE_INIT_RECEIVED;
c5ec1534
HQ
416 kvm_vcpu_kick(vcpu);
417 } else {
1b10bf31
JK
418 apic_debug("Ignoring de-assert INIT to vcpu %d\n",
419 vcpu->vcpu_id);
c5ec1534 420 }
97222cc8
ED
421 break;
422
423 case APIC_DM_STARTUP:
1b10bf31
JK
424 apic_debug("SIPI to vcpu %d vector 0x%02x\n",
425 vcpu->vcpu_id, vector);
a4535290 426 if (vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED) {
6da7e3f6 427 result = 1;
ad312c7c 428 vcpu->arch.sipi_vector = vector;
a4535290 429 vcpu->arch.mp_state = KVM_MP_STATE_SIPI_RECEIVED;
d7690175 430 kvm_vcpu_kick(vcpu);
c5ec1534 431 }
97222cc8
ED
432 break;
433
23930f95
JK
434 case APIC_DM_EXTINT:
435 /*
436 * Should only be called by kvm_apic_local_deliver() with LVT0,
437 * before NMI watchdog was enabled. Already handled by
438 * kvm_apic_accept_pic_intr().
439 */
440 break;
441
97222cc8
ED
442 default:
443 printk(KERN_ERR "TODO: unsupported delivery mode %x\n",
444 delivery_mode);
445 break;
446 }
447 return result;
448}
449
e1035715 450int kvm_apic_compare_prio(struct kvm_vcpu *vcpu1, struct kvm_vcpu *vcpu2)
8be5453f 451{
e1035715 452 return vcpu1->arch.apic_arb_prio - vcpu2->arch.apic_arb_prio;
8be5453f
ZX
453}
454
97222cc8
ED
455static void apic_set_eoi(struct kvm_lapic *apic)
456{
457 int vector = apic_find_highest_isr(apic);
f5244726 458 int trigger_mode;
97222cc8
ED
459 /*
460 * Not every write EOI will has corresponding ISR,
461 * one example is when Kernel check timer on setup_IO_APIC
462 */
463 if (vector == -1)
464 return;
465
466 apic_clear_vector(vector, apic->regs + APIC_ISR);
467 apic_update_ppr(apic);
468
469 if (apic_test_and_clear_vector(vector, apic->regs + APIC_TMR))
f5244726
MT
470 trigger_mode = IOAPIC_LEVEL_TRIG;
471 else
472 trigger_mode = IOAPIC_EDGE_TRIG;
eba0226b 473 if (!(apic_get_reg(apic, APIC_SPIV) & APIC_SPIV_DIRECTED_EOI))
fc61b800 474 kvm_ioapic_update_eoi(apic->vcpu->kvm, vector, trigger_mode);
97222cc8
ED
475}
476
477static void apic_send_ipi(struct kvm_lapic *apic)
478{
479 u32 icr_low = apic_get_reg(apic, APIC_ICR);
480 u32 icr_high = apic_get_reg(apic, APIC_ICR2);
58c2dde1 481 struct kvm_lapic_irq irq;
97222cc8 482
58c2dde1
GN
483 irq.vector = icr_low & APIC_VECTOR_MASK;
484 irq.delivery_mode = icr_low & APIC_MODE_MASK;
485 irq.dest_mode = icr_low & APIC_DEST_MASK;
486 irq.level = icr_low & APIC_INT_ASSERT;
487 irq.trig_mode = icr_low & APIC_INT_LEVELTRIG;
488 irq.shorthand = icr_low & APIC_SHORT_MASK;
0105d1a5
GN
489 if (apic_x2apic_mode(apic))
490 irq.dest_id = icr_high;
491 else
492 irq.dest_id = GET_APIC_DEST_FIELD(icr_high);
97222cc8 493
1000ff8d
GN
494 trace_kvm_apic_ipi(icr_low, irq.dest_id);
495
97222cc8
ED
496 apic_debug("icr_high 0x%x, icr_low 0x%x, "
497 "short_hand 0x%x, dest 0x%x, trig_mode 0x%x, level 0x%x, "
498 "dest_mode 0x%x, delivery_mode 0x%x, vector 0x%x\n",
9b5843dd 499 icr_high, icr_low, irq.shorthand, irq.dest_id,
58c2dde1
GN
500 irq.trig_mode, irq.level, irq.dest_mode, irq.delivery_mode,
501 irq.vector);
502
503 kvm_irq_delivery_to_apic(apic->vcpu->kvm, apic, &irq);
97222cc8
ED
504}
505
506static u32 apic_get_tmcct(struct kvm_lapic *apic)
507{
b682b814
MT
508 ktime_t remaining;
509 s64 ns;
9da8f4e8 510 u32 tmcct;
97222cc8
ED
511
512 ASSERT(apic != NULL);
513
9da8f4e8 514 /* if initial count is 0, current count should also be 0 */
b682b814 515 if (apic_get_reg(apic, APIC_TMICT) == 0)
9da8f4e8
KP
516 return 0;
517
ace15464 518 remaining = hrtimer_get_remaining(&apic->lapic_timer.timer);
b682b814
MT
519 if (ktime_to_ns(remaining) < 0)
520 remaining = ktime_set(0, 0);
521
d3c7b77d
MT
522 ns = mod_64(ktime_to_ns(remaining), apic->lapic_timer.period);
523 tmcct = div64_u64(ns,
524 (APIC_BUS_CYCLE_NS * apic->divide_count));
97222cc8
ED
525
526 return tmcct;
527}
528
b209749f
AK
529static void __report_tpr_access(struct kvm_lapic *apic, bool write)
530{
531 struct kvm_vcpu *vcpu = apic->vcpu;
532 struct kvm_run *run = vcpu->run;
533
534 set_bit(KVM_REQ_REPORT_TPR_ACCESS, &vcpu->requests);
5fdbf976 535 run->tpr_access.rip = kvm_rip_read(vcpu);
b209749f
AK
536 run->tpr_access.is_write = write;
537}
538
539static inline void report_tpr_access(struct kvm_lapic *apic, bool write)
540{
541 if (apic->vcpu->arch.tpr_access_reporting)
542 __report_tpr_access(apic, write);
543}
544
97222cc8
ED
545static u32 __apic_read(struct kvm_lapic *apic, unsigned int offset)
546{
547 u32 val = 0;
548
549 if (offset >= LAPIC_MMIO_LENGTH)
550 return 0;
551
552 switch (offset) {
0105d1a5
GN
553 case APIC_ID:
554 if (apic_x2apic_mode(apic))
555 val = kvm_apic_id(apic);
556 else
557 val = kvm_apic_id(apic) << 24;
558 break;
97222cc8
ED
559 case APIC_ARBPRI:
560 printk(KERN_WARNING "Access APIC ARBPRI register "
561 "which is for P6\n");
562 break;
563
564 case APIC_TMCCT: /* Timer CCR */
565 val = apic_get_tmcct(apic);
566 break;
567
b209749f
AK
568 case APIC_TASKPRI:
569 report_tpr_access(apic, false);
570 /* fall thru */
97222cc8 571 default:
6e5d865c 572 apic_update_ppr(apic);
97222cc8
ED
573 val = apic_get_reg(apic, offset);
574 break;
575 }
576
577 return val;
578}
579
d76685c4
GH
580static inline struct kvm_lapic *to_lapic(struct kvm_io_device *dev)
581{
582 return container_of(dev, struct kvm_lapic, dev);
583}
584
0105d1a5
GN
585static int apic_reg_read(struct kvm_lapic *apic, u32 offset, int len,
586 void *data)
97222cc8 587{
97222cc8
ED
588 unsigned char alignment = offset & 0xf;
589 u32 result;
0105d1a5
GN
590 /* this bitmask has a bit cleared for each reserver register */
591 static const u64 rmask = 0x43ff01ffffffe70cULL;
97222cc8
ED
592
593 if ((alignment + len) > 4) {
4088bb3c
GN
594 apic_debug("KVM_APIC_READ: alignment error %x %d\n",
595 offset, len);
0105d1a5 596 return 1;
97222cc8 597 }
0105d1a5
GN
598
599 if (offset > 0x3f0 || !(rmask & (1ULL << (offset >> 4)))) {
4088bb3c
GN
600 apic_debug("KVM_APIC_READ: read reserved register %x\n",
601 offset);
0105d1a5
GN
602 return 1;
603 }
604
97222cc8
ED
605 result = __apic_read(apic, offset & ~0xf);
606
229456fc
MT
607 trace_kvm_apic_read(offset, result);
608
97222cc8
ED
609 switch (len) {
610 case 1:
611 case 2:
612 case 4:
613 memcpy(data, (char *)&result + alignment, len);
614 break;
615 default:
616 printk(KERN_ERR "Local APIC read with len = %x, "
617 "should be 1,2, or 4 instead\n", len);
618 break;
619 }
bda9020e 620 return 0;
97222cc8
ED
621}
622
0105d1a5
GN
623static int apic_mmio_in_range(struct kvm_lapic *apic, gpa_t addr)
624{
625 return apic_hw_enabled(apic) &&
626 addr >= apic->base_address &&
627 addr < apic->base_address + LAPIC_MMIO_LENGTH;
628}
629
630static int apic_mmio_read(struct kvm_io_device *this,
631 gpa_t address, int len, void *data)
632{
633 struct kvm_lapic *apic = to_lapic(this);
634 u32 offset = address - apic->base_address;
635
636 if (!apic_mmio_in_range(apic, address))
637 return -EOPNOTSUPP;
638
639 apic_reg_read(apic, offset, len, data);
640
641 return 0;
642}
643
97222cc8
ED
644static void update_divide_count(struct kvm_lapic *apic)
645{
646 u32 tmp1, tmp2, tdcr;
647
648 tdcr = apic_get_reg(apic, APIC_TDCR);
649 tmp1 = tdcr & 0xf;
650 tmp2 = ((tmp1 & 0x3) | ((tmp1 & 0x8) >> 1)) + 1;
d3c7b77d 651 apic->divide_count = 0x1 << (tmp2 & 0x7);
97222cc8
ED
652
653 apic_debug("timer divide count is 0x%x\n",
9b5843dd 654 apic->divide_count);
97222cc8
ED
655}
656
657static void start_apic_timer(struct kvm_lapic *apic)
658{
d3c7b77d 659 ktime_t now = apic->lapic_timer.timer.base->get_time();
97222cc8 660
b2d83cfa 661 apic->lapic_timer.period = (u64)apic_get_reg(apic, APIC_TMICT) *
d3c7b77d
MT
662 APIC_BUS_CYCLE_NS * apic->divide_count;
663 atomic_set(&apic->lapic_timer.pending, 0);
0b975a3c 664
d3c7b77d 665 if (!apic->lapic_timer.period)
0b975a3c 666 return;
1444885a
MT
667 /*
668 * Do not allow the guest to program periodic timers with small
669 * interval, since the hrtimers are not throttled by the host
670 * scheduler.
671 */
672 if (apic_lvtt_period(apic)) {
673 if (apic->lapic_timer.period < NSEC_PER_MSEC/2)
674 apic->lapic_timer.period = NSEC_PER_MSEC/2;
675 }
0b975a3c 676
d3c7b77d
MT
677 hrtimer_start(&apic->lapic_timer.timer,
678 ktime_add_ns(now, apic->lapic_timer.period),
97222cc8
ED
679 HRTIMER_MODE_ABS);
680
681 apic_debug("%s: bus cycle is %" PRId64 "ns, now 0x%016"
682 PRIx64 ", "
683 "timer initial count 0x%x, period %lldns, "
b8688d51 684 "expire @ 0x%016" PRIx64 ".\n", __func__,
97222cc8
ED
685 APIC_BUS_CYCLE_NS, ktime_to_ns(now),
686 apic_get_reg(apic, APIC_TMICT),
d3c7b77d 687 apic->lapic_timer.period,
97222cc8 688 ktime_to_ns(ktime_add_ns(now,
d3c7b77d 689 apic->lapic_timer.period)));
97222cc8
ED
690}
691
cc6e462c
JK
692static void apic_manage_nmi_watchdog(struct kvm_lapic *apic, u32 lvt0_val)
693{
694 int nmi_wd_enabled = apic_lvt_nmi_mode(apic_get_reg(apic, APIC_LVT0));
695
696 if (apic_lvt_nmi_mode(lvt0_val)) {
697 if (!nmi_wd_enabled) {
698 apic_debug("Receive NMI setting on APIC_LVT0 "
699 "for cpu %d\n", apic->vcpu->vcpu_id);
700 apic->vcpu->kvm->arch.vapics_in_nmi_mode++;
701 }
702 } else if (nmi_wd_enabled)
703 apic->vcpu->kvm->arch.vapics_in_nmi_mode--;
704}
705
0105d1a5 706static int apic_reg_write(struct kvm_lapic *apic, u32 reg, u32 val)
97222cc8 707{
0105d1a5 708 int ret = 0;
97222cc8 709
0105d1a5 710 trace_kvm_apic_write(reg, val);
97222cc8 711
0105d1a5 712 switch (reg) {
97222cc8 713 case APIC_ID: /* Local APIC ID */
0105d1a5
GN
714 if (!apic_x2apic_mode(apic))
715 apic_set_reg(apic, APIC_ID, val);
716 else
717 ret = 1;
97222cc8
ED
718 break;
719
720 case APIC_TASKPRI:
b209749f 721 report_tpr_access(apic, true);
97222cc8
ED
722 apic_set_tpr(apic, val & 0xff);
723 break;
724
725 case APIC_EOI:
726 apic_set_eoi(apic);
727 break;
728
729 case APIC_LDR:
0105d1a5
GN
730 if (!apic_x2apic_mode(apic))
731 apic_set_reg(apic, APIC_LDR, val & APIC_LDR_MASK);
732 else
733 ret = 1;
97222cc8
ED
734 break;
735
736 case APIC_DFR:
0105d1a5
GN
737 if (!apic_x2apic_mode(apic))
738 apic_set_reg(apic, APIC_DFR, val | 0x0FFFFFFF);
739 else
740 ret = 1;
97222cc8
ED
741 break;
742
fc61b800
GN
743 case APIC_SPIV: {
744 u32 mask = 0x3ff;
745 if (apic_get_reg(apic, APIC_LVR) & APIC_LVR_DIRECTED_EOI)
746 mask |= APIC_SPIV_DIRECTED_EOI;
747 apic_set_reg(apic, APIC_SPIV, val & mask);
97222cc8
ED
748 if (!(val & APIC_SPIV_APIC_ENABLED)) {
749 int i;
750 u32 lvt_val;
751
752 for (i = 0; i < APIC_LVT_NUM; i++) {
753 lvt_val = apic_get_reg(apic,
754 APIC_LVTT + 0x10 * i);
755 apic_set_reg(apic, APIC_LVTT + 0x10 * i,
756 lvt_val | APIC_LVT_MASKED);
757 }
d3c7b77d 758 atomic_set(&apic->lapic_timer.pending, 0);
97222cc8
ED
759
760 }
761 break;
fc61b800 762 }
97222cc8
ED
763 case APIC_ICR:
764 /* No delay here, so we always clear the pending bit */
765 apic_set_reg(apic, APIC_ICR, val & ~(1 << 12));
766 apic_send_ipi(apic);
767 break;
768
769 case APIC_ICR2:
0105d1a5
GN
770 if (!apic_x2apic_mode(apic))
771 val &= 0xff000000;
772 apic_set_reg(apic, APIC_ICR2, val);
97222cc8
ED
773 break;
774
23930f95 775 case APIC_LVT0:
cc6e462c 776 apic_manage_nmi_watchdog(apic, val);
97222cc8
ED
777 case APIC_LVTT:
778 case APIC_LVTTHMR:
779 case APIC_LVTPC:
97222cc8
ED
780 case APIC_LVT1:
781 case APIC_LVTERR:
782 /* TODO: Check vector */
783 if (!apic_sw_enabled(apic))
784 val |= APIC_LVT_MASKED;
785
0105d1a5
GN
786 val &= apic_lvt_mask[(reg - APIC_LVTT) >> 4];
787 apic_set_reg(apic, reg, val);
97222cc8
ED
788
789 break;
790
791 case APIC_TMICT:
d3c7b77d 792 hrtimer_cancel(&apic->lapic_timer.timer);
97222cc8
ED
793 apic_set_reg(apic, APIC_TMICT, val);
794 start_apic_timer(apic);
0105d1a5 795 break;
97222cc8
ED
796
797 case APIC_TDCR:
798 if (val & 4)
799 printk(KERN_ERR "KVM_WRITE:TDCR %x\n", val);
800 apic_set_reg(apic, APIC_TDCR, val);
801 update_divide_count(apic);
802 break;
803
0105d1a5
GN
804 case APIC_ESR:
805 if (apic_x2apic_mode(apic) && val != 0) {
806 printk(KERN_ERR "KVM_WRITE:ESR not zero %x\n", val);
807 ret = 1;
808 }
809 break;
810
811 case APIC_SELF_IPI:
812 if (apic_x2apic_mode(apic)) {
813 apic_reg_write(apic, APIC_ICR, 0x40000 | (val & 0xff));
814 } else
815 ret = 1;
816 break;
97222cc8 817 default:
0105d1a5 818 ret = 1;
97222cc8
ED
819 break;
820 }
0105d1a5
GN
821 if (ret)
822 apic_debug("Local APIC Write to read-only register %x\n", reg);
823 return ret;
824}
825
826static int apic_mmio_write(struct kvm_io_device *this,
827 gpa_t address, int len, const void *data)
828{
829 struct kvm_lapic *apic = to_lapic(this);
830 unsigned int offset = address - apic->base_address;
831 u32 val;
832
833 if (!apic_mmio_in_range(apic, address))
834 return -EOPNOTSUPP;
835
836 /*
837 * APIC register must be aligned on 128-bits boundary.
838 * 32/64/128 bits registers must be accessed thru 32 bits.
839 * Refer SDM 8.4.1
840 */
841 if (len != 4 || (offset & 0xf)) {
842 /* Don't shout loud, $infamous_os would cause only noise. */
843 apic_debug("apic write: bad size=%d %lx\n", len, (long)address);
756975bb 844 return 0;
0105d1a5
GN
845 }
846
847 val = *(u32*)data;
848
849 /* too common printing */
850 if (offset != APIC_EOI)
851 apic_debug("%s: offset 0x%x with length 0x%x, and value is "
852 "0x%x\n", __func__, offset, len, val);
853
854 apic_reg_write(apic, offset & 0xff0, val);
855
bda9020e 856 return 0;
97222cc8
ED
857}
858
d589444e 859void kvm_free_lapic(struct kvm_vcpu *vcpu)
97222cc8 860{
ad312c7c 861 if (!vcpu->arch.apic)
97222cc8
ED
862 return;
863
d3c7b77d 864 hrtimer_cancel(&vcpu->arch.apic->lapic_timer.timer);
97222cc8 865
ad312c7c
ZX
866 if (vcpu->arch.apic->regs_page)
867 __free_page(vcpu->arch.apic->regs_page);
97222cc8 868
ad312c7c 869 kfree(vcpu->arch.apic);
97222cc8
ED
870}
871
872/*
873 *----------------------------------------------------------------------
874 * LAPIC interface
875 *----------------------------------------------------------------------
876 */
877
878void kvm_lapic_set_tpr(struct kvm_vcpu *vcpu, unsigned long cr8)
879{
ad312c7c 880 struct kvm_lapic *apic = vcpu->arch.apic;
97222cc8
ED
881
882 if (!apic)
883 return;
b93463aa
AK
884 apic_set_tpr(apic, ((cr8 & 0x0f) << 4)
885 | (apic_get_reg(apic, APIC_TASKPRI) & 4));
97222cc8
ED
886}
887
888u64 kvm_lapic_get_cr8(struct kvm_vcpu *vcpu)
889{
ad312c7c 890 struct kvm_lapic *apic = vcpu->arch.apic;
97222cc8
ED
891 u64 tpr;
892
893 if (!apic)
894 return 0;
895 tpr = (u64) apic_get_reg(apic, APIC_TASKPRI);
896
897 return (tpr & 0xf0) >> 4;
898}
899
900void kvm_lapic_set_base(struct kvm_vcpu *vcpu, u64 value)
901{
ad312c7c 902 struct kvm_lapic *apic = vcpu->arch.apic;
97222cc8
ED
903
904 if (!apic) {
905 value |= MSR_IA32_APICBASE_BSP;
ad312c7c 906 vcpu->arch.apic_base = value;
97222cc8
ED
907 return;
908 }
c5af89b6
GN
909
910 if (!kvm_vcpu_is_bsp(apic->vcpu))
97222cc8
ED
911 value &= ~MSR_IA32_APICBASE_BSP;
912
ad312c7c 913 vcpu->arch.apic_base = value;
0105d1a5
GN
914 if (apic_x2apic_mode(apic)) {
915 u32 id = kvm_apic_id(apic);
916 u32 ldr = ((id & ~0xf) << 16) | (1 << (id & 0xf));
917 apic_set_reg(apic, APIC_LDR, ldr);
918 }
ad312c7c 919 apic->base_address = apic->vcpu->arch.apic_base &
97222cc8
ED
920 MSR_IA32_APICBASE_BASE;
921
922 /* with FSB delivery interrupt, we can restart APIC functionality */
923 apic_debug("apic base msr is 0x%016" PRIx64 ", and base address is "
ad312c7c 924 "0x%lx.\n", apic->vcpu->arch.apic_base, apic->base_address);
97222cc8
ED
925
926}
927
c5ec1534 928void kvm_lapic_reset(struct kvm_vcpu *vcpu)
97222cc8
ED
929{
930 struct kvm_lapic *apic;
931 int i;
932
b8688d51 933 apic_debug("%s\n", __func__);
97222cc8
ED
934
935 ASSERT(vcpu);
ad312c7c 936 apic = vcpu->arch.apic;
97222cc8
ED
937 ASSERT(apic != NULL);
938
939 /* Stop the timer in case it's a reset to an active apic */
d3c7b77d 940 hrtimer_cancel(&apic->lapic_timer.timer);
97222cc8
ED
941
942 apic_set_reg(apic, APIC_ID, vcpu->vcpu_id << 24);
fc61b800 943 kvm_apic_set_version(apic->vcpu);
97222cc8
ED
944
945 for (i = 0; i < APIC_LVT_NUM; i++)
946 apic_set_reg(apic, APIC_LVTT + 0x10 * i, APIC_LVT_MASKED);
40487c68
QH
947 apic_set_reg(apic, APIC_LVT0,
948 SET_APIC_DELIVERY_MODE(0, APIC_MODE_EXTINT));
97222cc8
ED
949
950 apic_set_reg(apic, APIC_DFR, 0xffffffffU);
951 apic_set_reg(apic, APIC_SPIV, 0xff);
952 apic_set_reg(apic, APIC_TASKPRI, 0);
953 apic_set_reg(apic, APIC_LDR, 0);
954 apic_set_reg(apic, APIC_ESR, 0);
955 apic_set_reg(apic, APIC_ICR, 0);
956 apic_set_reg(apic, APIC_ICR2, 0);
957 apic_set_reg(apic, APIC_TDCR, 0);
958 apic_set_reg(apic, APIC_TMICT, 0);
959 for (i = 0; i < 8; i++) {
960 apic_set_reg(apic, APIC_IRR + 0x10 * i, 0);
961 apic_set_reg(apic, APIC_ISR + 0x10 * i, 0);
962 apic_set_reg(apic, APIC_TMR + 0x10 * i, 0);
963 }
33e4c686 964 apic->irr_pending = false;
b33ac88b 965 update_divide_count(apic);
d3c7b77d 966 atomic_set(&apic->lapic_timer.pending, 0);
c5af89b6 967 if (kvm_vcpu_is_bsp(vcpu))
ad312c7c 968 vcpu->arch.apic_base |= MSR_IA32_APICBASE_BSP;
97222cc8
ED
969 apic_update_ppr(apic);
970
e1035715
GN
971 vcpu->arch.apic_arb_prio = 0;
972
97222cc8 973 apic_debug(KERN_INFO "%s: vcpu=%p, id=%d, base_msr="
b8688d51 974 "0x%016" PRIx64 ", base_address=0x%0lx.\n", __func__,
97222cc8 975 vcpu, kvm_apic_id(apic),
ad312c7c 976 vcpu->arch.apic_base, apic->base_address);
97222cc8
ED
977}
978
343f94fe 979bool kvm_apic_present(struct kvm_vcpu *vcpu)
97222cc8 980{
343f94fe
GN
981 return vcpu->arch.apic && apic_hw_enabled(vcpu->arch.apic);
982}
97222cc8 983
343f94fe
GN
984int kvm_lapic_enabled(struct kvm_vcpu *vcpu)
985{
986 return kvm_apic_present(vcpu) && apic_sw_enabled(vcpu->arch.apic);
97222cc8
ED
987}
988
989/*
990 *----------------------------------------------------------------------
991 * timer interface
992 *----------------------------------------------------------------------
993 */
1b9778da 994
d3c7b77d 995static bool lapic_is_periodic(struct kvm_timer *ktimer)
97222cc8 996{
d3c7b77d
MT
997 struct kvm_lapic *apic = container_of(ktimer, struct kvm_lapic,
998 lapic_timer);
999 return apic_lvtt_period(apic);
97222cc8
ED
1000}
1001
3d80840d
MT
1002int apic_has_pending_timer(struct kvm_vcpu *vcpu)
1003{
1004 struct kvm_lapic *lapic = vcpu->arch.apic;
1005
54aaacee 1006 if (lapic && apic_enabled(lapic) && apic_lvt_enabled(lapic, APIC_LVTT))
d3c7b77d 1007 return atomic_read(&lapic->lapic_timer.pending);
3d80840d
MT
1008
1009 return 0;
1010}
1011
8fdb2351 1012static int kvm_apic_local_deliver(struct kvm_lapic *apic, int lvt_type)
1b9778da 1013{
8fdb2351 1014 u32 reg = apic_get_reg(apic, lvt_type);
23930f95 1015 int vector, mode, trig_mode;
23930f95 1016
8fdb2351 1017 if (apic_hw_enabled(apic) && !(reg & APIC_LVT_MASKED)) {
23930f95
JK
1018 vector = reg & APIC_VECTOR_MASK;
1019 mode = reg & APIC_MODE_MASK;
1020 trig_mode = reg & APIC_LVT_LEVEL_TRIGGER;
1021 return __apic_accept_irq(apic, mode, vector, 1, trig_mode);
1022 }
1023 return 0;
1024}
1b9778da 1025
8fdb2351 1026void kvm_apic_nmi_wd_deliver(struct kvm_vcpu *vcpu)
23930f95 1027{
8fdb2351
JK
1028 struct kvm_lapic *apic = vcpu->arch.apic;
1029
1030 if (apic)
1031 kvm_apic_local_deliver(apic, APIC_LVT0);
1b9778da
ED
1032}
1033
386eb6e8 1034static struct kvm_timer_ops lapic_timer_ops = {
d3c7b77d
MT
1035 .is_periodic = lapic_is_periodic,
1036};
97222cc8 1037
d76685c4
GH
1038static const struct kvm_io_device_ops apic_mmio_ops = {
1039 .read = apic_mmio_read,
1040 .write = apic_mmio_write,
d76685c4
GH
1041};
1042
97222cc8
ED
1043int kvm_create_lapic(struct kvm_vcpu *vcpu)
1044{
1045 struct kvm_lapic *apic;
1046
1047 ASSERT(vcpu != NULL);
1048 apic_debug("apic_init %d\n", vcpu->vcpu_id);
1049
1050 apic = kzalloc(sizeof(*apic), GFP_KERNEL);
1051 if (!apic)
1052 goto nomem;
1053
ad312c7c 1054 vcpu->arch.apic = apic;
97222cc8
ED
1055
1056 apic->regs_page = alloc_page(GFP_KERNEL);
1057 if (apic->regs_page == NULL) {
1058 printk(KERN_ERR "malloc apic regs error for vcpu %x\n",
1059 vcpu->vcpu_id);
d589444e 1060 goto nomem_free_apic;
97222cc8
ED
1061 }
1062 apic->regs = page_address(apic->regs_page);
1063 memset(apic->regs, 0, PAGE_SIZE);
1064 apic->vcpu = vcpu;
1065
d3c7b77d
MT
1066 hrtimer_init(&apic->lapic_timer.timer, CLOCK_MONOTONIC,
1067 HRTIMER_MODE_ABS);
1068 apic->lapic_timer.timer.function = kvm_timer_fn;
1069 apic->lapic_timer.t_ops = &lapic_timer_ops;
1070 apic->lapic_timer.kvm = vcpu->kvm;
1ed0ce00 1071 apic->lapic_timer.vcpu = vcpu;
d3c7b77d 1072
97222cc8 1073 apic->base_address = APIC_DEFAULT_PHYS_BASE;
ad312c7c 1074 vcpu->arch.apic_base = APIC_DEFAULT_PHYS_BASE;
97222cc8 1075
c5ec1534 1076 kvm_lapic_reset(vcpu);
d76685c4 1077 kvm_iodevice_init(&apic->dev, &apic_mmio_ops);
97222cc8
ED
1078
1079 return 0;
d589444e
RR
1080nomem_free_apic:
1081 kfree(apic);
97222cc8 1082nomem:
97222cc8
ED
1083 return -ENOMEM;
1084}
97222cc8
ED
1085
1086int kvm_apic_has_interrupt(struct kvm_vcpu *vcpu)
1087{
ad312c7c 1088 struct kvm_lapic *apic = vcpu->arch.apic;
97222cc8
ED
1089 int highest_irr;
1090
1091 if (!apic || !apic_enabled(apic))
1092 return -1;
1093
6e5d865c 1094 apic_update_ppr(apic);
97222cc8
ED
1095 highest_irr = apic_find_highest_irr(apic);
1096 if ((highest_irr == -1) ||
1097 ((highest_irr & 0xF0) <= apic_get_reg(apic, APIC_PROCPRI)))
1098 return -1;
1099 return highest_irr;
1100}
1101
40487c68
QH
1102int kvm_apic_accept_pic_intr(struct kvm_vcpu *vcpu)
1103{
ad312c7c 1104 u32 lvt0 = apic_get_reg(vcpu->arch.apic, APIC_LVT0);
40487c68
QH
1105 int r = 0;
1106
c5af89b6 1107 if (kvm_vcpu_is_bsp(vcpu)) {
ad312c7c 1108 if (!apic_hw_enabled(vcpu->arch.apic))
40487c68
QH
1109 r = 1;
1110 if ((lvt0 & APIC_LVT_MASKED) == 0 &&
1111 GET_APIC_DELIVERY_MODE(lvt0) == APIC_MODE_EXTINT)
1112 r = 1;
1113 }
1114 return r;
1115}
1116
1b9778da
ED
1117void kvm_inject_apic_timer_irqs(struct kvm_vcpu *vcpu)
1118{
ad312c7c 1119 struct kvm_lapic *apic = vcpu->arch.apic;
1b9778da 1120
d3c7b77d 1121 if (apic && atomic_read(&apic->lapic_timer.pending) > 0) {
8fdb2351 1122 if (kvm_apic_local_deliver(apic, APIC_LVTT))
d3c7b77d 1123 atomic_dec(&apic->lapic_timer.pending);
1b9778da
ED
1124 }
1125}
1126
97222cc8
ED
1127int kvm_get_apic_interrupt(struct kvm_vcpu *vcpu)
1128{
1129 int vector = kvm_apic_has_interrupt(vcpu);
ad312c7c 1130 struct kvm_lapic *apic = vcpu->arch.apic;
97222cc8
ED
1131
1132 if (vector == -1)
1133 return -1;
1134
1135 apic_set_vector(vector, apic->regs + APIC_ISR);
1136 apic_update_ppr(apic);
1137 apic_clear_irr(vector, apic);
1138 return vector;
1139}
96ad2cc6
ED
1140
1141void kvm_apic_post_state_restore(struct kvm_vcpu *vcpu)
1142{
ad312c7c 1143 struct kvm_lapic *apic = vcpu->arch.apic;
96ad2cc6 1144
ad312c7c 1145 apic->base_address = vcpu->arch.apic_base &
96ad2cc6 1146 MSR_IA32_APICBASE_BASE;
fc61b800
GN
1147 kvm_apic_set_version(vcpu);
1148
96ad2cc6 1149 apic_update_ppr(apic);
d3c7b77d 1150 hrtimer_cancel(&apic->lapic_timer.timer);
96ad2cc6
ED
1151 update_divide_count(apic);
1152 start_apic_timer(apic);
1153}
a3d7f85f 1154
2f52d58c 1155void __kvm_migrate_apic_timer(struct kvm_vcpu *vcpu)
a3d7f85f 1156{
ad312c7c 1157 struct kvm_lapic *apic = vcpu->arch.apic;
a3d7f85f
ED
1158 struct hrtimer *timer;
1159
1160 if (!apic)
1161 return;
1162
d3c7b77d 1163 timer = &apic->lapic_timer.timer;
a3d7f85f 1164 if (hrtimer_cancel(timer))
beb20d52 1165 hrtimer_start_expires(timer, HRTIMER_MODE_ABS);
a3d7f85f 1166}
b93463aa
AK
1167
1168void kvm_lapic_sync_from_vapic(struct kvm_vcpu *vcpu)
1169{
1170 u32 data;
1171 void *vapic;
1172
1173 if (!irqchip_in_kernel(vcpu->kvm) || !vcpu->arch.apic->vapic_addr)
1174 return;
1175
1176 vapic = kmap_atomic(vcpu->arch.apic->vapic_page, KM_USER0);
1177 data = *(u32 *)(vapic + offset_in_page(vcpu->arch.apic->vapic_addr));
1178 kunmap_atomic(vapic, KM_USER0);
1179
1180 apic_set_tpr(vcpu->arch.apic, data & 0xff);
1181}
1182
1183void kvm_lapic_sync_to_vapic(struct kvm_vcpu *vcpu)
1184{
1185 u32 data, tpr;
1186 int max_irr, max_isr;
1187 struct kvm_lapic *apic;
1188 void *vapic;
1189
1190 if (!irqchip_in_kernel(vcpu->kvm) || !vcpu->arch.apic->vapic_addr)
1191 return;
1192
1193 apic = vcpu->arch.apic;
1194 tpr = apic_get_reg(apic, APIC_TASKPRI) & 0xff;
1195 max_irr = apic_find_highest_irr(apic);
1196 if (max_irr < 0)
1197 max_irr = 0;
1198 max_isr = apic_find_highest_isr(apic);
1199 if (max_isr < 0)
1200 max_isr = 0;
1201 data = (tpr & 0xff) | ((max_isr & 0xf0) << 8) | (max_irr << 24);
1202
1203 vapic = kmap_atomic(vcpu->arch.apic->vapic_page, KM_USER0);
1204 *(u32 *)(vapic + offset_in_page(vcpu->arch.apic->vapic_addr)) = data;
1205 kunmap_atomic(vapic, KM_USER0);
1206}
1207
1208void kvm_lapic_set_vapic_addr(struct kvm_vcpu *vcpu, gpa_t vapic_addr)
1209{
1210 if (!irqchip_in_kernel(vcpu->kvm))
1211 return;
1212
1213 vcpu->arch.apic->vapic_addr = vapic_addr;
1214}
0105d1a5
GN
1215
1216int kvm_x2apic_msr_write(struct kvm_vcpu *vcpu, u32 msr, u64 data)
1217{
1218 struct kvm_lapic *apic = vcpu->arch.apic;
1219 u32 reg = (msr - APIC_BASE_MSR) << 4;
1220
1221 if (!irqchip_in_kernel(vcpu->kvm) || !apic_x2apic_mode(apic))
1222 return 1;
1223
1224 /* if this is ICR write vector before command */
1225 if (msr == 0x830)
1226 apic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
1227 return apic_reg_write(apic, reg, (u32)data);
1228}
1229
1230int kvm_x2apic_msr_read(struct kvm_vcpu *vcpu, u32 msr, u64 *data)
1231{
1232 struct kvm_lapic *apic = vcpu->arch.apic;
1233 u32 reg = (msr - APIC_BASE_MSR) << 4, low, high = 0;
1234
1235 if (!irqchip_in_kernel(vcpu->kvm) || !apic_x2apic_mode(apic))
1236 return 1;
1237
1238 if (apic_reg_read(apic, reg, 4, &low))
1239 return 1;
1240 if (msr == 0x830)
1241 apic_reg_read(apic, APIC_ICR2, 4, &high);
1242
1243 *data = (((u64)high) << 32) | low;
1244
1245 return 0;
1246}