]> bbs.cooldavid.org Git - net-next-2.6.git/blame - arch/x86/kernel/smpboot.c
x86: add memory clobber in switch_to()
[net-next-2.6.git] / arch / x86 / kernel / smpboot.c
CommitLineData
4cedb334
GOC
1/*
2 * x86 SMP booting functions
3 *
4 * (c) 1995 Alan Cox, Building #3 <alan@redhat.com>
5 * (c) 1998, 1999, 2000 Ingo Molnar <mingo@redhat.com>
6 * Copyright 2001 Andi Kleen, SuSE Labs.
7 *
8 * Much of the core SMP work is based on previous work by Thomas Radke, to
9 * whom a great many thanks are extended.
10 *
11 * Thanks to Intel for making available several different Pentium,
12 * Pentium Pro and Pentium-II/Xeon MP machines.
13 * Original development of Linux SMP code supported by Caldera.
14 *
15 * This code is released under the GNU General Public License version 2 or
16 * later.
17 *
18 * Fixes
19 * Felix Koop : NR_CPUS used properly
20 * Jose Renau : Handle single CPU case.
21 * Alan Cox : By repeated request 8) - Total BogoMIPS report.
22 * Greg Wright : Fix for kernel stacks panic.
23 * Erich Boleyn : MP v1.4 and additional changes.
24 * Matthias Sattler : Changes for 2.1 kernel map.
25 * Michel Lespinasse : Changes for 2.1 kernel map.
26 * Michael Chastain : Change trampoline.S to gnu as.
27 * Alan Cox : Dumb bug: 'B' step PPro's are fine
28 * Ingo Molnar : Added APIC timers, based on code
29 * from Jose Renau
30 * Ingo Molnar : various cleanups and rewrites
31 * Tigran Aivazian : fixed "0.00 in /proc/uptime on SMP" bug.
32 * Maciej W. Rozycki : Bits for genuine 82489DX APICs
33 * Andi Kleen : Changed for SMP boot into long mode.
34 * Martin J. Bligh : Added support for multi-quad systems
35 * Dave Jones : Report invalid combinations of Athlon CPUs.
36 * Rusty Russell : Hacked into shape for new "hotplug" boot process.
37 * Andi Kleen : Converted to new state machine.
38 * Ashok Raj : CPU hotplug support
39 * Glauber Costa : i386 and x86_64 integration
40 */
41
68a1c3f8
GC
42#include <linux/init.h>
43#include <linux/smp.h>
a355352b 44#include <linux/module.h>
70708a18 45#include <linux/sched.h>
69c18c15 46#include <linux/percpu.h>
91718e8d 47#include <linux/bootmem.h>
cb3c8b90
GOC
48#include <linux/err.h>
49#include <linux/nmi.h>
69c18c15 50
8aef135c 51#include <asm/acpi.h>
cb3c8b90 52#include <asm/desc.h>
69c18c15
GC
53#include <asm/nmi.h>
54#include <asm/irq.h>
07bbc16a 55#include <asm/idle.h>
69c18c15 56#include <asm/smp.h>
e44b7b75 57#include <asm/trampoline.h>
69c18c15
GC
58#include <asm/cpu.h>
59#include <asm/numa.h>
cb3c8b90
GOC
60#include <asm/pgtable.h>
61#include <asm/tlbflush.h>
62#include <asm/mtrr.h>
bbc2ff6a 63#include <asm/vmi.h>
34d05591 64#include <asm/genapic.h>
cb3c8b90 65#include <linux/mc146818rtc.h>
68a1c3f8 66
f6bc4029 67#include <mach_apic.h>
cb3c8b90
GOC
68#include <mach_wakecpu.h>
69#include <smpboot_hooks.h>
70
16ecf7a4 71#ifdef CONFIG_X86_32
4cedb334 72u8 apicid_2_node[MAX_APICID];
61165d7a 73static int low_mappings;
acbb6734
GOC
74#endif
75
a8db8453
GOC
76/* State of each CPU */
77DEFINE_PER_CPU(int, cpu_state) = { 0 };
78
cb3c8b90
GOC
79/* Store all idle threads, this can be reused instead of creating
80* a new thread. Also avoids complicated thread destroy functionality
81* for idle threads.
82*/
83#ifdef CONFIG_HOTPLUG_CPU
84/*
85 * Needed only for CONFIG_HOTPLUG_CPU because __cpuinitdata is
86 * removed after init for !CONFIG_HOTPLUG_CPU.
87 */
88static DEFINE_PER_CPU(struct task_struct *, idle_thread_array);
89#define get_idle_for_cpu(x) (per_cpu(idle_thread_array, x))
90#define set_idle_for_cpu(x, p) (per_cpu(idle_thread_array, x) = (p))
91#else
f86c9985 92static struct task_struct *idle_thread_array[NR_CPUS] __cpuinitdata ;
cb3c8b90
GOC
93#define get_idle_for_cpu(x) (idle_thread_array[(x)])
94#define set_idle_for_cpu(x, p) (idle_thread_array[(x)] = (p))
95#endif
f6bc4029 96
a355352b
GC
97/* Number of siblings per CPU package */
98int smp_num_siblings = 1;
99EXPORT_SYMBOL(smp_num_siblings);
100
101/* Last level cache ID of each logical CPU */
102DEFINE_PER_CPU(u16, cpu_llc_id) = BAD_APICID;
103
104/* bitmap of online cpus */
105cpumask_t cpu_online_map __read_mostly;
106EXPORT_SYMBOL(cpu_online_map);
107
108cpumask_t cpu_callin_map;
109cpumask_t cpu_callout_map;
110cpumask_t cpu_possible_map;
111EXPORT_SYMBOL(cpu_possible_map);
112
113/* representing HT siblings of each logical CPU */
114DEFINE_PER_CPU(cpumask_t, cpu_sibling_map);
115EXPORT_PER_CPU_SYMBOL(cpu_sibling_map);
116
117/* representing HT and core siblings of each logical CPU */
118DEFINE_PER_CPU(cpumask_t, cpu_core_map);
119EXPORT_PER_CPU_SYMBOL(cpu_core_map);
120
121/* Per CPU bogomips and other parameters */
122DEFINE_PER_CPU_SHARED_ALIGNED(struct cpuinfo_x86, cpu_info);
123EXPORT_PER_CPU_SYMBOL(cpu_info);
768d9505 124
cb3c8b90
GOC
125static atomic_t init_deasserted;
126
8aef135c 127
768d9505
GC
128/* representing cpus for which sibling maps can be computed */
129static cpumask_t cpu_sibling_setup_map;
130
1d89a7f0 131/* Set if we find a B stepping CPU */
f86c9985 132static int __cpuinitdata smp_b_stepping;
1d89a7f0 133
7cc3959e
GOC
134#if defined(CONFIG_NUMA) && defined(CONFIG_X86_32)
135
136/* which logical CPUs are on which nodes */
137cpumask_t node_to_cpumask_map[MAX_NUMNODES] __read_mostly =
138 { [0 ... MAX_NUMNODES-1] = CPU_MASK_NONE };
139EXPORT_SYMBOL(node_to_cpumask_map);
140/* which node each logical CPU is on */
141int cpu_to_node_map[NR_CPUS] __read_mostly = { [0 ... NR_CPUS-1] = 0 };
142EXPORT_SYMBOL(cpu_to_node_map);
143
144/* set up a mapping between cpu and node. */
145static void map_cpu_to_node(int cpu, int node)
146{
147 printk(KERN_INFO "Mapping cpu %d to node %d\n", cpu, node);
148 cpu_set(cpu, node_to_cpumask_map[node]);
149 cpu_to_node_map[cpu] = node;
150}
151
152/* undo a mapping between cpu and node. */
153static void unmap_cpu_to_node(int cpu)
154{
155 int node;
156
157 printk(KERN_INFO "Unmapping cpu %d from all nodes\n", cpu);
158 for (node = 0; node < MAX_NUMNODES; node++)
159 cpu_clear(cpu, node_to_cpumask_map[node]);
160 cpu_to_node_map[cpu] = 0;
161}
162#else /* !(CONFIG_NUMA && CONFIG_X86_32) */
163#define map_cpu_to_node(cpu, node) ({})
164#define unmap_cpu_to_node(cpu) ({})
165#endif
166
167#ifdef CONFIG_X86_32
1b374e4d
SS
168static int boot_cpu_logical_apicid;
169
7cc3959e
GOC
170u8 cpu_2_logical_apicid[NR_CPUS] __read_mostly =
171 { [0 ... NR_CPUS-1] = BAD_APICID };
172
a4928cff 173static void map_cpu_to_logical_apicid(void)
7cc3959e
GOC
174{
175 int cpu = smp_processor_id();
176 int apicid = logical_smp_processor_id();
177 int node = apicid_to_node(apicid);
178
179 if (!node_online(node))
180 node = first_online_node;
181
182 cpu_2_logical_apicid[cpu] = apicid;
183 map_cpu_to_node(cpu, node);
184}
185
1481a3dd 186void numa_remove_cpu(int cpu)
7cc3959e
GOC
187{
188 cpu_2_logical_apicid[cpu] = BAD_APICID;
189 unmap_cpu_to_node(cpu);
190}
191#else
7cc3959e
GOC
192#define map_cpu_to_logical_apicid() do {} while (0)
193#endif
194
cb3c8b90
GOC
195/*
196 * Report back to the Boot Processor.
197 * Running on AP.
198 */
a4928cff 199static void __cpuinit smp_callin(void)
cb3c8b90
GOC
200{
201 int cpuid, phys_id;
202 unsigned long timeout;
203
204 /*
205 * If waken up by an INIT in an 82489DX configuration
206 * we may get here before an INIT-deassert IPI reaches
207 * our local APIC. We have to wait for the IPI or we'll
208 * lock up on an APIC access.
209 */
210 wait_for_init_deassert(&init_deasserted);
211
212 /*
213 * (This works even if the APIC is not enabled.)
214 */
4c9961d5 215 phys_id = read_apic_id();
cb3c8b90
GOC
216 cpuid = smp_processor_id();
217 if (cpu_isset(cpuid, cpu_callin_map)) {
218 panic("%s: phys CPU#%d, CPU#%d already present??\n", __func__,
219 phys_id, cpuid);
220 }
cfc1b9a6 221 pr_debug("CPU#%d (phys ID: %d) waiting for CALLOUT\n", cpuid, phys_id);
cb3c8b90
GOC
222
223 /*
224 * STARTUP IPIs are fragile beasts as they might sometimes
225 * trigger some glue motherboard logic. Complete APIC bus
226 * silence for 1 second, this overestimates the time the
227 * boot CPU is spending to send the up to 2 STARTUP IPIs
228 * by a factor of two. This should be enough.
229 */
230
231 /*
232 * Waiting 2s total for startup (udelay is not yet working)
233 */
234 timeout = jiffies + 2*HZ;
235 while (time_before(jiffies, timeout)) {
236 /*
237 * Has the boot CPU finished it's STARTUP sequence?
238 */
239 if (cpu_isset(cpuid, cpu_callout_map))
240 break;
241 cpu_relax();
242 }
243
244 if (!time_before(jiffies, timeout)) {
245 panic("%s: CPU%d started up but did not get a callout!\n",
246 __func__, cpuid);
247 }
248
249 /*
250 * the boot CPU has finished the init stage and is spinning
251 * on callin_map until we finish. We are free to set up this
252 * CPU, first the APIC. (this is probably redundant on most
253 * boards)
254 */
255
cfc1b9a6 256 pr_debug("CALLIN, before setup_local_APIC().\n");
cb3c8b90
GOC
257 smp_callin_clear_local_apic();
258 setup_local_APIC();
259 end_local_APIC_setup();
260 map_cpu_to_logical_apicid();
261
e545a614 262 notify_cpu_starting(cpuid);
cb3c8b90
GOC
263 /*
264 * Get our bogomips.
265 *
266 * Need to enable IRQs because it can take longer and then
267 * the NMI watchdog might kill us.
268 */
269 local_irq_enable();
270 calibrate_delay();
271 local_irq_disable();
cfc1b9a6 272 pr_debug("Stack at about %p\n", &cpuid);
cb3c8b90
GOC
273
274 /*
275 * Save our processor parameters
276 */
277 smp_store_cpu_info(cpuid);
278
279 /*
280 * Allow the master to continue.
281 */
282 cpu_set(cpuid, cpu_callin_map);
283}
284
bbc2ff6a
GOC
285/*
286 * Activate a secondary processor.
287 */
dbe55f47 288static void __cpuinit start_secondary(void *unused)
bbc2ff6a
GOC
289{
290 /*
291 * Don't put *anything* before cpu_init(), SMP booting is too
292 * fragile that we want to limit the things done here to the
293 * most necessary things.
294 */
295#ifdef CONFIG_VMI
296 vmi_bringup();
297#endif
298 cpu_init();
299 preempt_disable();
300 smp_callin();
301
302 /* otherwise gcc will move up smp_processor_id before the cpu_init */
303 barrier();
304 /*
305 * Check TSC synchronization with the BP:
306 */
307 check_tsc_sync_target();
308
309 if (nmi_watchdog == NMI_IO_APIC) {
310 disable_8259A_irq(0);
311 enable_NMI_through_LVT0();
312 enable_8259A_irq(0);
313 }
314
61165d7a
HD
315#ifdef CONFIG_X86_32
316 while (low_mappings)
317 cpu_relax();
318 __flush_tlb_all();
319#endif
320
bbc2ff6a
GOC
321 /* This must be done before setting cpu_online_map */
322 set_cpu_sibling_map(raw_smp_processor_id());
323 wmb();
324
325 /*
326 * We need to hold call_lock, so there is no inconsistency
327 * between the time smp_call_function() determines number of
328 * IPI recipients, and the time when the determination is made
329 * for which cpus receive the IPI. Holding this
330 * lock helps us to not include this cpu in a currently in progress
331 * smp_call_function().
d388e5fd
EB
332 *
333 * We need to hold vector_lock so there the set of online cpus
334 * does not change while we are assigning vectors to cpus. Holding
335 * this lock ensures we don't half assign or remove an irq from a cpu.
bbc2ff6a 336 */
0cefa5b9 337 ipi_call_lock();
d388e5fd
EB
338 lock_vector_lock();
339 __setup_vector_irq(smp_processor_id());
bbc2ff6a 340 cpu_set(smp_processor_id(), cpu_online_map);
d388e5fd 341 unlock_vector_lock();
0cefa5b9 342 ipi_call_unlock();
bbc2ff6a
GOC
343 per_cpu(cpu_state, smp_processor_id()) = CPU_ONLINE;
344
0cefa5b9
MS
345 /* enable local interrupts */
346 local_irq_enable();
347
bbc2ff6a
GOC
348 setup_secondary_clock();
349
350 wmb();
351 cpu_idle();
352}
353
1d89a7f0
GOC
354static void __cpuinit smp_apply_quirks(struct cpuinfo_x86 *c)
355{
1d89a7f0
GOC
356 /*
357 * Mask B, Pentium, but not Pentium MMX
358 */
359 if (c->x86_vendor == X86_VENDOR_INTEL &&
360 c->x86 == 5 &&
361 c->x86_mask >= 1 && c->x86_mask <= 4 &&
362 c->x86_model <= 3)
363 /*
364 * Remember we have B step Pentia with bugs
365 */
366 smp_b_stepping = 1;
367
368 /*
369 * Certain Athlons might work (for various values of 'work') in SMP
370 * but they are not certified as MP capable.
371 */
372 if ((c->x86_vendor == X86_VENDOR_AMD) && (c->x86 == 6)) {
373
374 if (num_possible_cpus() == 1)
375 goto valid_k7;
376
377 /* Athlon 660/661 is valid. */
378 if ((c->x86_model == 6) && ((c->x86_mask == 0) ||
379 (c->x86_mask == 1)))
380 goto valid_k7;
381
382 /* Duron 670 is valid */
383 if ((c->x86_model == 7) && (c->x86_mask == 0))
384 goto valid_k7;
385
386 /*
387 * Athlon 662, Duron 671, and Athlon >model 7 have capability
388 * bit. It's worth noting that the A5 stepping (662) of some
389 * Athlon XP's have the MP bit set.
390 * See http://www.heise.de/newsticker/data/jow-18.10.01-000 for
391 * more.
392 */
393 if (((c->x86_model == 6) && (c->x86_mask >= 2)) ||
394 ((c->x86_model == 7) && (c->x86_mask >= 1)) ||
395 (c->x86_model > 7))
396 if (cpu_has_mp)
397 goto valid_k7;
398
399 /* If we get here, not a certified SMP capable AMD system. */
400 add_taint(TAINT_UNSAFE_SMP);
401 }
402
403valid_k7:
404 ;
1d89a7f0
GOC
405}
406
a4928cff 407static void __cpuinit smp_checks(void)
693d4b8a
GOC
408{
409 if (smp_b_stepping)
410 printk(KERN_WARNING "WARNING: SMP operation may be unreliable"
411 "with B stepping processors.\n");
412
413 /*
414 * Don't taint if we are running SMP kernel on a single non-MP
415 * approved Athlon
416 */
417 if (tainted & TAINT_UNSAFE_SMP) {
f68e00a3 418 if (num_online_cpus())
693d4b8a
GOC
419 printk(KERN_INFO "WARNING: This combination of AMD"
420 "processors is not suitable for SMP.\n");
421 else
422 tainted &= ~TAINT_UNSAFE_SMP;
423 }
424}
425
1d89a7f0
GOC
426/*
427 * The bootstrap kernel entry code has set these up. Save them for
428 * a given CPU
429 */
430
431void __cpuinit smp_store_cpu_info(int id)
432{
433 struct cpuinfo_x86 *c = &cpu_data(id);
434
435 *c = boot_cpu_data;
436 c->cpu_index = id;
437 if (id != 0)
438 identify_secondary_cpu(c);
439 smp_apply_quirks(c);
440}
441
442
768d9505
GC
443void __cpuinit set_cpu_sibling_map(int cpu)
444{
445 int i;
446 struct cpuinfo_x86 *c = &cpu_data(cpu);
447
448 cpu_set(cpu, cpu_sibling_setup_map);
449
450 if (smp_num_siblings > 1) {
334ef7a7 451 for_each_cpu_mask_nr(i, cpu_sibling_setup_map) {
768d9505
GC
452 if (c->phys_proc_id == cpu_data(i).phys_proc_id &&
453 c->cpu_core_id == cpu_data(i).cpu_core_id) {
454 cpu_set(i, per_cpu(cpu_sibling_map, cpu));
455 cpu_set(cpu, per_cpu(cpu_sibling_map, i));
456 cpu_set(i, per_cpu(cpu_core_map, cpu));
457 cpu_set(cpu, per_cpu(cpu_core_map, i));
458 cpu_set(i, c->llc_shared_map);
459 cpu_set(cpu, cpu_data(i).llc_shared_map);
460 }
461 }
462 } else {
463 cpu_set(cpu, per_cpu(cpu_sibling_map, cpu));
464 }
465
466 cpu_set(cpu, c->llc_shared_map);
467
468 if (current_cpu_data.x86_max_cores == 1) {
469 per_cpu(cpu_core_map, cpu) = per_cpu(cpu_sibling_map, cpu);
470 c->booted_cores = 1;
471 return;
472 }
473
334ef7a7 474 for_each_cpu_mask_nr(i, cpu_sibling_setup_map) {
768d9505
GC
475 if (per_cpu(cpu_llc_id, cpu) != BAD_APICID &&
476 per_cpu(cpu_llc_id, cpu) == per_cpu(cpu_llc_id, i)) {
477 cpu_set(i, c->llc_shared_map);
478 cpu_set(cpu, cpu_data(i).llc_shared_map);
479 }
480 if (c->phys_proc_id == cpu_data(i).phys_proc_id) {
481 cpu_set(i, per_cpu(cpu_core_map, cpu));
482 cpu_set(cpu, per_cpu(cpu_core_map, i));
483 /*
484 * Does this new cpu bringup a new core?
485 */
486 if (cpus_weight(per_cpu(cpu_sibling_map, cpu)) == 1) {
487 /*
488 * for each core in package, increment
489 * the booted_cores for this new cpu
490 */
491 if (first_cpu(per_cpu(cpu_sibling_map, i)) == i)
492 c->booted_cores++;
493 /*
494 * increment the core count for all
495 * the other cpus in this package
496 */
497 if (i != cpu)
498 cpu_data(i).booted_cores++;
499 } else if (i != cpu && !c->booted_cores)
500 c->booted_cores = cpu_data(i).booted_cores;
501 }
502 }
503}
504
70708a18
GC
505/* maps the cpu to the sched domain representing multi-core */
506cpumask_t cpu_coregroup_map(int cpu)
507{
508 struct cpuinfo_x86 *c = &cpu_data(cpu);
509 /*
510 * For perf, we return last level cache shared map.
511 * And for power savings, we return cpu_core_map
512 */
513 if (sched_mc_power_savings || sched_smt_power_savings)
514 return per_cpu(cpu_core_map, cpu);
515 else
516 return c->llc_shared_map;
517}
518
a4928cff 519static void impress_friends(void)
904541e2
GOC
520{
521 int cpu;
522 unsigned long bogosum = 0;
523 /*
524 * Allow the user to impress friends.
525 */
cfc1b9a6 526 pr_debug("Before bogomips.\n");
904541e2
GOC
527 for_each_possible_cpu(cpu)
528 if (cpu_isset(cpu, cpu_callout_map))
529 bogosum += cpu_data(cpu).loops_per_jiffy;
530 printk(KERN_INFO
531 "Total of %d processors activated (%lu.%02lu BogoMIPS).\n",
f68e00a3 532 num_online_cpus(),
904541e2
GOC
533 bogosum/(500000/HZ),
534 (bogosum/(5000/HZ))%100);
535
cfc1b9a6 536 pr_debug("Before bogocount - setting activated=1.\n");
904541e2
GOC
537}
538
cb3c8b90
GOC
539static inline void __inquire_remote_apic(int apicid)
540{
541 unsigned i, regs[] = { APIC_ID >> 4, APIC_LVR >> 4, APIC_SPIV >> 4 };
542 char *names[] = { "ID", "VERSION", "SPIV" };
543 int timeout;
544 u32 status;
545
546 printk(KERN_INFO "Inquiring remote APIC #%d...\n", apicid);
547
548 for (i = 0; i < ARRAY_SIZE(regs); i++) {
549 printk(KERN_INFO "... APIC #%d %s: ", apicid, names[i]);
550
551 /*
552 * Wait for idle.
553 */
554 status = safe_apic_wait_icr_idle();
555 if (status)
556 printk(KERN_CONT
557 "a previous APIC delivery may have failed\n");
558
1b374e4d 559 apic_icr_write(APIC_DM_REMRD | regs[i], apicid);
cb3c8b90
GOC
560
561 timeout = 0;
562 do {
563 udelay(100);
564 status = apic_read(APIC_ICR) & APIC_ICR_RR_MASK;
565 } while (status == APIC_ICR_RR_INPROG && timeout++ < 1000);
566
567 switch (status) {
568 case APIC_ICR_RR_VALID:
569 status = apic_read(APIC_RRR);
570 printk(KERN_CONT "%08x\n", status);
571 break;
572 default:
573 printk(KERN_CONT "failed\n");
574 }
575 }
576}
577
578#ifdef WAKE_SECONDARY_VIA_NMI
579/*
580 * Poke the other CPU in the eye via NMI to wake it up. Remember that the normal
581 * INIT, INIT, STARTUP sequence will reset the chip hard for us, and this
582 * won't ... remember to clear down the APIC, etc later.
583 */
584static int __devinit
585wakeup_secondary_cpu(int logical_apicid, unsigned long start_eip)
586{
587 unsigned long send_status, accept_status = 0;
588 int maxlvt;
589
590 /* Target chip */
cb3c8b90
GOC
591 /* Boot on the stack */
592 /* Kick the second */
1b374e4d 593 apic_icr_write(APIC_DM_NMI | APIC_DEST_LOGICAL, logical_apicid);
cb3c8b90 594
cfc1b9a6 595 pr_debug("Waiting for send to finish...\n");
cb3c8b90
GOC
596 send_status = safe_apic_wait_icr_idle();
597
598 /*
599 * Give the other CPU some time to accept the IPI.
600 */
601 udelay(200);
cb3c8b90 602 maxlvt = lapic_get_maxlvt();
593f4a78 603 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
cb3c8b90 604 apic_write(APIC_ESR, 0);
cb3c8b90 605 accept_status = (apic_read(APIC_ESR) & 0xEF);
cfc1b9a6 606 pr_debug("NMI sent.\n");
cb3c8b90
GOC
607
608 if (send_status)
609 printk(KERN_ERR "APIC never delivered???\n");
610 if (accept_status)
611 printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
612
613 return (send_status | accept_status);
614}
615#endif /* WAKE_SECONDARY_VIA_NMI */
616
cb3c8b90
GOC
617#ifdef WAKE_SECONDARY_VIA_INIT
618static int __devinit
619wakeup_secondary_cpu(int phys_apicid, unsigned long start_eip)
620{
621 unsigned long send_status, accept_status = 0;
622 int maxlvt, num_starts, j;
623
34d05591
JS
624 if (get_uv_system_type() == UV_NON_UNIQUE_APIC) {
625 send_status = uv_wakeup_secondary(phys_apicid, start_eip);
626 atomic_set(&init_deasserted, 1);
627 return send_status;
628 }
629
593f4a78
MR
630 maxlvt = lapic_get_maxlvt();
631
cb3c8b90
GOC
632 /*
633 * Be paranoid about clearing APIC errors.
634 */
635 if (APIC_INTEGRATED(apic_version[phys_apicid])) {
593f4a78
MR
636 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
637 apic_write(APIC_ESR, 0);
cb3c8b90
GOC
638 apic_read(APIC_ESR);
639 }
640
cfc1b9a6 641 pr_debug("Asserting INIT.\n");
cb3c8b90
GOC
642
643 /*
644 * Turn INIT on target chip
645 */
cb3c8b90
GOC
646 /*
647 * Send IPI
648 */
1b374e4d
SS
649 apic_icr_write(APIC_INT_LEVELTRIG | APIC_INT_ASSERT | APIC_DM_INIT,
650 phys_apicid);
cb3c8b90 651
cfc1b9a6 652 pr_debug("Waiting for send to finish...\n");
cb3c8b90
GOC
653 send_status = safe_apic_wait_icr_idle();
654
655 mdelay(10);
656
cfc1b9a6 657 pr_debug("Deasserting INIT.\n");
cb3c8b90
GOC
658
659 /* Target chip */
cb3c8b90 660 /* Send IPI */
1b374e4d 661 apic_icr_write(APIC_INT_LEVELTRIG | APIC_DM_INIT, phys_apicid);
cb3c8b90 662
cfc1b9a6 663 pr_debug("Waiting for send to finish...\n");
cb3c8b90
GOC
664 send_status = safe_apic_wait_icr_idle();
665
666 mb();
667 atomic_set(&init_deasserted, 1);
668
669 /*
670 * Should we send STARTUP IPIs ?
671 *
672 * Determine this based on the APIC version.
673 * If we don't have an integrated APIC, don't send the STARTUP IPIs.
674 */
675 if (APIC_INTEGRATED(apic_version[phys_apicid]))
676 num_starts = 2;
677 else
678 num_starts = 0;
679
680 /*
681 * Paravirt / VMI wants a startup IPI hook here to set up the
682 * target processor state.
683 */
684 startup_ipi_hook(phys_apicid, (unsigned long) start_secondary,
cb3c8b90 685 (unsigned long)stack_start.sp);
cb3c8b90
GOC
686
687 /*
688 * Run STARTUP IPI loop.
689 */
cfc1b9a6 690 pr_debug("#startup loops: %d.\n", num_starts);
cb3c8b90 691
cb3c8b90 692 for (j = 1; j <= num_starts; j++) {
cfc1b9a6 693 pr_debug("Sending STARTUP #%d.\n", j);
593f4a78
MR
694 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
695 apic_write(APIC_ESR, 0);
cb3c8b90 696 apic_read(APIC_ESR);
cfc1b9a6 697 pr_debug("After apic_write.\n");
cb3c8b90
GOC
698
699 /*
700 * STARTUP IPI
701 */
702
703 /* Target chip */
cb3c8b90
GOC
704 /* Boot on the stack */
705 /* Kick the second */
1b374e4d
SS
706 apic_icr_write(APIC_DM_STARTUP | (start_eip >> 12),
707 phys_apicid);
cb3c8b90
GOC
708
709 /*
710 * Give the other CPU some time to accept the IPI.
711 */
712 udelay(300);
713
cfc1b9a6 714 pr_debug("Startup point 1.\n");
cb3c8b90 715
cfc1b9a6 716 pr_debug("Waiting for send to finish...\n");
cb3c8b90
GOC
717 send_status = safe_apic_wait_icr_idle();
718
719 /*
720 * Give the other CPU some time to accept the IPI.
721 */
722 udelay(200);
593f4a78 723 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
cb3c8b90 724 apic_write(APIC_ESR, 0);
cb3c8b90
GOC
725 accept_status = (apic_read(APIC_ESR) & 0xEF);
726 if (send_status || accept_status)
727 break;
728 }
cfc1b9a6 729 pr_debug("After Startup.\n");
cb3c8b90
GOC
730
731 if (send_status)
732 printk(KERN_ERR "APIC never delivered???\n");
733 if (accept_status)
734 printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
735
736 return (send_status | accept_status);
737}
738#endif /* WAKE_SECONDARY_VIA_INIT */
739
740struct create_idle {
741 struct work_struct work;
742 struct task_struct *idle;
743 struct completion done;
744 int cpu;
745};
746
747static void __cpuinit do_fork_idle(struct work_struct *work)
748{
749 struct create_idle *c_idle =
750 container_of(work, struct create_idle, work);
751
752 c_idle->idle = fork_idle(c_idle->cpu);
753 complete(&c_idle->done);
754}
755
f307d25e 756#ifdef CONFIG_X86_64
d19fbfdf
MS
757
758/* __ref because it's safe to call free_bootmem when after_bootmem == 0. */
759static void __ref free_bootmem_pda(struct x8664_pda *oldpda)
760{
761 if (!after_bootmem)
762 free_bootmem((unsigned long)oldpda, sizeof(*oldpda));
763}
764
3461b0af
MT
765/*
766 * Allocate node local memory for the AP pda.
767 *
768 * Must be called after the _cpu_pda pointer table is initialized.
769 */
7c33b1e6 770int __cpuinit get_local_pda(int cpu)
3461b0af
MT
771{
772 struct x8664_pda *oldpda, *newpda;
773 unsigned long size = sizeof(struct x8664_pda);
774 int node = cpu_to_node(cpu);
775
776 if (cpu_pda(cpu) && !cpu_pda(cpu)->in_bootmem)
777 return 0;
778
779 oldpda = cpu_pda(cpu);
780 newpda = kmalloc_node(size, GFP_ATOMIC, node);
781 if (!newpda) {
782 printk(KERN_ERR "Could not allocate node local PDA "
783 "for CPU %d on node %d\n", cpu, node);
784
785 if (oldpda)
786 return 0; /* have a usable pda */
787 else
788 return -1;
789 }
790
791 if (oldpda) {
792 memcpy(newpda, oldpda, size);
d19fbfdf 793 free_bootmem_pda(oldpda);
3461b0af
MT
794 }
795
796 newpda->in_bootmem = 0;
797 cpu_pda(cpu) = newpda;
798 return 0;
799}
f307d25e 800#endif /* CONFIG_X86_64 */
3461b0af 801
cb3c8b90
GOC
802static int __cpuinit do_boot_cpu(int apicid, int cpu)
803/*
804 * NOTE - on most systems this is a PHYSICAL apic ID, but on multiquad
805 * (ie clustered apic addressing mode), this is a LOGICAL apic ID.
806 * Returns zero if CPU booted OK, else error code from wakeup_secondary_cpu.
807 */
808{
809 unsigned long boot_error = 0;
810 int timeout;
811 unsigned long start_ip;
812 unsigned short nmi_high = 0, nmi_low = 0;
813 struct create_idle c_idle = {
814 .cpu = cpu,
815 .done = COMPLETION_INITIALIZER_ONSTACK(c_idle.done),
816 };
817 INIT_WORK(&c_idle.work, do_fork_idle);
cb3c8b90 818
a939098a 819#ifdef CONFIG_X86_64
cb3c8b90 820 /* Allocate node local memory for AP pdas */
3461b0af
MT
821 if (cpu > 0) {
822 boot_error = get_local_pda(cpu);
823 if (boot_error)
824 goto restore_state;
825 /* if can't get pda memory, can't start cpu */
cb3c8b90
GOC
826 }
827#endif
828
829 alternatives_smp_switch(1);
830
831 c_idle.idle = get_idle_for_cpu(cpu);
832
833 /*
834 * We can't use kernel_thread since we must avoid to
835 * reschedule the child.
836 */
837 if (c_idle.idle) {
838 c_idle.idle->thread.sp = (unsigned long) (((struct pt_regs *)
839 (THREAD_SIZE + task_stack_page(c_idle.idle))) - 1);
840 init_idle(c_idle.idle, cpu);
841 goto do_rest;
842 }
843
844 if (!keventd_up() || current_is_keventd())
845 c_idle.work.func(&c_idle.work);
846 else {
847 schedule_work(&c_idle.work);
848 wait_for_completion(&c_idle.done);
849 }
850
851 if (IS_ERR(c_idle.idle)) {
852 printk("failed fork for CPU %d\n", cpu);
853 return PTR_ERR(c_idle.idle);
854 }
855
856 set_idle_for_cpu(cpu, c_idle.idle);
857do_rest:
858#ifdef CONFIG_X86_32
859 per_cpu(current_task, cpu) = c_idle.idle;
860 init_gdt(cpu);
cb3c8b90 861 /* Stack for startup_32 can be just as for start_secondary onwards */
cb3c8b90
GOC
862 irq_ctx_init(cpu);
863#else
864 cpu_pda(cpu)->pcurrent = c_idle.idle;
cb3c8b90
GOC
865 clear_tsk_thread_flag(c_idle.idle, TIF_FORK);
866#endif
a939098a 867 early_gdt_descr.address = (unsigned long)get_cpu_gdt_table(cpu);
3e970473 868 initial_code = (unsigned long)start_secondary;
9cf4f298 869 stack_start.sp = (void *) c_idle.idle->thread.sp;
cb3c8b90
GOC
870
871 /* start_ip had better be page-aligned! */
872 start_ip = setup_trampoline();
873
874 /* So we see what's up */
875 printk(KERN_INFO "Booting processor %d/%d ip %lx\n",
876 cpu, apicid, start_ip);
877
878 /*
879 * This grunge runs the startup process for
880 * the targeted processor.
881 */
882
883 atomic_set(&init_deasserted, 0);
884
34d05591 885 if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
cb3c8b90 886
cfc1b9a6 887 pr_debug("Setting warm reset code and vector.\n");
cb3c8b90 888
34d05591
JS
889 store_NMI_vector(&nmi_high, &nmi_low);
890
891 smpboot_setup_warm_reset_vector(start_ip);
892 /*
893 * Be paranoid about clearing APIC errors.
894 */
895 apic_write(APIC_ESR, 0);
896 apic_read(APIC_ESR);
897 }
cb3c8b90 898
cb3c8b90
GOC
899 /*
900 * Starting actual IPI sequence...
901 */
902 boot_error = wakeup_secondary_cpu(apicid, start_ip);
903
904 if (!boot_error) {
905 /*
906 * allow APs to start initializing.
907 */
cfc1b9a6 908 pr_debug("Before Callout %d.\n", cpu);
cb3c8b90 909 cpu_set(cpu, cpu_callout_map);
cfc1b9a6 910 pr_debug("After Callout %d.\n", cpu);
cb3c8b90
GOC
911
912 /*
913 * Wait 5s total for a response
914 */
915 for (timeout = 0; timeout < 50000; timeout++) {
916 if (cpu_isset(cpu, cpu_callin_map))
917 break; /* It has booted */
918 udelay(100);
919 }
920
921 if (cpu_isset(cpu, cpu_callin_map)) {
922 /* number CPUs logically, starting from 1 (BSP is 0) */
cfc1b9a6 923 pr_debug("OK.\n");
cb3c8b90
GOC
924 printk(KERN_INFO "CPU%d: ", cpu);
925 print_cpu_info(&cpu_data(cpu));
cfc1b9a6 926 pr_debug("CPU has booted.\n");
cb3c8b90
GOC
927 } else {
928 boot_error = 1;
929 if (*((volatile unsigned char *)trampoline_base)
930 == 0xA5)
931 /* trampoline started but...? */
932 printk(KERN_ERR "Stuck ??\n");
933 else
934 /* trampoline code not run */
935 printk(KERN_ERR "Not responding.\n");
34d05591
JS
936 if (get_uv_system_type() != UV_NON_UNIQUE_APIC)
937 inquire_remote_apic(apicid);
cb3c8b90
GOC
938 }
939 }
6f585e01 940#ifdef CONFIG_X86_64
3461b0af 941restore_state:
6f585e01 942#endif
cb3c8b90
GOC
943 if (boot_error) {
944 /* Try to put things back the way they were before ... */
23ca4bba 945 numa_remove_cpu(cpu); /* was set by numa_add_cpu */
cb3c8b90
GOC
946 cpu_clear(cpu, cpu_callout_map); /* was set by do_boot_cpu() */
947 cpu_clear(cpu, cpu_initialized); /* was set by cpu_init() */
cb3c8b90
GOC
948 cpu_clear(cpu, cpu_present_map);
949 per_cpu(x86_cpu_to_apicid, cpu) = BAD_APICID;
950 }
951
952 /* mark "stuck" area as not stuck */
953 *((volatile unsigned long *)trampoline_base) = 0;
954
63d38198
AK
955 /*
956 * Cleanup possible dangling ends...
957 */
958 smpboot_restore_warm_reset_vector();
959
cb3c8b90
GOC
960 return boot_error;
961}
962
963int __cpuinit native_cpu_up(unsigned int cpu)
964{
965 int apicid = cpu_present_to_apicid(cpu);
966 unsigned long flags;
967 int err;
968
969 WARN_ON(irqs_disabled());
970
cfc1b9a6 971 pr_debug("++++++++++++++++++++=_---CPU UP %u\n", cpu);
cb3c8b90
GOC
972
973 if (apicid == BAD_APICID || apicid == boot_cpu_physical_apicid ||
974 !physid_isset(apicid, phys_cpu_present_map)) {
975 printk(KERN_ERR "%s: bad cpu %d\n", __func__, cpu);
976 return -EINVAL;
977 }
978
979 /*
980 * Already booted CPU?
981 */
982 if (cpu_isset(cpu, cpu_callin_map)) {
cfc1b9a6 983 pr_debug("do_boot_cpu %d Already started\n", cpu);
cb3c8b90
GOC
984 return -ENOSYS;
985 }
986
987 /*
988 * Save current MTRR state in case it was changed since early boot
989 * (e.g. by the ACPI SMI) to initialize new CPUs with MTRRs in sync:
990 */
991 mtrr_save_state();
992
993 per_cpu(cpu_state, cpu) = CPU_UP_PREPARE;
994
995#ifdef CONFIG_X86_32
996 /* init low mem mapping */
68db065c 997 clone_pgd_range(swapper_pg_dir, swapper_pg_dir + KERNEL_PGD_BOUNDARY,
61165d7a 998 min_t(unsigned long, KERNEL_PGD_PTRS, KERNEL_PGD_BOUNDARY));
cb3c8b90 999 flush_tlb_all();
61165d7a 1000 low_mappings = 1;
cb3c8b90
GOC
1001
1002 err = do_boot_cpu(apicid, cpu);
61165d7a
HD
1003
1004 zap_low_mappings();
1005 low_mappings = 0;
1006#else
1007 err = do_boot_cpu(apicid, cpu);
1008#endif
1009 if (err) {
cfc1b9a6 1010 pr_debug("do_boot_cpu failed %d\n", err);
61165d7a 1011 return -EIO;
cb3c8b90
GOC
1012 }
1013
1014 /*
1015 * Check TSC synchronization with the AP (keep irqs disabled
1016 * while doing so):
1017 */
1018 local_irq_save(flags);
1019 check_tsc_sync_source(cpu);
1020 local_irq_restore(flags);
1021
7c04e64a 1022 while (!cpu_online(cpu)) {
cb3c8b90
GOC
1023 cpu_relax();
1024 touch_nmi_watchdog();
1025 }
1026
1027 return 0;
1028}
1029
8aef135c
GOC
1030/*
1031 * Fall back to non SMP mode after errors.
1032 *
1033 * RED-PEN audit/test this more. I bet there is more state messed up here.
1034 */
1035static __init void disable_smp(void)
1036{
1037 cpu_present_map = cpumask_of_cpu(0);
1038 cpu_possible_map = cpumask_of_cpu(0);
8aef135c 1039 smpboot_clear_io_apic_irqs();
0f385d1d 1040
8aef135c 1041 if (smp_found_config)
b6df1b8b 1042 physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
8aef135c 1043 else
b6df1b8b 1044 physid_set_mask_of_physid(0, &phys_cpu_present_map);
8aef135c
GOC
1045 map_cpu_to_logical_apicid();
1046 cpu_set(0, per_cpu(cpu_sibling_map, 0));
1047 cpu_set(0, per_cpu(cpu_core_map, 0));
1048}
1049
1050/*
1051 * Various sanity checks.
1052 */
1053static int __init smp_sanity_check(unsigned max_cpus)
1054{
ac23d4ee 1055 preempt_disable();
a58f03b0
YL
1056
1057#if defined(CONFIG_X86_PC) && defined(CONFIG_X86_32)
1058 if (def_to_bigsmp && nr_cpu_ids > 8) {
1059 unsigned int cpu;
1060 unsigned nr;
1061
1062 printk(KERN_WARNING
1063 "More than 8 CPUs detected - skipping them.\n"
1064 "Use CONFIG_X86_GENERICARCH and CONFIG_X86_BIGSMP.\n");
1065
1066 nr = 0;
1067 for_each_present_cpu(cpu) {
1068 if (nr >= 8)
1069 cpu_clear(cpu, cpu_present_map);
1070 nr++;
1071 }
1072
1073 nr = 0;
1074 for_each_possible_cpu(cpu) {
1075 if (nr >= 8)
1076 cpu_clear(cpu, cpu_possible_map);
1077 nr++;
1078 }
1079
1080 nr_cpu_ids = 8;
1081 }
1082#endif
1083
8aef135c
GOC
1084 if (!physid_isset(hard_smp_processor_id(), phys_cpu_present_map)) {
1085 printk(KERN_WARNING "weird, boot CPU (#%d) not listed"
1086 "by the BIOS.\n", hard_smp_processor_id());
1087 physid_set(hard_smp_processor_id(), phys_cpu_present_map);
1088 }
1089
1090 /*
1091 * If we couldn't find an SMP configuration at boot time,
1092 * get out of here now!
1093 */
1094 if (!smp_found_config && !acpi_lapic) {
ac23d4ee 1095 preempt_enable();
8aef135c
GOC
1096 printk(KERN_NOTICE "SMP motherboard not detected.\n");
1097 disable_smp();
1098 if (APIC_init_uniprocessor())
1099 printk(KERN_NOTICE "Local APIC not detected."
1100 " Using dummy APIC emulation.\n");
1101 return -1;
1102 }
1103
1104 /*
1105 * Should not be necessary because the MP table should list the boot
1106 * CPU too, but we do it for the sake of robustness anyway.
1107 */
1108 if (!check_phys_apicid_present(boot_cpu_physical_apicid)) {
1109 printk(KERN_NOTICE
1110 "weird, boot CPU (#%d) not listed by the BIOS.\n",
1111 boot_cpu_physical_apicid);
1112 physid_set(hard_smp_processor_id(), phys_cpu_present_map);
1113 }
ac23d4ee 1114 preempt_enable();
8aef135c
GOC
1115
1116 /*
1117 * If we couldn't find a local APIC, then get out of here now!
1118 */
1119 if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid]) &&
1120 !cpu_has_apic) {
1121 printk(KERN_ERR "BIOS bug, local APIC #%d not detected!...\n",
1122 boot_cpu_physical_apicid);
1123 printk(KERN_ERR "... forcing use of dummy APIC emulation."
1124 "(tell your hw vendor)\n");
1125 smpboot_clear_io_apic();
1126 return -1;
1127 }
1128
1129 verify_local_APIC();
1130
1131 /*
1132 * If SMP should be disabled, then really disable it!
1133 */
1134 if (!max_cpus) {
73d08e63 1135 printk(KERN_INFO "SMP mode deactivated.\n");
8aef135c 1136 smpboot_clear_io_apic();
d54db1ac
MR
1137
1138 localise_nmi_watchdog();
1139
e90955c2 1140 connect_bsp_APIC();
e90955c2
JB
1141 setup_local_APIC();
1142 end_local_APIC_setup();
8aef135c
GOC
1143 return -1;
1144 }
1145
1146 return 0;
1147}
1148
1149static void __init smp_cpu_index_default(void)
1150{
1151 int i;
1152 struct cpuinfo_x86 *c;
1153
7c04e64a 1154 for_each_possible_cpu(i) {
8aef135c
GOC
1155 c = &cpu_data(i);
1156 /* mark all to hotplug */
1157 c->cpu_index = NR_CPUS;
1158 }
1159}
1160
1161/*
1162 * Prepare for SMP bootup. The MP table or ACPI has been read
1163 * earlier. Just do some sanity checking here and enable APIC mode.
1164 */
1165void __init native_smp_prepare_cpus(unsigned int max_cpus)
1166{
deef3250 1167 preempt_disable();
8aef135c
GOC
1168 smp_cpu_index_default();
1169 current_cpu_data = boot_cpu_data;
1170 cpu_callin_map = cpumask_of_cpu(0);
1171 mb();
1172 /*
1173 * Setup boot CPU information
1174 */
1175 smp_store_cpu_info(0); /* Final full version of the data */
1b374e4d 1176#ifdef CONFIG_X86_32
8aef135c 1177 boot_cpu_logical_apicid = logical_smp_processor_id();
1b374e4d 1178#endif
8aef135c
GOC
1179 current_thread_info()->cpu = 0; /* needed? */
1180 set_cpu_sibling_map(0);
1181
6e1cb38a
SS
1182#ifdef CONFIG_X86_64
1183 enable_IR_x2apic();
1184 setup_apic_routing();
1185#endif
1186
8aef135c
GOC
1187 if (smp_sanity_check(max_cpus) < 0) {
1188 printk(KERN_INFO "SMP disabled\n");
1189 disable_smp();
deef3250 1190 goto out;
8aef135c
GOC
1191 }
1192
ac23d4ee 1193 preempt_disable();
4c9961d5 1194 if (read_apic_id() != boot_cpu_physical_apicid) {
8aef135c 1195 panic("Boot APIC ID in local APIC unexpected (%d vs %d)",
4c9961d5 1196 read_apic_id(), boot_cpu_physical_apicid);
8aef135c
GOC
1197 /* Or can we switch back to PIC here? */
1198 }
ac23d4ee 1199 preempt_enable();
8aef135c 1200
8aef135c 1201 connect_bsp_APIC();
b5841765 1202
8aef135c
GOC
1203 /*
1204 * Switch from PIC to APIC mode.
1205 */
1206 setup_local_APIC();
1207
1208#ifdef CONFIG_X86_64
1209 /*
1210 * Enable IO APIC before setting up error vector
1211 */
1212 if (!skip_ioapic_setup && nr_ioapics)
1213 enable_IO_APIC();
1214#endif
1215 end_local_APIC_setup();
1216
1217 map_cpu_to_logical_apicid();
1218
1219 setup_portio_remap();
1220
1221 smpboot_setup_io_apic();
1222 /*
1223 * Set up local APIC timer on boot CPU.
1224 */
1225
1226 printk(KERN_INFO "CPU%d: ", 0);
1227 print_cpu_info(&cpu_data(0));
1228 setup_boot_clock();
c4bd1fda
MS
1229
1230 if (is_uv_system())
1231 uv_system_init();
deef3250
IM
1232out:
1233 preempt_enable();
8aef135c 1234}
a8db8453
GOC
1235/*
1236 * Early setup to make printk work.
1237 */
1238void __init native_smp_prepare_boot_cpu(void)
1239{
1240 int me = smp_processor_id();
1241#ifdef CONFIG_X86_32
1242 init_gdt(me);
a8db8453 1243#endif
a939098a 1244 switch_to_new_gdt();
a8db8453
GOC
1245 /* already set me in cpu_online_map in boot_cpu_init() */
1246 cpu_set(me, cpu_callout_map);
1247 per_cpu(cpu_state, me) = CPU_ONLINE;
1248}
1249
83f7eb9c
GOC
1250void __init native_smp_cpus_done(unsigned int max_cpus)
1251{
cfc1b9a6 1252 pr_debug("Boot done.\n");
83f7eb9c
GOC
1253
1254 impress_friends();
1255 smp_checks();
1256#ifdef CONFIG_X86_IO_APIC
1257 setup_ioapic_dest();
1258#endif
1259 check_nmi_watchdog();
83f7eb9c
GOC
1260}
1261
68a1c3f8 1262#ifdef CONFIG_HOTPLUG_CPU
2cd9fb71 1263
a4928cff 1264static void remove_siblinginfo(int cpu)
768d9505
GC
1265{
1266 int sibling;
1267 struct cpuinfo_x86 *c = &cpu_data(cpu);
1268
334ef7a7 1269 for_each_cpu_mask_nr(sibling, per_cpu(cpu_core_map, cpu)) {
768d9505
GC
1270 cpu_clear(cpu, per_cpu(cpu_core_map, sibling));
1271 /*/
1272 * last thread sibling in this cpu core going down
1273 */
1274 if (cpus_weight(per_cpu(cpu_sibling_map, cpu)) == 1)
1275 cpu_data(sibling).booted_cores--;
1276 }
1277
334ef7a7 1278 for_each_cpu_mask_nr(sibling, per_cpu(cpu_sibling_map, cpu))
768d9505
GC
1279 cpu_clear(cpu, per_cpu(cpu_sibling_map, sibling));
1280 cpus_clear(per_cpu(cpu_sibling_map, cpu));
1281 cpus_clear(per_cpu(cpu_core_map, cpu));
1282 c->phys_proc_id = 0;
1283 c->cpu_core_id = 0;
1284 cpu_clear(cpu, cpu_sibling_setup_map);
1285}
68a1c3f8 1286
c5562fae 1287static int additional_cpus __initdata = -1;
68a1c3f8
GC
1288
1289static __init int setup_additional_cpus(char *s)
1290{
1291 return s && get_option(&s, &additional_cpus) ? 0 : -EINVAL;
1292}
1293early_param("additional_cpus", setup_additional_cpus);
1294
1295/*
1296 * cpu_possible_map should be static, it cannot change as cpu's
1297 * are onlined, or offlined. The reason is per-cpu data-structures
1298 * are allocated by some modules at init time, and dont expect to
1299 * do this dynamically on cpu arrival/departure.
1300 * cpu_present_map on the other hand can change dynamically.
1301 * In case when cpu_hotplug is not compiled, then we resort to current
1302 * behaviour, which is cpu_possible == cpu_present.
1303 * - Ashok Raj
1304 *
1305 * Three ways to find out the number of additional hotplug CPUs:
1306 * - If the BIOS specified disabled CPUs in ACPI/mptables use that.
1307 * - The user can overwrite it with additional_cpus=NUM
1308 * - Otherwise don't reserve additional CPUs.
1309 * We do this because additional CPUs waste a lot of memory.
1310 * -AK
1311 */
1312__init void prefill_possible_map(void)
1313{
1314 int i;
1315 int possible;
1316
329513a3
YL
1317 /* no processor from mptable or madt */
1318 if (!num_processors)
1319 num_processors = 1;
1320
68a1c3f8
GC
1321 if (additional_cpus == -1) {
1322 if (disabled_cpus > 0)
1323 additional_cpus = disabled_cpus;
1324 else
1325 additional_cpus = 0;
1326 }
2bd455db 1327
68a1c3f8
GC
1328 possible = num_processors + additional_cpus;
1329 if (possible > NR_CPUS)
1330 possible = NR_CPUS;
1331
1332 printk(KERN_INFO "SMP: Allowing %d CPUs, %d hotplug CPUs\n",
1333 possible, max_t(int, possible - num_processors, 0));
1334
1335 for (i = 0; i < possible; i++)
1336 cpu_set(i, cpu_possible_map);
3461b0af
MT
1337
1338 nr_cpu_ids = possible;
68a1c3f8 1339}
69c18c15
GC
1340
1341static void __ref remove_cpu_from_maps(int cpu)
1342{
1343 cpu_clear(cpu, cpu_online_map);
69c18c15
GC
1344 cpu_clear(cpu, cpu_callout_map);
1345 cpu_clear(cpu, cpu_callin_map);
1346 /* was set by cpu_init() */
29cbeb0e 1347 cpu_clear(cpu, cpu_initialized);
23ca4bba 1348 numa_remove_cpu(cpu);
69c18c15
GC
1349}
1350
8227dce7 1351void cpu_disable_common(void)
69c18c15
GC
1352{
1353 int cpu = smp_processor_id();
69c18c15
GC
1354 /*
1355 * HACK:
1356 * Allow any queued timer interrupts to get serviced
1357 * This is only a temporary solution until we cleanup
1358 * fixup_irqs as we do for IA64.
1359 */
1360 local_irq_enable();
1361 mdelay(1);
1362
1363 local_irq_disable();
1364 remove_siblinginfo(cpu);
1365
1366 /* It's now safe to remove this processor from the online map */
d388e5fd 1367 lock_vector_lock();
69c18c15 1368 remove_cpu_from_maps(cpu);
d388e5fd 1369 unlock_vector_lock();
69c18c15 1370 fixup_irqs(cpu_online_map);
8227dce7
AN
1371}
1372
1373int native_cpu_disable(void)
1374{
1375 int cpu = smp_processor_id();
1376
1377 /*
1378 * Perhaps use cpufreq to drop frequency, but that could go
1379 * into generic code.
1380 *
1381 * We won't take down the boot processor on i386 due to some
1382 * interrupts only being able to be serviced by the BSP.
1383 * Especially so if we're not using an IOAPIC -zwane
1384 */
1385 if (cpu == 0)
1386 return -EBUSY;
1387
1388 if (nmi_watchdog == NMI_LOCAL_APIC)
1389 stop_apic_nmi_watchdog(NULL);
1390 clear_local_APIC();
1391
1392 cpu_disable_common();
69c18c15
GC
1393 return 0;
1394}
1395
93be71b6 1396void native_cpu_die(unsigned int cpu)
69c18c15
GC
1397{
1398 /* We don't do anything here: idle task is faking death itself. */
1399 unsigned int i;
1400
1401 for (i = 0; i < 10; i++) {
1402 /* They ack this in play_dead by setting CPU_DEAD */
1403 if (per_cpu(cpu_state, cpu) == CPU_DEAD) {
1404 printk(KERN_INFO "CPU %d is now offline\n", cpu);
1405 if (1 == num_online_cpus())
1406 alternatives_smp_switch(0);
1407 return;
1408 }
1409 msleep(100);
1410 }
1411 printk(KERN_ERR "CPU %u didn't die...\n", cpu);
1412}
a21f5d88
AN
1413
1414void play_dead_common(void)
1415{
1416 idle_task_exit();
1417 reset_lazy_tlbstate();
1418 irq_ctx_exit(raw_smp_processor_id());
07bbc16a 1419 c1e_remove_cpu(raw_smp_processor_id());
a21f5d88
AN
1420
1421 mb();
1422 /* Ack it */
1423 __get_cpu_var(cpu_state) = CPU_DEAD;
1424
1425 /*
1426 * With physical CPU hotplug, we should halt the cpu
1427 */
1428 local_irq_disable();
1429}
1430
1431void native_play_dead(void)
1432{
1433 play_dead_common();
1434 wbinvd_halt();
1435}
1436
69c18c15 1437#else /* ... !CONFIG_HOTPLUG_CPU */
93be71b6 1438int native_cpu_disable(void)
69c18c15
GC
1439{
1440 return -ENOSYS;
1441}
1442
93be71b6 1443void native_cpu_die(unsigned int cpu)
69c18c15
GC
1444{
1445 /* We said "no" in __cpu_disable */
1446 BUG();
1447}
a21f5d88
AN
1448
1449void native_play_dead(void)
1450{
1451 BUG();
1452}
1453
68a1c3f8 1454#endif