]>
Commit | Line | Data |
---|---|---|
89b831ef | 1 | /* |
95268664 | 2 | * (c) 2005, 2006 Advanced Micro Devices, Inc. |
89b831ef JS |
3 | * Your use of this code is subject to the terms and conditions of the |
4 | * GNU general public license version 2. See "COPYING" or | |
5 | * http://www.gnu.org/licenses/gpl.html | |
6 | * | |
7 | * Written by Jacob Shin - AMD, Inc. | |
8 | * | |
9 | * Support : jacob.shin@amd.com | |
10 | * | |
95268664 JS |
11 | * April 2006 |
12 | * - added support for AMD Family 0x10 processors | |
89b831ef | 13 | * |
95268664 | 14 | * All MC4_MISCi registers are shared between multi-cores |
89b831ef | 15 | */ |
89b831ef | 16 | #include <linux/interrupt.h> |
89b831ef | 17 | #include <linux/notifier.h> |
1cb2a8e1 | 18 | #include <linux/kobject.h> |
34fa1967 | 19 | #include <linux/percpu.h> |
89b831ef | 20 | #include <linux/sysdev.h> |
1cb2a8e1 IM |
21 | #include <linux/errno.h> |
22 | #include <linux/sched.h> | |
89b831ef | 23 | #include <linux/sysfs.h> |
5a0e3ad6 | 24 | #include <linux/slab.h> |
1cb2a8e1 IM |
25 | #include <linux/init.h> |
26 | #include <linux/cpu.h> | |
27 | #include <linux/smp.h> | |
28 | ||
89b831ef | 29 | #include <asm/apic.h> |
1cb2a8e1 | 30 | #include <asm/idle.h> |
89b831ef JS |
31 | #include <asm/mce.h> |
32 | #include <asm/msr.h> | |
89b831ef | 33 | |
2903ee85 JS |
34 | #define PFX "mce_threshold: " |
35 | #define VERSION "version 1.1.1" | |
36 | #define NR_BANKS 6 | |
37 | #define NR_BLOCKS 9 | |
38 | #define THRESHOLD_MAX 0xFFF | |
39 | #define INT_TYPE_APIC 0x00020000 | |
40 | #define MASK_VALID_HI 0x80000000 | |
24ce0e96 JB |
41 | #define MASK_CNTP_HI 0x40000000 |
42 | #define MASK_LOCKED_HI 0x20000000 | |
2903ee85 JS |
43 | #define MASK_LVTOFF_HI 0x00F00000 |
44 | #define MASK_COUNT_EN_HI 0x00080000 | |
45 | #define MASK_INT_TYPE_HI 0x00060000 | |
46 | #define MASK_OVERFLOW_HI 0x00010000 | |
89b831ef | 47 | #define MASK_ERR_COUNT_HI 0x00000FFF |
95268664 JS |
48 | #define MASK_BLKPTR_LO 0xFF000000 |
49 | #define MCG_XBLK_ADDR 0xC0000400 | |
89b831ef | 50 | |
95268664 | 51 | struct threshold_block { |
1cb2a8e1 IM |
52 | unsigned int block; |
53 | unsigned int bank; | |
54 | unsigned int cpu; | |
55 | u32 address; | |
56 | u16 interrupt_enable; | |
57 | u16 threshold_limit; | |
58 | struct kobject kobj; | |
59 | struct list_head miscj; | |
89b831ef JS |
60 | }; |
61 | ||
95268664 JS |
62 | /* defaults used early on boot */ |
63 | static struct threshold_block threshold_defaults = { | |
1cb2a8e1 IM |
64 | .interrupt_enable = 0, |
65 | .threshold_limit = THRESHOLD_MAX, | |
89b831ef JS |
66 | }; |
67 | ||
95268664 | 68 | struct threshold_bank { |
1cb2a8e1 IM |
69 | struct kobject *kobj; |
70 | struct threshold_block *blocks; | |
71 | cpumask_var_t cpus; | |
95268664 | 72 | }; |
204fba4a | 73 | static DEFINE_PER_CPU(struct threshold_bank * [NR_BANKS], threshold_banks); |
95268664 | 74 | |
89b831ef JS |
75 | #ifdef CONFIG_SMP |
76 | static unsigned char shared_bank[NR_BANKS] = { | |
77 | 0, 0, 0, 0, 1 | |
78 | }; | |
79 | #endif | |
80 | ||
81 | static DEFINE_PER_CPU(unsigned char, bank_map); /* see which banks are on */ | |
82 | ||
b2762686 AK |
83 | static void amd_threshold_interrupt(void); |
84 | ||
89b831ef JS |
85 | /* |
86 | * CPU Initialization | |
87 | */ | |
88 | ||
4cd4601d | 89 | struct thresh_restart { |
1cb2a8e1 IM |
90 | struct threshold_block *b; |
91 | int reset; | |
92 | u16 old_limit; | |
4cd4601d MT |
93 | }; |
94 | ||
89b831ef | 95 | /* must be called with correct cpu affinity */ |
a6b6a14e AM |
96 | /* Called via smp_call_function_single() */ |
97 | static void threshold_restart_bank(void *_tr) | |
89b831ef | 98 | { |
4cd4601d | 99 | struct thresh_restart *tr = _tr; |
89b831ef JS |
100 | u32 mci_misc_hi, mci_misc_lo; |
101 | ||
4cd4601d | 102 | rdmsr(tr->b->address, mci_misc_lo, mci_misc_hi); |
89b831ef | 103 | |
4cd4601d MT |
104 | if (tr->b->threshold_limit < (mci_misc_hi & THRESHOLD_MAX)) |
105 | tr->reset = 1; /* limit cannot be lower than err count */ | |
89b831ef | 106 | |
4cd4601d | 107 | if (tr->reset) { /* reset err count and overflow bit */ |
89b831ef JS |
108 | mci_misc_hi = |
109 | (mci_misc_hi & ~(MASK_ERR_COUNT_HI | MASK_OVERFLOW_HI)) | | |
4cd4601d MT |
110 | (THRESHOLD_MAX - tr->b->threshold_limit); |
111 | } else if (tr->old_limit) { /* change limit w/o reset */ | |
89b831ef | 112 | int new_count = (mci_misc_hi & THRESHOLD_MAX) + |
4cd4601d | 113 | (tr->old_limit - tr->b->threshold_limit); |
1cb2a8e1 | 114 | |
89b831ef JS |
115 | mci_misc_hi = (mci_misc_hi & ~MASK_ERR_COUNT_HI) | |
116 | (new_count & THRESHOLD_MAX); | |
117 | } | |
118 | ||
4cd4601d | 119 | tr->b->interrupt_enable ? |
89b831ef JS |
120 | (mci_misc_hi = (mci_misc_hi & ~MASK_INT_TYPE_HI) | INT_TYPE_APIC) : |
121 | (mci_misc_hi &= ~MASK_INT_TYPE_HI); | |
122 | ||
123 | mci_misc_hi |= MASK_COUNT_EN_HI; | |
4cd4601d | 124 | wrmsr(tr->b->address, mci_misc_lo, mci_misc_hi); |
89b831ef JS |
125 | } |
126 | ||
95268664 | 127 | /* cpu init entry point, called from mce.c with preempt off */ |
cc3ca220 | 128 | void mce_amd_feature_init(struct cpuinfo_x86 *c) |
89b831ef | 129 | { |
89b831ef | 130 | unsigned int cpu = smp_processor_id(); |
95268664 | 131 | u32 low = 0, high = 0, address = 0; |
1cb2a8e1 | 132 | unsigned int bank, block; |
4cd4601d | 133 | struct thresh_restart tr; |
1cb2a8e1 | 134 | u8 lvt_off; |
89b831ef JS |
135 | |
136 | for (bank = 0; bank < NR_BANKS; ++bank) { | |
95268664 JS |
137 | for (block = 0; block < NR_BLOCKS; ++block) { |
138 | if (block == 0) | |
139 | address = MSR_IA32_MC0_MISC + bank * 4; | |
24ce0e96 JB |
140 | else if (block == 1) { |
141 | address = (low & MASK_BLKPTR_LO) >> 21; | |
142 | if (!address) | |
143 | break; | |
6dcbfe4f | 144 | |
24ce0e96 | 145 | address += MCG_XBLK_ADDR; |
1cb2a8e1 | 146 | } else |
95268664 JS |
147 | ++address; |
148 | ||
149 | if (rdmsr_safe(address, &low, &high)) | |
24ce0e96 | 150 | break; |
95268664 | 151 | |
6dcbfe4f BP |
152 | if (!(high & MASK_VALID_HI)) |
153 | continue; | |
95268664 | 154 | |
24ce0e96 JB |
155 | if (!(high & MASK_CNTP_HI) || |
156 | (high & MASK_LOCKED_HI)) | |
95268664 JS |
157 | continue; |
158 | ||
159 | if (!block) | |
160 | per_cpu(bank_map, cpu) |= (1 << bank); | |
89b831ef | 161 | #ifdef CONFIG_SMP |
95268664 JS |
162 | if (shared_bank[bank] && c->cpu_core_id) |
163 | break; | |
89b831ef | 164 | #endif |
7b83dae7 RR |
165 | lvt_off = setup_APIC_eilvt_mce(THRESHOLD_APIC_VECTOR, |
166 | APIC_EILVT_MSG_FIX, 0); | |
167 | ||
95268664 | 168 | high &= ~MASK_LVTOFF_HI; |
7b83dae7 | 169 | high |= lvt_off << 20; |
95268664 JS |
170 | wrmsr(address, low, high); |
171 | ||
95268664 | 172 | threshold_defaults.address = address; |
4cd4601d MT |
173 | tr.b = &threshold_defaults; |
174 | tr.reset = 0; | |
175 | tr.old_limit = 0; | |
176 | threshold_restart_bank(&tr); | |
b2762686 AK |
177 | |
178 | mce_threshold_vector = amd_threshold_interrupt; | |
95268664 | 179 | } |
89b831ef JS |
180 | } |
181 | } | |
182 | ||
183 | /* | |
184 | * APIC Interrupt Handler | |
185 | */ | |
186 | ||
187 | /* | |
188 | * threshold interrupt handler will service THRESHOLD_APIC_VECTOR. | |
189 | * the interrupt goes off when error_count reaches threshold_limit. | |
190 | * the handler will simply log mcelog w/ software defined bank number. | |
191 | */ | |
b2762686 | 192 | static void amd_threshold_interrupt(void) |
89b831ef | 193 | { |
1cb2a8e1 | 194 | u32 low = 0, high = 0, address = 0; |
95268664 | 195 | unsigned int bank, block; |
89b831ef JS |
196 | struct mce m; |
197 | ||
b5f2fa4e | 198 | mce_setup(&m); |
89b831ef JS |
199 | |
200 | /* assume first bank caused it */ | |
201 | for (bank = 0; bank < NR_BANKS; ++bank) { | |
24ce0e96 JB |
202 | if (!(per_cpu(bank_map, m.cpu) & (1 << bank))) |
203 | continue; | |
95268664 | 204 | for (block = 0; block < NR_BLOCKS; ++block) { |
1cb2a8e1 | 205 | if (block == 0) { |
95268664 | 206 | address = MSR_IA32_MC0_MISC + bank * 4; |
1cb2a8e1 | 207 | } else if (block == 1) { |
24ce0e96 JB |
208 | address = (low & MASK_BLKPTR_LO) >> 21; |
209 | if (!address) | |
210 | break; | |
211 | address += MCG_XBLK_ADDR; | |
1cb2a8e1 | 212 | } else { |
95268664 | 213 | ++address; |
1cb2a8e1 | 214 | } |
95268664 JS |
215 | |
216 | if (rdmsr_safe(address, &low, &high)) | |
24ce0e96 | 217 | break; |
95268664 JS |
218 | |
219 | if (!(high & MASK_VALID_HI)) { | |
220 | if (block) | |
221 | continue; | |
222 | else | |
223 | break; | |
224 | } | |
225 | ||
24ce0e96 JB |
226 | if (!(high & MASK_CNTP_HI) || |
227 | (high & MASK_LOCKED_HI)) | |
95268664 JS |
228 | continue; |
229 | ||
1cb2a8e1 IM |
230 | /* |
231 | * Log the machine check that caused the threshold | |
232 | * event. | |
233 | */ | |
ee031c31 AK |
234 | machine_check_poll(MCP_TIMESTAMP, |
235 | &__get_cpu_var(mce_poll_banks)); | |
a98f0dd3 | 236 | |
95268664 JS |
237 | if (high & MASK_OVERFLOW_HI) { |
238 | rdmsrl(address, m.misc); | |
239 | rdmsrl(MSR_IA32_MC0_STATUS + bank * 4, | |
240 | m.status); | |
241 | m.bank = K8_MCE_THRESHOLD_BASE | |
242 | + bank * NR_BLOCKS | |
243 | + block; | |
244 | mce_log(&m); | |
b2762686 | 245 | return; |
95268664 | 246 | } |
89b831ef JS |
247 | } |
248 | } | |
89b831ef JS |
249 | } |
250 | ||
251 | /* | |
252 | * Sysfs Interface | |
253 | */ | |
254 | ||
89b831ef | 255 | struct threshold_attr { |
2903ee85 | 256 | struct attribute attr; |
1cb2a8e1 IM |
257 | ssize_t (*show) (struct threshold_block *, char *); |
258 | ssize_t (*store) (struct threshold_block *, const char *, size_t count); | |
89b831ef JS |
259 | }; |
260 | ||
1cb2a8e1 IM |
261 | #define SHOW_FIELDS(name) \ |
262 | static ssize_t show_ ## name(struct threshold_block *b, char *buf) \ | |
263 | { \ | |
264 | return sprintf(buf, "%lx\n", (unsigned long) b->name); \ | |
2903ee85 | 265 | } |
89b831ef JS |
266 | SHOW_FIELDS(interrupt_enable) |
267 | SHOW_FIELDS(threshold_limit) | |
268 | ||
1cb2a8e1 | 269 | static ssize_t |
9319cec8 | 270 | store_interrupt_enable(struct threshold_block *b, const char *buf, size_t size) |
89b831ef | 271 | { |
4cd4601d | 272 | struct thresh_restart tr; |
1cb2a8e1 | 273 | unsigned long new; |
1cb2a8e1 | 274 | |
9319cec8 | 275 | if (strict_strtoul(buf, 0, &new) < 0) |
89b831ef | 276 | return -EINVAL; |
1cb2a8e1 | 277 | |
89b831ef JS |
278 | b->interrupt_enable = !!new; |
279 | ||
1cb2a8e1 IM |
280 | tr.b = b; |
281 | tr.reset = 0; | |
282 | tr.old_limit = 0; | |
283 | ||
a6b6a14e | 284 | smp_call_function_single(b->cpu, threshold_restart_bank, &tr, 1); |
89b831ef | 285 | |
9319cec8 | 286 | return size; |
89b831ef JS |
287 | } |
288 | ||
1cb2a8e1 | 289 | static ssize_t |
9319cec8 | 290 | store_threshold_limit(struct threshold_block *b, const char *buf, size_t size) |
89b831ef | 291 | { |
4cd4601d | 292 | struct thresh_restart tr; |
1cb2a8e1 | 293 | unsigned long new; |
1cb2a8e1 | 294 | |
9319cec8 | 295 | if (strict_strtoul(buf, 0, &new) < 0) |
89b831ef | 296 | return -EINVAL; |
1cb2a8e1 | 297 | |
89b831ef JS |
298 | if (new > THRESHOLD_MAX) |
299 | new = THRESHOLD_MAX; | |
300 | if (new < 1) | |
301 | new = 1; | |
1cb2a8e1 | 302 | |
4cd4601d | 303 | tr.old_limit = b->threshold_limit; |
89b831ef | 304 | b->threshold_limit = new; |
4cd4601d MT |
305 | tr.b = b; |
306 | tr.reset = 0; | |
89b831ef | 307 | |
a6b6a14e | 308 | smp_call_function_single(b->cpu, threshold_restart_bank, &tr, 1); |
89b831ef | 309 | |
9319cec8 | 310 | return size; |
89b831ef JS |
311 | } |
312 | ||
a6b6a14e | 313 | struct threshold_block_cross_cpu { |
1cb2a8e1 IM |
314 | struct threshold_block *tb; |
315 | long retval; | |
a6b6a14e AM |
316 | }; |
317 | ||
318 | static void local_error_count_handler(void *_tbcc) | |
89b831ef | 319 | { |
a6b6a14e AM |
320 | struct threshold_block_cross_cpu *tbcc = _tbcc; |
321 | struct threshold_block *b = tbcc->tb; | |
4cd4601d MT |
322 | u32 low, high; |
323 | ||
95268664 | 324 | rdmsr(b->address, low, high); |
a6b6a14e | 325 | tbcc->retval = (high & 0xFFF) - (THRESHOLD_MAX - b->threshold_limit); |
4cd4601d MT |
326 | } |
327 | ||
328 | static ssize_t show_error_count(struct threshold_block *b, char *buf) | |
329 | { | |
a6b6a14e AM |
330 | struct threshold_block_cross_cpu tbcc = { .tb = b, }; |
331 | ||
332 | smp_call_function_single(b->cpu, local_error_count_handler, &tbcc, 1); | |
333 | return sprintf(buf, "%lx\n", tbcc.retval); | |
89b831ef JS |
334 | } |
335 | ||
95268664 | 336 | static ssize_t store_error_count(struct threshold_block *b, |
89b831ef JS |
337 | const char *buf, size_t count) |
338 | { | |
4cd4601d MT |
339 | struct thresh_restart tr = { .b = b, .reset = 1, .old_limit = 0 }; |
340 | ||
a6b6a14e | 341 | smp_call_function_single(b->cpu, threshold_restart_bank, &tr, 1); |
89b831ef JS |
342 | return 1; |
343 | } | |
344 | ||
34fa1967 HS |
345 | #define RW_ATTR(val) \ |
346 | static struct threshold_attr val = { \ | |
347 | .attr = {.name = __stringify(val), .mode = 0644 }, \ | |
348 | .show = show_## val, \ | |
349 | .store = store_## val, \ | |
89b831ef JS |
350 | }; |
351 | ||
2903ee85 JS |
352 | RW_ATTR(interrupt_enable); |
353 | RW_ATTR(threshold_limit); | |
354 | RW_ATTR(error_count); | |
89b831ef JS |
355 | |
356 | static struct attribute *default_attrs[] = { | |
357 | &interrupt_enable.attr, | |
358 | &threshold_limit.attr, | |
359 | &error_count.attr, | |
360 | NULL | |
361 | }; | |
362 | ||
1cb2a8e1 IM |
363 | #define to_block(k) container_of(k, struct threshold_block, kobj) |
364 | #define to_attr(a) container_of(a, struct threshold_attr, attr) | |
89b831ef JS |
365 | |
366 | static ssize_t show(struct kobject *kobj, struct attribute *attr, char *buf) | |
367 | { | |
95268664 | 368 | struct threshold_block *b = to_block(kobj); |
89b831ef JS |
369 | struct threshold_attr *a = to_attr(attr); |
370 | ssize_t ret; | |
1cb2a8e1 | 371 | |
89b831ef | 372 | ret = a->show ? a->show(b, buf) : -EIO; |
1cb2a8e1 | 373 | |
89b831ef JS |
374 | return ret; |
375 | } | |
376 | ||
377 | static ssize_t store(struct kobject *kobj, struct attribute *attr, | |
378 | const char *buf, size_t count) | |
379 | { | |
95268664 | 380 | struct threshold_block *b = to_block(kobj); |
89b831ef JS |
381 | struct threshold_attr *a = to_attr(attr); |
382 | ssize_t ret; | |
1cb2a8e1 | 383 | |
89b831ef | 384 | ret = a->store ? a->store(b, buf, count) : -EIO; |
1cb2a8e1 | 385 | |
89b831ef JS |
386 | return ret; |
387 | } | |
388 | ||
52cf25d0 | 389 | static const struct sysfs_ops threshold_ops = { |
1cb2a8e1 IM |
390 | .show = show, |
391 | .store = store, | |
89b831ef JS |
392 | }; |
393 | ||
394 | static struct kobj_type threshold_ktype = { | |
1cb2a8e1 IM |
395 | .sysfs_ops = &threshold_ops, |
396 | .default_attrs = default_attrs, | |
89b831ef JS |
397 | }; |
398 | ||
95268664 JS |
399 | static __cpuinit int allocate_threshold_blocks(unsigned int cpu, |
400 | unsigned int bank, | |
401 | unsigned int block, | |
402 | u32 address) | |
403 | { | |
95268664 | 404 | struct threshold_block *b = NULL; |
1cb2a8e1 IM |
405 | u32 low, high; |
406 | int err; | |
95268664 JS |
407 | |
408 | if ((bank >= NR_BANKS) || (block >= NR_BLOCKS)) | |
409 | return 0; | |
410 | ||
a6b6a14e | 411 | if (rdmsr_safe_on_cpu(cpu, address, &low, &high)) |
24ce0e96 | 412 | return 0; |
95268664 JS |
413 | |
414 | if (!(high & MASK_VALID_HI)) { | |
415 | if (block) | |
416 | goto recurse; | |
417 | else | |
418 | return 0; | |
419 | } | |
420 | ||
24ce0e96 JB |
421 | if (!(high & MASK_CNTP_HI) || |
422 | (high & MASK_LOCKED_HI)) | |
95268664 JS |
423 | goto recurse; |
424 | ||
425 | b = kzalloc(sizeof(struct threshold_block), GFP_KERNEL); | |
426 | if (!b) | |
427 | return -ENOMEM; | |
95268664 | 428 | |
1cb2a8e1 IM |
429 | b->block = block; |
430 | b->bank = bank; | |
431 | b->cpu = cpu; | |
432 | b->address = address; | |
433 | b->interrupt_enable = 0; | |
434 | b->threshold_limit = THRESHOLD_MAX; | |
95268664 JS |
435 | |
436 | INIT_LIST_HEAD(&b->miscj); | |
437 | ||
1cb2a8e1 | 438 | if (per_cpu(threshold_banks, cpu)[bank]->blocks) { |
95268664 JS |
439 | list_add(&b->miscj, |
440 | &per_cpu(threshold_banks, cpu)[bank]->blocks->miscj); | |
1cb2a8e1 | 441 | } else { |
95268664 | 442 | per_cpu(threshold_banks, cpu)[bank]->blocks = b; |
1cb2a8e1 | 443 | } |
95268664 | 444 | |
542eb75a GKH |
445 | err = kobject_init_and_add(&b->kobj, &threshold_ktype, |
446 | per_cpu(threshold_banks, cpu)[bank]->kobj, | |
447 | "misc%i", block); | |
95268664 JS |
448 | if (err) |
449 | goto out_free; | |
450 | recurse: | |
451 | if (!block) { | |
452 | address = (low & MASK_BLKPTR_LO) >> 21; | |
453 | if (!address) | |
454 | return 0; | |
455 | address += MCG_XBLK_ADDR; | |
1cb2a8e1 | 456 | } else { |
95268664 | 457 | ++address; |
1cb2a8e1 | 458 | } |
95268664 JS |
459 | |
460 | err = allocate_threshold_blocks(cpu, bank, ++block, address); | |
461 | if (err) | |
462 | goto out_free; | |
463 | ||
213eca7f GKH |
464 | if (b) |
465 | kobject_uevent(&b->kobj, KOBJ_ADD); | |
542eb75a | 466 | |
95268664 JS |
467 | return err; |
468 | ||
469 | out_free: | |
470 | if (b) { | |
38a382ae | 471 | kobject_put(&b->kobj); |
95268664 JS |
472 | kfree(b); |
473 | } | |
474 | return err; | |
475 | } | |
476 | ||
a6b6a14e AM |
477 | static __cpuinit long |
478 | local_allocate_threshold_blocks(int cpu, unsigned int bank) | |
4cd4601d | 479 | { |
a6b6a14e AM |
480 | return allocate_threshold_blocks(cpu, bank, 0, |
481 | MSR_IA32_MC0_MISC + bank * 4); | |
4cd4601d MT |
482 | } |
483 | ||
89b831ef | 484 | /* symlinks sibling shared banks to first core. first core owns dir/files. */ |
95268664 | 485 | static __cpuinit int threshold_create_bank(unsigned int cpu, unsigned int bank) |
89b831ef | 486 | { |
95268664 | 487 | int i, err = 0; |
68209407 | 488 | struct threshold_bank *b = NULL; |
95268664 | 489 | char name[32]; |
a017421d | 490 | #ifdef CONFIG_SMP |
cb9805ab | 491 | struct cpuinfo_x86 *c = &cpu_data(cpu); |
a017421d | 492 | #endif |
95268664 JS |
493 | |
494 | sprintf(name, "threshold_bank%i", bank); | |
89b831ef JS |
495 | |
496 | #ifdef CONFIG_SMP | |
92cb7612 | 497 | if (cpu_data(cpu).cpu_core_id && shared_bank[bank]) { /* symlink */ |
cb9805ab | 498 | i = cpumask_first(c->llc_shared_map); |
95268664 JS |
499 | |
500 | /* first core not up yet */ | |
92cb7612 | 501 | if (cpu_data(i).cpu_core_id) |
95268664 JS |
502 | goto out; |
503 | ||
504 | /* already linked */ | |
505 | if (per_cpu(threshold_banks, cpu)[bank]) | |
506 | goto out; | |
507 | ||
508 | b = per_cpu(threshold_banks, i)[bank]; | |
89b831ef | 509 | |
89b831ef JS |
510 | if (!b) |
511 | goto out; | |
95268664 | 512 | |
cb491fca | 513 | err = sysfs_create_link(&per_cpu(mce_dev, cpu).kobj, |
a521cf20 | 514 | b->kobj, name); |
89b831ef JS |
515 | if (err) |
516 | goto out; | |
95268664 | 517 | |
cb9805ab | 518 | cpumask_copy(b->cpus, c->llc_shared_map); |
89b831ef | 519 | per_cpu(threshold_banks, cpu)[bank] = b; |
1cb2a8e1 | 520 | |
89b831ef JS |
521 | goto out; |
522 | } | |
523 | #endif | |
524 | ||
95268664 | 525 | b = kzalloc(sizeof(struct threshold_bank), GFP_KERNEL); |
89b831ef JS |
526 | if (!b) { |
527 | err = -ENOMEM; | |
528 | goto out; | |
529 | } | |
1389298f | 530 | if (!zalloc_cpumask_var(&b->cpus, GFP_KERNEL)) { |
a1c33bbe MT |
531 | kfree(b); |
532 | err = -ENOMEM; | |
533 | goto out; | |
534 | } | |
89b831ef | 535 | |
cb491fca | 536 | b->kobj = kobject_create_and_add(name, &per_cpu(mce_dev, cpu).kobj); |
a521cf20 GKH |
537 | if (!b->kobj) |
538 | goto out_free; | |
539 | ||
95268664 | 540 | #ifndef CONFIG_SMP |
a1c33bbe | 541 | cpumask_setall(b->cpus); |
95268664 | 542 | #else |
1389298f | 543 | cpumask_set_cpu(cpu, b->cpus); |
95268664 | 544 | #endif |
95268664 | 545 | |
89b831ef | 546 | per_cpu(threshold_banks, cpu)[bank] = b; |
95268664 | 547 | |
a6b6a14e | 548 | err = local_allocate_threshold_blocks(cpu, bank); |
95268664 JS |
549 | if (err) |
550 | goto out_free; | |
551 | ||
a1c33bbe | 552 | for_each_cpu(i, b->cpus) { |
95268664 JS |
553 | if (i == cpu) |
554 | continue; | |
555 | ||
cb491fca | 556 | err = sysfs_create_link(&per_cpu(mce_dev, i).kobj, |
a521cf20 | 557 | b->kobj, name); |
95268664 JS |
558 | if (err) |
559 | goto out; | |
560 | ||
561 | per_cpu(threshold_banks, i)[bank] = b; | |
562 | } | |
563 | ||
564 | goto out; | |
565 | ||
566 | out_free: | |
567 | per_cpu(threshold_banks, cpu)[bank] = NULL; | |
a1c33bbe | 568 | free_cpumask_var(b->cpus); |
95268664 | 569 | kfree(b); |
2903ee85 | 570 | out: |
89b831ef JS |
571 | return err; |
572 | } | |
573 | ||
574 | /* create dir/files for all valid threshold banks */ | |
575 | static __cpuinit int threshold_create_device(unsigned int cpu) | |
576 | { | |
2903ee85 | 577 | unsigned int bank; |
89b831ef JS |
578 | int err = 0; |
579 | ||
89b831ef | 580 | for (bank = 0; bank < NR_BANKS; ++bank) { |
5a96f4a5 | 581 | if (!(per_cpu(bank_map, cpu) & (1 << bank))) |
89b831ef JS |
582 | continue; |
583 | err = threshold_create_bank(cpu, bank); | |
584 | if (err) | |
585 | goto out; | |
586 | } | |
2903ee85 | 587 | out: |
89b831ef JS |
588 | return err; |
589 | } | |
590 | ||
89b831ef JS |
591 | /* |
592 | * let's be hotplug friendly. | |
593 | * in case of multiple core processors, the first core always takes ownership | |
594 | * of shared sysfs dir/files, and rest of the cores will be symlinked to it. | |
595 | */ | |
596 | ||
be6b5a35 | 597 | static void deallocate_threshold_block(unsigned int cpu, |
95268664 JS |
598 | unsigned int bank) |
599 | { | |
600 | struct threshold_block *pos = NULL; | |
601 | struct threshold_block *tmp = NULL; | |
602 | struct threshold_bank *head = per_cpu(threshold_banks, cpu)[bank]; | |
603 | ||
604 | if (!head) | |
605 | return; | |
606 | ||
607 | list_for_each_entry_safe(pos, tmp, &head->blocks->miscj, miscj) { | |
38a382ae | 608 | kobject_put(&pos->kobj); |
95268664 JS |
609 | list_del(&pos->miscj); |
610 | kfree(pos); | |
611 | } | |
612 | ||
613 | kfree(per_cpu(threshold_banks, cpu)[bank]->blocks); | |
614 | per_cpu(threshold_banks, cpu)[bank]->blocks = NULL; | |
615 | } | |
616 | ||
be6b5a35 | 617 | static void threshold_remove_bank(unsigned int cpu, int bank) |
89b831ef JS |
618 | { |
619 | struct threshold_bank *b; | |
95268664 | 620 | char name[32]; |
1cb2a8e1 | 621 | int i = 0; |
89b831ef JS |
622 | |
623 | b = per_cpu(threshold_banks, cpu)[bank]; | |
624 | if (!b) | |
625 | return; | |
95268664 JS |
626 | if (!b->blocks) |
627 | goto free_out; | |
628 | ||
629 | sprintf(name, "threshold_bank%i", bank); | |
630 | ||
02316067 | 631 | #ifdef CONFIG_SMP |
95268664 JS |
632 | /* sibling symlink */ |
633 | if (shared_bank[bank] && b->blocks->cpu != cpu) { | |
cb491fca | 634 | sysfs_remove_link(&per_cpu(mce_dev, cpu).kobj, name); |
0d2caebd | 635 | per_cpu(threshold_banks, cpu)[bank] = NULL; |
1cb2a8e1 | 636 | |
95268664 | 637 | return; |
89b831ef | 638 | } |
02316067 | 639 | #endif |
95268664 JS |
640 | |
641 | /* remove all sibling symlinks before unregistering */ | |
a1c33bbe | 642 | for_each_cpu(i, b->cpus) { |
95268664 JS |
643 | if (i == cpu) |
644 | continue; | |
645 | ||
cb491fca | 646 | sysfs_remove_link(&per_cpu(mce_dev, i).kobj, name); |
95268664 JS |
647 | per_cpu(threshold_banks, i)[bank] = NULL; |
648 | } | |
649 | ||
650 | deallocate_threshold_block(cpu, bank); | |
651 | ||
652 | free_out: | |
8735728e | 653 | kobject_del(b->kobj); |
38a382ae | 654 | kobject_put(b->kobj); |
a1c33bbe | 655 | free_cpumask_var(b->cpus); |
95268664 JS |
656 | kfree(b); |
657 | per_cpu(threshold_banks, cpu)[bank] = NULL; | |
89b831ef JS |
658 | } |
659 | ||
be6b5a35 | 660 | static void threshold_remove_device(unsigned int cpu) |
89b831ef | 661 | { |
2903ee85 | 662 | unsigned int bank; |
89b831ef JS |
663 | |
664 | for (bank = 0; bank < NR_BANKS; ++bank) { | |
5a96f4a5 | 665 | if (!(per_cpu(bank_map, cpu) & (1 << bank))) |
89b831ef JS |
666 | continue; |
667 | threshold_remove_bank(cpu, bank); | |
668 | } | |
89b831ef JS |
669 | } |
670 | ||
89b831ef | 671 | /* get notified when a cpu comes on/off */ |
1cb2a8e1 IM |
672 | static void __cpuinit |
673 | amd_64_threshold_cpu_callback(unsigned long action, unsigned int cpu) | |
89b831ef | 674 | { |
89b831ef JS |
675 | switch (action) { |
676 | case CPU_ONLINE: | |
8bb78442 | 677 | case CPU_ONLINE_FROZEN: |
89b831ef | 678 | threshold_create_device(cpu); |
89b831ef JS |
679 | break; |
680 | case CPU_DEAD: | |
8bb78442 | 681 | case CPU_DEAD_FROZEN: |
89b831ef JS |
682 | threshold_remove_device(cpu); |
683 | break; | |
684 | default: | |
685 | break; | |
686 | } | |
89b831ef JS |
687 | } |
688 | ||
89b831ef JS |
689 | static __init int threshold_init_device(void) |
690 | { | |
2903ee85 | 691 | unsigned lcpu = 0; |
89b831ef | 692 | |
89b831ef JS |
693 | /* to hit CPUs online before the notifier is up */ |
694 | for_each_online_cpu(lcpu) { | |
fff2e89f | 695 | int err = threshold_create_device(lcpu); |
1cb2a8e1 | 696 | |
89b831ef | 697 | if (err) |
fff2e89f | 698 | return err; |
89b831ef | 699 | } |
8735728e | 700 | threshold_cpu_callback = amd_64_threshold_cpu_callback; |
1cb2a8e1 | 701 | |
fff2e89f | 702 | return 0; |
89b831ef | 703 | } |
89b831ef | 704 | device_initcall(threshold_init_device); |