]> bbs.cooldavid.org Git - net-next-2.6.git/blame - arch/x86/kernel/cpu/cpufreq/powernow-k8.c
[CPUFREQ] cpumask: don't put a cpumask on the stack in x86...cpufreq/powernow-k8.c
[net-next-2.6.git] / arch / x86 / kernel / cpu / cpufreq / powernow-k8.c
CommitLineData
21335d02 1
1da177e4 2/*
1f729e06 3 * (c) 2003-2006 Advanced Micro Devices, Inc.
1da177e4
LT
4 * Your use of this code is subject to the terms and conditions of the
5 * GNU general public license version 2. See "COPYING" or
6 * http://www.gnu.org/licenses/gpl.html
7 *
065b807c 8 * Support : mark.langsdorf@amd.com
1da177e4
LT
9 *
10 * Based on the powernow-k7.c module written by Dave Jones.
f4432c5c 11 * (C) 2003 Dave Jones on behalf of SuSE Labs
1da177e4
LT
12 * (C) 2004 Dominik Brodowski <linux@brodo.de>
13 * (C) 2004 Pavel Machek <pavel@suse.cz>
14 * Licensed under the terms of the GNU GPL License version 2.
15 * Based upon datasheets & sample CPUs kindly provided by AMD.
16 *
17 * Valuable input gratefully received from Dave Jones, Pavel Machek,
1f729e06 18 * Dominik Brodowski, Jacob Shin, and others.
065b807c 19 * Originally developed by Paul Devriendt.
1da177e4
LT
20 * Processor information obtained from Chapter 9 (Power and Thermal Management)
21 * of the "BIOS and Kernel Developer's Guide for the AMD Athlon 64 and AMD
22 * Opteron Processors" available for download from www.amd.com
23 *
2e3f8faa 24 * Tables for specific CPUs can be inferred from
065b807c 25 * http://www.amd.com/us-en/assets/content_type/white_papers_and_tech_docs/30430.pdf
1da177e4
LT
26 */
27
28#include <linux/kernel.h>
29#include <linux/smp.h>
30#include <linux/module.h>
31#include <linux/init.h>
32#include <linux/cpufreq.h>
33#include <linux/slab.h>
34#include <linux/string.h>
065b807c 35#include <linux/cpumask.h>
4e57b681 36#include <linux/sched.h> /* for current / set_cpus_allowed() */
0e64a0c9
DJ
37#include <linux/io.h>
38#include <linux/delay.h>
1da177e4
LT
39
40#include <asm/msr.h>
1da177e4 41
1da177e4 42#include <linux/acpi.h>
14cc3e2b 43#include <linux/mutex.h>
1da177e4 44#include <acpi/processor.h>
1da177e4
LT
45
46#define PFX "powernow-k8: "
c5829cd0 47#define VERSION "version 2.20.00"
1da177e4
LT
48#include "powernow-k8.h"
49
50/* serialize freq changes */
14cc3e2b 51static DEFINE_MUTEX(fidvid_mutex);
1da177e4 52
2c6b8c03 53static DEFINE_PER_CPU(struct powernow_k8_data *, powernow_data);
1da177e4 54
1f729e06
DJ
55static int cpu_family = CPU_OPTERON;
56
065b807c 57#ifndef CONFIG_SMP
7ad728f9
RR
58static inline const struct cpumask *cpu_core_mask(int cpu)
59{
60 return cpumask_of(0);
61}
065b807c
DJ
62#endif
63
1da177e4
LT
64/* Return a frequency in MHz, given an input fid */
65static u32 find_freq_from_fid(u32 fid)
66{
67 return 800 + (fid * 100);
68}
69
70/* Return a frequency in KHz, given an input fid */
71static u32 find_khz_freq_from_fid(u32 fid)
72{
73 return 1000 * find_freq_from_fid(fid);
74}
75
0e64a0c9
DJ
76static u32 find_khz_freq_from_pstate(struct cpufreq_frequency_table *data,
77 u32 pstate)
1f729e06 78{
c5829cd0 79 return data[pstate].frequency;
1f729e06
DJ
80}
81
1da177e4
LT
82/* Return the vco fid for an input fid
83 *
84 * Each "low" fid has corresponding "high" fid, and you can get to "low" fids
85 * only from corresponding high fids. This returns "high" fid corresponding to
86 * "low" one.
87 */
88static u32 convert_fid_to_vco_fid(u32 fid)
89{
32ee8c3e 90 if (fid < HI_FID_TABLE_BOTTOM)
1da177e4 91 return 8 + (2 * fid);
32ee8c3e 92 else
1da177e4 93 return fid;
1da177e4
LT
94}
95
96/*
97 * Return 1 if the pending bit is set. Unless we just instructed the processor
98 * to transition to a new state, seeing this bit set is really bad news.
99 */
100static int pending_bit_stuck(void)
101{
102 u32 lo, hi;
103
e7bdd7a5 104 if (cpu_family == CPU_HW_PSTATE)
1f729e06
DJ
105 return 0;
106
1da177e4
LT
107 rdmsr(MSR_FIDVID_STATUS, lo, hi);
108 return lo & MSR_S_LO_CHANGE_PENDING ? 1 : 0;
109}
110
111/*
112 * Update the global current fid / vid values from the status msr.
113 * Returns 1 on error.
114 */
115static int query_current_values_with_pending_wait(struct powernow_k8_data *data)
116{
117 u32 lo, hi;
118 u32 i = 0;
119
e7bdd7a5 120 if (cpu_family == CPU_HW_PSTATE) {
532cfee6
NC
121 rdmsr(MSR_PSTATE_STATUS, lo, hi);
122 i = lo & HW_PSTATE_MASK;
123 data->currpstate = i;
124
125 /*
126 * a workaround for family 11h erratum 311 might cause
127 * an "out-of-range Pstate if the core is in Pstate-0
128 */
129 if ((boot_cpu_data.x86 == 0x11) && (i >= data->numps))
130 data->currpstate = HW_PSTATE_0;
131
1f729e06
DJ
132 return 0;
133 }
7153d961 134 do {
0213df74
DJ
135 if (i++ > 10000) {
136 dprintk("detected change pending stuck\n");
1da177e4
LT
137 return 1;
138 }
139 rdmsr(MSR_FIDVID_STATUS, lo, hi);
7153d961 140 } while (lo & MSR_S_LO_CHANGE_PENDING);
1da177e4
LT
141
142 data->currvid = hi & MSR_S_HI_CURRENT_VID;
143 data->currfid = lo & MSR_S_LO_CURRENT_FID;
144
145 return 0;
146}
147
148/* the isochronous relief time */
149static void count_off_irt(struct powernow_k8_data *data)
150{
151 udelay((1 << data->irt) * 10);
152 return;
153}
154
27b46d76 155/* the voltage stabilization time */
1da177e4
LT
156static void count_off_vst(struct powernow_k8_data *data)
157{
158 udelay(data->vstable * VST_UNITS_20US);
159 return;
160}
161
162/* need to init the control msr to a safe value (for each cpu) */
163static void fidvid_msr_init(void)
164{
165 u32 lo, hi;
166 u8 fid, vid;
167
168 rdmsr(MSR_FIDVID_STATUS, lo, hi);
169 vid = hi & MSR_S_HI_CURRENT_VID;
170 fid = lo & MSR_S_LO_CURRENT_FID;
171 lo = fid | (vid << MSR_C_LO_VID_SHIFT);
172 hi = MSR_C_HI_STP_GNT_BENIGN;
173 dprintk("cpu%d, init lo 0x%x, hi 0x%x\n", smp_processor_id(), lo, hi);
174 wrmsr(MSR_FIDVID_CTL, lo, hi);
175}
176
1da177e4
LT
177/* write the new fid value along with the other control fields to the msr */
178static int write_new_fid(struct powernow_k8_data *data, u32 fid)
179{
180 u32 lo;
181 u32 savevid = data->currvid;
0213df74 182 u32 i = 0;
1da177e4
LT
183
184 if ((fid & INVALID_FID_MASK) || (data->currvid & INVALID_VID_MASK)) {
185 printk(KERN_ERR PFX "internal error - overflow on fid write\n");
186 return 1;
187 }
188
0e64a0c9
DJ
189 lo = fid;
190 lo |= (data->currvid << MSR_C_LO_VID_SHIFT);
191 lo |= MSR_C_LO_INIT_FID_VID;
1da177e4
LT
192
193 dprintk("writing fid 0x%x, lo 0x%x, hi 0x%x\n",
194 fid, lo, data->plllock * PLL_LOCK_CONVERSION);
195
0213df74
DJ
196 do {
197 wrmsr(MSR_FIDVID_CTL, lo, data->plllock * PLL_LOCK_CONVERSION);
198 if (i++ > 100) {
0e64a0c9
DJ
199 printk(KERN_ERR PFX
200 "Hardware error - pending bit very stuck - "
201 "no further pstate changes possible\n");
63172cb3 202 return 1;
32ee8c3e 203 }
0213df74 204 } while (query_current_values_with_pending_wait(data));
1da177e4
LT
205
206 count_off_irt(data);
207
208 if (savevid != data->currvid) {
0e64a0c9
DJ
209 printk(KERN_ERR PFX
210 "vid change on fid trans, old 0x%x, new 0x%x\n",
211 savevid, data->currvid);
1da177e4
LT
212 return 1;
213 }
214
215 if (fid != data->currfid) {
0e64a0c9
DJ
216 printk(KERN_ERR PFX
217 "fid trans failed, fid 0x%x, curr 0x%x\n", fid,
218 data->currfid);
1da177e4
LT
219 return 1;
220 }
221
222 return 0;
223}
224
225/* Write a new vid to the hardware */
226static int write_new_vid(struct powernow_k8_data *data, u32 vid)
227{
228 u32 lo;
229 u32 savefid = data->currfid;
0213df74 230 int i = 0;
1da177e4
LT
231
232 if ((data->currfid & INVALID_FID_MASK) || (vid & INVALID_VID_MASK)) {
233 printk(KERN_ERR PFX "internal error - overflow on vid write\n");
234 return 1;
235 }
236
0e64a0c9
DJ
237 lo = data->currfid;
238 lo |= (vid << MSR_C_LO_VID_SHIFT);
239 lo |= MSR_C_LO_INIT_FID_VID;
1da177e4
LT
240
241 dprintk("writing vid 0x%x, lo 0x%x, hi 0x%x\n",
242 vid, lo, STOP_GRANT_5NS);
243
0213df74
DJ
244 do {
245 wrmsr(MSR_FIDVID_CTL, lo, STOP_GRANT_5NS);
6df89006 246 if (i++ > 100) {
0e64a0c9
DJ
247 printk(KERN_ERR PFX "internal error - pending bit "
248 "very stuck - no further pstate "
249 "changes possible\n");
6df89006
DJ
250 return 1;
251 }
0213df74 252 } while (query_current_values_with_pending_wait(data));
1da177e4
LT
253
254 if (savefid != data->currfid) {
0e64a0c9
DJ
255 printk(KERN_ERR PFX "fid changed on vid trans, old "
256 "0x%x new 0x%x\n",
1da177e4
LT
257 savefid, data->currfid);
258 return 1;
259 }
260
261 if (vid != data->currvid) {
0e64a0c9
DJ
262 printk(KERN_ERR PFX "vid trans failed, vid 0x%x, "
263 "curr 0x%x\n",
264 vid, data->currvid);
1da177e4
LT
265 return 1;
266 }
267
268 return 0;
269}
270
271/*
272 * Reduce the vid by the max of step or reqvid.
273 * Decreasing vid codes represent increasing voltages:
841e40b3 274 * vid of 0 is 1.550V, vid of 0x1e is 0.800V, vid of VID_OFF is off.
1da177e4 275 */
0e64a0c9
DJ
276static int decrease_vid_code_by_step(struct powernow_k8_data *data,
277 u32 reqvid, u32 step)
1da177e4
LT
278{
279 if ((data->currvid - reqvid) > step)
280 reqvid = data->currvid - step;
281
282 if (write_new_vid(data, reqvid))
283 return 1;
284
285 count_off_vst(data);
286
287 return 0;
288}
289
1f729e06
DJ
290/* Change hardware pstate by single MSR write */
291static int transition_pstate(struct powernow_k8_data *data, u32 pstate)
292{
293 wrmsr(MSR_PSTATE_CTRL, pstate, 0);
c5829cd0 294 data->currpstate = pstate;
1f729e06
DJ
295 return 0;
296}
297
298/* Change Opteron/Athlon64 fid and vid, by the 3 phases. */
0e64a0c9
DJ
299static int transition_fid_vid(struct powernow_k8_data *data,
300 u32 reqfid, u32 reqvid)
1da177e4 301{
a2e1b4c3 302 if (core_voltage_pre_transition(data, reqvid, reqfid))
1da177e4
LT
303 return 1;
304
305 if (core_frequency_transition(data, reqfid))
306 return 1;
307
308 if (core_voltage_post_transition(data, reqvid))
309 return 1;
310
311 if (query_current_values_with_pending_wait(data))
312 return 1;
313
314 if ((reqfid != data->currfid) || (reqvid != data->currvid)) {
0e64a0c9
DJ
315 printk(KERN_ERR PFX "failed (cpu%d): req 0x%x 0x%x, "
316 "curr 0x%x 0x%x\n",
1da177e4
LT
317 smp_processor_id(),
318 reqfid, reqvid, data->currfid, data->currvid);
319 return 1;
320 }
321
322 dprintk("transitioned (cpu%d): new fid 0x%x, vid 0x%x\n",
323 smp_processor_id(), data->currfid, data->currvid);
324
325 return 0;
326}
327
328/* Phase 1 - core voltage transition ... setup voltage */
0e64a0c9 329static int core_voltage_pre_transition(struct powernow_k8_data *data,
a2e1b4c3 330 u32 reqvid, u32 reqfid)
1da177e4
LT
331{
332 u32 rvosteps = data->rvo;
333 u32 savefid = data->currfid;
a2e1b4c3 334 u32 maxvid, lo, rvomult = 1;
1da177e4 335
0e64a0c9
DJ
336 dprintk("ph1 (cpu%d): start, currfid 0x%x, currvid 0x%x, "
337 "reqvid 0x%x, rvo 0x%x\n",
1da177e4
LT
338 smp_processor_id(),
339 data->currfid, data->currvid, reqvid, data->rvo);
340
a2e1b4c3
ML
341 if ((savefid < LO_FID_TABLE_TOP) && (reqfid < LO_FID_TABLE_TOP))
342 rvomult = 2;
343 rvosteps *= rvomult;
065b807c
DJ
344 rdmsr(MSR_FIDVID_STATUS, lo, maxvid);
345 maxvid = 0x1f & (maxvid >> 16);
346 dprintk("ph1 maxvid=0x%x\n", maxvid);
347 if (reqvid < maxvid) /* lower numbers are higher voltages */
348 reqvid = maxvid;
349
1da177e4
LT
350 while (data->currvid > reqvid) {
351 dprintk("ph1: curr 0x%x, req vid 0x%x\n",
352 data->currvid, reqvid);
353 if (decrease_vid_code_by_step(data, reqvid, data->vidmvs))
354 return 1;
355 }
356
a2e1b4c3
ML
357 while ((rvosteps > 0) &&
358 ((rvomult * data->rvo + data->currvid) > reqvid)) {
065b807c 359 if (data->currvid == maxvid) {
1da177e4
LT
360 rvosteps = 0;
361 } else {
362 dprintk("ph1: changing vid for rvo, req 0x%x\n",
363 data->currvid - 1);
0e64a0c9 364 if (decrease_vid_code_by_step(data, data->currvid-1, 1))
1da177e4
LT
365 return 1;
366 rvosteps--;
367 }
368 }
369
370 if (query_current_values_with_pending_wait(data))
371 return 1;
372
373 if (savefid != data->currfid) {
0e64a0c9
DJ
374 printk(KERN_ERR PFX "ph1 err, currfid changed 0x%x\n",
375 data->currfid);
1da177e4
LT
376 return 1;
377 }
378
379 dprintk("ph1 complete, currfid 0x%x, currvid 0x%x\n",
380 data->currfid, data->currvid);
381
382 return 0;
383}
384
385/* Phase 2 - core frequency transition */
386static int core_frequency_transition(struct powernow_k8_data *data, u32 reqfid)
387{
0e64a0c9
DJ
388 u32 vcoreqfid, vcocurrfid, vcofiddiff;
389 u32 fid_interval, savevid = data->currvid;
1da177e4 390
1da177e4 391 if (data->currfid == reqfid) {
0e64a0c9
DJ
392 printk(KERN_ERR PFX "ph2 null fid transition 0x%x\n",
393 data->currfid);
1da177e4
LT
394 return 0;
395 }
396
0e64a0c9
DJ
397 dprintk("ph2 (cpu%d): starting, currfid 0x%x, currvid 0x%x, "
398 "reqfid 0x%x\n",
1da177e4
LT
399 smp_processor_id(),
400 data->currfid, data->currvid, reqfid);
401
402 vcoreqfid = convert_fid_to_vco_fid(reqfid);
403 vcocurrfid = convert_fid_to_vco_fid(data->currfid);
404 vcofiddiff = vcocurrfid > vcoreqfid ? vcocurrfid - vcoreqfid
405 : vcoreqfid - vcocurrfid;
406
a2e1b4c3
ML
407 if ((reqfid <= LO_FID_TABLE_TOP) && (data->currfid <= LO_FID_TABLE_TOP))
408 vcofiddiff = 0;
409
1da177e4 410 while (vcofiddiff > 2) {
019a61b9
LM
411 (data->currfid & 1) ? (fid_interval = 1) : (fid_interval = 2);
412
1da177e4
LT
413 if (reqfid > data->currfid) {
414 if (data->currfid > LO_FID_TABLE_TOP) {
0e64a0c9
DJ
415 if (write_new_fid(data,
416 data->currfid + fid_interval))
1da177e4 417 return 1;
1da177e4
LT
418 } else {
419 if (write_new_fid
0e64a0c9
DJ
420 (data,
421 2 + convert_fid_to_vco_fid(data->currfid)))
1da177e4 422 return 1;
1da177e4
LT
423 }
424 } else {
019a61b9 425 if (write_new_fid(data, data->currfid - fid_interval))
1da177e4
LT
426 return 1;
427 }
428
429 vcocurrfid = convert_fid_to_vco_fid(data->currfid);
430 vcofiddiff = vcocurrfid > vcoreqfid ? vcocurrfid - vcoreqfid
431 : vcoreqfid - vcocurrfid;
432 }
433
434 if (write_new_fid(data, reqfid))
435 return 1;
436
437 if (query_current_values_with_pending_wait(data))
438 return 1;
439
440 if (data->currfid != reqfid) {
441 printk(KERN_ERR PFX
0e64a0c9
DJ
442 "ph2: mismatch, failed fid transition, "
443 "curr 0x%x, req 0x%x\n",
1da177e4
LT
444 data->currfid, reqfid);
445 return 1;
446 }
447
448 if (savevid != data->currvid) {
449 printk(KERN_ERR PFX "ph2: vid changed, save 0x%x, curr 0x%x\n",
450 savevid, data->currvid);
451 return 1;
452 }
453
454 dprintk("ph2 complete, currfid 0x%x, currvid 0x%x\n",
455 data->currfid, data->currvid);
456
457 return 0;
458}
459
460/* Phase 3 - core voltage transition flow ... jump to the final vid. */
0e64a0c9
DJ
461static int core_voltage_post_transition(struct powernow_k8_data *data,
462 u32 reqvid)
1da177e4
LT
463{
464 u32 savefid = data->currfid;
465 u32 savereqvid = reqvid;
466
467 dprintk("ph3 (cpu%d): starting, currfid 0x%x, currvid 0x%x\n",
468 smp_processor_id(),
469 data->currfid, data->currvid);
470
471 if (reqvid != data->currvid) {
472 if (write_new_vid(data, reqvid))
473 return 1;
474
475 if (savefid != data->currfid) {
476 printk(KERN_ERR PFX
477 "ph3: bad fid change, save 0x%x, curr 0x%x\n",
478 savefid, data->currfid);
479 return 1;
480 }
481
482 if (data->currvid != reqvid) {
483 printk(KERN_ERR PFX
0e64a0c9
DJ
484 "ph3: failed vid transition\n, "
485 "req 0x%x, curr 0x%x",
1da177e4
LT
486 reqvid, data->currvid);
487 return 1;
488 }
489 }
490
491 if (query_current_values_with_pending_wait(data))
492 return 1;
493
494 if (savereqvid != data->currvid) {
495 dprintk("ph3 failed, currvid 0x%x\n", data->currvid);
496 return 1;
497 }
498
499 if (savefid != data->currfid) {
500 dprintk("ph3 failed, currfid changed 0x%x\n",
501 data->currfid);
502 return 1;
503 }
504
505 dprintk("ph3 complete, currfid 0x%x, currvid 0x%x\n",
506 data->currfid, data->currvid);
507
508 return 0;
509}
510
1ff6e97f 511static void check_supported_cpu(void *_rc)
1da177e4 512{
1da177e4 513 u32 eax, ebx, ecx, edx;
1ff6e97f 514 int *rc = _rc;
1da177e4 515
1ff6e97f 516 *rc = -ENODEV;
1da177e4
LT
517
518 if (current_cpu_data.x86_vendor != X86_VENDOR_AMD)
1ff6e97f 519 return;
1da177e4
LT
520
521 eax = cpuid_eax(CPUID_PROCESSOR_SIGNATURE);
1f729e06
DJ
522 if (((eax & CPUID_XFAM) != CPUID_XFAM_K8) &&
523 ((eax & CPUID_XFAM) < CPUID_XFAM_10H))
1ff6e97f 524 return;
2c906ae6 525
1f729e06
DJ
526 if ((eax & CPUID_XFAM) == CPUID_XFAM_K8) {
527 if (((eax & CPUID_USE_XFAM_XMOD) != CPUID_USE_XFAM_XMOD) ||
99fbe1ac 528 ((eax & CPUID_XMOD) > CPUID_XMOD_REV_MASK)) {
0e64a0c9
DJ
529 printk(KERN_INFO PFX
530 "Processor cpuid %x not supported\n", eax);
1ff6e97f 531 return;
1f729e06 532 }
1da177e4 533
1f729e06
DJ
534 eax = cpuid_eax(CPUID_GET_MAX_CAPABILITIES);
535 if (eax < CPUID_FREQ_VOLT_CAPABILITIES) {
536 printk(KERN_INFO PFX
537 "No frequency change capabilities detected\n");
1ff6e97f 538 return;
1f729e06 539 }
1da177e4 540
1f729e06 541 cpuid(CPUID_FREQ_VOLT_CAPABILITIES, &eax, &ebx, &ecx, &edx);
0e64a0c9
DJ
542 if ((edx & P_STATE_TRANSITION_CAPABLE)
543 != P_STATE_TRANSITION_CAPABLE) {
544 printk(KERN_INFO PFX
545 "Power state transitions not supported\n");
1ff6e97f 546 return;
1f729e06
DJ
547 }
548 } else { /* must be a HW Pstate capable processor */
549 cpuid(CPUID_FREQ_VOLT_CAPABILITIES, &eax, &ebx, &ecx, &edx);
550 if ((edx & USE_HW_PSTATE) == USE_HW_PSTATE)
551 cpu_family = CPU_HW_PSTATE;
552 else
1ff6e97f 553 return;
1da177e4
LT
554 }
555
1ff6e97f 556 *rc = 0;
1da177e4
LT
557}
558
0e64a0c9
DJ
559static int check_pst_table(struct powernow_k8_data *data, struct pst_s *pst,
560 u8 maxvid)
1da177e4
LT
561{
562 unsigned int j;
563 u8 lastfid = 0xff;
564
565 for (j = 0; j < data->numps; j++) {
566 if (pst[j].vid > LEAST_VID) {
2fd47094
TR
567 printk(KERN_ERR FW_BUG PFX "vid %d invalid : 0x%x\n",
568 j, pst[j].vid);
1da177e4
LT
569 return -EINVAL;
570 }
0e64a0c9
DJ
571 if (pst[j].vid < data->rvo) {
572 /* vid + rvo >= 0 */
2fd47094
TR
573 printk(KERN_ERR FW_BUG PFX "0 vid exceeded with pstate"
574 " %d\n", j);
1da177e4
LT
575 return -ENODEV;
576 }
0e64a0c9
DJ
577 if (pst[j].vid < maxvid + data->rvo) {
578 /* vid + rvo >= maxvid */
2fd47094
TR
579 printk(KERN_ERR FW_BUG PFX "maxvid exceeded with pstate"
580 " %d\n", j);
1da177e4
LT
581 return -ENODEV;
582 }
8aae8284 583 if (pst[j].fid > MAX_FID) {
2fd47094
TR
584 printk(KERN_ERR FW_BUG PFX "maxfid exceeded with pstate"
585 " %d\n", j);
8aae8284
JS
586 return -ENODEV;
587 }
8aae8284 588 if (j && (pst[j].fid < HI_FID_TABLE_BOTTOM)) {
1da177e4 589 /* Only first fid is allowed to be in "low" range */
2fd47094
TR
590 printk(KERN_ERR FW_BUG PFX "two low fids - %d : "
591 "0x%x\n", j, pst[j].fid);
1da177e4
LT
592 return -EINVAL;
593 }
594 if (pst[j].fid < lastfid)
595 lastfid = pst[j].fid;
596 }
597 if (lastfid & 1) {
2fd47094 598 printk(KERN_ERR FW_BUG PFX "lastfid invalid\n");
1da177e4
LT
599 return -EINVAL;
600 }
601 if (lastfid > LO_FID_TABLE_TOP)
0e64a0c9
DJ
602 printk(KERN_INFO FW_BUG PFX
603 "first fid not from lo freq table\n");
1da177e4
LT
604
605 return 0;
606}
607
f0adb134
KR
608static void invalidate_entry(struct cpufreq_frequency_table *powernow_table,
609 unsigned int entry)
0e64a0c9 610{
f0adb134 611 powernow_table[entry].frequency = CPUFREQ_ENTRY_INVALID;
0e64a0c9
DJ
612}
613
1da177e4
LT
614static void print_basics(struct powernow_k8_data *data)
615{
616 int j;
617 for (j = 0; j < data->numps; j++) {
0e64a0c9
DJ
618 if (data->powernow_table[j].frequency !=
619 CPUFREQ_ENTRY_INVALID) {
e7bdd7a5 620 if (cpu_family == CPU_HW_PSTATE) {
0e64a0c9
DJ
621 printk(KERN_INFO PFX
622 " %d : pstate %d (%d MHz)\n", j,
4ae5c49f 623 data->powernow_table[j].index,
9a60ddbc 624 data->powernow_table[j].frequency/1000);
1f729e06 625 } else {
0e64a0c9
DJ
626 printk(KERN_INFO PFX
627 " %d : fid 0x%x (%d MHz), vid 0x%x\n",
9a60ddbc
DJ
628 j,
629 data->powernow_table[j].index & 0xff,
630 data->powernow_table[j].frequency/1000,
631 data->powernow_table[j].index >> 8);
1f729e06
DJ
632 }
633 }
1da177e4
LT
634 }
635 if (data->batps)
0e64a0c9
DJ
636 printk(KERN_INFO PFX "Only %d pstates on battery\n",
637 data->batps);
1da177e4
LT
638}
639
ca446d06
AH
640static u32 freq_from_fid_did(u32 fid, u32 did)
641{
642 u32 mhz = 0;
643
644 if (boot_cpu_data.x86 == 0x10)
645 mhz = (100 * (fid + 0x10)) >> did;
646 else if (boot_cpu_data.x86 == 0x11)
647 mhz = (100 * (fid + 8)) >> did;
648 else
649 BUG();
650
651 return mhz * 1000;
652}
653
0e64a0c9
DJ
654static int fill_powernow_table(struct powernow_k8_data *data,
655 struct pst_s *pst, u8 maxvid)
1da177e4
LT
656{
657 struct cpufreq_frequency_table *powernow_table;
658 unsigned int j;
659
0e64a0c9
DJ
660 if (data->batps) {
661 /* use ACPI support to get full speed on mains power */
662 printk(KERN_WARNING PFX
663 "Only %d pstates usable (use ACPI driver for full "
664 "range\n", data->batps);
1da177e4
LT
665 data->numps = data->batps;
666 }
667
0e64a0c9 668 for (j = 1; j < data->numps; j++) {
1da177e4
LT
669 if (pst[j-1].fid >= pst[j].fid) {
670 printk(KERN_ERR PFX "PST out of sequence\n");
671 return -EINVAL;
672 }
673 }
674
675 if (data->numps < 2) {
676 printk(KERN_ERR PFX "no p states to transition\n");
677 return -ENODEV;
678 }
679
680 if (check_pst_table(data, pst, maxvid))
681 return -EINVAL;
682
683 powernow_table = kmalloc((sizeof(struct cpufreq_frequency_table)
684 * (data->numps + 1)), GFP_KERNEL);
685 if (!powernow_table) {
686 printk(KERN_ERR PFX "powernow_table memory alloc failure\n");
687 return -ENOMEM;
688 }
689
690 for (j = 0; j < data->numps; j++) {
0e64a0c9 691 int freq;
1da177e4
LT
692 powernow_table[j].index = pst[j].fid; /* lower 8 bits */
693 powernow_table[j].index |= (pst[j].vid << 8); /* upper 8 bits */
0e64a0c9
DJ
694 freq = find_khz_freq_from_fid(pst[j].fid);
695 powernow_table[j].frequency = freq;
1da177e4
LT
696 }
697 powernow_table[data->numps].frequency = CPUFREQ_TABLE_END;
698 powernow_table[data->numps].index = 0;
699
700 if (query_current_values_with_pending_wait(data)) {
701 kfree(powernow_table);
702 return -EIO;
703 }
704
705 dprintk("cfid 0x%x, cvid 0x%x\n", data->currfid, data->currvid);
706 data->powernow_table = powernow_table;
7ad728f9 707 if (cpumask_first(cpu_core_mask(data->cpu)) == data->cpu)
2e497620 708 print_basics(data);
1da177e4
LT
709
710 for (j = 0; j < data->numps; j++)
0e64a0c9
DJ
711 if ((pst[j].fid == data->currfid) &&
712 (pst[j].vid == data->currvid))
1da177e4
LT
713 return 0;
714
715 dprintk("currfid/vid do not match PST, ignoring\n");
716 return 0;
717}
718
719/* Find and validate the PSB/PST table in BIOS. */
720static int find_psb_table(struct powernow_k8_data *data)
721{
722 struct psb_s *psb;
723 unsigned int i;
724 u32 mvs;
725 u8 maxvid;
726 u32 cpst = 0;
727 u32 thiscpuid;
728
729 for (i = 0xc0000; i < 0xffff0; i += 0x10) {
730 /* Scan BIOS looking for the signature. */
731 /* It can not be at ffff0 - it is too big. */
732
733 psb = phys_to_virt(i);
734 if (memcmp(psb, PSB_ID_STRING, PSB_ID_STRING_LEN) != 0)
735 continue;
736
737 dprintk("found PSB header at 0x%p\n", psb);
738
739 dprintk("table vers: 0x%x\n", psb->tableversion);
740 if (psb->tableversion != PSB_VERSION_1_4) {
2fd47094 741 printk(KERN_ERR FW_BUG PFX "PSB table is not v1.4\n");
1da177e4
LT
742 return -ENODEV;
743 }
744
745 dprintk("flags: 0x%x\n", psb->flags1);
746 if (psb->flags1) {
2fd47094 747 printk(KERN_ERR FW_BUG PFX "unknown flags\n");
1da177e4
LT
748 return -ENODEV;
749 }
750
751 data->vstable = psb->vstable;
0e64a0c9
DJ
752 dprintk("voltage stabilization time: %d(*20us)\n",
753 data->vstable);
1da177e4
LT
754
755 dprintk("flags2: 0x%x\n", psb->flags2);
756 data->rvo = psb->flags2 & 3;
757 data->irt = ((psb->flags2) >> 2) & 3;
758 mvs = ((psb->flags2) >> 4) & 3;
759 data->vidmvs = 1 << mvs;
760 data->batps = ((psb->flags2) >> 6) & 3;
761
762 dprintk("ramp voltage offset: %d\n", data->rvo);
763 dprintk("isochronous relief time: %d\n", data->irt);
764 dprintk("maximum voltage step: %d - 0x%x\n", mvs, data->vidmvs);
765
766 dprintk("numpst: 0x%x\n", psb->num_tables);
767 cpst = psb->num_tables;
0e64a0c9
DJ
768 if ((psb->cpuid == 0x00000fc0) ||
769 (psb->cpuid == 0x00000fe0)) {
1da177e4 770 thiscpuid = cpuid_eax(CPUID_PROCESSOR_SIGNATURE);
0e64a0c9
DJ
771 if ((thiscpuid == 0x00000fc0) ||
772 (thiscpuid == 0x00000fe0))
1da177e4 773 cpst = 1;
1da177e4
LT
774 }
775 if (cpst != 1) {
2fd47094 776 printk(KERN_ERR FW_BUG PFX "numpst must be 1\n");
1da177e4
LT
777 return -ENODEV;
778 }
779
780 data->plllock = psb->plllocktime;
781 dprintk("plllocktime: 0x%x (units 1us)\n", psb->plllocktime);
782 dprintk("maxfid: 0x%x\n", psb->maxfid);
783 dprintk("maxvid: 0x%x\n", psb->maxvid);
784 maxvid = psb->maxvid;
785
786 data->numps = psb->numps;
787 dprintk("numpstates: 0x%x\n", data->numps);
0e64a0c9
DJ
788 return fill_powernow_table(data,
789 (struct pst_s *)(psb+1), maxvid);
1da177e4
LT
790 }
791 /*
792 * If you see this message, complain to BIOS manufacturer. If
793 * he tells you "we do not support Linux" or some similar
794 * nonsense, remember that Windows 2000 uses the same legacy
795 * mechanism that the old Linux PSB driver uses. Tell them it
796 * is broken with Windows 2000.
797 *
798 * The reference to the AMD documentation is chapter 9 in the
799 * BIOS and Kernel Developer's Guide, which is available on
800 * www.amd.com
801 */
79cc56af 802 printk(KERN_ERR FW_BUG PFX "No PSB or ACPI _PSS objects\n");
1da177e4
LT
803 return -ENODEV;
804}
805
0e64a0c9
DJ
806static void powernow_k8_acpi_pst_values(struct powernow_k8_data *data,
807 unsigned int index)
1da177e4 808{
0e64a0c9
DJ
809 acpi_integer control;
810
f607e3a0 811 if (!data->acpi_data.state_count || (cpu_family == CPU_HW_PSTATE))
1da177e4
LT
812 return;
813
21335d02
LH
814 control = data->acpi_data.states[index].control;
815 data->irt = (control >> IRT_SHIFT) & IRT_MASK;
816 data->rvo = (control >> RVO_SHIFT) & RVO_MASK;
817 data->exttype = (control >> EXT_TYPE_SHIFT) & EXT_TYPE_MASK;
818 data->plllock = (control >> PLL_L_SHIFT) & PLL_L_MASK;
819 data->vidmvs = 1 << ((control >> MVS_SHIFT) & MVS_MASK);
820 data->vstable = (control >> VST_SHIFT) & VST_MASK;
821}
1da177e4
LT
822
823static int powernow_k8_cpu_init_acpi(struct powernow_k8_data *data)
824{
1da177e4 825 struct cpufreq_frequency_table *powernow_table;
2fdf66b4 826 int ret_val = -ENODEV;
2c701b10 827 acpi_integer control, status;
1da177e4 828
f607e3a0 829 if (acpi_processor_register_performance(&data->acpi_data, data->cpu)) {
065b807c 830 dprintk("register performance failed: bad ACPI data\n");
1da177e4
LT
831 return -EIO;
832 }
833
834 /* verify the data contained in the ACPI structures */
f607e3a0 835 if (data->acpi_data.state_count <= 1) {
1da177e4
LT
836 dprintk("No ACPI P-States\n");
837 goto err_out;
838 }
839
2c701b10
DJ
840 control = data->acpi_data.control_register.space_id;
841 status = data->acpi_data.status_register.space_id;
842
843 if ((control != ACPI_ADR_SPACE_FIXED_HARDWARE) ||
844 (status != ACPI_ADR_SPACE_FIXED_HARDWARE)) {
1da177e4 845 dprintk("Invalid control/status registers (%x - %x)\n",
2c701b10 846 control, status);
1da177e4
LT
847 goto err_out;
848 }
849
850 /* fill in data->powernow_table */
851 powernow_table = kmalloc((sizeof(struct cpufreq_frequency_table)
f607e3a0 852 * (data->acpi_data.state_count + 1)), GFP_KERNEL);
1da177e4
LT
853 if (!powernow_table) {
854 dprintk("powernow_table memory alloc failure\n");
855 goto err_out;
856 }
857
db39d552
ML
858 /* fill in data */
859 data->numps = data->acpi_data.state_count;
860 powernow_k8_acpi_pst_values(data, 0);
861
e7bdd7a5 862 if (cpu_family == CPU_HW_PSTATE)
1f729e06
DJ
863 ret_val = fill_powernow_table_pstate(data, powernow_table);
864 else
865 ret_val = fill_powernow_table_fidvid(data, powernow_table);
866 if (ret_val)
867 goto err_out_mem;
868
0e64a0c9
DJ
869 powernow_table[data->acpi_data.state_count].frequency =
870 CPUFREQ_TABLE_END;
f607e3a0 871 powernow_table[data->acpi_data.state_count].index = 0;
1f729e06
DJ
872 data->powernow_table = powernow_table;
873
7ad728f9 874 if (cpumask_first(cpu_core_mask(data->cpu)) == data->cpu)
2e497620 875 print_basics(data);
1f729e06
DJ
876
877 /* notify BIOS that we exist */
878 acpi_processor_notify_smm(THIS_MODULE);
879
eaa95840 880 if (!zalloc_cpumask_var(&data->acpi_data.shared_cpu_map, GFP_KERNEL)) {
2fdf66b4
RR
881 printk(KERN_ERR PFX
882 "unable to alloc powernow_k8_data cpumask\n");
883 ret_val = -ENOMEM;
884 goto err_out_mem;
885 }
886
1f729e06
DJ
887 return 0;
888
889err_out_mem:
890 kfree(powernow_table);
891
892err_out:
f607e3a0 893 acpi_processor_unregister_performance(&data->acpi_data, data->cpu);
1f729e06 894
0e64a0c9
DJ
895 /* data->acpi_data.state_count informs us at ->exit()
896 * whether ACPI was used */
f607e3a0 897 data->acpi_data.state_count = 0;
1f729e06 898
2fdf66b4 899 return ret_val;
1f729e06
DJ
900}
901
0e64a0c9
DJ
902static int fill_powernow_table_pstate(struct powernow_k8_data *data,
903 struct cpufreq_frequency_table *powernow_table)
1f729e06
DJ
904{
905 int i;
c5829cd0
ML
906 u32 hi = 0, lo = 0;
907 rdmsr(MSR_PSTATE_CUR_LIMIT, hi, lo);
908 data->max_hw_pstate = (hi & HW_PSTATE_MAX_MASK) >> HW_PSTATE_MAX_SHIFT;
1f729e06 909
f607e3a0 910 for (i = 0; i < data->acpi_data.state_count; i++) {
1f729e06 911 u32 index;
1f729e06 912
f607e3a0 913 index = data->acpi_data.states[i].control & HW_PSTATE_MASK;
c5829cd0 914 if (index > data->max_hw_pstate) {
0e64a0c9
DJ
915 printk(KERN_ERR PFX "invalid pstate %d - "
916 "bad value %d.\n", i, index);
917 printk(KERN_ERR PFX "Please report to BIOS "
918 "manufacturer\n");
f0adb134 919 invalidate_entry(powernow_table, i);
c5829cd0 920 continue;
1f729e06
DJ
921 }
922 rdmsr(MSR_PSTATE_DEF_BASE + index, lo, hi);
923 if (!(hi & HW_PSTATE_VALID_MASK)) {
924 dprintk("invalid pstate %d, ignoring\n", index);
f0adb134 925 invalidate_entry(powernow_table, i);
1f729e06
DJ
926 continue;
927 }
928
c5829cd0 929 powernow_table[i].index = index;
1f729e06 930
ca446d06
AH
931 /* Frequency may be rounded for these */
932 if (boot_cpu_data.x86 == 0x10 || boot_cpu_data.x86 == 0x11) {
933 powernow_table[i].frequency =
934 freq_from_fid_did(lo & 0x3f, (lo >> 6) & 7);
935 } else
936 powernow_table[i].frequency =
937 data->acpi_data.states[i].core_frequency * 1000;
1f729e06
DJ
938 }
939 return 0;
940}
941
0e64a0c9
DJ
942static int fill_powernow_table_fidvid(struct powernow_k8_data *data,
943 struct cpufreq_frequency_table *powernow_table)
1f729e06
DJ
944{
945 int i;
0e64a0c9 946
f607e3a0 947 for (i = 0; i < data->acpi_data.state_count; i++) {
094ce7fd
DJ
948 u32 fid;
949 u32 vid;
0e64a0c9
DJ
950 u32 freq, index;
951 acpi_integer status, control;
094ce7fd
DJ
952
953 if (data->exttype) {
0e64a0c9
DJ
954 status = data->acpi_data.states[i].status;
955 fid = status & EXT_FID_MASK;
956 vid = (status >> VID_SHIFT) & EXT_VID_MASK;
841e40b3 957 } else {
0e64a0c9
DJ
958 control = data->acpi_data.states[i].control;
959 fid = control & FID_MASK;
960 vid = (control >> VID_SHIFT) & VID_MASK;
841e40b3 961 }
1da177e4
LT
962
963 dprintk(" %d : fid 0x%x, vid 0x%x\n", i, fid, vid);
964
0e64a0c9
DJ
965 index = fid | (vid<<8);
966 powernow_table[i].index = index;
967
968 freq = find_khz_freq_from_fid(fid);
969 powernow_table[i].frequency = freq;
1da177e4
LT
970
971 /* verify frequency is OK */
0e64a0c9
DJ
972 if ((freq > (MAX_FREQ * 1000)) || (freq < (MIN_FREQ * 1000))) {
973 dprintk("invalid freq %u kHz, ignoring\n", freq);
f0adb134 974 invalidate_entry(powernow_table, i);
1da177e4
LT
975 continue;
976 }
977
0e64a0c9
DJ
978 /* verify voltage is OK -
979 * BIOSs are using "off" to indicate invalid */
841e40b3 980 if (vid == VID_OFF) {
1da177e4 981 dprintk("invalid vid %u, ignoring\n", vid);
f0adb134 982 invalidate_entry(powernow_table, i);
1da177e4
LT
983 continue;
984 }
985
0e64a0c9
DJ
986 if (freq != (data->acpi_data.states[i].core_frequency * 1000)) {
987 printk(KERN_INFO PFX "invalid freq entries "
988 "%u kHz vs. %u kHz\n", freq,
989 (unsigned int)
990 (data->acpi_data.states[i].core_frequency
991 * 1000));
f0adb134 992 invalidate_entry(powernow_table, i);
1da177e4
LT
993 continue;
994 }
995 }
1da177e4 996 return 0;
1da177e4
LT
997}
998
999static void powernow_k8_cpu_exit_acpi(struct powernow_k8_data *data)
1000{
f607e3a0 1001 if (data->acpi_data.state_count)
0e64a0c9
DJ
1002 acpi_processor_unregister_performance(&data->acpi_data,
1003 data->cpu);
2fdf66b4 1004 free_cpumask_var(data->acpi_data.shared_cpu_map);
1da177e4
LT
1005}
1006
732553e5
ML
1007static int get_transition_latency(struct powernow_k8_data *data)
1008{
1009 int max_latency = 0;
1010 int i;
1011 for (i = 0; i < data->acpi_data.state_count; i++) {
1012 int cur_latency = data->acpi_data.states[i].transition_latency
1013 + data->acpi_data.states[i].bus_master_latency;
1014 if (cur_latency > max_latency)
1015 max_latency = cur_latency;
1016 }
86e13684
TR
1017 if (max_latency == 0) {
1018 /*
1019 * Fam 11h always returns 0 as transition latency.
1020 * This is intended and means "very fast". While cpufreq core
1021 * and governors currently can handle that gracefully, better
1022 * set it to 1 to avoid problems in the future.
1023 * For all others it's a BIOS bug.
1024 */
c53614ec 1025 if (boot_cpu_data.x86 != 0x11)
86e13684
TR
1026 printk(KERN_ERR FW_WARN PFX "Invalid zero transition "
1027 "latency\n");
1028 max_latency = 1;
1029 }
732553e5
ML
1030 /* value in usecs, needs to be in nanoseconds */
1031 return 1000 * max_latency;
1032}
1033
1da177e4 1034/* Take a frequency, and issue the fid/vid transition command */
0e64a0c9
DJ
1035static int transition_frequency_fidvid(struct powernow_k8_data *data,
1036 unsigned int index)
1da177e4 1037{
1f729e06
DJ
1038 u32 fid = 0;
1039 u32 vid = 0;
065b807c 1040 int res, i;
1da177e4
LT
1041 struct cpufreq_freqs freqs;
1042
1043 dprintk("cpu %d transition to index %u\n", smp_processor_id(), index);
1044
1f729e06 1045 /* fid/vid correctness check for k8 */
1da177e4 1046 /* fid are the lower 8 bits of the index we stored into
1f729e06
DJ
1047 * the cpufreq frequency table in find_psb_table, vid
1048 * are the upper 8 bits.
1da177e4 1049 */
1da177e4
LT
1050 fid = data->powernow_table[index].index & 0xFF;
1051 vid = (data->powernow_table[index].index & 0xFF00) >> 8;
1052
1053 dprintk("table matched fid 0x%x, giving vid 0x%x\n", fid, vid);
1054
1055 if (query_current_values_with_pending_wait(data))
1056 return 1;
1057
1058 if ((data->currvid == vid) && (data->currfid == fid)) {
1059 dprintk("target matches current values (fid 0x%x, vid 0x%x)\n",
1060 fid, vid);
1061 return 0;
1062 }
1063
1da177e4
LT
1064 dprintk("cpu %d, changing to fid 0x%x, vid 0x%x\n",
1065 smp_processor_id(), fid, vid);
1da177e4
LT
1066 freqs.old = find_khz_freq_from_fid(data->currfid);
1067 freqs.new = find_khz_freq_from_fid(fid);
1f729e06 1068
8e7c2597 1069 for_each_cpu(i, data->available_cores) {
065b807c
DJ
1070 freqs.cpu = i;
1071 cpufreq_notify_transition(&freqs, CPUFREQ_PRECHANGE);
1072 }
1da177e4 1073
1da177e4 1074 res = transition_fid_vid(data, fid, vid);
1da177e4 1075 freqs.new = find_khz_freq_from_fid(data->currfid);
1f729e06 1076
8e7c2597 1077 for_each_cpu(i, data->available_cores) {
1f729e06
DJ
1078 freqs.cpu = i;
1079 cpufreq_notify_transition(&freqs, CPUFREQ_POSTCHANGE);
1080 }
1081 return res;
1082}
1083
1084/* Take a frequency, and issue the hardware pstate transition command */
0e64a0c9
DJ
1085static int transition_frequency_pstate(struct powernow_k8_data *data,
1086 unsigned int index)
1f729e06 1087{
1f729e06
DJ
1088 u32 pstate = 0;
1089 int res, i;
1090 struct cpufreq_freqs freqs;
1091
1092 dprintk("cpu %d transition to index %u\n", smp_processor_id(), index);
1093
c5829cd0 1094 /* get MSR index for hardware pstate transition */
1f729e06 1095 pstate = index & HW_PSTATE_MASK;
c5829cd0 1096 if (pstate > data->max_hw_pstate)
1f729e06 1097 return 0;
0e64a0c9
DJ
1098 freqs.old = find_khz_freq_from_pstate(data->powernow_table,
1099 data->currpstate);
c5829cd0 1100 freqs.new = find_khz_freq_from_pstate(data->powernow_table, pstate);
1f729e06 1101
8e7c2597 1102 for_each_cpu(i, data->available_cores) {
1f729e06
DJ
1103 freqs.cpu = i;
1104 cpufreq_notify_transition(&freqs, CPUFREQ_PRECHANGE);
1105 }
1106
1107 res = transition_pstate(data, pstate);
c5829cd0 1108 freqs.new = find_khz_freq_from_pstate(data->powernow_table, pstate);
1f729e06 1109
8e7c2597 1110 for_each_cpu(i, data->available_cores) {
065b807c
DJ
1111 freqs.cpu = i;
1112 cpufreq_notify_transition(&freqs, CPUFREQ_POSTCHANGE);
2e3f8faa 1113 }
1da177e4
LT
1114 return res;
1115}
1116
1117/* Driver entry point to switch to the target frequency */
0e64a0c9
DJ
1118static int powernowk8_target(struct cpufreq_policy *pol,
1119 unsigned targfreq, unsigned relation)
1da177e4 1120{
b8cbe7e8 1121 cpumask_var_t oldmask;
2c6b8c03 1122 struct powernow_k8_data *data = per_cpu(powernow_data, pol->cpu);
9180053c
AB
1123 u32 checkfid;
1124 u32 checkvid;
1da177e4
LT
1125 unsigned int newstate;
1126 int ret = -EIO;
1127
4211a303
JS
1128 if (!data)
1129 return -EINVAL;
1130
9180053c
AB
1131 checkfid = data->currfid;
1132 checkvid = data->currvid;
1133
b8cbe7e8
RR
1134 /* only run on specific CPU from here on. */
1135 /* This is poor form: use a workqueue or smp_call_function_single */
1136 if (!alloc_cpumask_var(&oldmask, GFP_KERNEL))
1137 return -ENOMEM;
1138
1139 cpumask_copy(oldmask, tsk_cpumask(current));
1140 set_cpus_allowed_ptr(current, cpumask_of(pol->cpu));
1da177e4
LT
1141
1142 if (smp_processor_id() != pol->cpu) {
8aae8284 1143 printk(KERN_ERR PFX "limiting to cpu %u failed\n", pol->cpu);
1da177e4
LT
1144 goto err_out;
1145 }
1146
1147 if (pending_bit_stuck()) {
1148 printk(KERN_ERR PFX "failing targ, change pending bit set\n");
1149 goto err_out;
1150 }
1151
1152 dprintk("targ: cpu %d, %d kHz, min %d, max %d, relation %d\n",
1153 pol->cpu, targfreq, pol->min, pol->max, relation);
1154
83844510 1155 if (query_current_values_with_pending_wait(data))
1da177e4 1156 goto err_out;
1da177e4 1157
c5829cd0 1158 if (cpu_family != CPU_HW_PSTATE) {
1f729e06 1159 dprintk("targ: curr fid 0x%x, vid 0x%x\n",
1da177e4
LT
1160 data->currfid, data->currvid);
1161
0e64a0c9
DJ
1162 if ((checkvid != data->currvid) ||
1163 (checkfid != data->currfid)) {
1f729e06 1164 printk(KERN_INFO PFX
0e64a0c9
DJ
1165 "error - out of sync, fix 0x%x 0x%x, "
1166 "vid 0x%x 0x%x\n",
1167 checkfid, data->currfid,
1168 checkvid, data->currvid);
1f729e06 1169 }
1da177e4
LT
1170 }
1171
0e64a0c9
DJ
1172 if (cpufreq_frequency_table_target(pol, data->powernow_table,
1173 targfreq, relation, &newstate))
1da177e4
LT
1174 goto err_out;
1175
14cc3e2b 1176 mutex_lock(&fidvid_mutex);
065b807c 1177
1da177e4
LT
1178 powernow_k8_acpi_pst_values(data, newstate);
1179
e7bdd7a5 1180 if (cpu_family == CPU_HW_PSTATE)
1f729e06
DJ
1181 ret = transition_frequency_pstate(data, newstate);
1182 else
1183 ret = transition_frequency_fidvid(data, newstate);
1184 if (ret) {
1da177e4
LT
1185 printk(KERN_ERR PFX "transition frequency failed\n");
1186 ret = 1;
14cc3e2b 1187 mutex_unlock(&fidvid_mutex);
1da177e4
LT
1188 goto err_out;
1189 }
14cc3e2b 1190 mutex_unlock(&fidvid_mutex);
065b807c 1191
e7bdd7a5 1192 if (cpu_family == CPU_HW_PSTATE)
0e64a0c9
DJ
1193 pol->cur = find_khz_freq_from_pstate(data->powernow_table,
1194 newstate);
1f729e06
DJ
1195 else
1196 pol->cur = find_khz_freq_from_fid(data->currfid);
1da177e4
LT
1197 ret = 0;
1198
1199err_out:
b8cbe7e8
RR
1200 set_cpus_allowed_ptr(current, oldmask);
1201 free_cpumask_var(oldmask);
1da177e4
LT
1202 return ret;
1203}
1204
1205/* Driver entry point to verify the policy and range of frequencies */
1206static int powernowk8_verify(struct cpufreq_policy *pol)
1207{
2c6b8c03 1208 struct powernow_k8_data *data = per_cpu(powernow_data, pol->cpu);
1da177e4 1209
4211a303
JS
1210 if (!data)
1211 return -EINVAL;
1212
1da177e4
LT
1213 return cpufreq_frequency_table_verify(pol, data->powernow_table);
1214}
1215
1ff6e97f
RR
1216struct init_on_cpu {
1217 struct powernow_k8_data *data;
1218 int rc;
1219};
1220
1221static void __cpuinit powernowk8_cpu_init_on_cpu(void *_init_on_cpu)
1222{
1223 struct init_on_cpu *init_on_cpu = _init_on_cpu;
1224
1225 if (pending_bit_stuck()) {
1226 printk(KERN_ERR PFX "failing init, change pending bit set\n");
1227 init_on_cpu->rc = -ENODEV;
1228 return;
1229 }
1230
1231 if (query_current_values_with_pending_wait(init_on_cpu->data)) {
1232 init_on_cpu->rc = -ENODEV;
1233 return;
1234 }
1235
1236 if (cpu_family == CPU_OPTERON)
1237 fidvid_msr_init();
1238
1239 init_on_cpu->rc = 0;
1240}
1241
1da177e4 1242/* per CPU init entry point to the driver */
aa41eb99 1243static int __cpuinit powernowk8_cpu_init(struct cpufreq_policy *pol)
1da177e4 1244{
b394f1df
AM
1245 static const char ACPI_PSS_BIOS_BUG_MSG[] =
1246 KERN_ERR FW_BUG PFX "No compatible ACPI _PSS objects found.\n"
ad361c98 1247 FW_BUG PFX "Try again with latest BIOS.\n";
1da177e4 1248 struct powernow_k8_data *data;
1ff6e97f 1249 struct init_on_cpu init_on_cpu;
d7fa706c 1250 int rc;
1da177e4 1251
8aae8284
JS
1252 if (!cpu_online(pol->cpu))
1253 return -ENODEV;
1254
1ff6e97f
RR
1255 smp_call_function_single(pol->cpu, check_supported_cpu, &rc, 1);
1256 if (rc)
1da177e4
LT
1257 return -ENODEV;
1258
bfdc708d 1259 data = kzalloc(sizeof(struct powernow_k8_data), GFP_KERNEL);
1da177e4
LT
1260 if (!data) {
1261 printk(KERN_ERR PFX "unable to alloc powernow_k8_data");
1262 return -ENOMEM;
1263 }
1da177e4
LT
1264
1265 data->cpu = pol->cpu;
a266d9f1 1266 data->currpstate = HW_PSTATE_INVALID;
1da177e4 1267
a0abd520 1268 if (powernow_k8_cpu_init_acpi(data)) {
1da177e4
LT
1269 /*
1270 * Use the PSB BIOS structure. This is only availabe on
1271 * an UP version, and is deprecated by AMD.
1272 */
9ed059e1 1273 if (num_online_cpus() != 1) {
df182977 1274 printk_once(ACPI_PSS_BIOS_BUG_MSG);
0cb8bc25 1275 goto err_out;
1da177e4
LT
1276 }
1277 if (pol->cpu != 0) {
2fd47094
TR
1278 printk(KERN_ERR FW_BUG PFX "No ACPI _PSS objects for "
1279 "CPU other than CPU0. Complain to your BIOS "
1280 "vendor.\n");
0cb8bc25 1281 goto err_out;
1da177e4
LT
1282 }
1283 rc = find_psb_table(data);
0cb8bc25
DJ
1284 if (rc)
1285 goto err_out;
1286
732553e5
ML
1287 /* Take a crude guess here.
1288 * That guess was in microseconds, so multiply with 1000 */
1289 pol->cpuinfo.transition_latency = (
1290 ((data->rvo + 8) * data->vstable * VST_UNITS_20US) +
1291 ((1 << data->irt) * 30)) * 1000;
1292 } else /* ACPI _PSS objects available */
1293 pol->cpuinfo.transition_latency = get_transition_latency(data);
1da177e4
LT
1294
1295 /* only run on specific CPU from here on */
1ff6e97f
RR
1296 init_on_cpu.data = data;
1297 smp_call_function_single(data->cpu, powernowk8_cpu_init_on_cpu,
1298 &init_on_cpu, 1);
1299 rc = init_on_cpu.rc;
1300 if (rc != 0)
1301 goto err_out_exit_acpi;
1da177e4 1302
f607e3a0 1303 if (cpu_family == CPU_HW_PSTATE)
835481d9 1304 cpumask_copy(pol->cpus, cpumask_of(pol->cpu));
f607e3a0 1305 else
7ad728f9 1306 cpumask_copy(pol->cpus, cpu_core_mask(pol->cpu));
835481d9 1307 data->available_cores = pol->cpus;
1da177e4 1308
e7bdd7a5 1309 if (cpu_family == CPU_HW_PSTATE)
0e64a0c9
DJ
1310 pol->cur = find_khz_freq_from_pstate(data->powernow_table,
1311 data->currpstate);
1f729e06
DJ
1312 else
1313 pol->cur = find_khz_freq_from_fid(data->currfid);
1da177e4
LT
1314 dprintk("policy current frequency %d kHz\n", pol->cur);
1315
1316 /* min/max the cpu is capable of */
1317 if (cpufreq_frequency_table_cpuinfo(pol, data->powernow_table)) {
2fd47094 1318 printk(KERN_ERR FW_BUG PFX "invalid powernow_table\n");
1da177e4
LT
1319 powernow_k8_cpu_exit_acpi(data);
1320 kfree(data->powernow_table);
1321 kfree(data);
1322 return -EINVAL;
1323 }
1324
1325 cpufreq_frequency_table_get_attr(data->powernow_table, pol->cpu);
1326
e7bdd7a5 1327 if (cpu_family == CPU_HW_PSTATE)
0e64a0c9
DJ
1328 dprintk("cpu_init done, current pstate 0x%x\n",
1329 data->currpstate);
1f729e06
DJ
1330 else
1331 dprintk("cpu_init done, current fid 0x%x, vid 0x%x\n",
1332 data->currfid, data->currvid);
1da177e4 1333
2c6b8c03 1334 per_cpu(powernow_data, pol->cpu) = data;
1da177e4
LT
1335
1336 return 0;
1337
1ff6e97f 1338err_out_exit_acpi:
1da177e4
LT
1339 powernow_k8_cpu_exit_acpi(data);
1340
0cb8bc25 1341err_out:
1da177e4
LT
1342 kfree(data);
1343 return -ENODEV;
1344}
1345
0e64a0c9 1346static int __devexit powernowk8_cpu_exit(struct cpufreq_policy *pol)
1da177e4 1347{
2c6b8c03 1348 struct powernow_k8_data *data = per_cpu(powernow_data, pol->cpu);
1da177e4
LT
1349
1350 if (!data)
1351 return -EINVAL;
1352
1353 powernow_k8_cpu_exit_acpi(data);
1354
1355 cpufreq_frequency_table_put_attr(pol->cpu);
1356
1357 kfree(data->powernow_table);
1358 kfree(data);
1359
1360 return 0;
1361}
1362
1ff6e97f
RR
1363static void query_values_on_cpu(void *_err)
1364{
1365 int *err = _err;
1366 struct powernow_k8_data *data = __get_cpu_var(powernow_data);
1367
1368 *err = query_current_values_with_pending_wait(data);
1369}
1370
0e64a0c9 1371static unsigned int powernowk8_get(unsigned int cpu)
1da177e4 1372{
e15bc455 1373 struct powernow_k8_data *data = per_cpu(powernow_data, cpu);
1da177e4 1374 unsigned int khz = 0;
1ff6e97f 1375 int err;
eef5167e
JS
1376
1377 if (!data)
1378 return -EINVAL;
1379
1ff6e97f
RR
1380 smp_call_function_single(cpu, query_values_on_cpu, &err, true);
1381 if (err)
1da177e4
LT
1382 goto out;
1383
58389a86 1384 if (cpu_family == CPU_HW_PSTATE)
fc0e4748
MT
1385 khz = find_khz_freq_from_pstate(data->powernow_table,
1386 data->currpstate);
58389a86
JD
1387 else
1388 khz = find_khz_freq_from_fid(data->currfid);
1389
1da177e4 1390
b9111b7b 1391out:
1da177e4
LT
1392 return khz;
1393}
1394
0e64a0c9 1395static struct freq_attr *powernow_k8_attr[] = {
1da177e4
LT
1396 &cpufreq_freq_attr_scaling_available_freqs,
1397 NULL,
1398};
1399
221dee28 1400static struct cpufreq_driver cpufreq_amd64_driver = {
1da177e4
LT
1401 .verify = powernowk8_verify,
1402 .target = powernowk8_target,
1403 .init = powernowk8_cpu_init,
1404 .exit = __devexit_p(powernowk8_cpu_exit),
1405 .get = powernowk8_get,
1406 .name = "powernow-k8",
1407 .owner = THIS_MODULE,
1408 .attr = powernow_k8_attr,
1409};
1410
1411/* driver entry point for init */
aa41eb99 1412static int __cpuinit powernowk8_init(void)
1da177e4
LT
1413{
1414 unsigned int i, supported_cpus = 0;
1415
a7201156 1416 for_each_online_cpu(i) {
1ff6e97f
RR
1417 int rc;
1418 smp_call_function_single(i, check_supported_cpu, &rc, 1);
1419 if (rc == 0)
1da177e4
LT
1420 supported_cpus++;
1421 }
1422
1423 if (supported_cpus == num_online_cpus()) {
1f729e06 1424 printk(KERN_INFO PFX "Found %d %s "
904f7a3f 1425 "processors (%d cpu cores) (" VERSION ")\n",
c925401b 1426 num_online_nodes(),
904f7a3f 1427 boot_cpu_data.x86_model_id, supported_cpus);
1da177e4
LT
1428 return cpufreq_register_driver(&cpufreq_amd64_driver);
1429 }
1430
1431 return -ENODEV;
1432}
1433
1434/* driver entry point for term */
1435static void __exit powernowk8_exit(void)
1436{
1437 dprintk("exit\n");
1438
1439 cpufreq_unregister_driver(&cpufreq_amd64_driver);
1440}
1441
0e64a0c9
DJ
1442MODULE_AUTHOR("Paul Devriendt <paul.devriendt@amd.com> and "
1443 "Mark Langsdorf <mark.langsdorf@amd.com>");
1da177e4
LT
1444MODULE_DESCRIPTION("AMD Athlon 64 and Opteron processor frequency driver.");
1445MODULE_LICENSE("GPL");
1446
1447late_initcall(powernowk8_init);
1448module_exit(powernowk8_exit);