]> bbs.cooldavid.org Git - net-next-2.6.git/blame - arch/x86/kernel/apic/x2apic_uv_x.c
x86, uv: Enable Westmere support on SGI UV
[net-next-2.6.git] / arch / x86 / kernel / apic / x2apic_uv_x.c
CommitLineData
ac23d4ee
JS
1/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * SGI UV APIC functions (note: not an Intel compatible APIC)
7 *
c8f730b1 8 * Copyright (C) 2007-2010 Silicon Graphics, Inc. All rights reserved.
ac23d4ee 9 */
ac23d4ee 10#include <linux/cpumask.h>
0b1da1c8
IM
11#include <linux/hardirq.h>
12#include <linux/proc_fs.h>
13#include <linux/threads.h>
14#include <linux/kernel.h>
15#include <linux/module.h>
ac23d4ee 16#include <linux/string.h>
ac23d4ee 17#include <linux/ctype.h>
ac23d4ee 18#include <linux/sched.h>
7f1baa06 19#include <linux/timer.h>
5a0e3ad6 20#include <linux/slab.h>
0b1da1c8
IM
21#include <linux/cpu.h>
22#include <linux/init.h>
27229ca6 23#include <linux/io.h>
841582ea 24#include <linux/pci.h>
78c06176 25#include <linux/kdebug.h>
0b1da1c8 26
ac23d4ee
JS
27#include <asm/uv/uv_mmrs.h>
28#include <asm/uv/uv_hub.h>
0b1da1c8
IM
29#include <asm/current.h>
30#include <asm/pgtable.h>
7019cc2d 31#include <asm/uv/bios.h>
0b1da1c8
IM
32#include <asm/uv/uv.h>
33#include <asm/apic.h>
34#include <asm/ipi.h>
35#include <asm/smp.h>
fd12a0d6 36#include <asm/x86_init.h>
ac23d4ee 37
510b3725
YL
38DEFINE_PER_CPU(int, x2apic_extra_bits);
39
841582ea
MT
40#define PR_DEVEL(fmt, args...) pr_devel("%s: " fmt, __func__, args)
41
1b9b89e7 42static enum uv_system_type uv_system_type;
fd12a0d6 43static u64 gru_start_paddr, gru_end_paddr;
c8f730b1 44static union uvh_apicid uvh_apicid;
7a1110e8
JS
45int uv_min_hub_revision_id;
46EXPORT_SYMBOL_GPL(uv_min_hub_revision_id);
78c06176 47static DEFINE_SPINLOCK(uv_nmi_lock);
fd12a0d6 48
eb41c8be 49static inline bool is_GRU_range(u64 start, u64 end)
fd12a0d6 50{
ccef0864 51 return start >= gru_start_paddr && end <= gru_end_paddr;
fd12a0d6
JS
52}
53
eb41c8be 54static bool uv_is_untracked_pat_range(u64 start, u64 end)
fd12a0d6
JS
55{
56 return is_ISA_range(start, end) || is_GRU_range(start, end);
57}
1b9b89e7 58
27229ca6
JS
59static int early_get_nodeid(void)
60{
61 union uvh_node_id_u node_id;
62 unsigned long *mmr;
63
64 mmr = early_ioremap(UV_LOCAL_MMR_BASE | UVH_NODE_ID, sizeof(*mmr));
65 node_id.v = *mmr;
66 early_iounmap(mmr, sizeof(*mmr));
7a1110e8
JS
67
68 /* Currently, all blades have same revision number */
69 uv_min_hub_revision_id = node_id.s.revision;
70
27229ca6
JS
71 return node_id.s.node_id;
72}
73
c8f730b1
RA
74static int __init early_get_apic_pnode_shift(void)
75{
76 unsigned long *mmr;
77
78 mmr = early_ioremap(UV_LOCAL_MMR_BASE | UVH_APICID, sizeof(*mmr));
79 uvh_apicid.v = *mmr;
80 early_iounmap(mmr, sizeof(*mmr));
81 if (!uvh_apicid.v)
82 /*
83 * Old bios, use default value
84 */
85 uvh_apicid.s.pnode_shift = UV_APIC_PNODE_SHIFT;
86
87 return uvh_apicid.s.pnode_shift;
88}
89
52459ab9 90static int __init uv_acpi_madt_oem_check(char *oem_id, char *oem_table_id)
1b9b89e7 91{
1d2c867c
RA
92 int nodeid;
93
1b9b89e7 94 if (!strcmp(oem_id, "SGI")) {
1d2c867c 95 nodeid = early_get_nodeid();
fd12a0d6 96 x86_platform.is_untracked_pat_range = uv_is_untracked_pat_range;
78c06176 97 x86_platform.nmi_init = uv_nmi_init;
1b9b89e7
YL
98 if (!strcmp(oem_table_id, "UVL"))
99 uv_system_type = UV_LEGACY_APIC;
100 else if (!strcmp(oem_table_id, "UVX"))
101 uv_system_type = UV_X2APIC;
102 else if (!strcmp(oem_table_id, "UVH")) {
27229ca6 103 __get_cpu_var(x2apic_extra_bits) =
c8f730b1 104 nodeid << (early_get_apic_pnode_shift() - 1);
1b9b89e7
YL
105 uv_system_type = UV_NON_UNIQUE_APIC;
106 return 1;
107 }
108 }
109 return 0;
110}
111
112enum uv_system_type get_uv_system_type(void)
113{
114 return uv_system_type;
115}
116
117int is_uv_system(void)
118{
119 return uv_system_type != UV_NONE;
120}
8067794b 121EXPORT_SYMBOL_GPL(is_uv_system);
1b9b89e7 122
ac23d4ee
JS
123DEFINE_PER_CPU(struct uv_hub_info_s, __uv_hub_info);
124EXPORT_PER_CPU_SYMBOL_GPL(__uv_hub_info);
125
126struct uv_blade_info *uv_blade_info;
127EXPORT_SYMBOL_GPL(uv_blade_info);
128
129short *uv_node_to_blade;
130EXPORT_SYMBOL_GPL(uv_node_to_blade);
131
132short *uv_cpu_to_blade;
133EXPORT_SYMBOL_GPL(uv_cpu_to_blade);
134
135short uv_possible_blades;
136EXPORT_SYMBOL_GPL(uv_possible_blades);
137
7019cc2d
RA
138unsigned long sn_rtc_cycles_per_second;
139EXPORT_SYMBOL(sn_rtc_cycles_per_second);
140
bcda016e 141static const struct cpumask *uv_target_cpus(void)
ac23d4ee 142{
8447b360 143 return cpu_online_mask;
ac23d4ee
JS
144}
145
bcda016e 146static void uv_vector_allocation_domain(int cpu, struct cpumask *retmask)
ac23d4ee 147{
bcda016e
MT
148 cpumask_clear(retmask);
149 cpumask_set_cpu(cpu, retmask);
ac23d4ee
JS
150}
151
667c5296 152static int __cpuinit uv_wakeup_secondary(int phys_apicid, unsigned long start_rip)
ac23d4ee 153{
0b1da1c8 154#ifdef CONFIG_SMP
ac23d4ee 155 unsigned long val;
9f5314fb 156 int pnode;
ac23d4ee 157
9f5314fb 158 pnode = uv_apicid_to_pnode(phys_apicid);
ac23d4ee
JS
159 val = (1UL << UVH_IPI_INT_SEND_SHFT) |
160 (phys_apicid << UVH_IPI_INT_APIC_ID_SHFT) |
2b6163bf 161 ((start_rip << UVH_IPI_INT_VECTOR_SHFT) >> 12) |
34d05591 162 APIC_DM_INIT;
9f5314fb 163 uv_write_global_mmr64(pnode, UVH_IPI_INT, val);
34d05591
JS
164 mdelay(10);
165
166 val = (1UL << UVH_IPI_INT_SEND_SHFT) |
167 (phys_apicid << UVH_IPI_INT_APIC_ID_SHFT) |
2b6163bf 168 ((start_rip << UVH_IPI_INT_VECTOR_SHFT) >> 12) |
34d05591 169 APIC_DM_STARTUP;
9f5314fb 170 uv_write_global_mmr64(pnode, UVH_IPI_INT, val);
2b6163bf
YL
171
172 atomic_set(&init_deasserted, 1);
0b1da1c8 173#endif
ac23d4ee
JS
174 return 0;
175}
176
177static void uv_send_IPI_one(int cpu, int vector)
178{
66666e50 179 unsigned long apicid;
9f5314fb 180 int pnode;
ac23d4ee 181
1e0b5d00 182 apicid = per_cpu(x86_cpu_to_apicid, cpu);
9f5314fb 183 pnode = uv_apicid_to_pnode(apicid);
66666e50 184 uv_hub_send_ipi(pnode, apicid, vector);
ac23d4ee
JS
185}
186
bcda016e 187static void uv_send_IPI_mask(const struct cpumask *mask, int vector)
ac23d4ee
JS
188{
189 unsigned int cpu;
190
bcda016e 191 for_each_cpu(cpu, mask)
e7986739
MT
192 uv_send_IPI_one(cpu, vector);
193}
194
bcda016e 195static void uv_send_IPI_mask_allbutself(const struct cpumask *mask, int vector)
e7986739 196{
e7986739 197 unsigned int this_cpu = smp_processor_id();
dac5f412 198 unsigned int cpu;
e7986739 199
dac5f412 200 for_each_cpu(cpu, mask) {
e7986739 201 if (cpu != this_cpu)
ac23d4ee 202 uv_send_IPI_one(cpu, vector);
dac5f412 203 }
ac23d4ee
JS
204}
205
206static void uv_send_IPI_allbutself(int vector)
207{
e7986739 208 unsigned int this_cpu = smp_processor_id();
dac5f412 209 unsigned int cpu;
ac23d4ee 210
dac5f412 211 for_each_online_cpu(cpu) {
e7986739
MT
212 if (cpu != this_cpu)
213 uv_send_IPI_one(cpu, vector);
dac5f412 214 }
ac23d4ee
JS
215}
216
217static void uv_send_IPI_all(int vector)
218{
bcda016e 219 uv_send_IPI_mask(cpu_online_mask, vector);
ac23d4ee
JS
220}
221
222static int uv_apic_id_registered(void)
223{
224 return 1;
225}
226
277d1f58 227static void uv_init_apic_ldr(void)
5c520a67
SS
228{
229}
230
bcda016e 231static unsigned int uv_cpu_mask_to_apicid(const struct cpumask *cpumask)
ac23d4ee 232{
ac23d4ee
JS
233 /*
234 * We're using fixed IRQ delivery, can only return one phys APIC ID.
235 * May as well be the first.
236 */
debccb3e
IM
237 int cpu = cpumask_first(cpumask);
238
247bc6ca 239 if ((unsigned)cpu < nr_cpu_ids)
ac23d4ee
JS
240 return per_cpu(x86_cpu_to_apicid, cpu);
241 else
242 return BAD_APICID;
243}
244
debccb3e
IM
245static unsigned int
246uv_cpu_mask_to_apicid_and(const struct cpumask *cpumask,
247 const struct cpumask *andmask)
95d313cf
MT
248{
249 int cpu;
250
251 /*
252 * We're using fixed IRQ delivery, can only return one phys APIC ID.
253 * May as well be the first.
254 */
debccb3e 255 for_each_cpu_and(cpu, cpumask, andmask) {
a775a38b
MT
256 if (cpumask_test_cpu(cpu, cpu_online_mask))
257 break;
debccb3e 258 }
18374d89 259 return per_cpu(x86_cpu_to_apicid, cpu);
95d313cf
MT
260}
261
ca6c8ed4 262static unsigned int x2apic_get_apic_id(unsigned long x)
0c81c746
SS
263{
264 unsigned int id;
265
266 WARN_ON(preemptible() && num_online_cpus() > 1);
f910a9dc 267 id = x | __get_cpu_var(x2apic_extra_bits);
0c81c746
SS
268
269 return id;
270}
271
1b9b89e7 272static unsigned long set_apic_id(unsigned int id)
f910a9dc
YL
273{
274 unsigned long x;
275
276 /* maskout x2apic_extra_bits ? */
277 x = id;
278 return x;
279}
280
281static unsigned int uv_read_apic_id(void)
282{
283
ca6c8ed4 284 return x2apic_get_apic_id(apic_read(APIC_ID));
f910a9dc
YL
285}
286
d4c9a9f3 287static int uv_phys_pkg_id(int initial_apicid, int index_msb)
ac23d4ee 288{
0c81c746 289 return uv_read_apic_id() >> index_msb;
ac23d4ee
JS
290}
291
ac23d4ee
JS
292static void uv_send_IPI_self(int vector)
293{
294 apic_write(APIC_SELF_IPI, vector);
295}
ac23d4ee 296
52459ab9 297struct apic __refdata apic_x2apic_uv_x = {
c7967329
IM
298
299 .name = "UV large system",
300 .probe = NULL,
301 .acpi_madt_oem_check = uv_acpi_madt_oem_check,
302 .apic_id_registered = uv_apic_id_registered,
303
f8987a10 304 .irq_delivery_mode = dest_Fixed,
c5997fa8 305 .irq_dest_mode = 0, /* physical */
c7967329
IM
306
307 .target_cpus = uv_target_cpus,
08125d3e 308 .disable_esr = 0,
bdb1a9b6 309 .dest_logical = APIC_DEST_LOGICAL,
c7967329
IM
310 .check_apicid_used = NULL,
311 .check_apicid_present = NULL,
312
c7967329
IM
313 .vector_allocation_domain = uv_vector_allocation_domain,
314 .init_apic_ldr = uv_init_apic_ldr,
315
316 .ioapic_phys_id_map = NULL,
317 .setup_apic_routing = NULL,
318 .multi_timer_check = NULL,
319 .apicid_to_node = NULL,
320 .cpu_to_logical_apicid = NULL,
a21769a4 321 .cpu_present_to_apicid = default_cpu_present_to_apicid,
c7967329
IM
322 .apicid_to_cpu_present = NULL,
323 .setup_portio_remap = NULL,
a27a6210 324 .check_phys_apicid_present = default_check_phys_apicid_present,
c7967329 325 .enable_apic_mode = NULL,
d4c9a9f3 326 .phys_pkg_id = uv_phys_pkg_id,
c7967329
IM
327 .mps_oem_check = NULL,
328
ca6c8ed4 329 .get_apic_id = x2apic_get_apic_id,
c7967329
IM
330 .set_apic_id = set_apic_id,
331 .apic_id_mask = 0xFFFFFFFFu,
332
333 .cpu_mask_to_apicid = uv_cpu_mask_to_apicid,
334 .cpu_mask_to_apicid_and = uv_cpu_mask_to_apicid_and,
335
336 .send_IPI_mask = uv_send_IPI_mask,
337 .send_IPI_mask_allbutself = uv_send_IPI_mask_allbutself,
338 .send_IPI_allbutself = uv_send_IPI_allbutself,
339 .send_IPI_all = uv_send_IPI_all,
340 .send_IPI_self = uv_send_IPI_self,
341
1f5bcabf 342 .wakeup_secondary_cpu = uv_wakeup_secondary,
abfa584c
IM
343 .trampoline_phys_low = DEFAULT_TRAMPOLINE_PHYS_LOW,
344 .trampoline_phys_high = DEFAULT_TRAMPOLINE_PHYS_HIGH,
c7967329
IM
345 .wait_for_init_deassert = NULL,
346 .smp_callin_clear_local_apic = NULL,
c7967329 347 .inquire_remote_apic = NULL,
c1eeb2de
YL
348
349 .read = native_apic_msr_read,
350 .write = native_apic_msr_write,
351 .icr_read = native_x2apic_icr_read,
352 .icr_write = native_x2apic_icr_write,
353 .wait_icr_idle = native_x2apic_wait_icr_idle,
354 .safe_wait_icr_idle = native_safe_x2apic_wait_icr_idle,
ac23d4ee
JS
355};
356
9f5314fb 357static __cpuinit void set_x2apic_extra_bits(int pnode)
ac23d4ee 358{
9f5314fb 359 __get_cpu_var(x2apic_extra_bits) = (pnode << 6);
ac23d4ee
JS
360}
361
362/*
363 * Called on boot cpu.
364 */
9f5314fb
JS
365static __init int boot_pnode_to_blade(int pnode)
366{
367 int blade;
368
369 for (blade = 0; blade < uv_num_possible_blades(); blade++)
370 if (pnode == uv_blade_info[blade].pnode)
371 return blade;
372 BUG();
373}
374
375struct redir_addr {
376 unsigned long redirect;
377 unsigned long alias;
378};
379
380#define DEST_SHIFT UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_0_MMR_DEST_BASE_SHFT
381
382static __initdata struct redir_addr redir_addrs[] = {
383 {UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_0_MMR, UVH_SI_ALIAS0_OVERLAY_CONFIG},
384 {UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_1_MMR, UVH_SI_ALIAS1_OVERLAY_CONFIG},
385 {UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_2_MMR, UVH_SI_ALIAS2_OVERLAY_CONFIG},
386};
387
388static __init void get_lowmem_redirect(unsigned long *base, unsigned long *size)
389{
390 union uvh_si_alias0_overlay_config_u alias;
391 union uvh_rh_gam_alias210_redirect_config_2_mmr_u redirect;
392 int i;
393
394 for (i = 0; i < ARRAY_SIZE(redir_addrs); i++) {
395 alias.v = uv_read_local_mmr(redir_addrs[i].alias);
036ed8ba 396 if (alias.s.enable && alias.s.base == 0) {
9f5314fb
JS
397 *size = (1UL << alias.s.m_alias);
398 redirect.v = uv_read_local_mmr(redir_addrs[i].redirect);
399 *base = (unsigned long)redirect.s.dest_base << DEST_SHIFT;
400 return;
401 }
402 }
036ed8ba 403 *base = *size = 0;
9f5314fb
JS
404}
405
83f5d894
JS
406enum map_type {map_wb, map_uc};
407
fcfbb2b5
MT
408static __init void map_high(char *id, unsigned long base, int pshift,
409 int bshift, int max_pnode, enum map_type map_type)
83f5d894
JS
410{
411 unsigned long bytes, paddr;
412
fcfbb2b5
MT
413 paddr = base << pshift;
414 bytes = (1UL << bshift) * (max_pnode + 1);
83f5d894 415 printk(KERN_INFO "UV: Map %s_HI 0x%lx - 0x%lx\n", id, paddr,
0b1da1c8 416 paddr + bytes);
83f5d894
JS
417 if (map_type == map_uc)
418 init_extra_mapping_uc(paddr, bytes);
419 else
420 init_extra_mapping_wb(paddr, bytes);
421
422}
423static __init void map_gru_high(int max_pnode)
424{
425 union uvh_rh_gam_gru_overlay_config_mmr_u gru;
426 int shift = UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR_BASE_SHFT;
427
428 gru.v = uv_read_local_mmr(UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR);
fd12a0d6 429 if (gru.s.enable) {
fcfbb2b5 430 map_high("GRU", gru.s.base, shift, shift, max_pnode, map_wb);
fd12a0d6
JS
431 gru_start_paddr = ((u64)gru.s.base << shift);
432 gru_end_paddr = gru_start_paddr + (1UL << shift) * (max_pnode + 1);
433
434 }
83f5d894
JS
435}
436
daf7b9c9
JS
437static __init void map_mmr_high(int max_pnode)
438{
439 union uvh_rh_gam_mmr_overlay_config_mmr_u mmr;
440 int shift = UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR_BASE_SHFT;
441
442 mmr.v = uv_read_local_mmr(UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR);
443 if (mmr.s.enable)
fcfbb2b5 444 map_high("MMR", mmr.s.base, shift, shift, max_pnode, map_uc);
daf7b9c9
JS
445}
446
83f5d894
JS
447static __init void map_mmioh_high(int max_pnode)
448{
449 union uvh_rh_gam_mmioh_overlay_config_mmr_u mmioh;
450 int shift = UVH_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_BASE_SHFT;
451
452 mmioh.v = uv_read_local_mmr(UVH_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR);
453 if (mmioh.s.enable)
fcfbb2b5
MT
454 map_high("MMIOH", mmioh.s.base, shift, mmioh.s.m_io,
455 max_pnode, map_uc);
83f5d894
JS
456}
457
918bc960
JS
458static __init void map_low_mmrs(void)
459{
460 init_extra_mapping_uc(UV_GLOBAL_MMR32_BASE, UV_GLOBAL_MMR32_SIZE);
461 init_extra_mapping_uc(UV_LOCAL_MMR_BASE, UV_LOCAL_MMR_SIZE);
462}
463
7019cc2d
RA
464static __init void uv_rtc_init(void)
465{
922402f1
RA
466 long status;
467 u64 ticks_per_sec;
7019cc2d 468
922402f1
RA
469 status = uv_bios_freq_base(BIOS_FREQ_BASE_REALTIME_CLOCK,
470 &ticks_per_sec);
471 if (status != BIOS_STATUS_SUCCESS || ticks_per_sec < 100000) {
7019cc2d
RA
472 printk(KERN_WARNING
473 "unable to determine platform RTC clock frequency, "
474 "guessing.\n");
475 /* BIOS gives wrong value for clock freq. so guess */
476 sn_rtc_cycles_per_second = 1000000000000UL / 30000UL;
477 } else
478 sn_rtc_cycles_per_second = ticks_per_sec;
479}
480
7f1baa06
MT
481/*
482 * percpu heartbeat timer
483 */
484static void uv_heartbeat(unsigned long ignored)
485{
486 struct timer_list *timer = &uv_hub_info->scir.timer;
487 unsigned char bits = uv_hub_info->scir.state;
488
489 /* flip heartbeat bit */
490 bits ^= SCIR_CPU_HEARTBEAT;
491
69a72a0e
MT
492 /* is this cpu idle? */
493 if (idle_cpu(raw_smp_processor_id()))
7f1baa06
MT
494 bits &= ~SCIR_CPU_ACTIVITY;
495 else
496 bits |= SCIR_CPU_ACTIVITY;
497
498 /* update system controller interface reg */
499 uv_set_scir_bits(bits);
500
501 /* enable next timer period */
5c333864 502 mod_timer_pinned(timer, jiffies + SCIR_CPU_HB_INTERVAL);
7f1baa06
MT
503}
504
505static void __cpuinit uv_heartbeat_enable(int cpu)
506{
99659a92 507 while (!uv_cpu_hub_info(cpu)->scir.enabled) {
7f1baa06
MT
508 struct timer_list *timer = &uv_cpu_hub_info(cpu)->scir.timer;
509
510 uv_set_cpu_scir_bits(cpu, SCIR_CPU_HEARTBEAT|SCIR_CPU_ACTIVITY);
511 setup_timer(timer, uv_heartbeat, cpu);
512 timer->expires = jiffies + SCIR_CPU_HB_INTERVAL;
513 add_timer_on(timer, cpu);
514 uv_cpu_hub_info(cpu)->scir.enabled = 1;
7f1baa06 515
99659a92
RK
516 /* also ensure that boot cpu is enabled */
517 cpu = 0;
518 }
7f1baa06
MT
519}
520
77be80e4 521#ifdef CONFIG_HOTPLUG_CPU
7f1baa06
MT
522static void __cpuinit uv_heartbeat_disable(int cpu)
523{
524 if (uv_cpu_hub_info(cpu)->scir.enabled) {
525 uv_cpu_hub_info(cpu)->scir.enabled = 0;
526 del_timer(&uv_cpu_hub_info(cpu)->scir.timer);
527 }
528 uv_set_cpu_scir_bits(cpu, 0xff);
529}
530
7f1baa06
MT
531/*
532 * cpu hotplug notifier
533 */
534static __cpuinit int uv_scir_cpu_notify(struct notifier_block *self,
535 unsigned long action, void *hcpu)
536{
537 long cpu = (long)hcpu;
538
539 switch (action) {
540 case CPU_ONLINE:
541 uv_heartbeat_enable(cpu);
542 break;
543 case CPU_DOWN_PREPARE:
544 uv_heartbeat_disable(cpu);
545 break;
546 default:
547 break;
548 }
549 return NOTIFY_OK;
550}
551
552static __init void uv_scir_register_cpu_notifier(void)
553{
554 hotcpu_notifier(uv_scir_cpu_notify, 0);
555}
556
557#else /* !CONFIG_HOTPLUG_CPU */
558
559static __init void uv_scir_register_cpu_notifier(void)
560{
561}
562
563static __init int uv_init_heartbeat(void)
564{
565 int cpu;
566
567 if (is_uv_system())
568 for_each_online_cpu(cpu)
569 uv_heartbeat_enable(cpu);
570 return 0;
571}
572
573late_initcall(uv_init_heartbeat);
574
575#endif /* !CONFIG_HOTPLUG_CPU */
576
841582ea
MT
577/* Direct Legacy VGA I/O traffic to designated IOH */
578int uv_set_vga_state(struct pci_dev *pdev, bool decode,
579 unsigned int command_bits, bool change_bridge)
580{
581 int domain, bus, rc;
582
583 PR_DEVEL("devfn %x decode %d cmd %x chg_brdg %d\n",
584 pdev->devfn, decode, command_bits, change_bridge);
585
586 if (!change_bridge)
587 return 0;
588
589 if ((command_bits & PCI_COMMAND_IO) == 0)
590 return 0;
591
592 domain = pci_domain_nr(pdev->bus);
593 bus = pdev->bus->number;
594
595 rc = uv_bios_set_legacy_vga_target(decode, domain, bus);
596 PR_DEVEL("vga decode %d %x:%x, rc: %d\n", decode, domain, bus, rc);
597
598 return rc;
599}
600
8da077d6
JS
601/*
602 * Called on each cpu to initialize the per_cpu UV data area.
0b1da1c8 603 * FIXME: hotplug not supported yet
8da077d6
JS
604 */
605void __cpuinit uv_cpu_init(void)
606{
607 /* CPU 0 initilization will be done via uv_system_init. */
608 if (!uv_blade_info)
609 return;
610
611 uv_blade_info[uv_numa_blade_id()].nr_online_cpus++;
612
613 if (get_uv_system_type() == UV_NON_UNIQUE_APIC)
614 set_x2apic_extra_bits(uv_hub_info->pnode);
615}
616
78c06176
RA
617/*
618 * When NMI is received, print a stack trace.
619 */
620int uv_handle_nmi(struct notifier_block *self, unsigned long reason, void *data)
621{
622 if (reason != DIE_NMI_IPI)
623 return NOTIFY_OK;
5edd19af
CW
624
625 if (in_crash_kexec)
626 /* do nothing if entering the crash kernel */
627 return NOTIFY_OK;
78c06176
RA
628 /*
629 * Use a lock so only one cpu prints at a time
630 * to prevent intermixed output.
631 */
632 spin_lock(&uv_nmi_lock);
633 pr_info("NMI stack dump cpu %u:\n", smp_processor_id());
634 dump_stack();
635 spin_unlock(&uv_nmi_lock);
636
637 return NOTIFY_STOP;
638}
639
640static struct notifier_block uv_dump_stack_nmi_nb = {
641 .notifier_call = uv_handle_nmi
642};
643
644void uv_register_nmi_notifier(void)
645{
646 if (register_die_notifier(&uv_dump_stack_nmi_nb))
647 printk(KERN_WARNING "UV NMI handler failed to register\n");
648}
649
650void uv_nmi_init(void)
651{
652 unsigned int value;
653
654 /*
655 * Unmask NMI on all cpus
656 */
657 value = apic_read(APIC_LVT1) | APIC_DM_NMI;
658 value &= ~APIC_LVT_MASKED;
659 apic_write(APIC_LVT1, value);
660}
c4bd1fda
MS
661
662void __init uv_system_init(void)
ac23d4ee
JS
663{
664 union uvh_si_addr_map_config_u m_n_config;
9f5314fb
JS
665 union uvh_node_id_u node_id;
666 unsigned long gnode_upper, lowmem_redir_base, lowmem_redir_size;
667 int bytes, nid, cpu, lcpu, pnode, blade, i, j, m_val, n_val;
c4ed3f04 668 int gnode_extra, max_pnode = 0;
6a891a24
JS
669 unsigned long mmr_base, present, paddr;
670 unsigned short pnode_mask;
ac23d4ee 671
918bc960
JS
672 map_low_mmrs();
673
ac23d4ee 674 m_n_config.v = uv_read_local_mmr(UVH_SI_ADDR_MAP_CONFIG);
9f5314fb
JS
675 m_val = m_n_config.s.m_skt;
676 n_val = m_n_config.s.n_skt;
ac23d4ee
JS
677 mmr_base =
678 uv_read_local_mmr(UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR) &
679 ~UV_MMR_ENABLE;
c4ed3f04
JS
680 pnode_mask = (1 << n_val) - 1;
681 node_id.v = uv_read_local_mmr(UVH_NODE_ID);
682 gnode_extra = (node_id.s.node_id & ~((1 << n_val) - 1)) >> 1;
683 gnode_upper = ((unsigned long)gnode_extra << m_val);
684 printk(KERN_DEBUG "UV: N %d, M %d, gnode_upper 0x%lx, gnode_extra 0x%x\n",
685 n_val, m_val, gnode_upper, gnode_extra);
686
ac23d4ee
JS
687 printk(KERN_DEBUG "UV: global MMR base 0x%lx\n", mmr_base);
688
9f5314fb
JS
689 for(i = 0; i < UVH_NODE_PRESENT_TABLE_DEPTH; i++)
690 uv_possible_blades +=
691 hweight64(uv_read_local_mmr( UVH_NODE_PRESENT_TABLE + i * 8));
ac23d4ee
JS
692 printk(KERN_DEBUG "UV: Found %d blades\n", uv_num_possible_blades());
693
694 bytes = sizeof(struct uv_blade_info) * uv_num_possible_blades();
ef020ab0 695 uv_blade_info = kmalloc(bytes, GFP_KERNEL);
9a8709d4 696 BUG_ON(!uv_blade_info);
6c7184b7
JS
697 for (blade = 0; blade < uv_num_possible_blades(); blade++)
698 uv_blade_info[blade].memory_nid = -1;
ac23d4ee 699
9f5314fb
JS
700 get_lowmem_redirect(&lowmem_redir_base, &lowmem_redir_size);
701
ac23d4ee 702 bytes = sizeof(uv_node_to_blade[0]) * num_possible_nodes();
ef020ab0 703 uv_node_to_blade = kmalloc(bytes, GFP_KERNEL);
9a8709d4 704 BUG_ON(!uv_node_to_blade);
ac23d4ee
JS
705 memset(uv_node_to_blade, 255, bytes);
706
707 bytes = sizeof(uv_cpu_to_blade[0]) * num_possible_cpus();
ef020ab0 708 uv_cpu_to_blade = kmalloc(bytes, GFP_KERNEL);
9a8709d4 709 BUG_ON(!uv_cpu_to_blade);
ac23d4ee
JS
710 memset(uv_cpu_to_blade, 255, bytes);
711
9f5314fb
JS
712 blade = 0;
713 for (i = 0; i < UVH_NODE_PRESENT_TABLE_DEPTH; i++) {
714 present = uv_read_local_mmr(UVH_NODE_PRESENT_TABLE + i * 8);
715 for (j = 0; j < 64; j++) {
716 if (!test_bit(j, &present))
717 continue;
36ac4b98
JS
718 pnode = (i * 64 + j);
719 uv_blade_info[blade].pnode = pnode;
9f5314fb 720 uv_blade_info[blade].nr_possible_cpus = 0;
ac23d4ee 721 uv_blade_info[blade].nr_online_cpus = 0;
36ac4b98 722 max_pnode = max(pnode, max_pnode);
9f5314fb 723 blade++;
ac23d4ee 724 }
9f5314fb 725 }
ac23d4ee 726
7f594232 727 uv_bios_init();
b76365a1
RA
728 uv_bios_get_sn_info(0, &uv_type, &sn_partition_id, &sn_coherency_id,
729 &sn_region_size, &system_serial_number);
7019cc2d
RA
730 uv_rtc_init();
731
9f5314fb 732 for_each_present_cpu(cpu) {
39d30770
MT
733 int apicid = per_cpu(x86_cpu_to_apicid, cpu);
734
9f5314fb 735 nid = cpu_to_node(cpu);
c8f730b1
RA
736 /*
737 * apic_pnode_shift must be set before calling uv_apicid_to_pnode();
738 */
739 uv_cpu_hub_info(cpu)->apic_pnode_shift = uvh_apicid.s.pnode_shift;
39d30770 740 pnode = uv_apicid_to_pnode(apicid);
9f5314fb
JS
741 blade = boot_pnode_to_blade(pnode);
742 lcpu = uv_blade_info[blade].nr_possible_cpus;
743 uv_blade_info[blade].nr_possible_cpus++;
744
6c7184b7
JS
745 /* Any node on the blade, else will contain -1. */
746 uv_blade_info[blade].memory_nid = nid;
747
9f5314fb 748 uv_cpu_hub_info(cpu)->lowmem_remap_base = lowmem_redir_base;
189f67c4 749 uv_cpu_hub_info(cpu)->lowmem_remap_top = lowmem_redir_size;
9f5314fb 750 uv_cpu_hub_info(cpu)->m_val = m_val;
036ed8ba 751 uv_cpu_hub_info(cpu)->n_val = n_val;
ac23d4ee
JS
752 uv_cpu_hub_info(cpu)->numa_blade_id = blade;
753 uv_cpu_hub_info(cpu)->blade_processor_id = lcpu;
9f5314fb 754 uv_cpu_hub_info(cpu)->pnode = pnode;
6a891a24 755 uv_cpu_hub_info(cpu)->pnode_mask = pnode_mask;
036ed8ba 756 uv_cpu_hub_info(cpu)->gpa_mask = (1UL << (m_val + n_val)) - 1;
9f5314fb 757 uv_cpu_hub_info(cpu)->gnode_upper = gnode_upper;
c4ed3f04 758 uv_cpu_hub_info(cpu)->gnode_extra = gnode_extra;
ac23d4ee 759 uv_cpu_hub_info(cpu)->global_mmr_base = mmr_base;
b0f20989 760 uv_cpu_hub_info(cpu)->coherency_domain_number = sn_coherency_id;
39d30770 761 uv_cpu_hub_info(cpu)->scir.offset = uv_scir_offset(apicid);
ac23d4ee
JS
762 uv_node_to_blade[nid] = blade;
763 uv_cpu_to_blade[cpu] = blade;
ac23d4ee 764 }
83f5d894 765
6a891a24
JS
766 /* Add blade/pnode info for nodes without cpus */
767 for_each_online_node(nid) {
768 if (uv_node_to_blade[nid] >= 0)
769 continue;
770 paddr = node_start_pfn(nid) << PAGE_SHIFT;
fc61e663 771 paddr = uv_soc_phys_ram_to_gpa(paddr);
6a891a24
JS
772 pnode = (paddr >> m_val) & pnode_mask;
773 blade = boot_pnode_to_blade(pnode);
774 uv_node_to_blade[nid] = blade;
775 }
776
83f5d894 777 map_gru_high(max_pnode);
daf7b9c9 778 map_mmr_high(max_pnode);
83f5d894 779 map_mmioh_high(max_pnode);
ac23d4ee 780
8da077d6 781 uv_cpu_init();
7f1baa06 782 uv_scir_register_cpu_notifier();
78c06176 783 uv_register_nmi_notifier();
a3d732f9 784 proc_mkdir("sgi_uv", NULL);
841582ea
MT
785
786 /* register Legacy VGA I/O redirection handler */
787 pci_register_set_vga_state(uv_set_vga_state);
ac23d4ee 788}