]> bbs.cooldavid.org Git - net-next-2.6.git/blame - arch/x86/kernel/apic/io_apic.c
x86, x2apic: cleanup the IO-APIC level migration with interrupt-remapping
[net-next-2.6.git] / arch / x86 / kernel / apic / io_apic.c
CommitLineData
1da177e4
LT
1/*
2 * Intel IO-APIC support for multi-Pentium hosts.
3 *
8f47e163 4 * Copyright (C) 1997, 1998, 1999, 2000, 2009 Ingo Molnar, Hajnalka Szabo
1da177e4
LT
5 *
6 * Many thanks to Stig Venaas for trying out countless experimental
7 * patches and reporting/debugging problems patiently!
8 *
9 * (c) 1999, Multiple IO-APIC support, developed by
10 * Ken-ichi Yaku <yaku@css1.kbnes.nec.co.jp> and
11 * Hidemi Kishimoto <kisimoto@css1.kbnes.nec.co.jp>,
12 * further tested and cleaned up by Zach Brown <zab@redhat.com>
13 * and Ingo Molnar <mingo@redhat.com>
14 *
15 * Fixes
16 * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
17 * thanks to Eric Gilmore
18 * and Rolf G. Tews
19 * for testing these extensively
20 * Paul Diefenbaugh : Added full ACPI support
21 */
22
23#include <linux/mm.h>
1da177e4
LT
24#include <linux/interrupt.h>
25#include <linux/init.h>
26#include <linux/delay.h>
27#include <linux/sched.h>
d4057bdb 28#include <linux/pci.h>
1da177e4
LT
29#include <linux/mc146818rtc.h>
30#include <linux/compiler.h>
31#include <linux/acpi.h>
129f6946 32#include <linux/module.h>
1da177e4 33#include <linux/sysdev.h>
3b7d1921 34#include <linux/msi.h>
95d77884 35#include <linux/htirq.h>
7dfb7103 36#include <linux/freezer.h>
f26d6a2b 37#include <linux/kthread.h>
54168ed7 38#include <linux/jiffies.h> /* time_after() */
d4057bdb
YL
39#ifdef CONFIG_ACPI
40#include <acpi/acpi_bus.h>
41#endif
42#include <linux/bootmem.h>
43#include <linux/dmar.h>
58ac1e76 44#include <linux/hpet.h>
54d5d424 45
d4057bdb 46#include <asm/idle.h>
1da177e4
LT
47#include <asm/io.h>
48#include <asm/smp.h>
6d652ea1 49#include <asm/cpu.h>
1da177e4 50#include <asm/desc.h>
d4057bdb
YL
51#include <asm/proto.h>
52#include <asm/acpi.h>
53#include <asm/dma.h>
1da177e4 54#include <asm/timer.h>
306e440d 55#include <asm/i8259.h>
3e4ff115 56#include <asm/nmi.h>
2d3fcc1c 57#include <asm/msidef.h>
8b955b0d 58#include <asm/hypertransport.h>
a4dbc34d 59#include <asm/setup.h>
d4057bdb 60#include <asm/irq_remapping.h>
58ac1e76 61#include <asm/hpet.h>
4173a0e7
DN
62#include <asm/uv/uv_hub.h>
63#include <asm/uv/uv_irq.h>
1da177e4 64
7b6aa335 65#include <asm/apic.h>
1da177e4 66
32f71aff
MR
67#define __apicdebuginit(type) static type __init
68
1da177e4 69/*
54168ed7
IM
70 * Is the SiS APIC rmw bug present ?
71 * -1 = don't know, 0 = no, 1 = yes
1da177e4
LT
72 */
73int sis_apic_bug = -1;
74
efa2559f
YL
75static DEFINE_SPINLOCK(ioapic_lock);
76static DEFINE_SPINLOCK(vector_lock);
77
1da177e4
LT
78/*
79 * # of IRQ routing registers
80 */
81int nr_ioapic_registers[MAX_IO_APICS];
82
9f640ccb 83/* I/O APIC entries */
b5ba7e6d 84struct mpc_ioapic mp_ioapics[MAX_IO_APICS];
9f640ccb
AS
85int nr_ioapics;
86
584f734d 87/* MP IRQ source entries */
c2c21745 88struct mpc_intsrc mp_irqs[MAX_IRQ_SOURCES];
584f734d
AS
89
90/* # of MP IRQ source entries */
91int mp_irq_entries;
92
8732fc4b
AS
93#if defined (CONFIG_MCA) || defined (CONFIG_EISA)
94int mp_bus_id_to_type[MAX_MP_BUSSES];
95#endif
96
97DECLARE_BITMAP(mp_bus_not_pci, MAX_MP_BUSSES);
98
efa2559f
YL
99int skip_ioapic_setup;
100
65a4e574
IM
101void arch_disable_smp_support(void)
102{
103#ifdef CONFIG_PCI
104 noioapicquirk = 1;
105 noioapicreroute = -1;
106#endif
107 skip_ioapic_setup = 1;
108}
109
54168ed7 110static int __init parse_noapic(char *str)
efa2559f
YL
111{
112 /* disable IO-APIC */
65a4e574 113 arch_disable_smp_support();
efa2559f
YL
114 return 0;
115}
116early_param("noapic", parse_noapic);
66759a01 117
0f978f45 118struct irq_pin_list;
0b8f1efa
YL
119
120/*
121 * This is performance-critical, we want to do it O(1)
122 *
123 * the indexing order of this array favors 1:1 mappings
124 * between pins and IRQs.
125 */
126
127struct irq_pin_list {
128 int apic, pin;
129 struct irq_pin_list *next;
130};
131
132static struct irq_pin_list *get_one_free_irq_2_pin(int cpu)
133{
134 struct irq_pin_list *pin;
135 int node;
136
137 node = cpu_to_node(cpu);
138
139 pin = kzalloc_node(sizeof(*pin), GFP_ATOMIC, node);
0b8f1efa
YL
140
141 return pin;
142}
143
a1420f39 144struct irq_cfg {
0f978f45 145 struct irq_pin_list *irq_2_pin;
22f65d31
MT
146 cpumask_var_t domain;
147 cpumask_var_t old_domain;
497c9a19 148 unsigned move_cleanup_count;
a1420f39 149 u8 vector;
497c9a19 150 u8 move_in_progress : 1;
48a1b10a
YL
151#ifdef CONFIG_NUMA_MIGRATE_IRQ_DESC
152 u8 move_desc_pending : 1;
153#endif
a1420f39
YL
154};
155
a1420f39 156/* irq_cfg is indexed by the sum of all RTEs in all I/O APICs. */
0b8f1efa
YL
157#ifdef CONFIG_SPARSE_IRQ
158static struct irq_cfg irq_cfgx[] = {
159#else
d6c88a50 160static struct irq_cfg irq_cfgx[NR_IRQS] = {
0b8f1efa 161#endif
22f65d31
MT
162 [0] = { .vector = IRQ0_VECTOR, },
163 [1] = { .vector = IRQ1_VECTOR, },
164 [2] = { .vector = IRQ2_VECTOR, },
165 [3] = { .vector = IRQ3_VECTOR, },
166 [4] = { .vector = IRQ4_VECTOR, },
167 [5] = { .vector = IRQ5_VECTOR, },
168 [6] = { .vector = IRQ6_VECTOR, },
169 [7] = { .vector = IRQ7_VECTOR, },
170 [8] = { .vector = IRQ8_VECTOR, },
171 [9] = { .vector = IRQ9_VECTOR, },
172 [10] = { .vector = IRQ10_VECTOR, },
173 [11] = { .vector = IRQ11_VECTOR, },
174 [12] = { .vector = IRQ12_VECTOR, },
175 [13] = { .vector = IRQ13_VECTOR, },
176 [14] = { .vector = IRQ14_VECTOR, },
177 [15] = { .vector = IRQ15_VECTOR, },
a1420f39
YL
178};
179
13a0c3c2 180int __init arch_early_irq_init(void)
8f09cd20 181{
0b8f1efa
YL
182 struct irq_cfg *cfg;
183 struct irq_desc *desc;
184 int count;
185 int i;
d6c88a50 186
0b8f1efa
YL
187 cfg = irq_cfgx;
188 count = ARRAY_SIZE(irq_cfgx);
8f09cd20 189
0b8f1efa
YL
190 for (i = 0; i < count; i++) {
191 desc = irq_to_desc(i);
192 desc->chip_data = &cfg[i];
22f65d31
MT
193 alloc_bootmem_cpumask_var(&cfg[i].domain);
194 alloc_bootmem_cpumask_var(&cfg[i].old_domain);
195 if (i < NR_IRQS_LEGACY)
196 cpumask_setall(cfg[i].domain);
0b8f1efa 197 }
13a0c3c2
YL
198
199 return 0;
0b8f1efa 200}
8f09cd20 201
0b8f1efa 202#ifdef CONFIG_SPARSE_IRQ
d6c88a50 203static struct irq_cfg *irq_cfg(unsigned int irq)
8f09cd20 204{
0b8f1efa
YL
205 struct irq_cfg *cfg = NULL;
206 struct irq_desc *desc;
1da177e4 207
0b8f1efa
YL
208 desc = irq_to_desc(irq);
209 if (desc)
210 cfg = desc->chip_data;
0f978f45 211
0b8f1efa 212 return cfg;
8f09cd20 213}
d6c88a50 214
0b8f1efa 215static struct irq_cfg *get_one_free_irq_cfg(int cpu)
8f09cd20 216{
0b8f1efa
YL
217 struct irq_cfg *cfg;
218 int node;
219
220 node = cpu_to_node(cpu);
0f978f45 221
0b8f1efa 222 cfg = kzalloc_node(sizeof(*cfg), GFP_ATOMIC, node);
22f65d31 223 if (cfg) {
80855f73 224 if (!alloc_cpumask_var_node(&cfg->domain, GFP_ATOMIC, node)) {
22f65d31
MT
225 kfree(cfg);
226 cfg = NULL;
80855f73
MT
227 } else if (!alloc_cpumask_var_node(&cfg->old_domain,
228 GFP_ATOMIC, node)) {
22f65d31
MT
229 free_cpumask_var(cfg->domain);
230 kfree(cfg);
231 cfg = NULL;
232 } else {
233 cpumask_clear(cfg->domain);
234 cpumask_clear(cfg->old_domain);
235 }
236 }
0f978f45 237
0b8f1efa 238 return cfg;
8f09cd20
YL
239}
240
13a0c3c2 241int arch_init_chip_data(struct irq_desc *desc, int cpu)
0f978f45 242{
0b8f1efa 243 struct irq_cfg *cfg;
d6c88a50 244
0b8f1efa
YL
245 cfg = desc->chip_data;
246 if (!cfg) {
247 desc->chip_data = get_one_free_irq_cfg(cpu);
248 if (!desc->chip_data) {
249 printk(KERN_ERR "can not alloc irq_cfg\n");
250 BUG_ON(1);
251 }
252 }
1da177e4 253
13a0c3c2 254 return 0;
0b8f1efa 255}
0f978f45 256
48a1b10a 257#ifdef CONFIG_NUMA_MIGRATE_IRQ_DESC
d6c88a50 258
48a1b10a
YL
259static void
260init_copy_irq_2_pin(struct irq_cfg *old_cfg, struct irq_cfg *cfg, int cpu)
0f978f45 261{
48a1b10a
YL
262 struct irq_pin_list *old_entry, *head, *tail, *entry;
263
264 cfg->irq_2_pin = NULL;
265 old_entry = old_cfg->irq_2_pin;
266 if (!old_entry)
267 return;
0f978f45 268
48a1b10a
YL
269 entry = get_one_free_irq_2_pin(cpu);
270 if (!entry)
271 return;
0f978f45 272
48a1b10a
YL
273 entry->apic = old_entry->apic;
274 entry->pin = old_entry->pin;
275 head = entry;
276 tail = entry;
277 old_entry = old_entry->next;
278 while (old_entry) {
279 entry = get_one_free_irq_2_pin(cpu);
280 if (!entry) {
281 entry = head;
282 while (entry) {
283 head = entry->next;
284 kfree(entry);
285 entry = head;
286 }
287 /* still use the old one */
288 return;
289 }
290 entry->apic = old_entry->apic;
291 entry->pin = old_entry->pin;
292 tail->next = entry;
293 tail = entry;
294 old_entry = old_entry->next;
295 }
0f978f45 296
48a1b10a
YL
297 tail->next = NULL;
298 cfg->irq_2_pin = head;
0f978f45 299}
0f978f45 300
48a1b10a 301static void free_irq_2_pin(struct irq_cfg *old_cfg, struct irq_cfg *cfg)
0f978f45 302{
48a1b10a 303 struct irq_pin_list *entry, *next;
0f978f45 304
48a1b10a
YL
305 if (old_cfg->irq_2_pin == cfg->irq_2_pin)
306 return;
301e6190 307
48a1b10a 308 entry = old_cfg->irq_2_pin;
0f978f45 309
48a1b10a
YL
310 while (entry) {
311 next = entry->next;
312 kfree(entry);
313 entry = next;
314 }
315 old_cfg->irq_2_pin = NULL;
0f978f45 316}
0f978f45 317
48a1b10a
YL
318void arch_init_copy_chip_data(struct irq_desc *old_desc,
319 struct irq_desc *desc, int cpu)
0f978f45 320{
48a1b10a
YL
321 struct irq_cfg *cfg;
322 struct irq_cfg *old_cfg;
0f978f45 323
48a1b10a 324 cfg = get_one_free_irq_cfg(cpu);
301e6190 325
48a1b10a
YL
326 if (!cfg)
327 return;
328
329 desc->chip_data = cfg;
330
331 old_cfg = old_desc->chip_data;
332
333 memcpy(cfg, old_cfg, sizeof(struct irq_cfg));
334
335 init_copy_irq_2_pin(old_cfg, cfg, cpu);
0f978f45 336}
1da177e4 337
48a1b10a
YL
338static void free_irq_cfg(struct irq_cfg *old_cfg)
339{
340 kfree(old_cfg);
341}
342
343void arch_free_chip_data(struct irq_desc *old_desc, struct irq_desc *desc)
344{
345 struct irq_cfg *old_cfg, *cfg;
346
347 old_cfg = old_desc->chip_data;
348 cfg = desc->chip_data;
349
350 if (old_cfg == cfg)
351 return;
352
353 if (old_cfg) {
354 free_irq_2_pin(old_cfg, cfg);
355 free_irq_cfg(old_cfg);
356 old_desc->chip_data = NULL;
357 }
358}
359
d733e00d
IM
360static void
361set_extra_move_desc(struct irq_desc *desc, const struct cpumask *mask)
48a1b10a
YL
362{
363 struct irq_cfg *cfg = desc->chip_data;
364
365 if (!cfg->move_in_progress) {
366 /* it means that domain is not changed */
7f7ace0c 367 if (!cpumask_intersects(desc->affinity, mask))
48a1b10a
YL
368 cfg->move_desc_pending = 1;
369 }
0f978f45 370}
48a1b10a
YL
371#endif
372
0b8f1efa
YL
373#else
374static struct irq_cfg *irq_cfg(unsigned int irq)
375{
376 return irq < nr_irqs ? irq_cfgx + irq : NULL;
0f978f45 377}
1da177e4 378
0b8f1efa
YL
379#endif
380
48a1b10a 381#ifndef CONFIG_NUMA_MIGRATE_IRQ_DESC
e7986739
MT
382static inline void
383set_extra_move_desc(struct irq_desc *desc, const struct cpumask *mask)
3145e941
YL
384{
385}
48a1b10a 386#endif
1da177e4 387
130fe05d
LT
388struct io_apic {
389 unsigned int index;
390 unsigned int unused[3];
391 unsigned int data;
0280f7c4
SS
392 unsigned int unused2[11];
393 unsigned int eoi;
130fe05d
LT
394};
395
396static __attribute_const__ struct io_apic __iomem *io_apic_base(int idx)
397{
398 return (void __iomem *) __fix_to_virt(FIX_IO_APIC_BASE_0 + idx)
b5ba7e6d 399 + (mp_ioapics[idx].apicaddr & ~PAGE_MASK);
130fe05d
LT
400}
401
0280f7c4
SS
402static inline void io_apic_eoi(unsigned int apic, unsigned int vector)
403{
404 struct io_apic __iomem *io_apic = io_apic_base(apic);
405 writel(vector, &io_apic->eoi);
406}
407
130fe05d
LT
408static inline unsigned int io_apic_read(unsigned int apic, unsigned int reg)
409{
410 struct io_apic __iomem *io_apic = io_apic_base(apic);
411 writel(reg, &io_apic->index);
412 return readl(&io_apic->data);
413}
414
415static inline void io_apic_write(unsigned int apic, unsigned int reg, unsigned int value)
416{
417 struct io_apic __iomem *io_apic = io_apic_base(apic);
418 writel(reg, &io_apic->index);
419 writel(value, &io_apic->data);
420}
421
422/*
423 * Re-write a value: to be used for read-modify-write
424 * cycles where the read already set up the index register.
425 *
426 * Older SiS APIC requires we rewrite the index register
427 */
428static inline void io_apic_modify(unsigned int apic, unsigned int reg, unsigned int value)
429{
54168ed7 430 struct io_apic __iomem *io_apic = io_apic_base(apic);
d6c88a50
TG
431
432 if (sis_apic_bug)
433 writel(reg, &io_apic->index);
130fe05d
LT
434 writel(value, &io_apic->data);
435}
436
3145e941 437static bool io_apic_level_ack_pending(struct irq_cfg *cfg)
047c8fdb
YL
438{
439 struct irq_pin_list *entry;
440 unsigned long flags;
047c8fdb
YL
441
442 spin_lock_irqsave(&ioapic_lock, flags);
443 entry = cfg->irq_2_pin;
444 for (;;) {
445 unsigned int reg;
446 int pin;
447
448 if (!entry)
449 break;
450 pin = entry->pin;
451 reg = io_apic_read(entry->apic, 0x10 + pin*2);
452 /* Is the remote IRR bit set? */
453 if (reg & IO_APIC_REDIR_REMOTE_IRR) {
454 spin_unlock_irqrestore(&ioapic_lock, flags);
455 return true;
456 }
457 if (!entry->next)
458 break;
459 entry = entry->next;
460 }
461 spin_unlock_irqrestore(&ioapic_lock, flags);
462
463 return false;
464}
047c8fdb 465
cf4c6a2f
AK
466union entry_union {
467 struct { u32 w1, w2; };
468 struct IO_APIC_route_entry entry;
469};
470
471static struct IO_APIC_route_entry ioapic_read_entry(int apic, int pin)
472{
473 union entry_union eu;
474 unsigned long flags;
475 spin_lock_irqsave(&ioapic_lock, flags);
476 eu.w1 = io_apic_read(apic, 0x10 + 2 * pin);
477 eu.w2 = io_apic_read(apic, 0x11 + 2 * pin);
478 spin_unlock_irqrestore(&ioapic_lock, flags);
479 return eu.entry;
480}
481
f9dadfa7
LT
482/*
483 * When we write a new IO APIC routing entry, we need to write the high
484 * word first! If the mask bit in the low word is clear, we will enable
485 * the interrupt, and we need to make sure the entry is fully populated
486 * before that happens.
487 */
d15512f4
AK
488static void
489__ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
cf4c6a2f 490{
cf4c6a2f
AK
491 union entry_union eu;
492 eu.entry = e;
f9dadfa7
LT
493 io_apic_write(apic, 0x11 + 2*pin, eu.w2);
494 io_apic_write(apic, 0x10 + 2*pin, eu.w1);
d15512f4
AK
495}
496
ca97ab90 497void ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
d15512f4
AK
498{
499 unsigned long flags;
500 spin_lock_irqsave(&ioapic_lock, flags);
501 __ioapic_write_entry(apic, pin, e);
f9dadfa7
LT
502 spin_unlock_irqrestore(&ioapic_lock, flags);
503}
504
505/*
506 * When we mask an IO APIC routing entry, we need to write the low
507 * word first, in order to set the mask bit before we change the
508 * high bits!
509 */
510static void ioapic_mask_entry(int apic, int pin)
511{
512 unsigned long flags;
513 union entry_union eu = { .entry.mask = 1 };
514
cf4c6a2f
AK
515 spin_lock_irqsave(&ioapic_lock, flags);
516 io_apic_write(apic, 0x10 + 2*pin, eu.w1);
517 io_apic_write(apic, 0x11 + 2*pin, eu.w2);
518 spin_unlock_irqrestore(&ioapic_lock, flags);
519}
520
497c9a19 521#ifdef CONFIG_SMP
22f65d31
MT
522static void send_cleanup_vector(struct irq_cfg *cfg)
523{
524 cpumask_var_t cleanup_mask;
525
526 if (unlikely(!alloc_cpumask_var(&cleanup_mask, GFP_ATOMIC))) {
527 unsigned int i;
528 cfg->move_cleanup_count = 0;
529 for_each_cpu_and(i, cfg->old_domain, cpu_online_mask)
530 cfg->move_cleanup_count++;
531 for_each_cpu_and(i, cfg->old_domain, cpu_online_mask)
dac5f412 532 apic->send_IPI_mask(cpumask_of(i), IRQ_MOVE_CLEANUP_VECTOR);
22f65d31
MT
533 } else {
534 cpumask_and(cleanup_mask, cfg->old_domain, cpu_online_mask);
535 cfg->move_cleanup_count = cpumask_weight(cleanup_mask);
dac5f412 536 apic->send_IPI_mask(cleanup_mask, IRQ_MOVE_CLEANUP_VECTOR);
22f65d31
MT
537 free_cpumask_var(cleanup_mask);
538 }
539 cfg->move_in_progress = 0;
540}
541
3145e941 542static void __target_IO_APIC_irq(unsigned int irq, unsigned int dest, struct irq_cfg *cfg)
497c9a19
YL
543{
544 int apic, pin;
497c9a19 545 struct irq_pin_list *entry;
3145e941 546 u8 vector = cfg->vector;
497c9a19 547
497c9a19
YL
548 entry = cfg->irq_2_pin;
549 for (;;) {
550 unsigned int reg;
551
552 if (!entry)
553 break;
554
555 apic = entry->apic;
556 pin = entry->pin;
54168ed7
IM
557#ifdef CONFIG_INTR_REMAP
558 /*
559 * With interrupt-remapping, destination information comes
560 * from interrupt-remapping table entry.
561 */
562 if (!irq_remapped(irq))
563 io_apic_write(apic, 0x11 + pin*2, dest);
564#else
497c9a19 565 io_apic_write(apic, 0x11 + pin*2, dest);
54168ed7 566#endif
497c9a19
YL
567 reg = io_apic_read(apic, 0x10 + pin*2);
568 reg &= ~IO_APIC_REDIR_VECTOR_MASK;
569 reg |= vector;
54168ed7 570 io_apic_modify(apic, 0x10 + pin*2, reg);
497c9a19
YL
571 if (!entry->next)
572 break;
573 entry = entry->next;
574 }
575}
efa2559f 576
e7986739
MT
577static int
578assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask);
efa2559f 579
22f65d31 580/*
debccb3e
IM
581 * Either sets desc->affinity to a valid value, and returns
582 * ->cpu_mask_to_apicid of that, or returns BAD_APICID and
583 * leaves desc->affinity untouched.
22f65d31
MT
584 */
585static unsigned int
586set_desc_affinity(struct irq_desc *desc, const struct cpumask *mask)
497c9a19
YL
587{
588 struct irq_cfg *cfg;
3145e941 589 unsigned int irq;
497c9a19 590
0de26520 591 if (!cpumask_intersects(mask, cpu_online_mask))
22f65d31 592 return BAD_APICID;
497c9a19 593
3145e941
YL
594 irq = desc->irq;
595 cfg = desc->chip_data;
596 if (assign_irq_vector(irq, cfg, mask))
22f65d31 597 return BAD_APICID;
497c9a19 598
7f7ace0c 599 cpumask_and(desc->affinity, cfg->domain, mask);
3145e941 600 set_extra_move_desc(desc, mask);
debccb3e
IM
601
602 return apic->cpu_mask_to_apicid_and(desc->affinity, cpu_online_mask);
22f65d31 603}
3145e941 604
22f65d31
MT
605static void
606set_ioapic_affinity_irq_desc(struct irq_desc *desc, const struct cpumask *mask)
497c9a19
YL
607{
608 struct irq_cfg *cfg;
609 unsigned long flags;
610 unsigned int dest;
22f65d31 611 unsigned int irq;
497c9a19 612
22f65d31
MT
613 irq = desc->irq;
614 cfg = desc->chip_data;
497c9a19 615
497c9a19 616 spin_lock_irqsave(&ioapic_lock, flags);
22f65d31
MT
617 dest = set_desc_affinity(desc, mask);
618 if (dest != BAD_APICID) {
619 /* Only the high 8 bits are valid. */
620 dest = SET_APIC_LOGICAL_ID(dest);
621 __target_IO_APIC_irq(irq, dest, cfg);
622 }
497c9a19
YL
623 spin_unlock_irqrestore(&ioapic_lock, flags);
624}
497c9a19 625
22f65d31
MT
626static void
627set_ioapic_affinity_irq(unsigned int irq, const struct cpumask *mask)
3145e941
YL
628{
629 struct irq_desc *desc;
497c9a19 630
54168ed7 631 desc = irq_to_desc(irq);
3145e941
YL
632
633 set_ioapic_affinity_irq_desc(desc, mask);
497c9a19 634}
497c9a19
YL
635#endif /* CONFIG_SMP */
636
1da177e4
LT
637/*
638 * The common case is 1:1 IRQ<->pin mappings. Sometimes there are
639 * shared ISA-space IRQs, so we have to support them. We are super
640 * fast in the common case, and fast for shared ISA-space IRQs.
641 */
3145e941 642static void add_pin_to_irq_cpu(struct irq_cfg *cfg, int cpu, int apic, int pin)
1da177e4 643{
0f978f45
YL
644 struct irq_pin_list *entry;
645
0f978f45
YL
646 entry = cfg->irq_2_pin;
647 if (!entry) {
0b8f1efa
YL
648 entry = get_one_free_irq_2_pin(cpu);
649 if (!entry) {
650 printk(KERN_ERR "can not alloc irq_2_pin to add %d - %d\n",
651 apic, pin);
652 return;
653 }
0f978f45
YL
654 cfg->irq_2_pin = entry;
655 entry->apic = apic;
656 entry->pin = pin;
0f978f45
YL
657 return;
658 }
1da177e4 659
0f978f45
YL
660 while (entry->next) {
661 /* not again, please */
662 if (entry->apic == apic && entry->pin == pin)
663 return;
1da177e4 664
0f978f45 665 entry = entry->next;
1da177e4 666 }
0f978f45 667
0b8f1efa 668 entry->next = get_one_free_irq_2_pin(cpu);
0f978f45 669 entry = entry->next;
1da177e4
LT
670 entry->apic = apic;
671 entry->pin = pin;
672}
673
674/*
675 * Reroute an IRQ to a different pin.
676 */
3145e941 677static void __init replace_pin_at_irq_cpu(struct irq_cfg *cfg, int cpu,
1da177e4
LT
678 int oldapic, int oldpin,
679 int newapic, int newpin)
680{
0f978f45
YL
681 struct irq_pin_list *entry = cfg->irq_2_pin;
682 int replaced = 0;
1da177e4 683
0f978f45 684 while (entry) {
1da177e4
LT
685 if (entry->apic == oldapic && entry->pin == oldpin) {
686 entry->apic = newapic;
687 entry->pin = newpin;
0f978f45
YL
688 replaced = 1;
689 /* every one is different, right? */
1da177e4 690 break;
0f978f45
YL
691 }
692 entry = entry->next;
1da177e4 693 }
0f978f45
YL
694
695 /* why? call replace before add? */
696 if (!replaced)
3145e941 697 add_pin_to_irq_cpu(cfg, cpu, newapic, newpin);
1da177e4
LT
698}
699
3145e941 700static inline void io_apic_modify_irq(struct irq_cfg *cfg,
87783be4
CG
701 int mask_and, int mask_or,
702 void (*final)(struct irq_pin_list *entry))
703{
704 int pin;
87783be4 705 struct irq_pin_list *entry;
047c8fdb 706
87783be4
CG
707 for (entry = cfg->irq_2_pin; entry != NULL; entry = entry->next) {
708 unsigned int reg;
709 pin = entry->pin;
710 reg = io_apic_read(entry->apic, 0x10 + pin * 2);
711 reg &= mask_and;
712 reg |= mask_or;
713 io_apic_modify(entry->apic, 0x10 + pin * 2, reg);
714 if (final)
715 final(entry);
716 }
717}
047c8fdb 718
3145e941 719static void __unmask_IO_APIC_irq(struct irq_cfg *cfg)
87783be4 720{
3145e941 721 io_apic_modify_irq(cfg, ~IO_APIC_REDIR_MASKED, 0, NULL);
87783be4 722}
047c8fdb 723
4e738e2f 724#ifdef CONFIG_X86_64
7f3e632f 725static void io_apic_sync(struct irq_pin_list *entry)
1da177e4 726{
87783be4
CG
727 /*
728 * Synchronize the IO-APIC and the CPU by doing
729 * a dummy read from the IO-APIC
730 */
731 struct io_apic __iomem *io_apic;
732 io_apic = io_apic_base(entry->apic);
4e738e2f 733 readl(&io_apic->data);
1da177e4
LT
734}
735
3145e941 736static void __mask_IO_APIC_irq(struct irq_cfg *cfg)
87783be4 737{
3145e941 738 io_apic_modify_irq(cfg, ~0, IO_APIC_REDIR_MASKED, &io_apic_sync);
87783be4
CG
739}
740#else /* CONFIG_X86_32 */
3145e941 741static void __mask_IO_APIC_irq(struct irq_cfg *cfg)
87783be4 742{
3145e941 743 io_apic_modify_irq(cfg, ~0, IO_APIC_REDIR_MASKED, NULL);
87783be4 744}
1da177e4 745
3145e941 746static void __mask_and_edge_IO_APIC_irq(struct irq_cfg *cfg)
87783be4 747{
3145e941 748 io_apic_modify_irq(cfg, ~IO_APIC_REDIR_LEVEL_TRIGGER,
87783be4
CG
749 IO_APIC_REDIR_MASKED, NULL);
750}
1da177e4 751
3145e941 752static void __unmask_and_level_IO_APIC_irq(struct irq_cfg *cfg)
87783be4 753{
3145e941 754 io_apic_modify_irq(cfg, ~IO_APIC_REDIR_MASKED,
87783be4
CG
755 IO_APIC_REDIR_LEVEL_TRIGGER, NULL);
756}
757#endif /* CONFIG_X86_32 */
047c8fdb 758
3145e941 759static void mask_IO_APIC_irq_desc(struct irq_desc *desc)
1da177e4 760{
3145e941 761 struct irq_cfg *cfg = desc->chip_data;
1da177e4
LT
762 unsigned long flags;
763
3145e941
YL
764 BUG_ON(!cfg);
765
1da177e4 766 spin_lock_irqsave(&ioapic_lock, flags);
3145e941 767 __mask_IO_APIC_irq(cfg);
1da177e4
LT
768 spin_unlock_irqrestore(&ioapic_lock, flags);
769}
770
3145e941 771static void unmask_IO_APIC_irq_desc(struct irq_desc *desc)
1da177e4 772{
3145e941 773 struct irq_cfg *cfg = desc->chip_data;
1da177e4
LT
774 unsigned long flags;
775
776 spin_lock_irqsave(&ioapic_lock, flags);
3145e941 777 __unmask_IO_APIC_irq(cfg);
1da177e4
LT
778 spin_unlock_irqrestore(&ioapic_lock, flags);
779}
780
3145e941
YL
781static void mask_IO_APIC_irq(unsigned int irq)
782{
783 struct irq_desc *desc = irq_to_desc(irq);
784
785 mask_IO_APIC_irq_desc(desc);
786}
787static void unmask_IO_APIC_irq(unsigned int irq)
788{
789 struct irq_desc *desc = irq_to_desc(irq);
790
791 unmask_IO_APIC_irq_desc(desc);
792}
793
1da177e4
LT
794static void clear_IO_APIC_pin(unsigned int apic, unsigned int pin)
795{
796 struct IO_APIC_route_entry entry;
36062448 797
1da177e4 798 /* Check delivery_mode to be sure we're not clearing an SMI pin */
cf4c6a2f 799 entry = ioapic_read_entry(apic, pin);
1da177e4
LT
800 if (entry.delivery_mode == dest_SMI)
801 return;
1da177e4
LT
802 /*
803 * Disable it in the IO-APIC irq-routing table:
804 */
f9dadfa7 805 ioapic_mask_entry(apic, pin);
1da177e4
LT
806}
807
54168ed7 808static void clear_IO_APIC (void)
1da177e4
LT
809{
810 int apic, pin;
811
812 for (apic = 0; apic < nr_ioapics; apic++)
813 for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
814 clear_IO_APIC_pin(apic, pin);
815}
816
54168ed7 817#ifdef CONFIG_X86_32
1da177e4
LT
818/*
819 * support for broken MP BIOSs, enables hand-redirection of PIRQ0-7 to
820 * specific CPU-side IRQs.
821 */
822
823#define MAX_PIRQS 8
3bd25d0f
YL
824static int pirq_entries[MAX_PIRQS] = {
825 [0 ... MAX_PIRQS - 1] = -1
826};
1da177e4 827
1da177e4
LT
828static int __init ioapic_pirq_setup(char *str)
829{
830 int i, max;
831 int ints[MAX_PIRQS+1];
832
833 get_options(str, ARRAY_SIZE(ints), ints);
834
1da177e4
LT
835 apic_printk(APIC_VERBOSE, KERN_INFO
836 "PIRQ redirection, working around broken MP-BIOS.\n");
837 max = MAX_PIRQS;
838 if (ints[0] < MAX_PIRQS)
839 max = ints[0];
840
841 for (i = 0; i < max; i++) {
842 apic_printk(APIC_VERBOSE, KERN_DEBUG
843 "... PIRQ%d -> IRQ %d\n", i, ints[i+1]);
844 /*
845 * PIRQs are mapped upside down, usually.
846 */
847 pirq_entries[MAX_PIRQS-i-1] = ints[i+1];
848 }
849 return 1;
850}
851
852__setup("pirq=", ioapic_pirq_setup);
54168ed7
IM
853#endif /* CONFIG_X86_32 */
854
855#ifdef CONFIG_INTR_REMAP
856/* I/O APIC RTE contents at the OS boot up */
857static struct IO_APIC_route_entry *early_ioapic_entries[MAX_IO_APICS];
858
859/*
860 * Saves and masks all the unmasked IO-APIC RTE's
861 */
862int save_mask_IO_APIC_setup(void)
863{
864 union IO_APIC_reg_01 reg_01;
865 unsigned long flags;
866 int apic, pin;
867
868 /*
869 * The number of IO-APIC IRQ registers (== #pins):
870 */
871 for (apic = 0; apic < nr_ioapics; apic++) {
872 spin_lock_irqsave(&ioapic_lock, flags);
873 reg_01.raw = io_apic_read(apic, 1);
874 spin_unlock_irqrestore(&ioapic_lock, flags);
875 nr_ioapic_registers[apic] = reg_01.bits.entries+1;
876 }
877
878 for (apic = 0; apic < nr_ioapics; apic++) {
879 early_ioapic_entries[apic] =
880 kzalloc(sizeof(struct IO_APIC_route_entry) *
881 nr_ioapic_registers[apic], GFP_KERNEL);
882 if (!early_ioapic_entries[apic])
5ffa4eb2 883 goto nomem;
54168ed7
IM
884 }
885
886 for (apic = 0; apic < nr_ioapics; apic++)
887 for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
888 struct IO_APIC_route_entry entry;
889
890 entry = early_ioapic_entries[apic][pin] =
891 ioapic_read_entry(apic, pin);
892 if (!entry.mask) {
893 entry.mask = 1;
894 ioapic_write_entry(apic, pin, entry);
895 }
896 }
5ffa4eb2 897
54168ed7 898 return 0;
5ffa4eb2
CG
899
900nomem:
c1370b49
CG
901 while (apic >= 0)
902 kfree(early_ioapic_entries[apic--]);
5ffa4eb2
CG
903 memset(early_ioapic_entries, 0,
904 ARRAY_SIZE(early_ioapic_entries));
905
906 return -ENOMEM;
54168ed7
IM
907}
908
909void restore_IO_APIC_setup(void)
910{
911 int apic, pin;
912
5ffa4eb2
CG
913 for (apic = 0; apic < nr_ioapics; apic++) {
914 if (!early_ioapic_entries[apic])
915 break;
54168ed7
IM
916 for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
917 ioapic_write_entry(apic, pin,
918 early_ioapic_entries[apic][pin]);
5ffa4eb2
CG
919 kfree(early_ioapic_entries[apic]);
920 early_ioapic_entries[apic] = NULL;
921 }
54168ed7
IM
922}
923
924void reinit_intr_remapped_IO_APIC(int intr_remapping)
925{
926 /*
927 * for now plain restore of previous settings.
928 * TBD: In the case of OS enabling interrupt-remapping,
929 * IO-APIC RTE's need to be setup to point to interrupt-remapping
930 * table entries. for now, do a plain restore, and wait for
931 * the setup_IO_APIC_irqs() to do proper initialization.
932 */
933 restore_IO_APIC_setup();
934}
935#endif
1da177e4
LT
936
937/*
938 * Find the IRQ entry number of a certain pin.
939 */
940static int find_irq_entry(int apic, int pin, int type)
941{
942 int i;
943
944 for (i = 0; i < mp_irq_entries; i++)
c2c21745
JSR
945 if (mp_irqs[i].irqtype == type &&
946 (mp_irqs[i].dstapic == mp_ioapics[apic].apicid ||
947 mp_irqs[i].dstapic == MP_APIC_ALL) &&
948 mp_irqs[i].dstirq == pin)
1da177e4
LT
949 return i;
950
951 return -1;
952}
953
954/*
955 * Find the pin to which IRQ[irq] (ISA) is connected
956 */
fcfd636a 957static int __init find_isa_irq_pin(int irq, int type)
1da177e4
LT
958{
959 int i;
960
961 for (i = 0; i < mp_irq_entries; i++) {
c2c21745 962 int lbus = mp_irqs[i].srcbus;
1da177e4 963
d27e2b8e 964 if (test_bit(lbus, mp_bus_not_pci) &&
c2c21745
JSR
965 (mp_irqs[i].irqtype == type) &&
966 (mp_irqs[i].srcbusirq == irq))
1da177e4 967
c2c21745 968 return mp_irqs[i].dstirq;
1da177e4
LT
969 }
970 return -1;
971}
972
fcfd636a
EB
973static int __init find_isa_irq_apic(int irq, int type)
974{
975 int i;
976
977 for (i = 0; i < mp_irq_entries; i++) {
c2c21745 978 int lbus = mp_irqs[i].srcbus;
fcfd636a 979
73b2961b 980 if (test_bit(lbus, mp_bus_not_pci) &&
c2c21745
JSR
981 (mp_irqs[i].irqtype == type) &&
982 (mp_irqs[i].srcbusirq == irq))
fcfd636a
EB
983 break;
984 }
985 if (i < mp_irq_entries) {
986 int apic;
54168ed7 987 for(apic = 0; apic < nr_ioapics; apic++) {
c2c21745 988 if (mp_ioapics[apic].apicid == mp_irqs[i].dstapic)
fcfd636a
EB
989 return apic;
990 }
991 }
992
993 return -1;
994}
995
1da177e4
LT
996/*
997 * Find a specific PCI IRQ entry.
998 * Not an __init, possibly needed by modules
999 */
1000static int pin_2_irq(int idx, int apic, int pin);
1001
1002int IO_APIC_get_PCI_irq_vector(int bus, int slot, int pin)
1003{
1004 int apic, i, best_guess = -1;
1005
54168ed7
IM
1006 apic_printk(APIC_DEBUG, "querying PCI -> IRQ mapping bus:%d, slot:%d, pin:%d.\n",
1007 bus, slot, pin);
ce6444d3 1008 if (test_bit(bus, mp_bus_not_pci)) {
54168ed7 1009 apic_printk(APIC_VERBOSE, "PCI BIOS passed nonexistent PCI bus %d!\n", bus);
1da177e4
LT
1010 return -1;
1011 }
1012 for (i = 0; i < mp_irq_entries; i++) {
c2c21745 1013 int lbus = mp_irqs[i].srcbus;
1da177e4
LT
1014
1015 for (apic = 0; apic < nr_ioapics; apic++)
c2c21745
JSR
1016 if (mp_ioapics[apic].apicid == mp_irqs[i].dstapic ||
1017 mp_irqs[i].dstapic == MP_APIC_ALL)
1da177e4
LT
1018 break;
1019
47cab822 1020 if (!test_bit(lbus, mp_bus_not_pci) &&
c2c21745 1021 !mp_irqs[i].irqtype &&
1da177e4 1022 (bus == lbus) &&
c2c21745
JSR
1023 (slot == ((mp_irqs[i].srcbusirq >> 2) & 0x1f))) {
1024 int irq = pin_2_irq(i, apic, mp_irqs[i].dstirq);
1da177e4
LT
1025
1026 if (!(apic || IO_APIC_IRQ(irq)))
1027 continue;
1028
c2c21745 1029 if (pin == (mp_irqs[i].srcbusirq & 3))
1da177e4
LT
1030 return irq;
1031 /*
1032 * Use the first all-but-pin matching entry as a
1033 * best-guess fuzzy result for broken mptables.
1034 */
1035 if (best_guess < 0)
1036 best_guess = irq;
1037 }
1038 }
1039 return best_guess;
1040}
54168ed7 1041
129f6946 1042EXPORT_SYMBOL(IO_APIC_get_PCI_irq_vector);
1da177e4 1043
c0a282c2 1044#if defined(CONFIG_EISA) || defined(CONFIG_MCA)
1da177e4
LT
1045/*
1046 * EISA Edge/Level control register, ELCR
1047 */
1048static int EISA_ELCR(unsigned int irq)
1049{
99d093d1 1050 if (irq < NR_IRQS_LEGACY) {
1da177e4
LT
1051 unsigned int port = 0x4d0 + (irq >> 3);
1052 return (inb(port) >> (irq & 7)) & 1;
1053 }
1054 apic_printk(APIC_VERBOSE, KERN_INFO
1055 "Broken MPtable reports ISA irq %d\n", irq);
1056 return 0;
1057}
54168ed7 1058
c0a282c2 1059#endif
1da177e4 1060
6728801d
AS
1061/* ISA interrupts are always polarity zero edge triggered,
1062 * when listed as conforming in the MP table. */
1063
1064#define default_ISA_trigger(idx) (0)
1065#define default_ISA_polarity(idx) (0)
1066
1da177e4
LT
1067/* EISA interrupts are always polarity zero and can be edge or level
1068 * trigger depending on the ELCR value. If an interrupt is listed as
1069 * EISA conforming in the MP table, that means its trigger type must
1070 * be read in from the ELCR */
1071
c2c21745 1072#define default_EISA_trigger(idx) (EISA_ELCR(mp_irqs[idx].srcbusirq))
6728801d 1073#define default_EISA_polarity(idx) default_ISA_polarity(idx)
1da177e4
LT
1074
1075/* PCI interrupts are always polarity one level triggered,
1076 * when listed as conforming in the MP table. */
1077
1078#define default_PCI_trigger(idx) (1)
1079#define default_PCI_polarity(idx) (1)
1080
1081/* MCA interrupts are always polarity zero level triggered,
1082 * when listed as conforming in the MP table. */
1083
1084#define default_MCA_trigger(idx) (1)
6728801d 1085#define default_MCA_polarity(idx) default_ISA_polarity(idx)
1da177e4 1086
61fd47e0 1087static int MPBIOS_polarity(int idx)
1da177e4 1088{
c2c21745 1089 int bus = mp_irqs[idx].srcbus;
1da177e4
LT
1090 int polarity;
1091
1092 /*
1093 * Determine IRQ line polarity (high active or low active):
1094 */
c2c21745 1095 switch (mp_irqs[idx].irqflag & 3)
36062448 1096 {
54168ed7
IM
1097 case 0: /* conforms, ie. bus-type dependent polarity */
1098 if (test_bit(bus, mp_bus_not_pci))
1099 polarity = default_ISA_polarity(idx);
1100 else
1101 polarity = default_PCI_polarity(idx);
1102 break;
1103 case 1: /* high active */
1104 {
1105 polarity = 0;
1106 break;
1107 }
1108 case 2: /* reserved */
1109 {
1110 printk(KERN_WARNING "broken BIOS!!\n");
1111 polarity = 1;
1112 break;
1113 }
1114 case 3: /* low active */
1115 {
1116 polarity = 1;
1117 break;
1118 }
1119 default: /* invalid */
1120 {
1121 printk(KERN_WARNING "broken BIOS!!\n");
1122 polarity = 1;
1123 break;
1124 }
1da177e4
LT
1125 }
1126 return polarity;
1127}
1128
1129static int MPBIOS_trigger(int idx)
1130{
c2c21745 1131 int bus = mp_irqs[idx].srcbus;
1da177e4
LT
1132 int trigger;
1133
1134 /*
1135 * Determine IRQ trigger mode (edge or level sensitive):
1136 */
c2c21745 1137 switch ((mp_irqs[idx].irqflag>>2) & 3)
1da177e4 1138 {
54168ed7
IM
1139 case 0: /* conforms, ie. bus-type dependent */
1140 if (test_bit(bus, mp_bus_not_pci))
1141 trigger = default_ISA_trigger(idx);
1142 else
1143 trigger = default_PCI_trigger(idx);
c0a282c2 1144#if defined(CONFIG_EISA) || defined(CONFIG_MCA)
54168ed7
IM
1145 switch (mp_bus_id_to_type[bus]) {
1146 case MP_BUS_ISA: /* ISA pin */
1147 {
1148 /* set before the switch */
1149 break;
1150 }
1151 case MP_BUS_EISA: /* EISA pin */
1152 {
1153 trigger = default_EISA_trigger(idx);
1154 break;
1155 }
1156 case MP_BUS_PCI: /* PCI pin */
1157 {
1158 /* set before the switch */
1159 break;
1160 }
1161 case MP_BUS_MCA: /* MCA pin */
1162 {
1163 trigger = default_MCA_trigger(idx);
1164 break;
1165 }
1166 default:
1167 {
1168 printk(KERN_WARNING "broken BIOS!!\n");
1169 trigger = 1;
1170 break;
1171 }
1172 }
1173#endif
1da177e4 1174 break;
54168ed7 1175 case 1: /* edge */
1da177e4 1176 {
54168ed7 1177 trigger = 0;
1da177e4
LT
1178 break;
1179 }
54168ed7 1180 case 2: /* reserved */
1da177e4 1181 {
54168ed7
IM
1182 printk(KERN_WARNING "broken BIOS!!\n");
1183 trigger = 1;
1da177e4
LT
1184 break;
1185 }
54168ed7 1186 case 3: /* level */
1da177e4 1187 {
54168ed7 1188 trigger = 1;
1da177e4
LT
1189 break;
1190 }
54168ed7 1191 default: /* invalid */
1da177e4
LT
1192 {
1193 printk(KERN_WARNING "broken BIOS!!\n");
54168ed7 1194 trigger = 0;
1da177e4
LT
1195 break;
1196 }
1197 }
1198 return trigger;
1199}
1200
1201static inline int irq_polarity(int idx)
1202{
1203 return MPBIOS_polarity(idx);
1204}
1205
1206static inline int irq_trigger(int idx)
1207{
1208 return MPBIOS_trigger(idx);
1209}
1210
efa2559f 1211int (*ioapic_renumber_irq)(int ioapic, int irq);
1da177e4
LT
1212static int pin_2_irq(int idx, int apic, int pin)
1213{
1214 int irq, i;
c2c21745 1215 int bus = mp_irqs[idx].srcbus;
1da177e4
LT
1216
1217 /*
1218 * Debugging check, we are in big trouble if this message pops up!
1219 */
c2c21745 1220 if (mp_irqs[idx].dstirq != pin)
1da177e4
LT
1221 printk(KERN_ERR "broken BIOS or MPTABLE parser, ayiee!!\n");
1222
54168ed7 1223 if (test_bit(bus, mp_bus_not_pci)) {
c2c21745 1224 irq = mp_irqs[idx].srcbusirq;
54168ed7 1225 } else {
643befed
AS
1226 /*
1227 * PCI IRQs are mapped in order
1228 */
1229 i = irq = 0;
1230 while (i < apic)
1231 irq += nr_ioapic_registers[i++];
1232 irq += pin;
d6c88a50 1233 /*
54168ed7
IM
1234 * For MPS mode, so far only needed by ES7000 platform
1235 */
d6c88a50
TG
1236 if (ioapic_renumber_irq)
1237 irq = ioapic_renumber_irq(apic, irq);
1da177e4
LT
1238 }
1239
54168ed7 1240#ifdef CONFIG_X86_32
1da177e4
LT
1241 /*
1242 * PCI IRQ command line redirection. Yes, limits are hardcoded.
1243 */
1244 if ((pin >= 16) && (pin <= 23)) {
1245 if (pirq_entries[pin-16] != -1) {
1246 if (!pirq_entries[pin-16]) {
1247 apic_printk(APIC_VERBOSE, KERN_DEBUG
1248 "disabling PIRQ%d\n", pin-16);
1249 } else {
1250 irq = pirq_entries[pin-16];
1251 apic_printk(APIC_VERBOSE, KERN_DEBUG
1252 "using PIRQ%d -> IRQ %d\n",
1253 pin-16, irq);
1254 }
1255 }
1256 }
54168ed7
IM
1257#endif
1258
1da177e4
LT
1259 return irq;
1260}
1261
497c9a19
YL
1262void lock_vector_lock(void)
1263{
1264 /* Used to the online set of cpus does not change
1265 * during assign_irq_vector.
1266 */
1267 spin_lock(&vector_lock);
1268}
1da177e4 1269
497c9a19 1270void unlock_vector_lock(void)
1da177e4 1271{
497c9a19
YL
1272 spin_unlock(&vector_lock);
1273}
1da177e4 1274
e7986739
MT
1275static int
1276__assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
497c9a19 1277{
047c8fdb
YL
1278 /*
1279 * NOTE! The local APIC isn't very good at handling
1280 * multiple interrupts at the same interrupt level.
1281 * As the interrupt level is determined by taking the
1282 * vector number and shifting that right by 4, we
1283 * want to spread these out a bit so that they don't
1284 * all fall in the same interrupt level.
1285 *
1286 * Also, we've got to be careful not to trash gate
1287 * 0x80, because int 0x80 is hm, kind of importantish. ;)
1288 */
54168ed7
IM
1289 static int current_vector = FIRST_DEVICE_VECTOR, current_offset = 0;
1290 unsigned int old_vector;
22f65d31
MT
1291 int cpu, err;
1292 cpumask_var_t tmp_mask;
ace80ab7 1293
54168ed7
IM
1294 if ((cfg->move_in_progress) || cfg->move_cleanup_count)
1295 return -EBUSY;
0a1ad60d 1296
22f65d31
MT
1297 if (!alloc_cpumask_var(&tmp_mask, GFP_ATOMIC))
1298 return -ENOMEM;
ace80ab7 1299
54168ed7
IM
1300 old_vector = cfg->vector;
1301 if (old_vector) {
22f65d31
MT
1302 cpumask_and(tmp_mask, mask, cpu_online_mask);
1303 cpumask_and(tmp_mask, cfg->domain, tmp_mask);
1304 if (!cpumask_empty(tmp_mask)) {
1305 free_cpumask_var(tmp_mask);
54168ed7 1306 return 0;
22f65d31 1307 }
54168ed7 1308 }
497c9a19 1309
e7986739 1310 /* Only try and allocate irqs on cpus that are present */
22f65d31
MT
1311 err = -ENOSPC;
1312 for_each_cpu_and(cpu, mask, cpu_online_mask) {
54168ed7
IM
1313 int new_cpu;
1314 int vector, offset;
497c9a19 1315
e2d40b18 1316 apic->vector_allocation_domain(cpu, tmp_mask);
497c9a19 1317
54168ed7
IM
1318 vector = current_vector;
1319 offset = current_offset;
497c9a19 1320next:
54168ed7
IM
1321 vector += 8;
1322 if (vector >= first_system_vector) {
e7986739 1323 /* If out of vectors on large boxen, must share them. */
54168ed7
IM
1324 offset = (offset + 1) % 8;
1325 vector = FIRST_DEVICE_VECTOR + offset;
1326 }
1327 if (unlikely(current_vector == vector))
1328 continue;
b77b881f
YL
1329
1330 if (test_bit(vector, used_vectors))
54168ed7 1331 goto next;
b77b881f 1332
22f65d31 1333 for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask)
54168ed7
IM
1334 if (per_cpu(vector_irq, new_cpu)[vector] != -1)
1335 goto next;
1336 /* Found one! */
1337 current_vector = vector;
1338 current_offset = offset;
1339 if (old_vector) {
1340 cfg->move_in_progress = 1;
22f65d31 1341 cpumask_copy(cfg->old_domain, cfg->domain);
7a959cff 1342 }
22f65d31 1343 for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask)
54168ed7
IM
1344 per_cpu(vector_irq, new_cpu)[vector] = irq;
1345 cfg->vector = vector;
22f65d31
MT
1346 cpumask_copy(cfg->domain, tmp_mask);
1347 err = 0;
1348 break;
54168ed7 1349 }
22f65d31
MT
1350 free_cpumask_var(tmp_mask);
1351 return err;
497c9a19
YL
1352}
1353
e7986739
MT
1354static int
1355assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
497c9a19
YL
1356{
1357 int err;
ace80ab7 1358 unsigned long flags;
ace80ab7
EB
1359
1360 spin_lock_irqsave(&vector_lock, flags);
3145e941 1361 err = __assign_irq_vector(irq, cfg, mask);
26a3c49c 1362 spin_unlock_irqrestore(&vector_lock, flags);
497c9a19
YL
1363 return err;
1364}
1365
3145e941 1366static void __clear_irq_vector(int irq, struct irq_cfg *cfg)
497c9a19 1367{
497c9a19
YL
1368 int cpu, vector;
1369
497c9a19
YL
1370 BUG_ON(!cfg->vector);
1371
1372 vector = cfg->vector;
22f65d31 1373 for_each_cpu_and(cpu, cfg->domain, cpu_online_mask)
497c9a19
YL
1374 per_cpu(vector_irq, cpu)[vector] = -1;
1375
1376 cfg->vector = 0;
22f65d31 1377 cpumask_clear(cfg->domain);
0ca4b6b0
MW
1378
1379 if (likely(!cfg->move_in_progress))
1380 return;
22f65d31 1381 for_each_cpu_and(cpu, cfg->old_domain, cpu_online_mask) {
0ca4b6b0
MW
1382 for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS;
1383 vector++) {
1384 if (per_cpu(vector_irq, cpu)[vector] != irq)
1385 continue;
1386 per_cpu(vector_irq, cpu)[vector] = -1;
1387 break;
1388 }
1389 }
1390 cfg->move_in_progress = 0;
497c9a19
YL
1391}
1392
1393void __setup_vector_irq(int cpu)
1394{
1395 /* Initialize vector_irq on a new cpu */
1396 /* This function must be called with vector_lock held */
1397 int irq, vector;
1398 struct irq_cfg *cfg;
0b8f1efa 1399 struct irq_desc *desc;
497c9a19
YL
1400
1401 /* Mark the inuse vectors */
0b8f1efa 1402 for_each_irq_desc(irq, desc) {
0b8f1efa 1403 cfg = desc->chip_data;
22f65d31 1404 if (!cpumask_test_cpu(cpu, cfg->domain))
497c9a19
YL
1405 continue;
1406 vector = cfg->vector;
497c9a19
YL
1407 per_cpu(vector_irq, cpu)[vector] = irq;
1408 }
1409 /* Mark the free vectors */
1410 for (vector = 0; vector < NR_VECTORS; ++vector) {
1411 irq = per_cpu(vector_irq, cpu)[vector];
1412 if (irq < 0)
1413 continue;
1414
1415 cfg = irq_cfg(irq);
22f65d31 1416 if (!cpumask_test_cpu(cpu, cfg->domain))
497c9a19 1417 per_cpu(vector_irq, cpu)[vector] = -1;
54168ed7 1418 }
1da177e4 1419}
3fde6900 1420
f5b9ed7a 1421static struct irq_chip ioapic_chip;
54168ed7
IM
1422#ifdef CONFIG_INTR_REMAP
1423static struct irq_chip ir_ioapic_chip;
1424#endif
1da177e4 1425
54168ed7
IM
1426#define IOAPIC_AUTO -1
1427#define IOAPIC_EDGE 0
1428#define IOAPIC_LEVEL 1
1da177e4 1429
047c8fdb 1430#ifdef CONFIG_X86_32
1d025192
YL
1431static inline int IO_APIC_irq_trigger(int irq)
1432{
d6c88a50 1433 int apic, idx, pin;
1d025192 1434
d6c88a50
TG
1435 for (apic = 0; apic < nr_ioapics; apic++) {
1436 for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
1437 idx = find_irq_entry(apic, pin, mp_INT);
1438 if ((idx != -1) && (irq == pin_2_irq(idx, apic, pin)))
1439 return irq_trigger(idx);
1440 }
1441 }
1442 /*
54168ed7
IM
1443 * nonexistent IRQs are edge default
1444 */
d6c88a50 1445 return 0;
1d025192 1446}
047c8fdb
YL
1447#else
1448static inline int IO_APIC_irq_trigger(int irq)
1449{
54168ed7 1450 return 1;
047c8fdb
YL
1451}
1452#endif
1d025192 1453
3145e941 1454static void ioapic_register_intr(int irq, struct irq_desc *desc, unsigned long trigger)
1da177e4 1455{
199751d7 1456
6ebcc00e 1457 if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
047c8fdb 1458 trigger == IOAPIC_LEVEL)
08678b08 1459 desc->status |= IRQ_LEVEL;
047c8fdb
YL
1460 else
1461 desc->status &= ~IRQ_LEVEL;
1462
54168ed7
IM
1463#ifdef CONFIG_INTR_REMAP
1464 if (irq_remapped(irq)) {
1465 desc->status |= IRQ_MOVE_PCNTXT;
1466 if (trigger)
1467 set_irq_chip_and_handler_name(irq, &ir_ioapic_chip,
1468 handle_fasteoi_irq,
1469 "fasteoi");
1470 else
1471 set_irq_chip_and_handler_name(irq, &ir_ioapic_chip,
1472 handle_edge_irq, "edge");
1473 return;
1474 }
1475#endif
047c8fdb
YL
1476 if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
1477 trigger == IOAPIC_LEVEL)
a460e745 1478 set_irq_chip_and_handler_name(irq, &ioapic_chip,
54168ed7
IM
1479 handle_fasteoi_irq,
1480 "fasteoi");
047c8fdb 1481 else
a460e745 1482 set_irq_chip_and_handler_name(irq, &ioapic_chip,
54168ed7 1483 handle_edge_irq, "edge");
1da177e4
LT
1484}
1485
ca97ab90
JF
1486int setup_ioapic_entry(int apic_id, int irq,
1487 struct IO_APIC_route_entry *entry,
1488 unsigned int destination, int trigger,
0280f7c4 1489 int polarity, int vector, int pin)
1da177e4 1490{
497c9a19
YL
1491 /*
1492 * add it to the IO-APIC irq-routing table:
1493 */
1494 memset(entry,0,sizeof(*entry));
1495
54168ed7
IM
1496#ifdef CONFIG_INTR_REMAP
1497 if (intr_remapping_enabled) {
c8d46cf0 1498 struct intel_iommu *iommu = map_ioapic_to_ir(apic_id);
54168ed7
IM
1499 struct irte irte;
1500 struct IR_IO_APIC_route_entry *ir_entry =
1501 (struct IR_IO_APIC_route_entry *) entry;
1502 int index;
1503
1504 if (!iommu)
c8d46cf0 1505 panic("No mapping iommu for ioapic %d\n", apic_id);
54168ed7
IM
1506
1507 index = alloc_irte(iommu, irq, 1);
1508 if (index < 0)
c8d46cf0 1509 panic("Failed to allocate IRTE for ioapic %d\n", apic_id);
54168ed7
IM
1510
1511 memset(&irte, 0, sizeof(irte));
1512
1513 irte.present = 1;
9b5bc8dc 1514 irte.dst_mode = apic->irq_dest_mode;
0280f7c4
SS
1515 /*
1516 * Trigger mode in the IRTE will always be edge, and the
1517 * actual level or edge trigger will be setup in the IO-APIC
1518 * RTE. This will help simplify level triggered irq migration.
1519 * For more details, see the comments above explainig IO-APIC
1520 * irq migration in the presence of interrupt-remapping.
1521 */
1522 irte.trigger_mode = 0;
9b5bc8dc 1523 irte.dlvry_mode = apic->irq_delivery_mode;
54168ed7
IM
1524 irte.vector = vector;
1525 irte.dest_id = IRTE_DEST(destination);
1526
1527 modify_irte(irq, &irte);
1528
1529 ir_entry->index2 = (index >> 15) & 0x1;
1530 ir_entry->zero = 0;
1531 ir_entry->format = 1;
1532 ir_entry->index = (index & 0x7fff);
0280f7c4
SS
1533 /*
1534 * IO-APIC RTE will be configured with virtual vector.
1535 * irq handler will do the explicit EOI to the io-apic.
1536 */
1537 ir_entry->vector = pin;
54168ed7
IM
1538 } else
1539#endif
1540 {
9b5bc8dc
IM
1541 entry->delivery_mode = apic->irq_delivery_mode;
1542 entry->dest_mode = apic->irq_dest_mode;
54168ed7 1543 entry->dest = destination;
0280f7c4 1544 entry->vector = vector;
54168ed7 1545 }
497c9a19 1546
54168ed7 1547 entry->mask = 0; /* enable IRQ */
497c9a19
YL
1548 entry->trigger = trigger;
1549 entry->polarity = polarity;
497c9a19
YL
1550
1551 /* Mask level triggered irqs.
1552 * Use IRQ_DELAYED_DISABLE for edge triggered irqs.
1553 */
1554 if (trigger)
1555 entry->mask = 1;
497c9a19
YL
1556 return 0;
1557}
1558
c8d46cf0 1559static void setup_IO_APIC_irq(int apic_id, int pin, unsigned int irq, struct irq_desc *desc,
54168ed7 1560 int trigger, int polarity)
497c9a19
YL
1561{
1562 struct irq_cfg *cfg;
1da177e4 1563 struct IO_APIC_route_entry entry;
22f65d31 1564 unsigned int dest;
497c9a19
YL
1565
1566 if (!IO_APIC_IRQ(irq))
1567 return;
1568
3145e941 1569 cfg = desc->chip_data;
497c9a19 1570
fe402e1f 1571 if (assign_irq_vector(irq, cfg, apic->target_cpus()))
497c9a19
YL
1572 return;
1573
debccb3e 1574 dest = apic->cpu_mask_to_apicid_and(cfg->domain, apic->target_cpus());
497c9a19
YL
1575
1576 apic_printk(APIC_VERBOSE,KERN_DEBUG
1577 "IOAPIC[%d]: Set routing entry (%d-%d -> 0x%x -> "
1578 "IRQ %d Mode:%i Active:%i)\n",
c8d46cf0 1579 apic_id, mp_ioapics[apic_id].apicid, pin, cfg->vector,
497c9a19
YL
1580 irq, trigger, polarity);
1581
1582
c8d46cf0 1583 if (setup_ioapic_entry(mp_ioapics[apic_id].apicid, irq, &entry,
0280f7c4 1584 dest, trigger, polarity, cfg->vector, pin)) {
497c9a19 1585 printk("Failed to setup ioapic entry for ioapic %d, pin %d\n",
c8d46cf0 1586 mp_ioapics[apic_id].apicid, pin);
3145e941 1587 __clear_irq_vector(irq, cfg);
497c9a19
YL
1588 return;
1589 }
1590
3145e941 1591 ioapic_register_intr(irq, desc, trigger);
99d093d1 1592 if (irq < NR_IRQS_LEGACY)
497c9a19
YL
1593 disable_8259A_irq(irq);
1594
c8d46cf0 1595 ioapic_write_entry(apic_id, pin, entry);
497c9a19
YL
1596}
1597
1598static void __init setup_IO_APIC_irqs(void)
1599{
c8d46cf0 1600 int apic_id, pin, idx, irq;
3c2cbd24 1601 int notcon = 0;
0b8f1efa 1602 struct irq_desc *desc;
3145e941 1603 struct irq_cfg *cfg;
0b8f1efa 1604 int cpu = boot_cpu_id;
1da177e4
LT
1605
1606 apic_printk(APIC_VERBOSE, KERN_DEBUG "init IO_APIC IRQs\n");
1607
c8d46cf0
IM
1608 for (apic_id = 0; apic_id < nr_ioapics; apic_id++) {
1609 for (pin = 0; pin < nr_ioapic_registers[apic_id]; pin++) {
20d225b9 1610
c8d46cf0 1611 idx = find_irq_entry(apic_id, pin, mp_INT);
3c2cbd24 1612 if (idx == -1) {
2a554fb1 1613 if (!notcon) {
3c2cbd24 1614 notcon = 1;
2a554fb1
CG
1615 apic_printk(APIC_VERBOSE,
1616 KERN_DEBUG " %d-%d",
c8d46cf0 1617 mp_ioapics[apic_id].apicid, pin);
2a554fb1
CG
1618 } else
1619 apic_printk(APIC_VERBOSE, " %d-%d",
c8d46cf0 1620 mp_ioapics[apic_id].apicid, pin);
3c2cbd24
CG
1621 continue;
1622 }
56ffa1a0
CG
1623 if (notcon) {
1624 apic_printk(APIC_VERBOSE,
1625 " (apicid-pin) not connected\n");
1626 notcon = 0;
1627 }
3c2cbd24 1628
c8d46cf0 1629 irq = pin_2_irq(idx, apic_id, pin);
33a201fa
IM
1630
1631 /*
1632 * Skip the timer IRQ if there's a quirk handler
1633 * installed and if it returns 1:
1634 */
1635 if (apic->multi_timer_check &&
1636 apic->multi_timer_check(apic_id, irq))
3c2cbd24 1637 continue;
33a201fa 1638
0b8f1efa
YL
1639 desc = irq_to_desc_alloc_cpu(irq, cpu);
1640 if (!desc) {
1641 printk(KERN_INFO "can not get irq_desc for %d\n", irq);
1642 continue;
1643 }
3145e941 1644 cfg = desc->chip_data;
c8d46cf0 1645 add_pin_to_irq_cpu(cfg, cpu, apic_id, pin);
36062448 1646
c8d46cf0 1647 setup_IO_APIC_irq(apic_id, pin, irq, desc,
3c2cbd24
CG
1648 irq_trigger(idx), irq_polarity(idx));
1649 }
1da177e4
LT
1650 }
1651
3c2cbd24
CG
1652 if (notcon)
1653 apic_printk(APIC_VERBOSE,
2a554fb1 1654 " (apicid-pin) not connected\n");
1da177e4
LT
1655}
1656
1657/*
f7633ce5 1658 * Set up the timer pin, possibly with the 8259A-master behind.
1da177e4 1659 */
c8d46cf0 1660static void __init setup_timer_IRQ0_pin(unsigned int apic_id, unsigned int pin,
f7633ce5 1661 int vector)
1da177e4
LT
1662{
1663 struct IO_APIC_route_entry entry;
1da177e4 1664
54168ed7
IM
1665#ifdef CONFIG_INTR_REMAP
1666 if (intr_remapping_enabled)
1667 return;
1668#endif
1669
36062448 1670 memset(&entry, 0, sizeof(entry));
1da177e4
LT
1671
1672 /*
1673 * We use logical delivery to get the timer IRQ
1674 * to the first CPU.
1675 */
9b5bc8dc 1676 entry.dest_mode = apic->irq_dest_mode;
f72dccac 1677 entry.mask = 0; /* don't mask IRQ for edge */
debccb3e 1678 entry.dest = apic->cpu_mask_to_apicid(apic->target_cpus());
9b5bc8dc 1679 entry.delivery_mode = apic->irq_delivery_mode;
1da177e4
LT
1680 entry.polarity = 0;
1681 entry.trigger = 0;
1682 entry.vector = vector;
1683
1684 /*
1685 * The timer IRQ doesn't have to know that behind the
f7633ce5 1686 * scene we may have a 8259A-master in AEOI mode ...
1da177e4 1687 */
54168ed7 1688 set_irq_chip_and_handler_name(0, &ioapic_chip, handle_edge_irq, "edge");
1da177e4
LT
1689
1690 /*
1691 * Add it to the IO-APIC irq-routing table:
1692 */
c8d46cf0 1693 ioapic_write_entry(apic_id, pin, entry);
1da177e4
LT
1694}
1695
32f71aff
MR
1696
1697__apicdebuginit(void) print_IO_APIC(void)
1da177e4
LT
1698{
1699 int apic, i;
1700 union IO_APIC_reg_00 reg_00;
1701 union IO_APIC_reg_01 reg_01;
1702 union IO_APIC_reg_02 reg_02;
1703 union IO_APIC_reg_03 reg_03;
1704 unsigned long flags;
0f978f45 1705 struct irq_cfg *cfg;
0b8f1efa 1706 struct irq_desc *desc;
8f09cd20 1707 unsigned int irq;
1da177e4
LT
1708
1709 if (apic_verbosity == APIC_QUIET)
1710 return;
1711
36062448 1712 printk(KERN_DEBUG "number of MP IRQ sources: %d.\n", mp_irq_entries);
1da177e4
LT
1713 for (i = 0; i < nr_ioapics; i++)
1714 printk(KERN_DEBUG "number of IO-APIC #%d registers: %d.\n",
b5ba7e6d 1715 mp_ioapics[i].apicid, nr_ioapic_registers[i]);
1da177e4
LT
1716
1717 /*
1718 * We are a bit conservative about what we expect. We have to
1719 * know about every hardware change ASAP.
1720 */
1721 printk(KERN_INFO "testing the IO APIC.......................\n");
1722
1723 for (apic = 0; apic < nr_ioapics; apic++) {
1724
1725 spin_lock_irqsave(&ioapic_lock, flags);
1726 reg_00.raw = io_apic_read(apic, 0);
1727 reg_01.raw = io_apic_read(apic, 1);
1728 if (reg_01.bits.version >= 0x10)
1729 reg_02.raw = io_apic_read(apic, 2);
d6c88a50
TG
1730 if (reg_01.bits.version >= 0x20)
1731 reg_03.raw = io_apic_read(apic, 3);
1da177e4
LT
1732 spin_unlock_irqrestore(&ioapic_lock, flags);
1733
54168ed7 1734 printk("\n");
b5ba7e6d 1735 printk(KERN_DEBUG "IO APIC #%d......\n", mp_ioapics[apic].apicid);
1da177e4
LT
1736 printk(KERN_DEBUG ".... register #00: %08X\n", reg_00.raw);
1737 printk(KERN_DEBUG "....... : physical APIC id: %02X\n", reg_00.bits.ID);
1738 printk(KERN_DEBUG "....... : Delivery Type: %X\n", reg_00.bits.delivery_type);
1739 printk(KERN_DEBUG "....... : LTS : %X\n", reg_00.bits.LTS);
1da177e4 1740
54168ed7 1741 printk(KERN_DEBUG ".... register #01: %08X\n", *(int *)&reg_01);
1da177e4 1742 printk(KERN_DEBUG "....... : max redirection entries: %04X\n", reg_01.bits.entries);
1da177e4
LT
1743
1744 printk(KERN_DEBUG "....... : PRQ implemented: %X\n", reg_01.bits.PRQ);
1745 printk(KERN_DEBUG "....... : IO APIC version: %04X\n", reg_01.bits.version);
1da177e4
LT
1746
1747 /*
1748 * Some Intel chipsets with IO APIC VERSION of 0x1? don't have reg_02,
1749 * but the value of reg_02 is read as the previous read register
1750 * value, so ignore it if reg_02 == reg_01.
1751 */
1752 if (reg_01.bits.version >= 0x10 && reg_02.raw != reg_01.raw) {
1753 printk(KERN_DEBUG ".... register #02: %08X\n", reg_02.raw);
1754 printk(KERN_DEBUG "....... : arbitration: %02X\n", reg_02.bits.arbitration);
1da177e4
LT
1755 }
1756
1757 /*
1758 * Some Intel chipsets with IO APIC VERSION of 0x2? don't have reg_02
1759 * or reg_03, but the value of reg_0[23] is read as the previous read
1760 * register value, so ignore it if reg_03 == reg_0[12].
1761 */
1762 if (reg_01.bits.version >= 0x20 && reg_03.raw != reg_02.raw &&
1763 reg_03.raw != reg_01.raw) {
1764 printk(KERN_DEBUG ".... register #03: %08X\n", reg_03.raw);
1765 printk(KERN_DEBUG "....... : Boot DT : %X\n", reg_03.bits.boot_DT);
1da177e4
LT
1766 }
1767
1768 printk(KERN_DEBUG ".... IRQ redirection table:\n");
1769
d83e94ac
YL
1770 printk(KERN_DEBUG " NR Dst Mask Trig IRR Pol"
1771 " Stat Dmod Deli Vect: \n");
1da177e4
LT
1772
1773 for (i = 0; i <= reg_01.bits.entries; i++) {
1774 struct IO_APIC_route_entry entry;
1775
cf4c6a2f 1776 entry = ioapic_read_entry(apic, i);
1da177e4 1777
54168ed7
IM
1778 printk(KERN_DEBUG " %02x %03X ",
1779 i,
1780 entry.dest
1781 );
1da177e4
LT
1782
1783 printk("%1d %1d %1d %1d %1d %1d %1d %02X\n",
1784 entry.mask,
1785 entry.trigger,
1786 entry.irr,
1787 entry.polarity,
1788 entry.delivery_status,
1789 entry.dest_mode,
1790 entry.delivery_mode,
1791 entry.vector
1792 );
1793 }
1794 }
1da177e4 1795 printk(KERN_DEBUG "IRQ to pin mappings:\n");
0b8f1efa
YL
1796 for_each_irq_desc(irq, desc) {
1797 struct irq_pin_list *entry;
1798
0b8f1efa
YL
1799 cfg = desc->chip_data;
1800 entry = cfg->irq_2_pin;
0f978f45 1801 if (!entry)
1da177e4 1802 continue;
8f09cd20 1803 printk(KERN_DEBUG "IRQ%d ", irq);
1da177e4
LT
1804 for (;;) {
1805 printk("-> %d:%d", entry->apic, entry->pin);
1806 if (!entry->next)
1807 break;
0f978f45 1808 entry = entry->next;
1da177e4
LT
1809 }
1810 printk("\n");
1811 }
1812
1813 printk(KERN_INFO ".................................... done.\n");
1814
1815 return;
1816}
1817
32f71aff 1818__apicdebuginit(void) print_APIC_bitfield(int base)
1da177e4
LT
1819{
1820 unsigned int v;
1821 int i, j;
1822
1823 if (apic_verbosity == APIC_QUIET)
1824 return;
1825
1826 printk(KERN_DEBUG "0123456789abcdef0123456789abcdef\n" KERN_DEBUG);
1827 for (i = 0; i < 8; i++) {
1828 v = apic_read(base + i*0x10);
1829 for (j = 0; j < 32; j++) {
1830 if (v & (1<<j))
1831 printk("1");
1832 else
1833 printk("0");
1834 }
1835 printk("\n");
1836 }
1837}
1838
32f71aff 1839__apicdebuginit(void) print_local_APIC(void *dummy)
1da177e4
LT
1840{
1841 unsigned int v, ver, maxlvt;
7ab6af7a 1842 u64 icr;
1da177e4
LT
1843
1844 if (apic_verbosity == APIC_QUIET)
1845 return;
1846
1847 printk("\n" KERN_DEBUG "printing local APIC contents on CPU#%d/%d:\n",
1848 smp_processor_id(), hard_smp_processor_id());
66823114 1849 v = apic_read(APIC_ID);
54168ed7 1850 printk(KERN_INFO "... APIC ID: %08x (%01x)\n", v, read_apic_id());
1da177e4
LT
1851 v = apic_read(APIC_LVR);
1852 printk(KERN_INFO "... APIC VERSION: %08x\n", v);
1853 ver = GET_APIC_VERSION(v);
e05d723f 1854 maxlvt = lapic_get_maxlvt();
1da177e4
LT
1855
1856 v = apic_read(APIC_TASKPRI);
1857 printk(KERN_DEBUG "... APIC TASKPRI: %08x (%02x)\n", v, v & APIC_TPRI_MASK);
1858
54168ed7 1859 if (APIC_INTEGRATED(ver)) { /* !82489DX */
a11b5abe
YL
1860 if (!APIC_XAPIC(ver)) {
1861 v = apic_read(APIC_ARBPRI);
1862 printk(KERN_DEBUG "... APIC ARBPRI: %08x (%02x)\n", v,
1863 v & APIC_ARBPRI_MASK);
1864 }
1da177e4
LT
1865 v = apic_read(APIC_PROCPRI);
1866 printk(KERN_DEBUG "... APIC PROCPRI: %08x\n", v);
1867 }
1868
a11b5abe
YL
1869 /*
1870 * Remote read supported only in the 82489DX and local APIC for
1871 * Pentium processors.
1872 */
1873 if (!APIC_INTEGRATED(ver) || maxlvt == 3) {
1874 v = apic_read(APIC_RRR);
1875 printk(KERN_DEBUG "... APIC RRR: %08x\n", v);
1876 }
1877
1da177e4
LT
1878 v = apic_read(APIC_LDR);
1879 printk(KERN_DEBUG "... APIC LDR: %08x\n", v);
a11b5abe
YL
1880 if (!x2apic_enabled()) {
1881 v = apic_read(APIC_DFR);
1882 printk(KERN_DEBUG "... APIC DFR: %08x\n", v);
1883 }
1da177e4
LT
1884 v = apic_read(APIC_SPIV);
1885 printk(KERN_DEBUG "... APIC SPIV: %08x\n", v);
1886
1887 printk(KERN_DEBUG "... APIC ISR field:\n");
1888 print_APIC_bitfield(APIC_ISR);
1889 printk(KERN_DEBUG "... APIC TMR field:\n");
1890 print_APIC_bitfield(APIC_TMR);
1891 printk(KERN_DEBUG "... APIC IRR field:\n");
1892 print_APIC_bitfield(APIC_IRR);
1893
54168ed7
IM
1894 if (APIC_INTEGRATED(ver)) { /* !82489DX */
1895 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
1da177e4 1896 apic_write(APIC_ESR, 0);
54168ed7 1897
1da177e4
LT
1898 v = apic_read(APIC_ESR);
1899 printk(KERN_DEBUG "... APIC ESR: %08x\n", v);
1900 }
1901
7ab6af7a 1902 icr = apic_icr_read();
0c425cec
IM
1903 printk(KERN_DEBUG "... APIC ICR: %08x\n", (u32)icr);
1904 printk(KERN_DEBUG "... APIC ICR2: %08x\n", (u32)(icr >> 32));
1da177e4
LT
1905
1906 v = apic_read(APIC_LVTT);
1907 printk(KERN_DEBUG "... APIC LVTT: %08x\n", v);
1908
1909 if (maxlvt > 3) { /* PC is LVT#4. */
1910 v = apic_read(APIC_LVTPC);
1911 printk(KERN_DEBUG "... APIC LVTPC: %08x\n", v);
1912 }
1913 v = apic_read(APIC_LVT0);
1914 printk(KERN_DEBUG "... APIC LVT0: %08x\n", v);
1915 v = apic_read(APIC_LVT1);
1916 printk(KERN_DEBUG "... APIC LVT1: %08x\n", v);
1917
1918 if (maxlvt > 2) { /* ERR is LVT#3. */
1919 v = apic_read(APIC_LVTERR);
1920 printk(KERN_DEBUG "... APIC LVTERR: %08x\n", v);
1921 }
1922
1923 v = apic_read(APIC_TMICT);
1924 printk(KERN_DEBUG "... APIC TMICT: %08x\n", v);
1925 v = apic_read(APIC_TMCCT);
1926 printk(KERN_DEBUG "... APIC TMCCT: %08x\n", v);
1927 v = apic_read(APIC_TDCR);
1928 printk(KERN_DEBUG "... APIC TDCR: %08x\n", v);
1929 printk("\n");
1930}
1931
32f71aff 1932__apicdebuginit(void) print_all_local_APICs(void)
1da177e4 1933{
ffd5aae7
YL
1934 int cpu;
1935
1936 preempt_disable();
1937 for_each_online_cpu(cpu)
1938 smp_call_function_single(cpu, print_local_APIC, NULL, 1);
1939 preempt_enable();
1da177e4
LT
1940}
1941
32f71aff 1942__apicdebuginit(void) print_PIC(void)
1da177e4 1943{
1da177e4
LT
1944 unsigned int v;
1945 unsigned long flags;
1946
1947 if (apic_verbosity == APIC_QUIET)
1948 return;
1949
1950 printk(KERN_DEBUG "\nprinting PIC contents\n");
1951
1952 spin_lock_irqsave(&i8259A_lock, flags);
1953
1954 v = inb(0xa1) << 8 | inb(0x21);
1955 printk(KERN_DEBUG "... PIC IMR: %04x\n", v);
1956
1957 v = inb(0xa0) << 8 | inb(0x20);
1958 printk(KERN_DEBUG "... PIC IRR: %04x\n", v);
1959
54168ed7
IM
1960 outb(0x0b,0xa0);
1961 outb(0x0b,0x20);
1da177e4 1962 v = inb(0xa0) << 8 | inb(0x20);
54168ed7
IM
1963 outb(0x0a,0xa0);
1964 outb(0x0a,0x20);
1da177e4
LT
1965
1966 spin_unlock_irqrestore(&i8259A_lock, flags);
1967
1968 printk(KERN_DEBUG "... PIC ISR: %04x\n", v);
1969
1970 v = inb(0x4d1) << 8 | inb(0x4d0);
1971 printk(KERN_DEBUG "... PIC ELCR: %04x\n", v);
1972}
1973
32f71aff
MR
1974__apicdebuginit(int) print_all_ICs(void)
1975{
1976 print_PIC();
1977 print_all_local_APICs();
1978 print_IO_APIC();
1979
1980 return 0;
1981}
1982
1983fs_initcall(print_all_ICs);
1984
1da177e4 1985
efa2559f
YL
1986/* Where if anywhere is the i8259 connect in external int mode */
1987static struct { int pin, apic; } ioapic_i8259 = { -1, -1 };
1988
54168ed7 1989void __init enable_IO_APIC(void)
1da177e4
LT
1990{
1991 union IO_APIC_reg_01 reg_01;
fcfd636a 1992 int i8259_apic, i8259_pin;
54168ed7 1993 int apic;
1da177e4
LT
1994 unsigned long flags;
1995
1da177e4
LT
1996 /*
1997 * The number of IO-APIC IRQ registers (== #pins):
1998 */
fcfd636a 1999 for (apic = 0; apic < nr_ioapics; apic++) {
1da177e4 2000 spin_lock_irqsave(&ioapic_lock, flags);
fcfd636a 2001 reg_01.raw = io_apic_read(apic, 1);
1da177e4 2002 spin_unlock_irqrestore(&ioapic_lock, flags);
fcfd636a
EB
2003 nr_ioapic_registers[apic] = reg_01.bits.entries+1;
2004 }
54168ed7 2005 for(apic = 0; apic < nr_ioapics; apic++) {
fcfd636a
EB
2006 int pin;
2007 /* See if any of the pins is in ExtINT mode */
1008fddc 2008 for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
fcfd636a 2009 struct IO_APIC_route_entry entry;
cf4c6a2f 2010 entry = ioapic_read_entry(apic, pin);
fcfd636a 2011
fcfd636a
EB
2012 /* If the interrupt line is enabled and in ExtInt mode
2013 * I have found the pin where the i8259 is connected.
2014 */
2015 if ((entry.mask == 0) && (entry.delivery_mode == dest_ExtINT)) {
2016 ioapic_i8259.apic = apic;
2017 ioapic_i8259.pin = pin;
2018 goto found_i8259;
2019 }
2020 }
2021 }
2022 found_i8259:
2023 /* Look to see what if the MP table has reported the ExtINT */
2024 /* If we could not find the appropriate pin by looking at the ioapic
2025 * the i8259 probably is not connected the ioapic but give the
2026 * mptable a chance anyway.
2027 */
2028 i8259_pin = find_isa_irq_pin(0, mp_ExtINT);
2029 i8259_apic = find_isa_irq_apic(0, mp_ExtINT);
2030 /* Trust the MP table if nothing is setup in the hardware */
2031 if ((ioapic_i8259.pin == -1) && (i8259_pin >= 0)) {
2032 printk(KERN_WARNING "ExtINT not setup in hardware but reported by MP table\n");
2033 ioapic_i8259.pin = i8259_pin;
2034 ioapic_i8259.apic = i8259_apic;
2035 }
2036 /* Complain if the MP table and the hardware disagree */
2037 if (((ioapic_i8259.apic != i8259_apic) || (ioapic_i8259.pin != i8259_pin)) &&
2038 (i8259_pin >= 0) && (ioapic_i8259.pin >= 0))
2039 {
2040 printk(KERN_WARNING "ExtINT in hardware and MP table differ\n");
1da177e4
LT
2041 }
2042
2043 /*
2044 * Do not trust the IO-APIC being empty at bootup
2045 */
2046 clear_IO_APIC();
2047}
2048
2049/*
2050 * Not an __init, needed by the reboot code
2051 */
2052void disable_IO_APIC(void)
2053{
2054 /*
2055 * Clear the IO-APIC before rebooting:
2056 */
2057 clear_IO_APIC();
2058
650927ef 2059 /*
0b968d23 2060 * If the i8259 is routed through an IOAPIC
650927ef 2061 * Put that IOAPIC in virtual wire mode
0b968d23 2062 * so legacy interrupts can be delivered.
7c6d9f97
SS
2063 *
2064 * With interrupt-remapping, for now we will use virtual wire A mode,
2065 * as virtual wire B is little complex (need to configure both
2066 * IOAPIC RTE aswell as interrupt-remapping table entry).
2067 * As this gets called during crash dump, keep this simple for now.
650927ef 2068 */
7c6d9f97 2069 if (ioapic_i8259.pin != -1 && !intr_remapping_enabled) {
650927ef 2070 struct IO_APIC_route_entry entry;
650927ef
EB
2071
2072 memset(&entry, 0, sizeof(entry));
2073 entry.mask = 0; /* Enabled */
2074 entry.trigger = 0; /* Edge */
2075 entry.irr = 0;
2076 entry.polarity = 0; /* High */
2077 entry.delivery_status = 0;
2078 entry.dest_mode = 0; /* Physical */
fcfd636a 2079 entry.delivery_mode = dest_ExtINT; /* ExtInt */
650927ef 2080 entry.vector = 0;
54168ed7 2081 entry.dest = read_apic_id();
650927ef
EB
2082
2083 /*
2084 * Add it to the IO-APIC irq-routing table:
2085 */
cf4c6a2f 2086 ioapic_write_entry(ioapic_i8259.apic, ioapic_i8259.pin, entry);
650927ef 2087 }
54168ed7 2088
7c6d9f97
SS
2089 /*
2090 * Use virtual wire A mode when interrupt remapping is enabled.
2091 */
2092 disconnect_bsp_APIC(!intr_remapping_enabled && ioapic_i8259.pin != -1);
1da177e4
LT
2093}
2094
54168ed7 2095#ifdef CONFIG_X86_32
1da177e4
LT
2096/*
2097 * function to set the IO-APIC physical IDs based on the
2098 * values stored in the MPC table.
2099 *
2100 * by Matt Domsch <Matt_Domsch@dell.com> Tue Dec 21 12:25:05 CST 1999
2101 */
2102
1da177e4
LT
2103static void __init setup_ioapic_ids_from_mpc(void)
2104{
2105 union IO_APIC_reg_00 reg_00;
2106 physid_mask_t phys_id_present_map;
c8d46cf0 2107 int apic_id;
1da177e4
LT
2108 int i;
2109 unsigned char old_id;
2110 unsigned long flags;
2111
a4dbc34d 2112 if (x86_quirks->setup_ioapic_ids && x86_quirks->setup_ioapic_ids())
d49c4288 2113 return;
d49c4288 2114
ca05fea6
NP
2115 /*
2116 * Don't check I/O APIC IDs for xAPIC systems. They have
2117 * no meaning without the serial APIC bus.
2118 */
7c5c1e42
SL
2119 if (!(boot_cpu_data.x86_vendor == X86_VENDOR_INTEL)
2120 || APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
ca05fea6 2121 return;
1da177e4
LT
2122 /*
2123 * This is broken; anything with a real cpu count has to
2124 * circumvent this idiocy regardless.
2125 */
d190cb87 2126 phys_id_present_map = apic->ioapic_phys_id_map(phys_cpu_present_map);
1da177e4
LT
2127
2128 /*
2129 * Set the IOAPIC ID to the value stored in the MPC table.
2130 */
c8d46cf0 2131 for (apic_id = 0; apic_id < nr_ioapics; apic_id++) {
1da177e4
LT
2132
2133 /* Read the register 0 value */
2134 spin_lock_irqsave(&ioapic_lock, flags);
c8d46cf0 2135 reg_00.raw = io_apic_read(apic_id, 0);
1da177e4 2136 spin_unlock_irqrestore(&ioapic_lock, flags);
36062448 2137
c8d46cf0 2138 old_id = mp_ioapics[apic_id].apicid;
1da177e4 2139
c8d46cf0 2140 if (mp_ioapics[apic_id].apicid >= get_physical_broadcast()) {
1da177e4 2141 printk(KERN_ERR "BIOS bug, IO-APIC#%d ID is %d in the MPC table!...\n",
c8d46cf0 2142 apic_id, mp_ioapics[apic_id].apicid);
1da177e4
LT
2143 printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
2144 reg_00.bits.ID);
c8d46cf0 2145 mp_ioapics[apic_id].apicid = reg_00.bits.ID;
1da177e4
LT
2146 }
2147
1da177e4
LT
2148 /*
2149 * Sanity check, is the ID really free? Every APIC in a
2150 * system must have a unique ID or we get lots of nice
2151 * 'stuck on smp_invalidate_needed IPI wait' messages.
2152 */
d1d7cae8 2153 if (apic->check_apicid_used(phys_id_present_map,
c8d46cf0 2154 mp_ioapics[apic_id].apicid)) {
1da177e4 2155 printk(KERN_ERR "BIOS bug, IO-APIC#%d ID %d is already used!...\n",
c8d46cf0 2156 apic_id, mp_ioapics[apic_id].apicid);
1da177e4
LT
2157 for (i = 0; i < get_physical_broadcast(); i++)
2158 if (!physid_isset(i, phys_id_present_map))
2159 break;
2160 if (i >= get_physical_broadcast())
2161 panic("Max APIC ID exceeded!\n");
2162 printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
2163 i);
2164 physid_set(i, phys_id_present_map);
c8d46cf0 2165 mp_ioapics[apic_id].apicid = i;
1da177e4
LT
2166 } else {
2167 physid_mask_t tmp;
8058714a 2168 tmp = apic->apicid_to_cpu_present(mp_ioapics[apic_id].apicid);
1da177e4
LT
2169 apic_printk(APIC_VERBOSE, "Setting %d in the "
2170 "phys_id_present_map\n",
c8d46cf0 2171 mp_ioapics[apic_id].apicid);
1da177e4
LT
2172 physids_or(phys_id_present_map, phys_id_present_map, tmp);
2173 }
2174
2175
2176 /*
2177 * We need to adjust the IRQ routing table
2178 * if the ID changed.
2179 */
c8d46cf0 2180 if (old_id != mp_ioapics[apic_id].apicid)
1da177e4 2181 for (i = 0; i < mp_irq_entries; i++)
c2c21745
JSR
2182 if (mp_irqs[i].dstapic == old_id)
2183 mp_irqs[i].dstapic
c8d46cf0 2184 = mp_ioapics[apic_id].apicid;
1da177e4
LT
2185
2186 /*
2187 * Read the right value from the MPC table and
2188 * write it into the ID register.
36062448 2189 */
1da177e4
LT
2190 apic_printk(APIC_VERBOSE, KERN_INFO
2191 "...changing IO-APIC physical APIC ID to %d ...",
c8d46cf0 2192 mp_ioapics[apic_id].apicid);
1da177e4 2193
c8d46cf0 2194 reg_00.bits.ID = mp_ioapics[apic_id].apicid;
1da177e4 2195 spin_lock_irqsave(&ioapic_lock, flags);
c8d46cf0 2196 io_apic_write(apic_id, 0, reg_00.raw);
a2d332fa 2197 spin_unlock_irqrestore(&ioapic_lock, flags);
1da177e4
LT
2198
2199 /*
2200 * Sanity check
2201 */
2202 spin_lock_irqsave(&ioapic_lock, flags);
c8d46cf0 2203 reg_00.raw = io_apic_read(apic_id, 0);
1da177e4 2204 spin_unlock_irqrestore(&ioapic_lock, flags);
c8d46cf0 2205 if (reg_00.bits.ID != mp_ioapics[apic_id].apicid)
1da177e4
LT
2206 printk("could not set ID!\n");
2207 else
2208 apic_printk(APIC_VERBOSE, " ok.\n");
2209 }
2210}
54168ed7 2211#endif
1da177e4 2212
7ce0bcfd 2213int no_timer_check __initdata;
8542b200
ZA
2214
2215static int __init notimercheck(char *s)
2216{
2217 no_timer_check = 1;
2218 return 1;
2219}
2220__setup("no_timer_check", notimercheck);
2221
1da177e4
LT
2222/*
2223 * There is a nasty bug in some older SMP boards, their mptable lies
2224 * about the timer IRQ. We do the following to work around the situation:
2225 *
2226 * - timer IRQ defaults to IO-APIC IRQ
2227 * - if this function detects that timer IRQs are defunct, then we fall
2228 * back to ISA timer IRQs
2229 */
f0a7a5c9 2230static int __init timer_irq_works(void)
1da177e4
LT
2231{
2232 unsigned long t1 = jiffies;
4aae0702 2233 unsigned long flags;
1da177e4 2234
8542b200
ZA
2235 if (no_timer_check)
2236 return 1;
2237
4aae0702 2238 local_save_flags(flags);
1da177e4
LT
2239 local_irq_enable();
2240 /* Let ten ticks pass... */
2241 mdelay((10 * 1000) / HZ);
4aae0702 2242 local_irq_restore(flags);
1da177e4
LT
2243
2244 /*
2245 * Expect a few ticks at least, to be sure some possible
2246 * glue logic does not lock up after one or two first
2247 * ticks in a non-ExtINT mode. Also the local APIC
2248 * might have cached one ExtINT interrupt. Finally, at
2249 * least one tick may be lost due to delays.
2250 */
54168ed7
IM
2251
2252 /* jiffies wrap? */
1d16b53e 2253 if (time_after(jiffies, t1 + 4))
1da177e4 2254 return 1;
1da177e4
LT
2255 return 0;
2256}
2257
2258/*
2259 * In the SMP+IOAPIC case it might happen that there are an unspecified
2260 * number of pending IRQ events unhandled. These cases are very rare,
2261 * so we 'resend' these IRQs via IPIs, to the same CPU. It's much
2262 * better to do it this way as thus we do not have to be aware of
2263 * 'pending' interrupts in the IRQ path, except at this point.
2264 */
2265/*
2266 * Edge triggered needs to resend any interrupt
2267 * that was delayed but this is now handled in the device
2268 * independent code.
2269 */
2270
2271/*
2272 * Starting up a edge-triggered IO-APIC interrupt is
2273 * nasty - we need to make sure that we get the edge.
2274 * If it is already asserted for some reason, we need
2275 * return 1 to indicate that is was pending.
2276 *
2277 * This is not complete - we should be able to fake
2278 * an edge even if it isn't on the 8259A...
2279 */
54168ed7 2280
f5b9ed7a 2281static unsigned int startup_ioapic_irq(unsigned int irq)
1da177e4
LT
2282{
2283 int was_pending = 0;
2284 unsigned long flags;
0b8f1efa 2285 struct irq_cfg *cfg;
1da177e4
LT
2286
2287 spin_lock_irqsave(&ioapic_lock, flags);
99d093d1 2288 if (irq < NR_IRQS_LEGACY) {
1da177e4
LT
2289 disable_8259A_irq(irq);
2290 if (i8259A_irq_pending(irq))
2291 was_pending = 1;
2292 }
0b8f1efa 2293 cfg = irq_cfg(irq);
3145e941 2294 __unmask_IO_APIC_irq(cfg);
1da177e4
LT
2295 spin_unlock_irqrestore(&ioapic_lock, flags);
2296
2297 return was_pending;
2298}
2299
54168ed7 2300#ifdef CONFIG_X86_64
ace80ab7 2301static int ioapic_retrigger_irq(unsigned int irq)
1da177e4 2302{
54168ed7
IM
2303
2304 struct irq_cfg *cfg = irq_cfg(irq);
2305 unsigned long flags;
2306
2307 spin_lock_irqsave(&vector_lock, flags);
dac5f412 2308 apic->send_IPI_mask(cpumask_of(cpumask_first(cfg->domain)), cfg->vector);
54168ed7 2309 spin_unlock_irqrestore(&vector_lock, flags);
c0ad90a3
IM
2310
2311 return 1;
2312}
54168ed7
IM
2313#else
2314static int ioapic_retrigger_irq(unsigned int irq)
497c9a19 2315{
dac5f412 2316 apic->send_IPI_self(irq_cfg(irq)->vector);
497c9a19 2317
d6c88a50 2318 return 1;
54168ed7
IM
2319}
2320#endif
497c9a19 2321
54168ed7
IM
2322/*
2323 * Level and edge triggered IO-APIC interrupts need different handling,
2324 * so we use two separate IRQ descriptors. Edge triggered IRQs can be
2325 * handled with the level-triggered descriptor, but that one has slightly
2326 * more overhead. Level-triggered interrupts cannot be handled with the
2327 * edge-triggered handler, without risking IRQ storms and other ugly
2328 * races.
2329 */
497c9a19 2330
54168ed7 2331#ifdef CONFIG_SMP
497c9a19 2332
54168ed7 2333#ifdef CONFIG_INTR_REMAP
497c9a19 2334
54168ed7
IM
2335/*
2336 * Migrate the IO-APIC irq in the presence of intr-remapping.
2337 *
0280f7c4
SS
2338 * For both level and edge triggered, irq migration is a simple atomic
2339 * update(of vector and cpu destination) of IRTE and flush the hardware cache.
54168ed7 2340 *
0280f7c4
SS
2341 * For level triggered, we eliminate the io-apic RTE modification (with the
2342 * updated vector information), by using a virtual vector (io-apic pin number).
2343 * Real vector that is used for interrupting cpu will be coming from
2344 * the interrupt-remapping table entry.
54168ed7 2345 */
e7986739
MT
2346static void
2347migrate_ioapic_irq_desc(struct irq_desc *desc, const struct cpumask *mask)
497c9a19 2348{
54168ed7 2349 struct irq_cfg *cfg;
54168ed7 2350 struct irte irte;
54168ed7 2351 unsigned int dest;
3145e941 2352 unsigned int irq;
497c9a19 2353
22f65d31 2354 if (!cpumask_intersects(mask, cpu_online_mask))
497c9a19
YL
2355 return;
2356
3145e941 2357 irq = desc->irq;
54168ed7
IM
2358 if (get_irte(irq, &irte))
2359 return;
497c9a19 2360
3145e941
YL
2361 cfg = desc->chip_data;
2362 if (assign_irq_vector(irq, cfg, mask))
54168ed7
IM
2363 return;
2364
3145e941
YL
2365 set_extra_move_desc(desc, mask);
2366
debccb3e 2367 dest = apic->cpu_mask_to_apicid_and(cfg->domain, mask);
54168ed7 2368
54168ed7
IM
2369 irte.vector = cfg->vector;
2370 irte.dest_id = IRTE_DEST(dest);
2371
2372 /*
2373 * Modified the IRTE and flushes the Interrupt entry cache.
2374 */
2375 modify_irte(irq, &irte);
2376
22f65d31
MT
2377 if (cfg->move_in_progress)
2378 send_cleanup_vector(cfg);
54168ed7 2379
7f7ace0c 2380 cpumask_copy(desc->affinity, mask);
54168ed7
IM
2381}
2382
54168ed7
IM
2383/*
2384 * Migrates the IRQ destination in the process context.
2385 */
968ea6d8
RR
2386static void set_ir_ioapic_affinity_irq_desc(struct irq_desc *desc,
2387 const struct cpumask *mask)
54168ed7 2388{
3145e941
YL
2389 migrate_ioapic_irq_desc(desc, mask);
2390}
968ea6d8
RR
2391static void set_ir_ioapic_affinity_irq(unsigned int irq,
2392 const struct cpumask *mask)
3145e941
YL
2393{
2394 struct irq_desc *desc = irq_to_desc(irq);
2395
2396 set_ir_ioapic_affinity_irq_desc(desc, mask);
54168ed7
IM
2397}
2398#endif
2399
2400asmlinkage void smp_irq_move_cleanup_interrupt(void)
2401{
2402 unsigned vector, me;
8f2466f4 2403
54168ed7 2404 ack_APIC_irq();
54168ed7 2405 exit_idle();
54168ed7
IM
2406 irq_enter();
2407
2408 me = smp_processor_id();
2409 for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS; vector++) {
2410 unsigned int irq;
2411 struct irq_desc *desc;
2412 struct irq_cfg *cfg;
2413 irq = __get_cpu_var(vector_irq)[vector];
2414
0b8f1efa
YL
2415 if (irq == -1)
2416 continue;
2417
54168ed7
IM
2418 desc = irq_to_desc(irq);
2419 if (!desc)
2420 continue;
2421
2422 cfg = irq_cfg(irq);
2423 spin_lock(&desc->lock);
2424 if (!cfg->move_cleanup_count)
2425 goto unlock;
2426
22f65d31 2427 if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain))
54168ed7
IM
2428 goto unlock;
2429
2430 __get_cpu_var(vector_irq)[vector] = -1;
2431 cfg->move_cleanup_count--;
2432unlock:
2433 spin_unlock(&desc->lock);
2434 }
2435
2436 irq_exit();
2437}
2438
3145e941 2439static void irq_complete_move(struct irq_desc **descp)
54168ed7 2440{
3145e941
YL
2441 struct irq_desc *desc = *descp;
2442 struct irq_cfg *cfg = desc->chip_data;
54168ed7
IM
2443 unsigned vector, me;
2444
48a1b10a
YL
2445 if (likely(!cfg->move_in_progress)) {
2446#ifdef CONFIG_NUMA_MIGRATE_IRQ_DESC
2447 if (likely(!cfg->move_desc_pending))
2448 return;
2449
b9098957 2450 /* domain has not changed, but affinity did */
48a1b10a 2451 me = smp_processor_id();
7f7ace0c 2452 if (cpumask_test_cpu(me, desc->affinity)) {
48a1b10a
YL
2453 *descp = desc = move_irq_desc(desc, me);
2454 /* get the new one */
2455 cfg = desc->chip_data;
2456 cfg->move_desc_pending = 0;
2457 }
2458#endif
54168ed7 2459 return;
48a1b10a 2460 }
54168ed7
IM
2461
2462 vector = ~get_irq_regs()->orig_ax;
2463 me = smp_processor_id();
10b888d6
YL
2464
2465 if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain)) {
48a1b10a
YL
2466#ifdef CONFIG_NUMA_MIGRATE_IRQ_DESC
2467 *descp = desc = move_irq_desc(desc, me);
2468 /* get the new one */
2469 cfg = desc->chip_data;
2470#endif
22f65d31 2471 send_cleanup_vector(cfg);
10b888d6 2472 }
497c9a19
YL
2473}
2474#else
3145e941 2475static inline void irq_complete_move(struct irq_desc **descp) {}
497c9a19 2476#endif
3145e941 2477
54168ed7 2478#ifdef CONFIG_INTR_REMAP
0280f7c4
SS
2479static void __eoi_ioapic_irq(unsigned int irq, struct irq_cfg *cfg)
2480{
2481 int apic, pin;
2482 struct irq_pin_list *entry;
2483
2484 entry = cfg->irq_2_pin;
2485 for (;;) {
2486
2487 if (!entry)
2488 break;
2489
2490 apic = entry->apic;
2491 pin = entry->pin;
2492 io_apic_eoi(apic, pin);
2493 entry = entry->next;
2494 }
2495}
2496
2497static void
2498eoi_ioapic_irq(struct irq_desc *desc)
2499{
2500 struct irq_cfg *cfg;
2501 unsigned long flags;
2502 unsigned int irq;
2503
2504 irq = desc->irq;
2505 cfg = desc->chip_data;
2506
2507 spin_lock_irqsave(&ioapic_lock, flags);
2508 __eoi_ioapic_irq(irq, cfg);
2509 spin_unlock_irqrestore(&ioapic_lock, flags);
2510}
2511
54168ed7
IM
2512static void ack_x2apic_level(unsigned int irq)
2513{
0280f7c4 2514 struct irq_desc *desc = irq_to_desc(irq);
54168ed7 2515 ack_x2APIC_irq();
0280f7c4 2516 eoi_ioapic_irq(desc);
54168ed7
IM
2517}
2518
2519static void ack_x2apic_edge(unsigned int irq)
2520{
2521 ack_x2APIC_irq();
2522}
3145e941 2523
54168ed7 2524#endif
497c9a19 2525
1d025192
YL
2526static void ack_apic_edge(unsigned int irq)
2527{
3145e941
YL
2528 struct irq_desc *desc = irq_to_desc(irq);
2529
2530 irq_complete_move(&desc);
1d025192
YL
2531 move_native_irq(irq);
2532 ack_APIC_irq();
2533}
2534
3eb2cce8 2535atomic_t irq_mis_count;
3eb2cce8 2536
047c8fdb
YL
2537static void ack_apic_level(unsigned int irq)
2538{
3145e941
YL
2539 struct irq_desc *desc = irq_to_desc(irq);
2540
3eb2cce8
YL
2541#ifdef CONFIG_X86_32
2542 unsigned long v;
2543 int i;
2544#endif
3145e941 2545 struct irq_cfg *cfg;
54168ed7 2546 int do_unmask_irq = 0;
047c8fdb 2547
3145e941 2548 irq_complete_move(&desc);
047c8fdb 2549#ifdef CONFIG_GENERIC_PENDING_IRQ
54168ed7 2550 /* If we are moving the irq we need to mask it */
3145e941 2551 if (unlikely(desc->status & IRQ_MOVE_PENDING)) {
54168ed7 2552 do_unmask_irq = 1;
3145e941 2553 mask_IO_APIC_irq_desc(desc);
54168ed7 2554 }
047c8fdb
YL
2555#endif
2556
3eb2cce8
YL
2557#ifdef CONFIG_X86_32
2558 /*
2559 * It appears there is an erratum which affects at least version 0x11
2560 * of I/O APIC (that's the 82093AA and cores integrated into various
2561 * chipsets). Under certain conditions a level-triggered interrupt is
2562 * erroneously delivered as edge-triggered one but the respective IRR
2563 * bit gets set nevertheless. As a result the I/O unit expects an EOI
2564 * message but it will never arrive and further interrupts are blocked
2565 * from the source. The exact reason is so far unknown, but the
2566 * phenomenon was observed when two consecutive interrupt requests
2567 * from a given source get delivered to the same CPU and the source is
2568 * temporarily disabled in between.
2569 *
2570 * A workaround is to simulate an EOI message manually. We achieve it
2571 * by setting the trigger mode to edge and then to level when the edge
2572 * trigger mode gets detected in the TMR of a local APIC for a
2573 * level-triggered interrupt. We mask the source for the time of the
2574 * operation to prevent an edge-triggered interrupt escaping meanwhile.
2575 * The idea is from Manfred Spraul. --macro
2576 */
3145e941
YL
2577 cfg = desc->chip_data;
2578 i = cfg->vector;
3eb2cce8
YL
2579
2580 v = apic_read(APIC_TMR + ((i & ~0x1f) >> 1));
2581#endif
2582
54168ed7
IM
2583 /*
2584 * We must acknowledge the irq before we move it or the acknowledge will
2585 * not propagate properly.
2586 */
2587 ack_APIC_irq();
2588
2589 /* Now we can move and renable the irq */
2590 if (unlikely(do_unmask_irq)) {
2591 /* Only migrate the irq if the ack has been received.
2592 *
2593 * On rare occasions the broadcast level triggered ack gets
2594 * delayed going to ioapics, and if we reprogram the
2595 * vector while Remote IRR is still set the irq will never
2596 * fire again.
2597 *
2598 * To prevent this scenario we read the Remote IRR bit
2599 * of the ioapic. This has two effects.
2600 * - On any sane system the read of the ioapic will
2601 * flush writes (and acks) going to the ioapic from
2602 * this cpu.
2603 * - We get to see if the ACK has actually been delivered.
2604 *
2605 * Based on failed experiments of reprogramming the
2606 * ioapic entry from outside of irq context starting
2607 * with masking the ioapic entry and then polling until
2608 * Remote IRR was clear before reprogramming the
2609 * ioapic I don't trust the Remote IRR bit to be
2610 * completey accurate.
2611 *
2612 * However there appears to be no other way to plug
2613 * this race, so if the Remote IRR bit is not
2614 * accurate and is causing problems then it is a hardware bug
2615 * and you can go talk to the chipset vendor about it.
2616 */
3145e941
YL
2617 cfg = desc->chip_data;
2618 if (!io_apic_level_ack_pending(cfg))
54168ed7 2619 move_masked_irq(irq);
3145e941 2620 unmask_IO_APIC_irq_desc(desc);
54168ed7 2621 }
1d025192 2622
3eb2cce8 2623#ifdef CONFIG_X86_32
1d025192
YL
2624 if (!(v & (1 << (i & 0x1f)))) {
2625 atomic_inc(&irq_mis_count);
2626 spin_lock(&ioapic_lock);
3145e941
YL
2627 __mask_and_edge_IO_APIC_irq(cfg);
2628 __unmask_and_level_IO_APIC_irq(cfg);
1d025192
YL
2629 spin_unlock(&ioapic_lock);
2630 }
047c8fdb 2631#endif
3eb2cce8 2632}
1d025192 2633
f5b9ed7a 2634static struct irq_chip ioapic_chip __read_mostly = {
d6c88a50
TG
2635 .name = "IO-APIC",
2636 .startup = startup_ioapic_irq,
2637 .mask = mask_IO_APIC_irq,
2638 .unmask = unmask_IO_APIC_irq,
2639 .ack = ack_apic_edge,
2640 .eoi = ack_apic_level,
54d5d424 2641#ifdef CONFIG_SMP
d6c88a50 2642 .set_affinity = set_ioapic_affinity_irq,
54d5d424 2643#endif
ace80ab7 2644 .retrigger = ioapic_retrigger_irq,
1da177e4
LT
2645};
2646
54168ed7
IM
2647#ifdef CONFIG_INTR_REMAP
2648static struct irq_chip ir_ioapic_chip __read_mostly = {
d6c88a50
TG
2649 .name = "IR-IO-APIC",
2650 .startup = startup_ioapic_irq,
2651 .mask = mask_IO_APIC_irq,
2652 .unmask = unmask_IO_APIC_irq,
2653 .ack = ack_x2apic_edge,
2654 .eoi = ack_x2apic_level,
54168ed7 2655#ifdef CONFIG_SMP
d6c88a50 2656 .set_affinity = set_ir_ioapic_affinity_irq,
54168ed7
IM
2657#endif
2658 .retrigger = ioapic_retrigger_irq,
2659};
2660#endif
1da177e4
LT
2661
2662static inline void init_IO_APIC_traps(void)
2663{
2664 int irq;
08678b08 2665 struct irq_desc *desc;
da51a821 2666 struct irq_cfg *cfg;
1da177e4
LT
2667
2668 /*
2669 * NOTE! The local APIC isn't very good at handling
2670 * multiple interrupts at the same interrupt level.
2671 * As the interrupt level is determined by taking the
2672 * vector number and shifting that right by 4, we
2673 * want to spread these out a bit so that they don't
2674 * all fall in the same interrupt level.
2675 *
2676 * Also, we've got to be careful not to trash gate
2677 * 0x80, because int 0x80 is hm, kind of importantish. ;)
2678 */
0b8f1efa 2679 for_each_irq_desc(irq, desc) {
0b8f1efa
YL
2680 cfg = desc->chip_data;
2681 if (IO_APIC_IRQ(irq) && cfg && !cfg->vector) {
1da177e4
LT
2682 /*
2683 * Hmm.. We don't have an entry for this,
2684 * so default to an old-fashioned 8259
2685 * interrupt if we can..
2686 */
99d093d1 2687 if (irq < NR_IRQS_LEGACY)
1da177e4 2688 make_8259A_irq(irq);
0b8f1efa 2689 else
1da177e4 2690 /* Strange. Oh, well.. */
08678b08 2691 desc->chip = &no_irq_chip;
1da177e4
LT
2692 }
2693 }
2694}
2695
f5b9ed7a
IM
2696/*
2697 * The local APIC irq-chip implementation:
2698 */
1da177e4 2699
36062448 2700static void mask_lapic_irq(unsigned int irq)
1da177e4
LT
2701{
2702 unsigned long v;
2703
2704 v = apic_read(APIC_LVT0);
593f4a78 2705 apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
1da177e4
LT
2706}
2707
36062448 2708static void unmask_lapic_irq(unsigned int irq)
1da177e4 2709{
f5b9ed7a 2710 unsigned long v;
1da177e4 2711
f5b9ed7a 2712 v = apic_read(APIC_LVT0);
593f4a78 2713 apic_write(APIC_LVT0, v & ~APIC_LVT_MASKED);
f5b9ed7a 2714}
1da177e4 2715
3145e941 2716static void ack_lapic_irq(unsigned int irq)
1d025192
YL
2717{
2718 ack_APIC_irq();
2719}
2720
f5b9ed7a 2721static struct irq_chip lapic_chip __read_mostly = {
9a1c6192 2722 .name = "local-APIC",
f5b9ed7a
IM
2723 .mask = mask_lapic_irq,
2724 .unmask = unmask_lapic_irq,
c88ac1df 2725 .ack = ack_lapic_irq,
1da177e4
LT
2726};
2727
3145e941 2728static void lapic_register_intr(int irq, struct irq_desc *desc)
c88ac1df 2729{
08678b08 2730 desc->status &= ~IRQ_LEVEL;
c88ac1df
MR
2731 set_irq_chip_and_handler_name(irq, &lapic_chip, handle_edge_irq,
2732 "edge");
c88ac1df
MR
2733}
2734
e9427101 2735static void __init setup_nmi(void)
1da177e4
LT
2736{
2737 /*
36062448 2738 * Dirty trick to enable the NMI watchdog ...
1da177e4
LT
2739 * We put the 8259A master into AEOI mode and
2740 * unmask on all local APICs LVT0 as NMI.
2741 *
2742 * The idea to use the 8259A in AEOI mode ('8259A Virtual Wire')
2743 * is from Maciej W. Rozycki - so we do not have to EOI from
2744 * the NMI handler or the timer interrupt.
36062448 2745 */
1da177e4
LT
2746 apic_printk(APIC_VERBOSE, KERN_INFO "activating NMI Watchdog ...");
2747
e9427101 2748 enable_NMI_through_LVT0();
1da177e4
LT
2749
2750 apic_printk(APIC_VERBOSE, " done.\n");
2751}
2752
2753/*
2754 * This looks a bit hackish but it's about the only one way of sending
2755 * a few INTA cycles to 8259As and any associated glue logic. ICR does
2756 * not support the ExtINT mode, unfortunately. We need to send these
2757 * cycles as some i82489DX-based boards have glue logic that keeps the
2758 * 8259A interrupt line asserted until INTA. --macro
2759 */
28acf285 2760static inline void __init unlock_ExtINT_logic(void)
1da177e4 2761{
fcfd636a 2762 int apic, pin, i;
1da177e4
LT
2763 struct IO_APIC_route_entry entry0, entry1;
2764 unsigned char save_control, save_freq_select;
1da177e4 2765
fcfd636a 2766 pin = find_isa_irq_pin(8, mp_INT);
956fb531
AB
2767 if (pin == -1) {
2768 WARN_ON_ONCE(1);
2769 return;
2770 }
fcfd636a 2771 apic = find_isa_irq_apic(8, mp_INT);
956fb531
AB
2772 if (apic == -1) {
2773 WARN_ON_ONCE(1);
1da177e4 2774 return;
956fb531 2775 }
1da177e4 2776
cf4c6a2f 2777 entry0 = ioapic_read_entry(apic, pin);
fcfd636a 2778 clear_IO_APIC_pin(apic, pin);
1da177e4
LT
2779
2780 memset(&entry1, 0, sizeof(entry1));
2781
2782 entry1.dest_mode = 0; /* physical delivery */
2783 entry1.mask = 0; /* unmask IRQ now */
d83e94ac 2784 entry1.dest = hard_smp_processor_id();
1da177e4
LT
2785 entry1.delivery_mode = dest_ExtINT;
2786 entry1.polarity = entry0.polarity;
2787 entry1.trigger = 0;
2788 entry1.vector = 0;
2789
cf4c6a2f 2790 ioapic_write_entry(apic, pin, entry1);
1da177e4
LT
2791
2792 save_control = CMOS_READ(RTC_CONTROL);
2793 save_freq_select = CMOS_READ(RTC_FREQ_SELECT);
2794 CMOS_WRITE((save_freq_select & ~RTC_RATE_SELECT) | 0x6,
2795 RTC_FREQ_SELECT);
2796 CMOS_WRITE(save_control | RTC_PIE, RTC_CONTROL);
2797
2798 i = 100;
2799 while (i-- > 0) {
2800 mdelay(10);
2801 if ((CMOS_READ(RTC_INTR_FLAGS) & RTC_PF) == RTC_PF)
2802 i -= 10;
2803 }
2804
2805 CMOS_WRITE(save_control, RTC_CONTROL);
2806 CMOS_WRITE(save_freq_select, RTC_FREQ_SELECT);
fcfd636a 2807 clear_IO_APIC_pin(apic, pin);
1da177e4 2808
cf4c6a2f 2809 ioapic_write_entry(apic, pin, entry0);
1da177e4
LT
2810}
2811
efa2559f 2812static int disable_timer_pin_1 __initdata;
047c8fdb 2813/* Actually the next is obsolete, but keep it for paranoid reasons -AK */
54168ed7 2814static int __init disable_timer_pin_setup(char *arg)
efa2559f
YL
2815{
2816 disable_timer_pin_1 = 1;
2817 return 0;
2818}
54168ed7 2819early_param("disable_timer_pin_1", disable_timer_pin_setup);
efa2559f
YL
2820
2821int timer_through_8259 __initdata;
2822
1da177e4
LT
2823/*
2824 * This code may look a bit paranoid, but it's supposed to cooperate with
2825 * a wide range of boards and BIOS bugs. Fortunately only the timer IRQ
2826 * is so screwy. Thanks to Brian Perkins for testing/hacking this beast
2827 * fanatically on his truly buggy board.
54168ed7
IM
2828 *
2829 * FIXME: really need to revamp this for all platforms.
1da177e4 2830 */
8542b200 2831static inline void __init check_timer(void)
1da177e4 2832{
3145e941
YL
2833 struct irq_desc *desc = irq_to_desc(0);
2834 struct irq_cfg *cfg = desc->chip_data;
2835 int cpu = boot_cpu_id;
fcfd636a 2836 int apic1, pin1, apic2, pin2;
4aae0702 2837 unsigned long flags;
047c8fdb 2838 int no_pin1 = 0;
4aae0702
IM
2839
2840 local_irq_save(flags);
d4d25dec 2841
1da177e4
LT
2842 /*
2843 * get/set the timer IRQ vector:
2844 */
2845 disable_8259A_irq(0);
fe402e1f 2846 assign_irq_vector(0, cfg, apic->target_cpus());
1da177e4
LT
2847
2848 /*
d11d5794
MR
2849 * As IRQ0 is to be enabled in the 8259A, the virtual
2850 * wire has to be disabled in the local APIC. Also
2851 * timer interrupts need to be acknowledged manually in
2852 * the 8259A for the i82489DX when using the NMI
2853 * watchdog as that APIC treats NMIs as level-triggered.
2854 * The AEOI mode will finish them in the 8259A
2855 * automatically.
1da177e4 2856 */
593f4a78 2857 apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_EXTINT);
1da177e4 2858 init_8259A(1);
54168ed7 2859#ifdef CONFIG_X86_32
f72dccac
YL
2860 {
2861 unsigned int ver;
2862
2863 ver = apic_read(APIC_LVR);
2864 ver = GET_APIC_VERSION(ver);
2865 timer_ack = (nmi_watchdog == NMI_IO_APIC && !APIC_INTEGRATED(ver));
2866 }
54168ed7 2867#endif
1da177e4 2868
fcfd636a
EB
2869 pin1 = find_isa_irq_pin(0, mp_INT);
2870 apic1 = find_isa_irq_apic(0, mp_INT);
2871 pin2 = ioapic_i8259.pin;
2872 apic2 = ioapic_i8259.apic;
1da177e4 2873
49a66a0b
MR
2874 apic_printk(APIC_QUIET, KERN_INFO "..TIMER: vector=0x%02X "
2875 "apic1=%d pin1=%d apic2=%d pin2=%d\n",
497c9a19 2876 cfg->vector, apic1, pin1, apic2, pin2);
1da177e4 2877
691874fa
MR
2878 /*
2879 * Some BIOS writers are clueless and report the ExtINTA
2880 * I/O APIC input from the cascaded 8259A as the timer
2881 * interrupt input. So just in case, if only one pin
2882 * was found above, try it both directly and through the
2883 * 8259A.
2884 */
2885 if (pin1 == -1) {
54168ed7
IM
2886#ifdef CONFIG_INTR_REMAP
2887 if (intr_remapping_enabled)
2888 panic("BIOS bug: timer not connected to IO-APIC");
2889#endif
691874fa
MR
2890 pin1 = pin2;
2891 apic1 = apic2;
2892 no_pin1 = 1;
2893 } else if (pin2 == -1) {
2894 pin2 = pin1;
2895 apic2 = apic1;
2896 }
2897
1da177e4
LT
2898 if (pin1 != -1) {
2899 /*
2900 * Ok, does IRQ0 through the IOAPIC work?
2901 */
691874fa 2902 if (no_pin1) {
3145e941 2903 add_pin_to_irq_cpu(cfg, cpu, apic1, pin1);
497c9a19 2904 setup_timer_IRQ0_pin(apic1, pin1, cfg->vector);
f72dccac
YL
2905 } else {
2906 /* for edge trigger, setup_IO_APIC_irq already
2907 * leave it unmasked.
2908 * so only need to unmask if it is level-trigger
2909 * do we really have level trigger timer?
2910 */
2911 int idx;
2912 idx = find_irq_entry(apic1, pin1, mp_INT);
2913 if (idx != -1 && irq_trigger(idx))
2914 unmask_IO_APIC_irq_desc(desc);
691874fa 2915 }
1da177e4
LT
2916 if (timer_irq_works()) {
2917 if (nmi_watchdog == NMI_IO_APIC) {
1da177e4
LT
2918 setup_nmi();
2919 enable_8259A_irq(0);
1da177e4 2920 }
66759a01
CE
2921 if (disable_timer_pin_1 > 0)
2922 clear_IO_APIC_pin(0, pin1);
4aae0702 2923 goto out;
1da177e4 2924 }
54168ed7
IM
2925#ifdef CONFIG_INTR_REMAP
2926 if (intr_remapping_enabled)
2927 panic("timer doesn't work through Interrupt-remapped IO-APIC");
2928#endif
f72dccac 2929 local_irq_disable();
fcfd636a 2930 clear_IO_APIC_pin(apic1, pin1);
691874fa 2931 if (!no_pin1)
49a66a0b
MR
2932 apic_printk(APIC_QUIET, KERN_ERR "..MP-BIOS bug: "
2933 "8254 timer not connected to IO-APIC\n");
1da177e4 2934
49a66a0b
MR
2935 apic_printk(APIC_QUIET, KERN_INFO "...trying to set up timer "
2936 "(IRQ0) through the 8259A ...\n");
2937 apic_printk(APIC_QUIET, KERN_INFO
2938 "..... (found apic %d pin %d) ...\n", apic2, pin2);
1da177e4
LT
2939 /*
2940 * legacy devices should be connected to IO APIC #0
2941 */
3145e941 2942 replace_pin_at_irq_cpu(cfg, cpu, apic1, pin1, apic2, pin2);
497c9a19 2943 setup_timer_IRQ0_pin(apic2, pin2, cfg->vector);
ecd29476 2944 enable_8259A_irq(0);
1da177e4 2945 if (timer_irq_works()) {
49a66a0b 2946 apic_printk(APIC_QUIET, KERN_INFO "....... works.\n");
35542c5e 2947 timer_through_8259 = 1;
1da177e4 2948 if (nmi_watchdog == NMI_IO_APIC) {
60134ebe 2949 disable_8259A_irq(0);
1da177e4 2950 setup_nmi();
60134ebe 2951 enable_8259A_irq(0);
1da177e4 2952 }
4aae0702 2953 goto out;
1da177e4
LT
2954 }
2955 /*
2956 * Cleanup, just in case ...
2957 */
f72dccac 2958 local_irq_disable();
ecd29476 2959 disable_8259A_irq(0);
fcfd636a 2960 clear_IO_APIC_pin(apic2, pin2);
49a66a0b 2961 apic_printk(APIC_QUIET, KERN_INFO "....... failed.\n");
1da177e4 2962 }
1da177e4
LT
2963
2964 if (nmi_watchdog == NMI_IO_APIC) {
49a66a0b
MR
2965 apic_printk(APIC_QUIET, KERN_WARNING "timer doesn't work "
2966 "through the IO-APIC - disabling NMI Watchdog!\n");
067fa0ff 2967 nmi_watchdog = NMI_NONE;
1da177e4 2968 }
54168ed7 2969#ifdef CONFIG_X86_32
d11d5794 2970 timer_ack = 0;
54168ed7 2971#endif
1da177e4 2972
49a66a0b
MR
2973 apic_printk(APIC_QUIET, KERN_INFO
2974 "...trying to set up timer as Virtual Wire IRQ...\n");
1da177e4 2975
3145e941 2976 lapic_register_intr(0, desc);
497c9a19 2977 apic_write(APIC_LVT0, APIC_DM_FIXED | cfg->vector); /* Fixed mode */
1da177e4
LT
2978 enable_8259A_irq(0);
2979
2980 if (timer_irq_works()) {
49a66a0b 2981 apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
4aae0702 2982 goto out;
1da177e4 2983 }
f72dccac 2984 local_irq_disable();
e67465f1 2985 disable_8259A_irq(0);
497c9a19 2986 apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_FIXED | cfg->vector);
49a66a0b 2987 apic_printk(APIC_QUIET, KERN_INFO "..... failed.\n");
1da177e4 2988
49a66a0b
MR
2989 apic_printk(APIC_QUIET, KERN_INFO
2990 "...trying to set up timer as ExtINT IRQ...\n");
1da177e4 2991
1da177e4
LT
2992 init_8259A(0);
2993 make_8259A_irq(0);
593f4a78 2994 apic_write(APIC_LVT0, APIC_DM_EXTINT);
1da177e4
LT
2995
2996 unlock_ExtINT_logic();
2997
2998 if (timer_irq_works()) {
49a66a0b 2999 apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
4aae0702 3000 goto out;
1da177e4 3001 }
f72dccac 3002 local_irq_disable();
49a66a0b 3003 apic_printk(APIC_QUIET, KERN_INFO "..... failed :(.\n");
1da177e4 3004 panic("IO-APIC + timer doesn't work! Boot with apic=debug and send a "
49a66a0b 3005 "report. Then try booting with the 'noapic' option.\n");
4aae0702
IM
3006out:
3007 local_irq_restore(flags);
1da177e4
LT
3008}
3009
3010/*
af174783
MR
3011 * Traditionally ISA IRQ2 is the cascade IRQ, and is not available
3012 * to devices. However there may be an I/O APIC pin available for
3013 * this interrupt regardless. The pin may be left unconnected, but
3014 * typically it will be reused as an ExtINT cascade interrupt for
3015 * the master 8259A. In the MPS case such a pin will normally be
3016 * reported as an ExtINT interrupt in the MP table. With ACPI
3017 * there is no provision for ExtINT interrupts, and in the absence
3018 * of an override it would be treated as an ordinary ISA I/O APIC
3019 * interrupt, that is edge-triggered and unmasked by default. We
3020 * used to do this, but it caused problems on some systems because
3021 * of the NMI watchdog and sometimes IRQ0 of the 8254 timer using
3022 * the same ExtINT cascade interrupt to drive the local APIC of the
3023 * bootstrap processor. Therefore we refrain from routing IRQ2 to
3024 * the I/O APIC in all cases now. No actual device should request
3025 * it anyway. --macro
1da177e4
LT
3026 */
3027#define PIC_IRQS (1 << PIC_CASCADE_IR)
3028
3029void __init setup_IO_APIC(void)
3030{
54168ed7 3031
54168ed7
IM
3032 /*
3033 * calling enable_IO_APIC() is moved to setup_local_APIC for BP
3034 */
1da177e4 3035
af174783 3036 io_apic_irqs = ~PIC_IRQS;
1da177e4 3037
54168ed7 3038 apic_printk(APIC_VERBOSE, "ENABLING IO-APIC IRQs\n");
d6c88a50 3039 /*
54168ed7
IM
3040 * Set up IO-APIC IRQ routing.
3041 */
3042#ifdef CONFIG_X86_32
d6c88a50
TG
3043 if (!acpi_ioapic)
3044 setup_ioapic_ids_from_mpc();
54168ed7 3045#endif
1da177e4
LT
3046 sync_Arb_IDs();
3047 setup_IO_APIC_irqs();
3048 init_IO_APIC_traps();
1e4c85f9 3049 check_timer();
1da177e4
LT
3050}
3051
3052/*
54168ed7
IM
3053 * Called after all the initialization is done. If we didnt find any
3054 * APIC bugs then we can allow the modify fast path
1da177e4 3055 */
36062448 3056
1da177e4
LT
3057static int __init io_apic_bug_finalize(void)
3058{
d6c88a50
TG
3059 if (sis_apic_bug == -1)
3060 sis_apic_bug = 0;
3061 return 0;
1da177e4
LT
3062}
3063
3064late_initcall(io_apic_bug_finalize);
3065
3066struct sysfs_ioapic_data {
3067 struct sys_device dev;
3068 struct IO_APIC_route_entry entry[0];
3069};
54168ed7 3070static struct sysfs_ioapic_data * mp_ioapic_data[MAX_IO_APICS];
1da177e4 3071
438510f6 3072static int ioapic_suspend(struct sys_device *dev, pm_message_t state)
1da177e4
LT
3073{
3074 struct IO_APIC_route_entry *entry;
3075 struct sysfs_ioapic_data *data;
1da177e4 3076 int i;
36062448 3077
1da177e4
LT
3078 data = container_of(dev, struct sysfs_ioapic_data, dev);
3079 entry = data->entry;
54168ed7
IM
3080 for (i = 0; i < nr_ioapic_registers[dev->id]; i ++, entry ++ )
3081 *entry = ioapic_read_entry(dev->id, i);
1da177e4
LT
3082
3083 return 0;
3084}
3085
3086static int ioapic_resume(struct sys_device *dev)
3087{
3088 struct IO_APIC_route_entry *entry;
3089 struct sysfs_ioapic_data *data;
3090 unsigned long flags;
3091 union IO_APIC_reg_00 reg_00;
3092 int i;
36062448 3093
1da177e4
LT
3094 data = container_of(dev, struct sysfs_ioapic_data, dev);
3095 entry = data->entry;
3096
3097 spin_lock_irqsave(&ioapic_lock, flags);
3098 reg_00.raw = io_apic_read(dev->id, 0);
b5ba7e6d
JSR
3099 if (reg_00.bits.ID != mp_ioapics[dev->id].apicid) {
3100 reg_00.bits.ID = mp_ioapics[dev->id].apicid;
1da177e4
LT
3101 io_apic_write(dev->id, 0, reg_00.raw);
3102 }
1da177e4 3103 spin_unlock_irqrestore(&ioapic_lock, flags);
36062448 3104 for (i = 0; i < nr_ioapic_registers[dev->id]; i++)
cf4c6a2f 3105 ioapic_write_entry(dev->id, i, entry[i]);
1da177e4
LT
3106
3107 return 0;
3108}
3109
3110static struct sysdev_class ioapic_sysdev_class = {
af5ca3f4 3111 .name = "ioapic",
1da177e4
LT
3112 .suspend = ioapic_suspend,
3113 .resume = ioapic_resume,
3114};
3115
3116static int __init ioapic_init_sysfs(void)
3117{
54168ed7
IM
3118 struct sys_device * dev;
3119 int i, size, error;
1da177e4
LT
3120
3121 error = sysdev_class_register(&ioapic_sysdev_class);
3122 if (error)
3123 return error;
3124
54168ed7 3125 for (i = 0; i < nr_ioapics; i++ ) {
36062448 3126 size = sizeof(struct sys_device) + nr_ioapic_registers[i]
1da177e4 3127 * sizeof(struct IO_APIC_route_entry);
25556c16 3128 mp_ioapic_data[i] = kzalloc(size, GFP_KERNEL);
1da177e4
LT
3129 if (!mp_ioapic_data[i]) {
3130 printk(KERN_ERR "Can't suspend/resume IOAPIC %d\n", i);
3131 continue;
3132 }
1da177e4 3133 dev = &mp_ioapic_data[i]->dev;
36062448 3134 dev->id = i;
1da177e4
LT
3135 dev->cls = &ioapic_sysdev_class;
3136 error = sysdev_register(dev);
3137 if (error) {
3138 kfree(mp_ioapic_data[i]);
3139 mp_ioapic_data[i] = NULL;
3140 printk(KERN_ERR "Can't suspend/resume IOAPIC %d\n", i);
3141 continue;
3142 }
3143 }
3144
3145 return 0;
3146}
3147
3148device_initcall(ioapic_init_sysfs);
3149
abcaa2b8 3150static int nr_irqs_gsi = NR_IRQS_LEGACY;
3fc471ed 3151/*
95d77884 3152 * Dynamic irq allocate and deallocation
3fc471ed 3153 */
199751d7 3154unsigned int create_irq_nr(unsigned int irq_want)
3fc471ed 3155{
ace80ab7 3156 /* Allocate an unused irq */
54168ed7
IM
3157 unsigned int irq;
3158 unsigned int new;
3fc471ed 3159 unsigned long flags;
0b8f1efa
YL
3160 struct irq_cfg *cfg_new = NULL;
3161 int cpu = boot_cpu_id;
3162 struct irq_desc *desc_new = NULL;
199751d7
YL
3163
3164 irq = 0;
abcaa2b8
YL
3165 if (irq_want < nr_irqs_gsi)
3166 irq_want = nr_irqs_gsi;
3167
ace80ab7 3168 spin_lock_irqsave(&vector_lock, flags);
9594949b 3169 for (new = irq_want; new < nr_irqs; new++) {
0b8f1efa
YL
3170 desc_new = irq_to_desc_alloc_cpu(new, cpu);
3171 if (!desc_new) {
3172 printk(KERN_INFO "can not get irq_desc for %d\n", new);
ace80ab7 3173 continue;
0b8f1efa
YL
3174 }
3175 cfg_new = desc_new->chip_data;
3176
3177 if (cfg_new->vector != 0)
ace80ab7 3178 continue;
fe402e1f 3179 if (__assign_irq_vector(new, cfg_new, apic->target_cpus()) == 0)
ace80ab7
EB
3180 irq = new;
3181 break;
3182 }
3183 spin_unlock_irqrestore(&vector_lock, flags);
3fc471ed 3184
199751d7 3185 if (irq > 0) {
3fc471ed 3186 dynamic_irq_init(irq);
0b8f1efa
YL
3187 /* restore it, in case dynamic_irq_init clear it */
3188 if (desc_new)
3189 desc_new->chip_data = cfg_new;
3fc471ed
EB
3190 }
3191 return irq;
3192}
3193
199751d7
YL
3194int create_irq(void)
3195{
be5d5350 3196 unsigned int irq_want;
54168ed7
IM
3197 int irq;
3198
be5d5350
YL
3199 irq_want = nr_irqs_gsi;
3200 irq = create_irq_nr(irq_want);
54168ed7
IM
3201
3202 if (irq == 0)
3203 irq = -1;
3204
3205 return irq;
199751d7
YL
3206}
3207
3fc471ed
EB
3208void destroy_irq(unsigned int irq)
3209{
3210 unsigned long flags;
0b8f1efa
YL
3211 struct irq_cfg *cfg;
3212 struct irq_desc *desc;
3fc471ed 3213
0b8f1efa
YL
3214 /* store it, in case dynamic_irq_cleanup clear it */
3215 desc = irq_to_desc(irq);
3216 cfg = desc->chip_data;
3fc471ed 3217 dynamic_irq_cleanup(irq);
0b8f1efa
YL
3218 /* connect back irq_cfg */
3219 if (desc)
3220 desc->chip_data = cfg;
3fc471ed 3221
54168ed7
IM
3222#ifdef CONFIG_INTR_REMAP
3223 free_irte(irq);
3224#endif
3fc471ed 3225 spin_lock_irqsave(&vector_lock, flags);
3145e941 3226 __clear_irq_vector(irq, cfg);
3fc471ed
EB
3227 spin_unlock_irqrestore(&vector_lock, flags);
3228}
3fc471ed 3229
2d3fcc1c 3230/*
27b46d76 3231 * MSI message composition
2d3fcc1c
EB
3232 */
3233#ifdef CONFIG_PCI_MSI
3b7d1921 3234static int msi_compose_msg(struct pci_dev *pdev, unsigned int irq, struct msi_msg *msg)
2d3fcc1c 3235{
497c9a19
YL
3236 struct irq_cfg *cfg;
3237 int err;
2d3fcc1c
EB
3238 unsigned dest;
3239
f1182638
JB
3240 if (disable_apic)
3241 return -ENXIO;
3242
3145e941 3243 cfg = irq_cfg(irq);
fe402e1f 3244 err = assign_irq_vector(irq, cfg, apic->target_cpus());
497c9a19
YL
3245 if (err)
3246 return err;
2d3fcc1c 3247
debccb3e 3248 dest = apic->cpu_mask_to_apicid_and(cfg->domain, apic->target_cpus());
497c9a19 3249
54168ed7
IM
3250#ifdef CONFIG_INTR_REMAP
3251 if (irq_remapped(irq)) {
3252 struct irte irte;
3253 int ir_index;
3254 u16 sub_handle;
3255
3256 ir_index = map_irq_to_irte_handle(irq, &sub_handle);
3257 BUG_ON(ir_index == -1);
3258
3259 memset (&irte, 0, sizeof(irte));
3260
3261 irte.present = 1;
9b5bc8dc 3262 irte.dst_mode = apic->irq_dest_mode;
54168ed7 3263 irte.trigger_mode = 0; /* edge */
9b5bc8dc 3264 irte.dlvry_mode = apic->irq_delivery_mode;
54168ed7
IM
3265 irte.vector = cfg->vector;
3266 irte.dest_id = IRTE_DEST(dest);
3267
3268 modify_irte(irq, &irte);
3269
3270 msg->address_hi = MSI_ADDR_BASE_HI;
3271 msg->data = sub_handle;
3272 msg->address_lo = MSI_ADDR_BASE_LO | MSI_ADDR_IR_EXT_INT |
3273 MSI_ADDR_IR_SHV |
3274 MSI_ADDR_IR_INDEX1(ir_index) |
3275 MSI_ADDR_IR_INDEX2(ir_index);
3276 } else
3277#endif
3278 {
9d783ba0
SS
3279 if (x2apic_enabled())
3280 msg->address_hi = MSI_ADDR_BASE_HI |
3281 MSI_ADDR_EXT_DEST_ID(dest);
3282 else
3283 msg->address_hi = MSI_ADDR_BASE_HI;
3284
54168ed7
IM
3285 msg->address_lo =
3286 MSI_ADDR_BASE_LO |
9b5bc8dc 3287 ((apic->irq_dest_mode == 0) ?
54168ed7
IM
3288 MSI_ADDR_DEST_MODE_PHYSICAL:
3289 MSI_ADDR_DEST_MODE_LOGICAL) |
9b5bc8dc 3290 ((apic->irq_delivery_mode != dest_LowestPrio) ?
54168ed7
IM
3291 MSI_ADDR_REDIRECTION_CPU:
3292 MSI_ADDR_REDIRECTION_LOWPRI) |
3293 MSI_ADDR_DEST_ID(dest);
497c9a19 3294
54168ed7
IM
3295 msg->data =
3296 MSI_DATA_TRIGGER_EDGE |
3297 MSI_DATA_LEVEL_ASSERT |
9b5bc8dc 3298 ((apic->irq_delivery_mode != dest_LowestPrio) ?
54168ed7
IM
3299 MSI_DATA_DELIVERY_FIXED:
3300 MSI_DATA_DELIVERY_LOWPRI) |
3301 MSI_DATA_VECTOR(cfg->vector);
3302 }
497c9a19 3303 return err;
2d3fcc1c
EB
3304}
3305
3b7d1921 3306#ifdef CONFIG_SMP
0de26520 3307static void set_msi_irq_affinity(unsigned int irq, const struct cpumask *mask)
2d3fcc1c 3308{
3145e941 3309 struct irq_desc *desc = irq_to_desc(irq);
497c9a19 3310 struct irq_cfg *cfg;
3b7d1921
EB
3311 struct msi_msg msg;
3312 unsigned int dest;
3b7d1921 3313
22f65d31
MT
3314 dest = set_desc_affinity(desc, mask);
3315 if (dest == BAD_APICID)
497c9a19 3316 return;
2d3fcc1c 3317
3145e941 3318 cfg = desc->chip_data;
2d3fcc1c 3319
3145e941 3320 read_msi_msg_desc(desc, &msg);
3b7d1921
EB
3321
3322 msg.data &= ~MSI_DATA_VECTOR_MASK;
497c9a19 3323 msg.data |= MSI_DATA_VECTOR(cfg->vector);
3b7d1921
EB
3324 msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
3325 msg.address_lo |= MSI_ADDR_DEST_ID(dest);
3326
3145e941 3327 write_msi_msg_desc(desc, &msg);
2d3fcc1c 3328}
54168ed7
IM
3329#ifdef CONFIG_INTR_REMAP
3330/*
3331 * Migrate the MSI irq to another cpumask. This migration is
3332 * done in the process context using interrupt-remapping hardware.
3333 */
e7986739
MT
3334static void
3335ir_set_msi_irq_affinity(unsigned int irq, const struct cpumask *mask)
54168ed7 3336{
3145e941 3337 struct irq_desc *desc = irq_to_desc(irq);
a7883dec 3338 struct irq_cfg *cfg = desc->chip_data;
54168ed7 3339 unsigned int dest;
54168ed7 3340 struct irte irte;
54168ed7
IM
3341
3342 if (get_irte(irq, &irte))
3343 return;
3344
22f65d31
MT
3345 dest = set_desc_affinity(desc, mask);
3346 if (dest == BAD_APICID)
54168ed7
IM
3347 return;
3348
54168ed7
IM
3349 irte.vector = cfg->vector;
3350 irte.dest_id = IRTE_DEST(dest);
3351
3352 /*
3353 * atomically update the IRTE with the new destination and vector.
3354 */
3355 modify_irte(irq, &irte);
3356
3357 /*
3358 * After this point, all the interrupts will start arriving
3359 * at the new destination. So, time to cleanup the previous
3360 * vector allocation.
3361 */
22f65d31
MT
3362 if (cfg->move_in_progress)
3363 send_cleanup_vector(cfg);
54168ed7 3364}
3145e941 3365
54168ed7 3366#endif
3b7d1921 3367#endif /* CONFIG_SMP */
2d3fcc1c 3368
3b7d1921
EB
3369/*
3370 * IRQ Chip for MSI PCI/PCI-X/PCI-Express Devices,
3371 * which implement the MSI or MSI-X Capability Structure.
3372 */
3373static struct irq_chip msi_chip = {
3374 .name = "PCI-MSI",
3375 .unmask = unmask_msi_irq,
3376 .mask = mask_msi_irq,
1d025192 3377 .ack = ack_apic_edge,
3b7d1921
EB
3378#ifdef CONFIG_SMP
3379 .set_affinity = set_msi_irq_affinity,
3380#endif
3381 .retrigger = ioapic_retrigger_irq,
2d3fcc1c
EB
3382};
3383
54168ed7
IM
3384#ifdef CONFIG_INTR_REMAP
3385static struct irq_chip msi_ir_chip = {
3386 .name = "IR-PCI-MSI",
3387 .unmask = unmask_msi_irq,
3388 .mask = mask_msi_irq,
3389 .ack = ack_x2apic_edge,
3390#ifdef CONFIG_SMP
3391 .set_affinity = ir_set_msi_irq_affinity,
3392#endif
3393 .retrigger = ioapic_retrigger_irq,
3394};
3395
3396/*
3397 * Map the PCI dev to the corresponding remapping hardware unit
3398 * and allocate 'nvec' consecutive interrupt-remapping table entries
3399 * in it.
3400 */
3401static int msi_alloc_irte(struct pci_dev *dev, int irq, int nvec)
3402{
3403 struct intel_iommu *iommu;
3404 int index;
3405
3406 iommu = map_dev_to_ir(dev);
3407 if (!iommu) {
3408 printk(KERN_ERR
3409 "Unable to map PCI %s to iommu\n", pci_name(dev));
3410 return -ENOENT;
3411 }
3412
3413 index = alloc_irte(iommu, irq, nvec);
3414 if (index < 0) {
3415 printk(KERN_ERR
3416 "Unable to allocate %d IRTE for PCI %s\n", nvec,
d6c88a50 3417 pci_name(dev));
54168ed7
IM
3418 return -ENOSPC;
3419 }
3420 return index;
3421}
3422#endif
1d025192 3423
3145e941 3424static int setup_msi_irq(struct pci_dev *dev, struct msi_desc *msidesc, int irq)
1d025192
YL
3425{
3426 int ret;
3427 struct msi_msg msg;
3428
3429 ret = msi_compose_msg(dev, irq, &msg);
3430 if (ret < 0)
3431 return ret;
3432
3145e941 3433 set_irq_msi(irq, msidesc);
1d025192
YL
3434 write_msi_msg(irq, &msg);
3435
54168ed7
IM
3436#ifdef CONFIG_INTR_REMAP
3437 if (irq_remapped(irq)) {
3438 struct irq_desc *desc = irq_to_desc(irq);
3439 /*
3440 * irq migration in process context
3441 */
3442 desc->status |= IRQ_MOVE_PCNTXT;
3443 set_irq_chip_and_handler_name(irq, &msi_ir_chip, handle_edge_irq, "edge");
3444 } else
3445#endif
3446 set_irq_chip_and_handler_name(irq, &msi_chip, handle_edge_irq, "edge");
1d025192 3447
c81bba49
YL
3448 dev_printk(KERN_DEBUG, &dev->dev, "irq %d for MSI/MSI-X\n", irq);
3449
1d025192
YL
3450 return 0;
3451}
3452
047c8fdb
YL
3453int arch_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
3454{
54168ed7
IM
3455 unsigned int irq;
3456 int ret, sub_handle;
0b8f1efa 3457 struct msi_desc *msidesc;
54168ed7
IM
3458 unsigned int irq_want;
3459
3460#ifdef CONFIG_INTR_REMAP
3461 struct intel_iommu *iommu = 0;
3462 int index = 0;
3463#endif
3464
be5d5350 3465 irq_want = nr_irqs_gsi;
54168ed7 3466 sub_handle = 0;
0b8f1efa
YL
3467 list_for_each_entry(msidesc, &dev->msi_list, list) {
3468 irq = create_irq_nr(irq_want);
54168ed7
IM
3469 if (irq == 0)
3470 return -1;
f1ee5548 3471 irq_want = irq + 1;
54168ed7
IM
3472#ifdef CONFIG_INTR_REMAP
3473 if (!intr_remapping_enabled)
3474 goto no_ir;
3475
3476 if (!sub_handle) {
3477 /*
3478 * allocate the consecutive block of IRTE's
3479 * for 'nvec'
3480 */
3481 index = msi_alloc_irte(dev, irq, nvec);
3482 if (index < 0) {
3483 ret = index;
3484 goto error;
3485 }
3486 } else {
3487 iommu = map_dev_to_ir(dev);
3488 if (!iommu) {
3489 ret = -ENOENT;
3490 goto error;
3491 }
3492 /*
3493 * setup the mapping between the irq and the IRTE
3494 * base index, the sub_handle pointing to the
3495 * appropriate interrupt remap table entry.
3496 */
3497 set_irte_irq(irq, iommu, index, sub_handle);
3498 }
3499no_ir:
3500#endif
0b8f1efa 3501 ret = setup_msi_irq(dev, msidesc, irq);
54168ed7
IM
3502 if (ret < 0)
3503 goto error;
3504 sub_handle++;
3505 }
3506 return 0;
047c8fdb
YL
3507
3508error:
54168ed7
IM
3509 destroy_irq(irq);
3510 return ret;
047c8fdb
YL
3511}
3512
3b7d1921
EB
3513void arch_teardown_msi_irq(unsigned int irq)
3514{
f7feaca7 3515 destroy_irq(irq);
3b7d1921
EB
3516}
3517
9d783ba0 3518#if defined (CONFIG_DMAR) || defined (CONFIG_INTR_REMAP)
54168ed7 3519#ifdef CONFIG_SMP
22f65d31 3520static void dmar_msi_set_affinity(unsigned int irq, const struct cpumask *mask)
54168ed7 3521{
3145e941 3522 struct irq_desc *desc = irq_to_desc(irq);
54168ed7
IM
3523 struct irq_cfg *cfg;
3524 struct msi_msg msg;
3525 unsigned int dest;
54168ed7 3526
22f65d31
MT
3527 dest = set_desc_affinity(desc, mask);
3528 if (dest == BAD_APICID)
54168ed7
IM
3529 return;
3530
3145e941 3531 cfg = desc->chip_data;
54168ed7
IM
3532
3533 dmar_msi_read(irq, &msg);
3534
3535 msg.data &= ~MSI_DATA_VECTOR_MASK;
3536 msg.data |= MSI_DATA_VECTOR(cfg->vector);
3537 msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
3538 msg.address_lo |= MSI_ADDR_DEST_ID(dest);
3539
3540 dmar_msi_write(irq, &msg);
54168ed7 3541}
3145e941 3542
54168ed7
IM
3543#endif /* CONFIG_SMP */
3544
3545struct irq_chip dmar_msi_type = {
3546 .name = "DMAR_MSI",
3547 .unmask = dmar_msi_unmask,
3548 .mask = dmar_msi_mask,
3549 .ack = ack_apic_edge,
3550#ifdef CONFIG_SMP
3551 .set_affinity = dmar_msi_set_affinity,
3552#endif
3553 .retrigger = ioapic_retrigger_irq,
3554};
3555
3556int arch_setup_dmar_msi(unsigned int irq)
3557{
3558 int ret;
3559 struct msi_msg msg;
2d3fcc1c 3560
54168ed7
IM
3561 ret = msi_compose_msg(NULL, irq, &msg);
3562 if (ret < 0)
3563 return ret;
3564 dmar_msi_write(irq, &msg);
3565 set_irq_chip_and_handler_name(irq, &dmar_msi_type, handle_edge_irq,
3566 "edge");
3567 return 0;
3568}
3569#endif
3570
58ac1e76 3571#ifdef CONFIG_HPET_TIMER
3572
3573#ifdef CONFIG_SMP
22f65d31 3574static void hpet_msi_set_affinity(unsigned int irq, const struct cpumask *mask)
58ac1e76 3575{
3145e941 3576 struct irq_desc *desc = irq_to_desc(irq);
58ac1e76 3577 struct irq_cfg *cfg;
58ac1e76 3578 struct msi_msg msg;
3579 unsigned int dest;
58ac1e76 3580
22f65d31
MT
3581 dest = set_desc_affinity(desc, mask);
3582 if (dest == BAD_APICID)
58ac1e76 3583 return;
3584
3145e941 3585 cfg = desc->chip_data;
58ac1e76 3586
3587 hpet_msi_read(irq, &msg);
3588
3589 msg.data &= ~MSI_DATA_VECTOR_MASK;
3590 msg.data |= MSI_DATA_VECTOR(cfg->vector);
3591 msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
3592 msg.address_lo |= MSI_ADDR_DEST_ID(dest);
3593
3594 hpet_msi_write(irq, &msg);
58ac1e76 3595}
3145e941 3596
58ac1e76 3597#endif /* CONFIG_SMP */
3598
3599struct irq_chip hpet_msi_type = {
3600 .name = "HPET_MSI",
3601 .unmask = hpet_msi_unmask,
3602 .mask = hpet_msi_mask,
3603 .ack = ack_apic_edge,
3604#ifdef CONFIG_SMP
3605 .set_affinity = hpet_msi_set_affinity,
3606#endif
3607 .retrigger = ioapic_retrigger_irq,
3608};
3609
3610int arch_setup_hpet_msi(unsigned int irq)
3611{
3612 int ret;
3613 struct msi_msg msg;
3614
3615 ret = msi_compose_msg(NULL, irq, &msg);
3616 if (ret < 0)
3617 return ret;
3618
3619 hpet_msi_write(irq, &msg);
3620 set_irq_chip_and_handler_name(irq, &hpet_msi_type, handle_edge_irq,
3621 "edge");
c81bba49 3622
58ac1e76 3623 return 0;
3624}
3625#endif
3626
54168ed7 3627#endif /* CONFIG_PCI_MSI */
8b955b0d
EB
3628/*
3629 * Hypertransport interrupt support
3630 */
3631#ifdef CONFIG_HT_IRQ
3632
3633#ifdef CONFIG_SMP
3634
497c9a19 3635static void target_ht_irq(unsigned int irq, unsigned int dest, u8 vector)
8b955b0d 3636{
ec68307c
EB
3637 struct ht_irq_msg msg;
3638 fetch_ht_irq_msg(irq, &msg);
8b955b0d 3639
497c9a19 3640 msg.address_lo &= ~(HT_IRQ_LOW_VECTOR_MASK | HT_IRQ_LOW_DEST_ID_MASK);
ec68307c 3641 msg.address_hi &= ~(HT_IRQ_HIGH_DEST_ID_MASK);
8b955b0d 3642
497c9a19 3643 msg.address_lo |= HT_IRQ_LOW_VECTOR(vector) | HT_IRQ_LOW_DEST_ID(dest);
ec68307c 3644 msg.address_hi |= HT_IRQ_HIGH_DEST_ID(dest);
8b955b0d 3645
ec68307c 3646 write_ht_irq_msg(irq, &msg);
8b955b0d
EB
3647}
3648
22f65d31 3649static void set_ht_irq_affinity(unsigned int irq, const struct cpumask *mask)
8b955b0d 3650{
3145e941 3651 struct irq_desc *desc = irq_to_desc(irq);
497c9a19 3652 struct irq_cfg *cfg;
8b955b0d 3653 unsigned int dest;
8b955b0d 3654
22f65d31
MT
3655 dest = set_desc_affinity(desc, mask);
3656 if (dest == BAD_APICID)
497c9a19 3657 return;
8b955b0d 3658
3145e941 3659 cfg = desc->chip_data;
8b955b0d 3660
497c9a19 3661 target_ht_irq(irq, dest, cfg->vector);
8b955b0d 3662}
3145e941 3663
8b955b0d
EB
3664#endif
3665
c37e108d 3666static struct irq_chip ht_irq_chip = {
8b955b0d
EB
3667 .name = "PCI-HT",
3668 .mask = mask_ht_irq,
3669 .unmask = unmask_ht_irq,
1d025192 3670 .ack = ack_apic_edge,
8b955b0d
EB
3671#ifdef CONFIG_SMP
3672 .set_affinity = set_ht_irq_affinity,
3673#endif
3674 .retrigger = ioapic_retrigger_irq,
3675};
3676
3677int arch_setup_ht_irq(unsigned int irq, struct pci_dev *dev)
3678{
497c9a19
YL
3679 struct irq_cfg *cfg;
3680 int err;
8b955b0d 3681
f1182638
JB
3682 if (disable_apic)
3683 return -ENXIO;
3684
3145e941 3685 cfg = irq_cfg(irq);
fe402e1f 3686 err = assign_irq_vector(irq, cfg, apic->target_cpus());
54168ed7 3687 if (!err) {
ec68307c 3688 struct ht_irq_msg msg;
8b955b0d 3689 unsigned dest;
8b955b0d 3690
debccb3e
IM
3691 dest = apic->cpu_mask_to_apicid_and(cfg->domain,
3692 apic->target_cpus());
8b955b0d 3693
ec68307c 3694 msg.address_hi = HT_IRQ_HIGH_DEST_ID(dest);
8b955b0d 3695
ec68307c
EB
3696 msg.address_lo =
3697 HT_IRQ_LOW_BASE |
8b955b0d 3698 HT_IRQ_LOW_DEST_ID(dest) |
497c9a19 3699 HT_IRQ_LOW_VECTOR(cfg->vector) |
9b5bc8dc 3700 ((apic->irq_dest_mode == 0) ?
8b955b0d
EB
3701 HT_IRQ_LOW_DM_PHYSICAL :
3702 HT_IRQ_LOW_DM_LOGICAL) |
3703 HT_IRQ_LOW_RQEOI_EDGE |
9b5bc8dc 3704 ((apic->irq_delivery_mode != dest_LowestPrio) ?
8b955b0d
EB
3705 HT_IRQ_LOW_MT_FIXED :
3706 HT_IRQ_LOW_MT_ARBITRATED) |
3707 HT_IRQ_LOW_IRQ_MASKED;
3708
ec68307c 3709 write_ht_irq_msg(irq, &msg);
8b955b0d 3710
a460e745
IM
3711 set_irq_chip_and_handler_name(irq, &ht_irq_chip,
3712 handle_edge_irq, "edge");
c81bba49
YL
3713
3714 dev_printk(KERN_DEBUG, &dev->dev, "irq %d for HT\n", irq);
8b955b0d 3715 }
497c9a19 3716 return err;
8b955b0d
EB
3717}
3718#endif /* CONFIG_HT_IRQ */
3719
03b48632 3720#ifdef CONFIG_X86_UV
4173a0e7
DN
3721/*
3722 * Re-target the irq to the specified CPU and enable the specified MMR located
3723 * on the specified blade to allow the sending of MSIs to the specified CPU.
3724 */
3725int arch_enable_uv_irq(char *irq_name, unsigned int irq, int cpu, int mmr_blade,
3726 unsigned long mmr_offset)
3727{
22f65d31 3728 const struct cpumask *eligible_cpu = cpumask_of(cpu);
4173a0e7
DN
3729 struct irq_cfg *cfg;
3730 int mmr_pnode;
3731 unsigned long mmr_value;
3732 struct uv_IO_APIC_route_entry *entry;
3733 unsigned long flags;
3734 int err;
3735
3145e941
YL
3736 cfg = irq_cfg(irq);
3737
e7986739 3738 err = assign_irq_vector(irq, cfg, eligible_cpu);
4173a0e7
DN
3739 if (err != 0)
3740 return err;
3741
3742 spin_lock_irqsave(&vector_lock, flags);
3743 set_irq_chip_and_handler_name(irq, &uv_irq_chip, handle_percpu_irq,
3744 irq_name);
3745 spin_unlock_irqrestore(&vector_lock, flags);
3746
4173a0e7
DN
3747 mmr_value = 0;
3748 entry = (struct uv_IO_APIC_route_entry *)&mmr_value;
3749 BUG_ON(sizeof(struct uv_IO_APIC_route_entry) != sizeof(unsigned long));
3750
3751 entry->vector = cfg->vector;
9b5bc8dc
IM
3752 entry->delivery_mode = apic->irq_delivery_mode;
3753 entry->dest_mode = apic->irq_dest_mode;
4173a0e7
DN
3754 entry->polarity = 0;
3755 entry->trigger = 0;
3756 entry->mask = 0;
debccb3e 3757 entry->dest = apic->cpu_mask_to_apicid(eligible_cpu);
4173a0e7
DN
3758
3759 mmr_pnode = uv_blade_to_pnode(mmr_blade);
3760 uv_write_global_mmr64(mmr_pnode, mmr_offset, mmr_value);
3761
3762 return irq;
3763}
3764
3765/*
3766 * Disable the specified MMR located on the specified blade so that MSIs are
3767 * longer allowed to be sent.
3768 */
3769void arch_disable_uv_irq(int mmr_blade, unsigned long mmr_offset)
3770{
3771 unsigned long mmr_value;
3772 struct uv_IO_APIC_route_entry *entry;
3773 int mmr_pnode;
3774
3775 mmr_value = 0;
3776 entry = (struct uv_IO_APIC_route_entry *)&mmr_value;
3777 BUG_ON(sizeof(struct uv_IO_APIC_route_entry) != sizeof(unsigned long));
3778
3779 entry->mask = 1;
3780
3781 mmr_pnode = uv_blade_to_pnode(mmr_blade);
3782 uv_write_global_mmr64(mmr_pnode, mmr_offset, mmr_value);
3783}
3784#endif /* CONFIG_X86_64 */
3785
9d6a4d08
YL
3786int __init io_apic_get_redir_entries (int ioapic)
3787{
3788 union IO_APIC_reg_01 reg_01;
3789 unsigned long flags;
3790
3791 spin_lock_irqsave(&ioapic_lock, flags);
3792 reg_01.raw = io_apic_read(ioapic, 1);
3793 spin_unlock_irqrestore(&ioapic_lock, flags);
3794
3795 return reg_01.bits.entries;
3796}
3797
be5d5350 3798void __init probe_nr_irqs_gsi(void)
9d6a4d08 3799{
be5d5350
YL
3800 int nr = 0;
3801
cc6c5006
YL
3802 nr = acpi_probe_gsi();
3803 if (nr > nr_irqs_gsi) {
be5d5350 3804 nr_irqs_gsi = nr;
cc6c5006
YL
3805 } else {
3806 /* for acpi=off or acpi is not compiled in */
3807 int idx;
3808
3809 nr = 0;
3810 for (idx = 0; idx < nr_ioapics; idx++)
3811 nr += io_apic_get_redir_entries(idx) + 1;
3812
3813 if (nr > nr_irqs_gsi)
3814 nr_irqs_gsi = nr;
3815 }
3816
3817 printk(KERN_DEBUG "nr_irqs_gsi: %d\n", nr_irqs_gsi);
9d6a4d08
YL
3818}
3819
4a046d17
YL
3820#ifdef CONFIG_SPARSE_IRQ
3821int __init arch_probe_nr_irqs(void)
3822{
3823 int nr;
3824
f1ee5548
YL
3825 if (nr_irqs > (NR_VECTORS * nr_cpu_ids))
3826 nr_irqs = NR_VECTORS * nr_cpu_ids;
4a046d17 3827
f1ee5548
YL
3828 nr = nr_irqs_gsi + 8 * nr_cpu_ids;
3829#if defined(CONFIG_PCI_MSI) || defined(CONFIG_HT_IRQ)
3830 /*
3831 * for MSI and HT dyn irq
3832 */
3833 nr += nr_irqs_gsi * 16;
3834#endif
3835 if (nr < nr_irqs)
4a046d17
YL
3836 nr_irqs = nr;
3837
3838 return 0;
3839}
3840#endif
3841
1da177e4 3842/* --------------------------------------------------------------------------
54168ed7 3843 ACPI-based IOAPIC Configuration
1da177e4
LT
3844 -------------------------------------------------------------------------- */
3845
888ba6c6 3846#ifdef CONFIG_ACPI
1da177e4 3847
54168ed7 3848#ifdef CONFIG_X86_32
36062448 3849int __init io_apic_get_unique_id(int ioapic, int apic_id)
1da177e4
LT
3850{
3851 union IO_APIC_reg_00 reg_00;
3852 static physid_mask_t apic_id_map = PHYSID_MASK_NONE;
3853 physid_mask_t tmp;
3854 unsigned long flags;
3855 int i = 0;
3856
3857 /*
36062448
PC
3858 * The P4 platform supports up to 256 APIC IDs on two separate APIC
3859 * buses (one for LAPICs, one for IOAPICs), where predecessors only
1da177e4 3860 * supports up to 16 on one shared APIC bus.
36062448 3861 *
1da177e4
LT
3862 * TBD: Expand LAPIC/IOAPIC support on P4-class systems to take full
3863 * advantage of new APIC bus architecture.
3864 */
3865
3866 if (physids_empty(apic_id_map))
d190cb87 3867 apic_id_map = apic->ioapic_phys_id_map(phys_cpu_present_map);
1da177e4
LT
3868
3869 spin_lock_irqsave(&ioapic_lock, flags);
3870 reg_00.raw = io_apic_read(ioapic, 0);
3871 spin_unlock_irqrestore(&ioapic_lock, flags);
3872
3873 if (apic_id >= get_physical_broadcast()) {
3874 printk(KERN_WARNING "IOAPIC[%d]: Invalid apic_id %d, trying "
3875 "%d\n", ioapic, apic_id, reg_00.bits.ID);
3876 apic_id = reg_00.bits.ID;
3877 }
3878
3879 /*
36062448 3880 * Every APIC in a system must have a unique ID or we get lots of nice
1da177e4
LT
3881 * 'stuck on smp_invalidate_needed IPI wait' messages.
3882 */
d1d7cae8 3883 if (apic->check_apicid_used(apic_id_map, apic_id)) {
1da177e4
LT
3884
3885 for (i = 0; i < get_physical_broadcast(); i++) {
d1d7cae8 3886 if (!apic->check_apicid_used(apic_id_map, i))
1da177e4
LT
3887 break;
3888 }
3889
3890 if (i == get_physical_broadcast())
3891 panic("Max apic_id exceeded!\n");
3892
3893 printk(KERN_WARNING "IOAPIC[%d]: apic_id %d already used, "
3894 "trying %d\n", ioapic, apic_id, i);
3895
3896 apic_id = i;
36062448 3897 }
1da177e4 3898
8058714a 3899 tmp = apic->apicid_to_cpu_present(apic_id);
1da177e4
LT
3900 physids_or(apic_id_map, apic_id_map, tmp);
3901
3902 if (reg_00.bits.ID != apic_id) {
3903 reg_00.bits.ID = apic_id;
3904
3905 spin_lock_irqsave(&ioapic_lock, flags);
3906 io_apic_write(ioapic, 0, reg_00.raw);
3907 reg_00.raw = io_apic_read(ioapic, 0);
3908 spin_unlock_irqrestore(&ioapic_lock, flags);
3909
3910 /* Sanity check */
6070f9ec
AD
3911 if (reg_00.bits.ID != apic_id) {
3912 printk("IOAPIC[%d]: Unable to change apic_id!\n", ioapic);
3913 return -1;
3914 }
1da177e4
LT
3915 }
3916
3917 apic_printk(APIC_VERBOSE, KERN_INFO
3918 "IOAPIC[%d]: Assigned apic_id %d\n", ioapic, apic_id);
3919
3920 return apic_id;
3921}
3922
36062448 3923int __init io_apic_get_version(int ioapic)
1da177e4
LT
3924{
3925 union IO_APIC_reg_01 reg_01;
3926 unsigned long flags;
3927
3928 spin_lock_irqsave(&ioapic_lock, flags);
3929 reg_01.raw = io_apic_read(ioapic, 1);
3930 spin_unlock_irqrestore(&ioapic_lock, flags);
3931
3932 return reg_01.bits.version;
3933}
54168ed7 3934#endif
1da177e4 3935
54168ed7 3936int io_apic_set_pci_routing (int ioapic, int pin, int irq, int triggering, int polarity)
1da177e4 3937{
0b8f1efa
YL
3938 struct irq_desc *desc;
3939 struct irq_cfg *cfg;
3940 int cpu = boot_cpu_id;
3941
1da177e4 3942 if (!IO_APIC_IRQ(irq)) {
54168ed7 3943 apic_printk(APIC_QUIET,KERN_ERR "IOAPIC[%d]: Invalid reference to IRQ 0\n",
1da177e4
LT
3944 ioapic);
3945 return -EINVAL;
3946 }
3947
0b8f1efa
YL
3948 desc = irq_to_desc_alloc_cpu(irq, cpu);
3949 if (!desc) {
3950 printk(KERN_INFO "can not get irq_desc %d\n", irq);
3951 return 0;
3952 }
3953
1da177e4
LT
3954 /*
3955 * IRQs < 16 are already in the irq_2_pin[] map
3956 */
99d093d1 3957 if (irq >= NR_IRQS_LEGACY) {
0b8f1efa 3958 cfg = desc->chip_data;
3145e941 3959 add_pin_to_irq_cpu(cfg, cpu, ioapic, pin);
0b8f1efa 3960 }
1da177e4 3961
3145e941 3962 setup_IO_APIC_irq(ioapic, pin, irq, desc, triggering, polarity);
1da177e4
LT
3963
3964 return 0;
3965}
3966
54168ed7 3967
61fd47e0
SL
3968int acpi_get_override_irq(int bus_irq, int *trigger, int *polarity)
3969{
3970 int i;
3971
3972 if (skip_ioapic_setup)
3973 return -1;
3974
3975 for (i = 0; i < mp_irq_entries; i++)
c2c21745
JSR
3976 if (mp_irqs[i].irqtype == mp_INT &&
3977 mp_irqs[i].srcbusirq == bus_irq)
61fd47e0
SL
3978 break;
3979 if (i >= mp_irq_entries)
3980 return -1;
3981
3982 *trigger = irq_trigger(i);
3983 *polarity = irq_polarity(i);
3984 return 0;
3985}
3986
888ba6c6 3987#endif /* CONFIG_ACPI */
1a3f239d 3988
497c9a19
YL
3989/*
3990 * This function currently is only a helper for the i386 smp boot process where
3991 * we need to reprogram the ioredtbls to cater for the cpus which have come online
fe402e1f 3992 * so mask in all cases should simply be apic->target_cpus()
497c9a19
YL
3993 */
3994#ifdef CONFIG_SMP
3995void __init setup_ioapic_dest(void)
3996{
3997 int pin, ioapic, irq, irq_entry;
6c2e9403 3998 struct irq_desc *desc;
497c9a19 3999 struct irq_cfg *cfg;
22f65d31 4000 const struct cpumask *mask;
497c9a19
YL
4001
4002 if (skip_ioapic_setup == 1)
4003 return;
4004
4005 for (ioapic = 0; ioapic < nr_ioapics; ioapic++) {
4006 for (pin = 0; pin < nr_ioapic_registers[ioapic]; pin++) {
4007 irq_entry = find_irq_entry(ioapic, pin, mp_INT);
4008 if (irq_entry == -1)
4009 continue;
4010 irq = pin_2_irq(irq_entry, ioapic, pin);
4011
4012 /* setup_IO_APIC_irqs could fail to get vector for some device
4013 * when you have too many devices, because at that time only boot
4014 * cpu is online.
4015 */
0b8f1efa
YL
4016 desc = irq_to_desc(irq);
4017 cfg = desc->chip_data;
6c2e9403 4018 if (!cfg->vector) {
3145e941 4019 setup_IO_APIC_irq(ioapic, pin, irq, desc,
497c9a19
YL
4020 irq_trigger(irq_entry),
4021 irq_polarity(irq_entry));
6c2e9403
TG
4022 continue;
4023
4024 }
4025
4026 /*
4027 * Honour affinities which have been set in early boot
4028 */
6c2e9403
TG
4029 if (desc->status &
4030 (IRQ_NO_BALANCING | IRQ_AFFINITY_SET))
7f7ace0c 4031 mask = desc->affinity;
6c2e9403 4032 else
fe402e1f 4033 mask = apic->target_cpus();
6c2e9403 4034
54168ed7 4035#ifdef CONFIG_INTR_REMAP
6c2e9403 4036 if (intr_remapping_enabled)
3145e941 4037 set_ir_ioapic_affinity_irq_desc(desc, mask);
54168ed7 4038 else
6c2e9403 4039#endif
3145e941 4040 set_ioapic_affinity_irq_desc(desc, mask);
497c9a19
YL
4041 }
4042
4043 }
4044}
4045#endif
4046
54168ed7
IM
4047#define IOAPIC_RESOURCE_NAME_SIZE 11
4048
4049static struct resource *ioapic_resources;
4050
4051static struct resource * __init ioapic_setup_resources(void)
4052{
4053 unsigned long n;
4054 struct resource *res;
4055 char *mem;
4056 int i;
4057
4058 if (nr_ioapics <= 0)
4059 return NULL;
4060
4061 n = IOAPIC_RESOURCE_NAME_SIZE + sizeof(struct resource);
4062 n *= nr_ioapics;
4063
4064 mem = alloc_bootmem(n);
4065 res = (void *)mem;
4066
4067 if (mem != NULL) {
4068 mem += sizeof(struct resource) * nr_ioapics;
4069
4070 for (i = 0; i < nr_ioapics; i++) {
4071 res[i].name = mem;
4072 res[i].flags = IORESOURCE_MEM | IORESOURCE_BUSY;
4073 sprintf(mem, "IOAPIC %u", i);
4074 mem += IOAPIC_RESOURCE_NAME_SIZE;
4075 }
4076 }
4077
4078 ioapic_resources = res;
4079
4080 return res;
4081}
54168ed7 4082
f3294a33
YL
4083void __init ioapic_init_mappings(void)
4084{
4085 unsigned long ioapic_phys, idx = FIX_IO_APIC_BASE_0;
54168ed7 4086 struct resource *ioapic_res;
d6c88a50 4087 int i;
f3294a33 4088
54168ed7 4089 ioapic_res = ioapic_setup_resources();
f3294a33
YL
4090 for (i = 0; i < nr_ioapics; i++) {
4091 if (smp_found_config) {
b5ba7e6d 4092 ioapic_phys = mp_ioapics[i].apicaddr;
54168ed7 4093#ifdef CONFIG_X86_32
d6c88a50
TG
4094 if (!ioapic_phys) {
4095 printk(KERN_ERR
4096 "WARNING: bogus zero IO-APIC "
4097 "address found in MPTABLE, "
4098 "disabling IO/APIC support!\n");
4099 smp_found_config = 0;
4100 skip_ioapic_setup = 1;
4101 goto fake_ioapic_page;
4102 }
54168ed7 4103#endif
f3294a33 4104 } else {
54168ed7 4105#ifdef CONFIG_X86_32
f3294a33 4106fake_ioapic_page:
54168ed7 4107#endif
f3294a33 4108 ioapic_phys = (unsigned long)
54168ed7 4109 alloc_bootmem_pages(PAGE_SIZE);
f3294a33
YL
4110 ioapic_phys = __pa(ioapic_phys);
4111 }
4112 set_fixmap_nocache(idx, ioapic_phys);
54168ed7
IM
4113 apic_printk(APIC_VERBOSE,
4114 "mapped IOAPIC to %08lx (%08lx)\n",
4115 __fix_to_virt(idx), ioapic_phys);
f3294a33 4116 idx++;
54168ed7 4117
54168ed7
IM
4118 if (ioapic_res != NULL) {
4119 ioapic_res->start = ioapic_phys;
4120 ioapic_res->end = ioapic_phys + (4 * 1024) - 1;
4121 ioapic_res++;
4122 }
f3294a33
YL
4123 }
4124}
4125
54168ed7
IM
4126static int __init ioapic_insert_resources(void)
4127{
4128 int i;
4129 struct resource *r = ioapic_resources;
4130
4131 if (!r) {
4132 printk(KERN_ERR
4133 "IO APIC resources could be not be allocated.\n");
4134 return -1;
4135 }
4136
4137 for (i = 0; i < nr_ioapics; i++) {
4138 insert_resource(&iomem_resource, r);
4139 r++;
4140 }
4141
4142 return 0;
4143}
4144
4145/* Insert the IO APIC resources after PCI initialization has occured to handle
4146 * IO APICS that are mapped in on a BAR in PCI space. */
4147late_initcall(ioapic_insert_resources);