]> bbs.cooldavid.org Git - net-next-2.6.git/blame - arch/x86/kernel/amd_iommu_init.c
x86/amd-iommu: Remove support for domain sharing
[net-next-2.6.git] / arch / x86 / kernel / amd_iommu_init.c
CommitLineData
f6e2e6b6 1/*
bf3118c1 2 * Copyright (C) 2007-2009 Advanced Micro Devices, Inc.
f6e2e6b6
JR
3 * Author: Joerg Roedel <joerg.roedel@amd.com>
4 * Leo Duran <leo.duran@amd.com>
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
18 */
19
20#include <linux/pci.h>
21#include <linux/acpi.h>
22#include <linux/gfp.h>
23#include <linux/list.h>
7441e9cb 24#include <linux/sysdev.h>
a80dc3e0
JR
25#include <linux/interrupt.h>
26#include <linux/msi.h>
f6e2e6b6 27#include <asm/pci-direct.h>
6a9401a7 28#include <asm/amd_iommu_proto.h>
f6e2e6b6 29#include <asm/amd_iommu_types.h>
c6da992e 30#include <asm/amd_iommu.h>
46a7fa27 31#include <asm/iommu.h>
1d9b16d1 32#include <asm/gart.h>
ea1b0d39 33#include <asm/x86_init.h>
f6e2e6b6
JR
34
35/*
36 * definitions for the ACPI scanning code
37 */
f6e2e6b6 38#define IVRS_HEADER_LENGTH 48
f6e2e6b6
JR
39
40#define ACPI_IVHD_TYPE 0x10
41#define ACPI_IVMD_TYPE_ALL 0x20
42#define ACPI_IVMD_TYPE 0x21
43#define ACPI_IVMD_TYPE_RANGE 0x22
44
45#define IVHD_DEV_ALL 0x01
46#define IVHD_DEV_SELECT 0x02
47#define IVHD_DEV_SELECT_RANGE_START 0x03
48#define IVHD_DEV_RANGE_END 0x04
49#define IVHD_DEV_ALIAS 0x42
50#define IVHD_DEV_ALIAS_RANGE 0x43
51#define IVHD_DEV_EXT_SELECT 0x46
52#define IVHD_DEV_EXT_SELECT_RANGE 0x47
53
6da7342f
JR
54#define IVHD_FLAG_HT_TUN_EN_MASK 0x01
55#define IVHD_FLAG_PASSPW_EN_MASK 0x02
56#define IVHD_FLAG_RESPASSPW_EN_MASK 0x04
57#define IVHD_FLAG_ISOC_EN_MASK 0x08
f6e2e6b6
JR
58
59#define IVMD_FLAG_EXCL_RANGE 0x08
60#define IVMD_FLAG_UNITY_MAP 0x01
61
62#define ACPI_DEVFLAG_INITPASS 0x01
63#define ACPI_DEVFLAG_EXTINT 0x02
64#define ACPI_DEVFLAG_NMI 0x04
65#define ACPI_DEVFLAG_SYSMGT1 0x10
66#define ACPI_DEVFLAG_SYSMGT2 0x20
67#define ACPI_DEVFLAG_LINT0 0x40
68#define ACPI_DEVFLAG_LINT1 0x80
69#define ACPI_DEVFLAG_ATSDIS 0x10000000
70
b65233a9
JR
71/*
72 * ACPI table definitions
73 *
74 * These data structures are laid over the table to parse the important values
75 * out of it.
76 */
77
78/*
79 * structure describing one IOMMU in the ACPI table. Typically followed by one
80 * or more ivhd_entrys.
81 */
f6e2e6b6
JR
82struct ivhd_header {
83 u8 type;
84 u8 flags;
85 u16 length;
86 u16 devid;
87 u16 cap_ptr;
88 u64 mmio_phys;
89 u16 pci_seg;
90 u16 info;
91 u32 reserved;
92} __attribute__((packed));
93
b65233a9
JR
94/*
95 * A device entry describing which devices a specific IOMMU translates and
96 * which requestor ids they use.
97 */
f6e2e6b6
JR
98struct ivhd_entry {
99 u8 type;
100 u16 devid;
101 u8 flags;
102 u32 ext;
103} __attribute__((packed));
104
b65233a9
JR
105/*
106 * An AMD IOMMU memory definition structure. It defines things like exclusion
107 * ranges for devices and regions that should be unity mapped.
108 */
f6e2e6b6
JR
109struct ivmd_header {
110 u8 type;
111 u8 flags;
112 u16 length;
113 u16 devid;
114 u16 aux;
115 u64 resv;
116 u64 range_start;
117 u64 range_length;
118} __attribute__((packed));
119
fefda117
JR
120bool amd_iommu_dump;
121
c1cbebee
JR
122static int __initdata amd_iommu_detected;
123
b65233a9
JR
124u16 amd_iommu_last_bdf; /* largest PCI device id we have
125 to handle */
2e22847f 126LIST_HEAD(amd_iommu_unity_map); /* a list of required unity mappings
b65233a9 127 we find in ACPI */
afa9fdc2 128bool amd_iommu_unmap_flush; /* if true, flush on every unmap */
928abd25 129
2e22847f 130LIST_HEAD(amd_iommu_list); /* list of all AMD IOMMUs in the
b65233a9 131 system */
928abd25 132
bb52777e
JR
133/* Array to assign indices to IOMMUs*/
134struct amd_iommu *amd_iommus[MAX_IOMMUS];
135int amd_iommus_present;
136
318afd41
JR
137/* IOMMUs have a non-present cache? */
138bool amd_iommu_np_cache __read_mostly;
139
aeb26f55
JR
140/*
141 * List of protection domains - used during resume
142 */
143LIST_HEAD(amd_iommu_pd_list);
144spinlock_t amd_iommu_pd_lock;
145
b65233a9
JR
146/*
147 * Pointer to the device table which is shared by all AMD IOMMUs
148 * it is indexed by the PCI device id or the HT unit id and contains
149 * information about the domain the device belongs to as well as the
150 * page table root pointer.
151 */
928abd25 152struct dev_table_entry *amd_iommu_dev_table;
b65233a9
JR
153
154/*
155 * The alias table is a driver specific data structure which contains the
156 * mappings of the PCI device ids to the actual requestor ids on the IOMMU.
157 * More than one device can share the same requestor id.
158 */
928abd25 159u16 *amd_iommu_alias_table;
b65233a9
JR
160
161/*
162 * The rlookup table is used to find the IOMMU which is responsible
163 * for a specific device. It is also indexed by the PCI device id.
164 */
928abd25 165struct amd_iommu **amd_iommu_rlookup_table;
b65233a9
JR
166
167/*
168 * The pd table (protection domain table) is used to find the protection domain
169 * data structure a device belongs to. Indexed with the PCI device id too.
170 */
928abd25 171struct protection_domain **amd_iommu_pd_table;
b65233a9
JR
172
173/*
174 * AMD IOMMU allows up to 2^16 differend protection domains. This is a bitmap
175 * to know which ones are already in use.
176 */
928abd25
JR
177unsigned long *amd_iommu_pd_alloc_bitmap;
178
b65233a9
JR
179static u32 dev_table_size; /* size of the device table */
180static u32 alias_table_size; /* size of the alias table */
181static u32 rlookup_table_size; /* size if the rlookup table */
3e8064ba 182
208ec8c9
JR
183static inline void update_last_devid(u16 devid)
184{
185 if (devid > amd_iommu_last_bdf)
186 amd_iommu_last_bdf = devid;
187}
188
c571484e
JR
189static inline unsigned long tbl_size(int entry_size)
190{
191 unsigned shift = PAGE_SHIFT +
421f909c 192 get_order(((int)amd_iommu_last_bdf + 1) * entry_size);
c571484e
JR
193
194 return 1UL << shift;
195}
196
b65233a9
JR
197/****************************************************************************
198 *
199 * AMD IOMMU MMIO register space handling functions
200 *
201 * These functions are used to program the IOMMU device registers in
202 * MMIO space required for that driver.
203 *
204 ****************************************************************************/
3e8064ba 205
b65233a9
JR
206/*
207 * This function set the exclusion range in the IOMMU. DMA accesses to the
208 * exclusion range are passed through untranslated
209 */
05f92db9 210static void iommu_set_exclusion_range(struct amd_iommu *iommu)
b2026aa2
JR
211{
212 u64 start = iommu->exclusion_start & PAGE_MASK;
213 u64 limit = (start + iommu->exclusion_length) & PAGE_MASK;
214 u64 entry;
215
216 if (!iommu->exclusion_start)
217 return;
218
219 entry = start | MMIO_EXCL_ENABLE_MASK;
220 memcpy_toio(iommu->mmio_base + MMIO_EXCL_BASE_OFFSET,
221 &entry, sizeof(entry));
222
223 entry = limit;
224 memcpy_toio(iommu->mmio_base + MMIO_EXCL_LIMIT_OFFSET,
225 &entry, sizeof(entry));
226}
227
b65233a9 228/* Programs the physical address of the device table into the IOMMU hardware */
b2026aa2
JR
229static void __init iommu_set_device_table(struct amd_iommu *iommu)
230{
f609891f 231 u64 entry;
b2026aa2
JR
232
233 BUG_ON(iommu->mmio_base == NULL);
234
235 entry = virt_to_phys(amd_iommu_dev_table);
236 entry |= (dev_table_size >> 12) - 1;
237 memcpy_toio(iommu->mmio_base + MMIO_DEV_TABLE_OFFSET,
238 &entry, sizeof(entry));
239}
240
b65233a9 241/* Generic functions to enable/disable certain features of the IOMMU. */
05f92db9 242static void iommu_feature_enable(struct amd_iommu *iommu, u8 bit)
b2026aa2
JR
243{
244 u32 ctrl;
245
246 ctrl = readl(iommu->mmio_base + MMIO_CONTROL_OFFSET);
247 ctrl |= (1 << bit);
248 writel(ctrl, iommu->mmio_base + MMIO_CONTROL_OFFSET);
249}
250
ca020711 251static void iommu_feature_disable(struct amd_iommu *iommu, u8 bit)
b2026aa2
JR
252{
253 u32 ctrl;
254
199d0d50 255 ctrl = readl(iommu->mmio_base + MMIO_CONTROL_OFFSET);
b2026aa2
JR
256 ctrl &= ~(1 << bit);
257 writel(ctrl, iommu->mmio_base + MMIO_CONTROL_OFFSET);
258}
259
b65233a9 260/* Function to enable the hardware */
05f92db9 261static void iommu_enable(struct amd_iommu *iommu)
b2026aa2 262{
4c6f40d4 263 printk(KERN_INFO "AMD-Vi: Enabling IOMMU at %s cap 0x%hx\n",
a4e267c8 264 dev_name(&iommu->dev->dev), iommu->cap_ptr);
b2026aa2
JR
265
266 iommu_feature_enable(iommu, CONTROL_IOMMU_EN);
b2026aa2
JR
267}
268
92ac4320 269static void iommu_disable(struct amd_iommu *iommu)
126c52be 270{
a8c485bb
CW
271 /* Disable command buffer */
272 iommu_feature_disable(iommu, CONTROL_CMDBUF_EN);
273
274 /* Disable event logging and event interrupts */
275 iommu_feature_disable(iommu, CONTROL_EVT_INT_EN);
276 iommu_feature_disable(iommu, CONTROL_EVT_LOG_EN);
277
278 /* Disable IOMMU hardware itself */
92ac4320 279 iommu_feature_disable(iommu, CONTROL_IOMMU_EN);
126c52be
JR
280}
281
b65233a9
JR
282/*
283 * mapping and unmapping functions for the IOMMU MMIO space. Each AMD IOMMU in
284 * the system has one.
285 */
6c56747b
JR
286static u8 * __init iommu_map_mmio_space(u64 address)
287{
288 u8 *ret;
289
290 if (!request_mem_region(address, MMIO_REGION_LENGTH, "amd_iommu"))
291 return NULL;
292
293 ret = ioremap_nocache(address, MMIO_REGION_LENGTH);
294 if (ret != NULL)
295 return ret;
296
297 release_mem_region(address, MMIO_REGION_LENGTH);
298
299 return NULL;
300}
301
302static void __init iommu_unmap_mmio_space(struct amd_iommu *iommu)
303{
304 if (iommu->mmio_base)
305 iounmap(iommu->mmio_base);
306 release_mem_region(iommu->mmio_phys, MMIO_REGION_LENGTH);
307}
308
b65233a9
JR
309/****************************************************************************
310 *
311 * The functions below belong to the first pass of AMD IOMMU ACPI table
312 * parsing. In this pass we try to find out the highest device id this
313 * code has to handle. Upon this information the size of the shared data
314 * structures is determined later.
315 *
316 ****************************************************************************/
317
b514e555
JR
318/*
319 * This function calculates the length of a given IVHD entry
320 */
321static inline int ivhd_entry_length(u8 *ivhd)
322{
323 return 0x04 << (*ivhd >> 6);
324}
325
b65233a9
JR
326/*
327 * This function reads the last device id the IOMMU has to handle from the PCI
328 * capability header for this IOMMU
329 */
3e8064ba
JR
330static int __init find_last_devid_on_pci(int bus, int dev, int fn, int cap_ptr)
331{
332 u32 cap;
333
334 cap = read_pci_config(bus, dev, fn, cap_ptr+MMIO_RANGE_OFFSET);
d591b0a3 335 update_last_devid(calc_devid(MMIO_GET_BUS(cap), MMIO_GET_LD(cap)));
3e8064ba
JR
336
337 return 0;
338}
339
b65233a9
JR
340/*
341 * After reading the highest device id from the IOMMU PCI capability header
342 * this function looks if there is a higher device id defined in the ACPI table
343 */
3e8064ba
JR
344static int __init find_last_devid_from_ivhd(struct ivhd_header *h)
345{
346 u8 *p = (void *)h, *end = (void *)h;
347 struct ivhd_entry *dev;
348
349 p += sizeof(*h);
350 end += h->length;
351
352 find_last_devid_on_pci(PCI_BUS(h->devid),
353 PCI_SLOT(h->devid),
354 PCI_FUNC(h->devid),
355 h->cap_ptr);
356
357 while (p < end) {
358 dev = (struct ivhd_entry *)p;
359 switch (dev->type) {
360 case IVHD_DEV_SELECT:
361 case IVHD_DEV_RANGE_END:
362 case IVHD_DEV_ALIAS:
363 case IVHD_DEV_EXT_SELECT:
b65233a9 364 /* all the above subfield types refer to device ids */
208ec8c9 365 update_last_devid(dev->devid);
3e8064ba
JR
366 break;
367 default:
368 break;
369 }
b514e555 370 p += ivhd_entry_length(p);
3e8064ba
JR
371 }
372
373 WARN_ON(p != end);
374
375 return 0;
376}
377
b65233a9
JR
378/*
379 * Iterate over all IVHD entries in the ACPI table and find the highest device
380 * id which we need to handle. This is the first of three functions which parse
381 * the ACPI table. So we check the checksum here.
382 */
3e8064ba
JR
383static int __init find_last_devid_acpi(struct acpi_table_header *table)
384{
385 int i;
386 u8 checksum = 0, *p = (u8 *)table, *end = (u8 *)table;
387 struct ivhd_header *h;
388
389 /*
390 * Validate checksum here so we don't need to do it when
391 * we actually parse the table
392 */
393 for (i = 0; i < table->length; ++i)
394 checksum += p[i];
395 if (checksum != 0)
396 /* ACPI table corrupt */
397 return -ENODEV;
398
399 p += IVRS_HEADER_LENGTH;
400
401 end += table->length;
402 while (p < end) {
403 h = (struct ivhd_header *)p;
404 switch (h->type) {
405 case ACPI_IVHD_TYPE:
406 find_last_devid_from_ivhd(h);
407 break;
408 default:
409 break;
410 }
411 p += h->length;
412 }
413 WARN_ON(p != end);
414
415 return 0;
416}
417
b65233a9
JR
418/****************************************************************************
419 *
420 * The following functions belong the the code path which parses the ACPI table
421 * the second time. In this ACPI parsing iteration we allocate IOMMU specific
422 * data structures, initialize the device/alias/rlookup table and also
423 * basically initialize the hardware.
424 *
425 ****************************************************************************/
426
427/*
428 * Allocates the command buffer. This buffer is per AMD IOMMU. We can
429 * write commands to that buffer later and the IOMMU will execute them
430 * asynchronously
431 */
b36ca91e
JR
432static u8 * __init alloc_command_buffer(struct amd_iommu *iommu)
433{
d0312b21 434 u8 *cmd_buf = (u8 *)__get_free_pages(GFP_KERNEL | __GFP_ZERO,
b36ca91e 435 get_order(CMD_BUFFER_SIZE));
b36ca91e
JR
436
437 if (cmd_buf == NULL)
438 return NULL;
439
440 iommu->cmd_buf_size = CMD_BUFFER_SIZE;
441
58492e12
JR
442 return cmd_buf;
443}
444
93f1cc67
JR
445/*
446 * This function resets the command buffer if the IOMMU stopped fetching
447 * commands from it.
448 */
449void amd_iommu_reset_cmd_buffer(struct amd_iommu *iommu)
450{
451 iommu_feature_disable(iommu, CONTROL_CMDBUF_EN);
452
453 writel(0x00, iommu->mmio_base + MMIO_CMD_HEAD_OFFSET);
454 writel(0x00, iommu->mmio_base + MMIO_CMD_TAIL_OFFSET);
455
456 iommu_feature_enable(iommu, CONTROL_CMDBUF_EN);
457}
458
58492e12
JR
459/*
460 * This function writes the command buffer address to the hardware and
461 * enables it.
462 */
463static void iommu_enable_command_buffer(struct amd_iommu *iommu)
464{
465 u64 entry;
466
467 BUG_ON(iommu->cmd_buf == NULL);
468
469 entry = (u64)virt_to_phys(iommu->cmd_buf);
b36ca91e 470 entry |= MMIO_CMD_SIZE_512;
58492e12 471
b36ca91e 472 memcpy_toio(iommu->mmio_base + MMIO_CMD_BUF_OFFSET,
58492e12 473 &entry, sizeof(entry));
b36ca91e 474
93f1cc67 475 amd_iommu_reset_cmd_buffer(iommu);
b36ca91e
JR
476}
477
478static void __init free_command_buffer(struct amd_iommu *iommu)
479{
23c1713f
JR
480 free_pages((unsigned long)iommu->cmd_buf,
481 get_order(iommu->cmd_buf_size));
b36ca91e
JR
482}
483
335503e5
JR
484/* allocates the memory where the IOMMU will log its events to */
485static u8 * __init alloc_event_buffer(struct amd_iommu *iommu)
486{
335503e5
JR
487 iommu->evt_buf = (u8 *)__get_free_pages(GFP_KERNEL | __GFP_ZERO,
488 get_order(EVT_BUFFER_SIZE));
489
490 if (iommu->evt_buf == NULL)
491 return NULL;
492
1bc6f838
JR
493 iommu->evt_buf_size = EVT_BUFFER_SIZE;
494
58492e12
JR
495 return iommu->evt_buf;
496}
497
498static void iommu_enable_event_buffer(struct amd_iommu *iommu)
499{
500 u64 entry;
501
502 BUG_ON(iommu->evt_buf == NULL);
503
335503e5 504 entry = (u64)virt_to_phys(iommu->evt_buf) | EVT_LEN_MASK;
58492e12 505
335503e5
JR
506 memcpy_toio(iommu->mmio_base + MMIO_EVT_BUF_OFFSET,
507 &entry, sizeof(entry));
508
09067207
JR
509 /* set head and tail to zero manually */
510 writel(0x00, iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
511 writel(0x00, iommu->mmio_base + MMIO_EVT_TAIL_OFFSET);
512
58492e12 513 iommu_feature_enable(iommu, CONTROL_EVT_LOG_EN);
335503e5
JR
514}
515
516static void __init free_event_buffer(struct amd_iommu *iommu)
517{
518 free_pages((unsigned long)iommu->evt_buf, get_order(EVT_BUFFER_SIZE));
519}
520
b65233a9 521/* sets a specific bit in the device table entry. */
3566b778
JR
522static void set_dev_entry_bit(u16 devid, u8 bit)
523{
524 int i = (bit >> 5) & 0x07;
525 int _bit = bit & 0x1f;
526
527 amd_iommu_dev_table[devid].data[i] |= (1 << _bit);
528}
529
c5cca146
JR
530static int get_dev_entry_bit(u16 devid, u8 bit)
531{
532 int i = (bit >> 5) & 0x07;
533 int _bit = bit & 0x1f;
534
535 return (amd_iommu_dev_table[devid].data[i] & (1 << _bit)) >> _bit;
536}
537
538
539void amd_iommu_apply_erratum_63(u16 devid)
540{
541 int sysmgt;
542
543 sysmgt = get_dev_entry_bit(devid, DEV_ENTRY_SYSMGT1) |
544 (get_dev_entry_bit(devid, DEV_ENTRY_SYSMGT2) << 1);
545
546 if (sysmgt == 0x01)
547 set_dev_entry_bit(devid, DEV_ENTRY_IW);
548}
549
5ff4789d
JR
550/* Writes the specific IOMMU for a device into the rlookup table */
551static void __init set_iommu_for_device(struct amd_iommu *iommu, u16 devid)
552{
553 amd_iommu_rlookup_table[devid] = iommu;
554}
555
b65233a9
JR
556/*
557 * This function takes the device specific flags read from the ACPI
558 * table and sets up the device table entry with that information
559 */
5ff4789d
JR
560static void __init set_dev_entry_from_acpi(struct amd_iommu *iommu,
561 u16 devid, u32 flags, u32 ext_flags)
3566b778
JR
562{
563 if (flags & ACPI_DEVFLAG_INITPASS)
564 set_dev_entry_bit(devid, DEV_ENTRY_INIT_PASS);
565 if (flags & ACPI_DEVFLAG_EXTINT)
566 set_dev_entry_bit(devid, DEV_ENTRY_EINT_PASS);
567 if (flags & ACPI_DEVFLAG_NMI)
568 set_dev_entry_bit(devid, DEV_ENTRY_NMI_PASS);
569 if (flags & ACPI_DEVFLAG_SYSMGT1)
570 set_dev_entry_bit(devid, DEV_ENTRY_SYSMGT1);
571 if (flags & ACPI_DEVFLAG_SYSMGT2)
572 set_dev_entry_bit(devid, DEV_ENTRY_SYSMGT2);
573 if (flags & ACPI_DEVFLAG_LINT0)
574 set_dev_entry_bit(devid, DEV_ENTRY_LINT0_PASS);
575 if (flags & ACPI_DEVFLAG_LINT1)
576 set_dev_entry_bit(devid, DEV_ENTRY_LINT1_PASS);
3566b778 577
c5cca146
JR
578 amd_iommu_apply_erratum_63(devid);
579
5ff4789d 580 set_iommu_for_device(iommu, devid);
3566b778
JR
581}
582
b65233a9
JR
583/*
584 * Reads the device exclusion range from ACPI and initialize IOMMU with
585 * it
586 */
3566b778
JR
587static void __init set_device_exclusion_range(u16 devid, struct ivmd_header *m)
588{
589 struct amd_iommu *iommu = amd_iommu_rlookup_table[devid];
590
591 if (!(m->flags & IVMD_FLAG_EXCL_RANGE))
592 return;
593
594 if (iommu) {
b65233a9
JR
595 /*
596 * We only can configure exclusion ranges per IOMMU, not
597 * per device. But we can enable the exclusion range per
598 * device. This is done here
599 */
3566b778
JR
600 set_dev_entry_bit(m->devid, DEV_ENTRY_EX);
601 iommu->exclusion_start = m->range_start;
602 iommu->exclusion_length = m->range_length;
603 }
604}
605
b65233a9
JR
606/*
607 * This function reads some important data from the IOMMU PCI space and
608 * initializes the driver data structure with it. It reads the hardware
609 * capabilities and the first/last device entries
610 */
5d0c8e49
JR
611static void __init init_iommu_from_pci(struct amd_iommu *iommu)
612{
5d0c8e49 613 int cap_ptr = iommu->cap_ptr;
a80dc3e0 614 u32 range, misc;
5d0c8e49 615
3eaf28a1
JR
616 pci_read_config_dword(iommu->dev, cap_ptr + MMIO_CAP_HDR_OFFSET,
617 &iommu->cap);
618 pci_read_config_dword(iommu->dev, cap_ptr + MMIO_RANGE_OFFSET,
619 &range);
a80dc3e0
JR
620 pci_read_config_dword(iommu->dev, cap_ptr + MMIO_MISC_OFFSET,
621 &misc);
5d0c8e49 622
d591b0a3
JR
623 iommu->first_device = calc_devid(MMIO_GET_BUS(range),
624 MMIO_GET_FD(range));
625 iommu->last_device = calc_devid(MMIO_GET_BUS(range),
626 MMIO_GET_LD(range));
a80dc3e0 627 iommu->evt_msi_num = MMIO_MSI_NUM(misc);
5d0c8e49
JR
628}
629
b65233a9
JR
630/*
631 * Takes a pointer to an AMD IOMMU entry in the ACPI table and
632 * initializes the hardware and our data structures with it.
633 */
5d0c8e49
JR
634static void __init init_iommu_from_acpi(struct amd_iommu *iommu,
635 struct ivhd_header *h)
636{
637 u8 *p = (u8 *)h;
638 u8 *end = p, flags = 0;
639 u16 dev_i, devid = 0, devid_start = 0, devid_to = 0;
640 u32 ext_flags = 0;
58a3bee5 641 bool alias = false;
5d0c8e49
JR
642 struct ivhd_entry *e;
643
644 /*
645 * First set the recommended feature enable bits from ACPI
646 * into the IOMMU control registers
647 */
6da7342f 648 h->flags & IVHD_FLAG_HT_TUN_EN_MASK ?
5d0c8e49
JR
649 iommu_feature_enable(iommu, CONTROL_HT_TUN_EN) :
650 iommu_feature_disable(iommu, CONTROL_HT_TUN_EN);
651
6da7342f 652 h->flags & IVHD_FLAG_PASSPW_EN_MASK ?
5d0c8e49
JR
653 iommu_feature_enable(iommu, CONTROL_PASSPW_EN) :
654 iommu_feature_disable(iommu, CONTROL_PASSPW_EN);
655
6da7342f 656 h->flags & IVHD_FLAG_RESPASSPW_EN_MASK ?
5d0c8e49
JR
657 iommu_feature_enable(iommu, CONTROL_RESPASSPW_EN) :
658 iommu_feature_disable(iommu, CONTROL_RESPASSPW_EN);
659
6da7342f 660 h->flags & IVHD_FLAG_ISOC_EN_MASK ?
5d0c8e49
JR
661 iommu_feature_enable(iommu, CONTROL_ISOC_EN) :
662 iommu_feature_disable(iommu, CONTROL_ISOC_EN);
663
664 /*
665 * make IOMMU memory accesses cache coherent
666 */
667 iommu_feature_enable(iommu, CONTROL_COHERENT_EN);
668
669 /*
670 * Done. Now parse the device entries
671 */
672 p += sizeof(struct ivhd_header);
673 end += h->length;
674
42a698f4 675
5d0c8e49
JR
676 while (p < end) {
677 e = (struct ivhd_entry *)p;
678 switch (e->type) {
679 case IVHD_DEV_ALL:
42a698f4
JR
680
681 DUMP_printk(" DEV_ALL\t\t\t first devid: %02x:%02x.%x"
682 " last device %02x:%02x.%x flags: %02x\n",
683 PCI_BUS(iommu->first_device),
684 PCI_SLOT(iommu->first_device),
685 PCI_FUNC(iommu->first_device),
686 PCI_BUS(iommu->last_device),
687 PCI_SLOT(iommu->last_device),
688 PCI_FUNC(iommu->last_device),
689 e->flags);
690
5d0c8e49
JR
691 for (dev_i = iommu->first_device;
692 dev_i <= iommu->last_device; ++dev_i)
5ff4789d
JR
693 set_dev_entry_from_acpi(iommu, dev_i,
694 e->flags, 0);
5d0c8e49
JR
695 break;
696 case IVHD_DEV_SELECT:
42a698f4
JR
697
698 DUMP_printk(" DEV_SELECT\t\t\t devid: %02x:%02x.%x "
699 "flags: %02x\n",
700 PCI_BUS(e->devid),
701 PCI_SLOT(e->devid),
702 PCI_FUNC(e->devid),
703 e->flags);
704
5d0c8e49 705 devid = e->devid;
5ff4789d 706 set_dev_entry_from_acpi(iommu, devid, e->flags, 0);
5d0c8e49
JR
707 break;
708 case IVHD_DEV_SELECT_RANGE_START:
42a698f4
JR
709
710 DUMP_printk(" DEV_SELECT_RANGE_START\t "
711 "devid: %02x:%02x.%x flags: %02x\n",
712 PCI_BUS(e->devid),
713 PCI_SLOT(e->devid),
714 PCI_FUNC(e->devid),
715 e->flags);
716
5d0c8e49
JR
717 devid_start = e->devid;
718 flags = e->flags;
719 ext_flags = 0;
58a3bee5 720 alias = false;
5d0c8e49
JR
721 break;
722 case IVHD_DEV_ALIAS:
42a698f4
JR
723
724 DUMP_printk(" DEV_ALIAS\t\t\t devid: %02x:%02x.%x "
725 "flags: %02x devid_to: %02x:%02x.%x\n",
726 PCI_BUS(e->devid),
727 PCI_SLOT(e->devid),
728 PCI_FUNC(e->devid),
729 e->flags,
730 PCI_BUS(e->ext >> 8),
731 PCI_SLOT(e->ext >> 8),
732 PCI_FUNC(e->ext >> 8));
733
5d0c8e49
JR
734 devid = e->devid;
735 devid_to = e->ext >> 8;
7a6a3a08 736 set_dev_entry_from_acpi(iommu, devid , e->flags, 0);
7455aab1 737 set_dev_entry_from_acpi(iommu, devid_to, e->flags, 0);
5d0c8e49
JR
738 amd_iommu_alias_table[devid] = devid_to;
739 break;
740 case IVHD_DEV_ALIAS_RANGE:
42a698f4
JR
741
742 DUMP_printk(" DEV_ALIAS_RANGE\t\t "
743 "devid: %02x:%02x.%x flags: %02x "
744 "devid_to: %02x:%02x.%x\n",
745 PCI_BUS(e->devid),
746 PCI_SLOT(e->devid),
747 PCI_FUNC(e->devid),
748 e->flags,
749 PCI_BUS(e->ext >> 8),
750 PCI_SLOT(e->ext >> 8),
751 PCI_FUNC(e->ext >> 8));
752
5d0c8e49
JR
753 devid_start = e->devid;
754 flags = e->flags;
755 devid_to = e->ext >> 8;
756 ext_flags = 0;
58a3bee5 757 alias = true;
5d0c8e49
JR
758 break;
759 case IVHD_DEV_EXT_SELECT:
42a698f4
JR
760
761 DUMP_printk(" DEV_EXT_SELECT\t\t devid: %02x:%02x.%x "
762 "flags: %02x ext: %08x\n",
763 PCI_BUS(e->devid),
764 PCI_SLOT(e->devid),
765 PCI_FUNC(e->devid),
766 e->flags, e->ext);
767
5d0c8e49 768 devid = e->devid;
5ff4789d
JR
769 set_dev_entry_from_acpi(iommu, devid, e->flags,
770 e->ext);
5d0c8e49
JR
771 break;
772 case IVHD_DEV_EXT_SELECT_RANGE:
42a698f4
JR
773
774 DUMP_printk(" DEV_EXT_SELECT_RANGE\t devid: "
775 "%02x:%02x.%x flags: %02x ext: %08x\n",
776 PCI_BUS(e->devid),
777 PCI_SLOT(e->devid),
778 PCI_FUNC(e->devid),
779 e->flags, e->ext);
780
5d0c8e49
JR
781 devid_start = e->devid;
782 flags = e->flags;
783 ext_flags = e->ext;
58a3bee5 784 alias = false;
5d0c8e49
JR
785 break;
786 case IVHD_DEV_RANGE_END:
42a698f4
JR
787
788 DUMP_printk(" DEV_RANGE_END\t\t devid: %02x:%02x.%x\n",
789 PCI_BUS(e->devid),
790 PCI_SLOT(e->devid),
791 PCI_FUNC(e->devid));
792
5d0c8e49
JR
793 devid = e->devid;
794 for (dev_i = devid_start; dev_i <= devid; ++dev_i) {
7a6a3a08 795 if (alias) {
5d0c8e49 796 amd_iommu_alias_table[dev_i] = devid_to;
7a6a3a08
JR
797 set_dev_entry_from_acpi(iommu,
798 devid_to, flags, ext_flags);
799 }
800 set_dev_entry_from_acpi(iommu, dev_i,
801 flags, ext_flags);
5d0c8e49
JR
802 }
803 break;
804 default:
805 break;
806 }
807
b514e555 808 p += ivhd_entry_length(p);
5d0c8e49
JR
809 }
810}
811
b65233a9 812/* Initializes the device->iommu mapping for the driver */
5d0c8e49
JR
813static int __init init_iommu_devices(struct amd_iommu *iommu)
814{
815 u16 i;
816
817 for (i = iommu->first_device; i <= iommu->last_device; ++i)
818 set_iommu_for_device(iommu, i);
819
820 return 0;
821}
822
e47d402d
JR
823static void __init free_iommu_one(struct amd_iommu *iommu)
824{
825 free_command_buffer(iommu);
335503e5 826 free_event_buffer(iommu);
e47d402d
JR
827 iommu_unmap_mmio_space(iommu);
828}
829
830static void __init free_iommu_all(void)
831{
832 struct amd_iommu *iommu, *next;
833
3bd22172 834 for_each_iommu_safe(iommu, next) {
e47d402d
JR
835 list_del(&iommu->list);
836 free_iommu_one(iommu);
837 kfree(iommu);
838 }
839}
840
b65233a9
JR
841/*
842 * This function clues the initialization function for one IOMMU
843 * together and also allocates the command buffer and programs the
844 * hardware. It does NOT enable the IOMMU. This is done afterwards.
845 */
e47d402d
JR
846static int __init init_iommu_one(struct amd_iommu *iommu, struct ivhd_header *h)
847{
848 spin_lock_init(&iommu->lock);
bb52777e
JR
849
850 /* Add IOMMU to internal data structures */
e47d402d 851 list_add_tail(&iommu->list, &amd_iommu_list);
bb52777e
JR
852 iommu->index = amd_iommus_present++;
853
854 if (unlikely(iommu->index >= MAX_IOMMUS)) {
855 WARN(1, "AMD-Vi: System has more IOMMUs than supported by this driver\n");
856 return -ENOSYS;
857 }
858
859 /* Index is fine - add IOMMU to the array */
860 amd_iommus[iommu->index] = iommu;
e47d402d
JR
861
862 /*
863 * Copy data from ACPI table entry to the iommu struct
864 */
3eaf28a1
JR
865 iommu->dev = pci_get_bus_and_slot(PCI_BUS(h->devid), h->devid & 0xff);
866 if (!iommu->dev)
867 return 1;
868
e47d402d 869 iommu->cap_ptr = h->cap_ptr;
ee893c24 870 iommu->pci_seg = h->pci_seg;
e47d402d
JR
871 iommu->mmio_phys = h->mmio_phys;
872 iommu->mmio_base = iommu_map_mmio_space(h->mmio_phys);
873 if (!iommu->mmio_base)
874 return -ENOMEM;
875
e47d402d
JR
876 iommu->cmd_buf = alloc_command_buffer(iommu);
877 if (!iommu->cmd_buf)
878 return -ENOMEM;
879
335503e5
JR
880 iommu->evt_buf = alloc_event_buffer(iommu);
881 if (!iommu->evt_buf)
882 return -ENOMEM;
883
a80dc3e0
JR
884 iommu->int_enabled = false;
885
e47d402d
JR
886 init_iommu_from_pci(iommu);
887 init_iommu_from_acpi(iommu, h);
888 init_iommu_devices(iommu);
889
318afd41
JR
890 if (iommu->cap & (1UL << IOMMU_CAP_NPCACHE))
891 amd_iommu_np_cache = true;
892
8a66712b 893 return pci_enable_device(iommu->dev);
e47d402d
JR
894}
895
b65233a9
JR
896/*
897 * Iterates over all IOMMU entries in the ACPI table, allocates the
898 * IOMMU structure and initializes it with init_iommu_one()
899 */
e47d402d
JR
900static int __init init_iommu_all(struct acpi_table_header *table)
901{
902 u8 *p = (u8 *)table, *end = (u8 *)table;
903 struct ivhd_header *h;
904 struct amd_iommu *iommu;
905 int ret;
906
e47d402d
JR
907 end += table->length;
908 p += IVRS_HEADER_LENGTH;
909
910 while (p < end) {
911 h = (struct ivhd_header *)p;
912 switch (*p) {
913 case ACPI_IVHD_TYPE:
9c72041f 914
ae908c22 915 DUMP_printk("device: %02x:%02x.%01x cap: %04x "
9c72041f
JR
916 "seg: %d flags: %01x info %04x\n",
917 PCI_BUS(h->devid), PCI_SLOT(h->devid),
918 PCI_FUNC(h->devid), h->cap_ptr,
919 h->pci_seg, h->flags, h->info);
920 DUMP_printk(" mmio-addr: %016llx\n",
921 h->mmio_phys);
922
e47d402d
JR
923 iommu = kzalloc(sizeof(struct amd_iommu), GFP_KERNEL);
924 if (iommu == NULL)
925 return -ENOMEM;
926 ret = init_iommu_one(iommu, h);
927 if (ret)
928 return ret;
929 break;
930 default:
931 break;
932 }
933 p += h->length;
934
935 }
936 WARN_ON(p != end);
937
938 return 0;
939}
940
a80dc3e0
JR
941/****************************************************************************
942 *
943 * The following functions initialize the MSI interrupts for all IOMMUs
944 * in the system. Its a bit challenging because there could be multiple
945 * IOMMUs per PCI BDF but we can call pci_enable_msi(x) only once per
946 * pci_dev.
947 *
948 ****************************************************************************/
949
9f800de3 950static int iommu_setup_msi(struct amd_iommu *iommu)
a80dc3e0
JR
951{
952 int r;
a80dc3e0
JR
953
954 if (pci_enable_msi(iommu->dev))
955 return 1;
956
957 r = request_irq(iommu->dev->irq, amd_iommu_int_handler,
958 IRQF_SAMPLE_RANDOM,
4c6f40d4 959 "AMD-Vi",
a80dc3e0
JR
960 NULL);
961
962 if (r) {
963 pci_disable_msi(iommu->dev);
964 return 1;
965 }
966
fab6afa3 967 iommu->int_enabled = true;
58492e12
JR
968 iommu_feature_enable(iommu, CONTROL_EVT_INT_EN);
969
a80dc3e0
JR
970 return 0;
971}
972
05f92db9 973static int iommu_init_msi(struct amd_iommu *iommu)
a80dc3e0
JR
974{
975 if (iommu->int_enabled)
976 return 0;
977
d91cecdd 978 if (pci_find_capability(iommu->dev, PCI_CAP_ID_MSI))
a80dc3e0
JR
979 return iommu_setup_msi(iommu);
980
981 return 1;
982}
983
b65233a9
JR
984/****************************************************************************
985 *
986 * The next functions belong to the third pass of parsing the ACPI
987 * table. In this last pass the memory mapping requirements are
988 * gathered (like exclusion and unity mapping reanges).
989 *
990 ****************************************************************************/
991
be2a022c
JR
992static void __init free_unity_maps(void)
993{
994 struct unity_map_entry *entry, *next;
995
996 list_for_each_entry_safe(entry, next, &amd_iommu_unity_map, list) {
997 list_del(&entry->list);
998 kfree(entry);
999 }
1000}
1001
b65233a9 1002/* called when we find an exclusion range definition in ACPI */
be2a022c
JR
1003static int __init init_exclusion_range(struct ivmd_header *m)
1004{
1005 int i;
1006
1007 switch (m->type) {
1008 case ACPI_IVMD_TYPE:
1009 set_device_exclusion_range(m->devid, m);
1010 break;
1011 case ACPI_IVMD_TYPE_ALL:
3a61ec38 1012 for (i = 0; i <= amd_iommu_last_bdf; ++i)
be2a022c
JR
1013 set_device_exclusion_range(i, m);
1014 break;
1015 case ACPI_IVMD_TYPE_RANGE:
1016 for (i = m->devid; i <= m->aux; ++i)
1017 set_device_exclusion_range(i, m);
1018 break;
1019 default:
1020 break;
1021 }
1022
1023 return 0;
1024}
1025
b65233a9 1026/* called for unity map ACPI definition */
be2a022c
JR
1027static int __init init_unity_map_range(struct ivmd_header *m)
1028{
1029 struct unity_map_entry *e = 0;
02acc43a 1030 char *s;
be2a022c
JR
1031
1032 e = kzalloc(sizeof(*e), GFP_KERNEL);
1033 if (e == NULL)
1034 return -ENOMEM;
1035
1036 switch (m->type) {
1037 default:
0bc252f4
JR
1038 kfree(e);
1039 return 0;
be2a022c 1040 case ACPI_IVMD_TYPE:
02acc43a 1041 s = "IVMD_TYPEi\t\t\t";
be2a022c
JR
1042 e->devid_start = e->devid_end = m->devid;
1043 break;
1044 case ACPI_IVMD_TYPE_ALL:
02acc43a 1045 s = "IVMD_TYPE_ALL\t\t";
be2a022c
JR
1046 e->devid_start = 0;
1047 e->devid_end = amd_iommu_last_bdf;
1048 break;
1049 case ACPI_IVMD_TYPE_RANGE:
02acc43a 1050 s = "IVMD_TYPE_RANGE\t\t";
be2a022c
JR
1051 e->devid_start = m->devid;
1052 e->devid_end = m->aux;
1053 break;
1054 }
1055 e->address_start = PAGE_ALIGN(m->range_start);
1056 e->address_end = e->address_start + PAGE_ALIGN(m->range_length);
1057 e->prot = m->flags >> 1;
1058
02acc43a
JR
1059 DUMP_printk("%s devid_start: %02x:%02x.%x devid_end: %02x:%02x.%x"
1060 " range_start: %016llx range_end: %016llx flags: %x\n", s,
1061 PCI_BUS(e->devid_start), PCI_SLOT(e->devid_start),
1062 PCI_FUNC(e->devid_start), PCI_BUS(e->devid_end),
1063 PCI_SLOT(e->devid_end), PCI_FUNC(e->devid_end),
1064 e->address_start, e->address_end, m->flags);
1065
be2a022c
JR
1066 list_add_tail(&e->list, &amd_iommu_unity_map);
1067
1068 return 0;
1069}
1070
b65233a9 1071/* iterates over all memory definitions we find in the ACPI table */
be2a022c
JR
1072static int __init init_memory_definitions(struct acpi_table_header *table)
1073{
1074 u8 *p = (u8 *)table, *end = (u8 *)table;
1075 struct ivmd_header *m;
1076
be2a022c
JR
1077 end += table->length;
1078 p += IVRS_HEADER_LENGTH;
1079
1080 while (p < end) {
1081 m = (struct ivmd_header *)p;
1082 if (m->flags & IVMD_FLAG_EXCL_RANGE)
1083 init_exclusion_range(m);
1084 else if (m->flags & IVMD_FLAG_UNITY_MAP)
1085 init_unity_map_range(m);
1086
1087 p += m->length;
1088 }
1089
1090 return 0;
1091}
1092
9f5f5fb3
JR
1093/*
1094 * Init the device table to not allow DMA access for devices and
1095 * suppress all page faults
1096 */
1097static void init_device_table(void)
1098{
1099 u16 devid;
1100
1101 for (devid = 0; devid <= amd_iommu_last_bdf; ++devid) {
1102 set_dev_entry_bit(devid, DEV_ENTRY_VALID);
1103 set_dev_entry_bit(devid, DEV_ENTRY_TRANSLATION);
9f5f5fb3
JR
1104 }
1105}
1106
b65233a9
JR
1107/*
1108 * This function finally enables all IOMMUs found in the system after
1109 * they have been initialized
1110 */
05f92db9 1111static void enable_iommus(void)
8736197b
JR
1112{
1113 struct amd_iommu *iommu;
1114
3bd22172 1115 for_each_iommu(iommu) {
a8c485bb 1116 iommu_disable(iommu);
58492e12
JR
1117 iommu_set_device_table(iommu);
1118 iommu_enable_command_buffer(iommu);
1119 iommu_enable_event_buffer(iommu);
8736197b 1120 iommu_set_exclusion_range(iommu);
a80dc3e0 1121 iommu_init_msi(iommu);
8736197b
JR
1122 iommu_enable(iommu);
1123 }
1124}
1125
92ac4320
JR
1126static void disable_iommus(void)
1127{
1128 struct amd_iommu *iommu;
1129
1130 for_each_iommu(iommu)
1131 iommu_disable(iommu);
1132}
1133
7441e9cb
JR
1134/*
1135 * Suspend/Resume support
1136 * disable suspend until real resume implemented
1137 */
1138
1139static int amd_iommu_resume(struct sys_device *dev)
1140{
736501ee
JR
1141 /* re-load the hardware */
1142 enable_iommus();
1143
1144 /*
1145 * we have to flush after the IOMMUs are enabled because a
1146 * disabled IOMMU will never execute the commands we send
1147 */
736501ee 1148 amd_iommu_flush_all_devices();
6a047d8b 1149 amd_iommu_flush_all_domains();
736501ee 1150
7441e9cb
JR
1151 return 0;
1152}
1153
1154static int amd_iommu_suspend(struct sys_device *dev, pm_message_t state)
1155{
736501ee
JR
1156 /* disable IOMMUs to go out of the way for BIOS */
1157 disable_iommus();
1158
1159 return 0;
7441e9cb
JR
1160}
1161
1162static struct sysdev_class amd_iommu_sysdev_class = {
1163 .name = "amd_iommu",
1164 .suspend = amd_iommu_suspend,
1165 .resume = amd_iommu_resume,
1166};
1167
1168static struct sys_device device_amd_iommu = {
1169 .id = 0,
1170 .cls = &amd_iommu_sysdev_class,
1171};
1172
b65233a9
JR
1173/*
1174 * This is the core init function for AMD IOMMU hardware in the system.
1175 * This function is called from the generic x86 DMA layer initialization
1176 * code.
1177 *
1178 * This function basically parses the ACPI table for AMD IOMMU (IVRS)
1179 * three times:
1180 *
1181 * 1 pass) Find the highest PCI device id the driver has to handle.
1182 * Upon this information the size of the data structures is
1183 * determined that needs to be allocated.
1184 *
1185 * 2 pass) Initialize the data structures just allocated with the
1186 * information in the ACPI table about available AMD IOMMUs
1187 * in the system. It also maps the PCI devices in the
1188 * system to specific IOMMUs
1189 *
1190 * 3 pass) After the basic data structures are allocated and
1191 * initialized we update them with information about memory
1192 * remapping requirements parsed out of the ACPI table in
1193 * this last pass.
1194 *
1195 * After that the hardware is initialized and ready to go. In the last
1196 * step we do some Linux specific things like registering the driver in
1197 * the dma_ops interface and initializing the suspend/resume support
1198 * functions. Finally it prints some information about AMD IOMMUs and
1199 * the driver state and enables the hardware.
1200 */
ea1b0d39 1201static int __init amd_iommu_init(void)
fe74c9cf
JR
1202{
1203 int i, ret = 0;
1204
fe74c9cf
JR
1205 /*
1206 * First parse ACPI tables to find the largest Bus/Dev/Func
1207 * we need to handle. Upon this information the shared data
1208 * structures for the IOMMUs in the system will be allocated
1209 */
1210 if (acpi_table_parse("IVRS", find_last_devid_acpi) != 0)
1211 return -ENODEV;
1212
c571484e
JR
1213 dev_table_size = tbl_size(DEV_TABLE_ENTRY_SIZE);
1214 alias_table_size = tbl_size(ALIAS_TABLE_ENTRY_SIZE);
1215 rlookup_table_size = tbl_size(RLOOKUP_TABLE_ENTRY_SIZE);
fe74c9cf
JR
1216
1217 ret = -ENOMEM;
1218
1219 /* Device table - directly used by all IOMMUs */
5dc8bff0 1220 amd_iommu_dev_table = (void *)__get_free_pages(GFP_KERNEL | __GFP_ZERO,
fe74c9cf
JR
1221 get_order(dev_table_size));
1222 if (amd_iommu_dev_table == NULL)
1223 goto out;
1224
1225 /*
1226 * Alias table - map PCI Bus/Dev/Func to Bus/Dev/Func the
1227 * IOMMU see for that device
1228 */
1229 amd_iommu_alias_table = (void *)__get_free_pages(GFP_KERNEL,
1230 get_order(alias_table_size));
1231 if (amd_iommu_alias_table == NULL)
1232 goto free;
1233
1234 /* IOMMU rlookup table - find the IOMMU for a specific device */
83fd5cc6
JR
1235 amd_iommu_rlookup_table = (void *)__get_free_pages(
1236 GFP_KERNEL | __GFP_ZERO,
fe74c9cf
JR
1237 get_order(rlookup_table_size));
1238 if (amd_iommu_rlookup_table == NULL)
1239 goto free;
1240
1241 /*
1242 * Protection Domain table - maps devices to protection domains
1243 * This table has the same size as the rlookup_table
1244 */
5dc8bff0 1245 amd_iommu_pd_table = (void *)__get_free_pages(GFP_KERNEL | __GFP_ZERO,
fe74c9cf
JR
1246 get_order(rlookup_table_size));
1247 if (amd_iommu_pd_table == NULL)
1248 goto free;
1249
5dc8bff0
JR
1250 amd_iommu_pd_alloc_bitmap = (void *)__get_free_pages(
1251 GFP_KERNEL | __GFP_ZERO,
fe74c9cf
JR
1252 get_order(MAX_DOMAIN_ID/8));
1253 if (amd_iommu_pd_alloc_bitmap == NULL)
1254 goto free;
1255
9f5f5fb3
JR
1256 /* init the device table */
1257 init_device_table();
1258
fe74c9cf 1259 /*
5dc8bff0 1260 * let all alias entries point to itself
fe74c9cf 1261 */
3a61ec38 1262 for (i = 0; i <= amd_iommu_last_bdf; ++i)
fe74c9cf
JR
1263 amd_iommu_alias_table[i] = i;
1264
fe74c9cf
JR
1265 /*
1266 * never allocate domain 0 because its used as the non-allocated and
1267 * error value placeholder
1268 */
1269 amd_iommu_pd_alloc_bitmap[0] = 1;
1270
aeb26f55
JR
1271 spin_lock_init(&amd_iommu_pd_lock);
1272
fe74c9cf
JR
1273 /*
1274 * now the data structures are allocated and basically initialized
1275 * start the real acpi table scan
1276 */
1277 ret = -ENODEV;
1278 if (acpi_table_parse("IVRS", init_iommu_all) != 0)
1279 goto free;
1280
1281 if (acpi_table_parse("IVRS", init_memory_definitions) != 0)
1282 goto free;
1283
129d6aba 1284 ret = sysdev_class_register(&amd_iommu_sysdev_class);
8736197b
JR
1285 if (ret)
1286 goto free;
1287
129d6aba 1288 ret = sysdev_register(&device_amd_iommu);
7441e9cb
JR
1289 if (ret)
1290 goto free;
1291
4751a951
JR
1292 if (iommu_pass_through)
1293 ret = amd_iommu_init_passthrough();
1294 else
1295 ret = amd_iommu_init_dma_ops();
7441e9cb
JR
1296 if (ret)
1297 goto free;
1298
8736197b
JR
1299 enable_iommus();
1300
4751a951
JR
1301 if (iommu_pass_through)
1302 goto out;
1303
afa9fdc2 1304 if (amd_iommu_unmap_flush)
4c6f40d4 1305 printk(KERN_INFO "AMD-Vi: IO/TLB flush on unmap enabled\n");
1c655773 1306 else
4c6f40d4 1307 printk(KERN_INFO "AMD-Vi: Lazy IO/TLB flushing enabled\n");
1c655773 1308
338bac52 1309 x86_platform.iommu_shutdown = disable_iommus;
fe74c9cf
JR
1310out:
1311 return ret;
1312
1313free:
d58befd3
JR
1314 free_pages((unsigned long)amd_iommu_pd_alloc_bitmap,
1315 get_order(MAX_DOMAIN_ID/8));
fe74c9cf 1316
9a836de0
JR
1317 free_pages((unsigned long)amd_iommu_pd_table,
1318 get_order(rlookup_table_size));
fe74c9cf 1319
9a836de0
JR
1320 free_pages((unsigned long)amd_iommu_rlookup_table,
1321 get_order(rlookup_table_size));
fe74c9cf 1322
9a836de0
JR
1323 free_pages((unsigned long)amd_iommu_alias_table,
1324 get_order(alias_table_size));
fe74c9cf 1325
9a836de0
JR
1326 free_pages((unsigned long)amd_iommu_dev_table,
1327 get_order(dev_table_size));
fe74c9cf
JR
1328
1329 free_iommu_all();
1330
1331 free_unity_maps();
1332
1333 goto out;
1334}
1335
b65233a9
JR
1336/****************************************************************************
1337 *
1338 * Early detect code. This code runs at IOMMU detection time in the DMA
1339 * layer. It just looks if there is an IVRS ACPI table to detect AMD
1340 * IOMMUs
1341 *
1342 ****************************************************************************/
ae7877de
JR
1343static int __init early_amd_iommu_detect(struct acpi_table_header *table)
1344{
1345 return 0;
1346}
1347
1348void __init amd_iommu_detect(void)
1349{
75f1cdf1 1350 if (no_iommu || (iommu_detected && !gart_iommu_aperture))
ae7877de
JR
1351 return;
1352
ae7877de
JR
1353 if (acpi_table_parse("IVRS", early_amd_iommu_detect) == 0) {
1354 iommu_detected = 1;
c1cbebee 1355 amd_iommu_detected = 1;
ea1b0d39 1356 x86_init.iommu.iommu_init = amd_iommu_init;
ae7877de
JR
1357 }
1358}
1359
b65233a9
JR
1360/****************************************************************************
1361 *
1362 * Parsing functions for the AMD IOMMU specific kernel command line
1363 * options.
1364 *
1365 ****************************************************************************/
1366
fefda117
JR
1367static int __init parse_amd_iommu_dump(char *str)
1368{
1369 amd_iommu_dump = true;
1370
1371 return 1;
1372}
1373
918ad6c5
JR
1374static int __init parse_amd_iommu_options(char *str)
1375{
1376 for (; *str; ++str) {
695b5676 1377 if (strncmp(str, "fullflush", 9) == 0)
afa9fdc2 1378 amd_iommu_unmap_flush = true;
918ad6c5
JR
1379 }
1380
1381 return 1;
1382}
1383
fefda117 1384__setup("amd_iommu_dump", parse_amd_iommu_dump);
918ad6c5 1385__setup("amd_iommu=", parse_amd_iommu_options);