]> bbs.cooldavid.org Git - net-next-2.6.git/blame - arch/sh/boards/mach-se/7724/setup.c
sh: add Video Output Unit (VOU) and AK8813 TV-encoder support to ms7724se
[net-next-2.6.git] / arch / sh / boards / mach-se / 7724 / setup.c
CommitLineData
287c1297
KM
1/*
2 * linux/arch/sh/boards/se/7724/setup.c
3 *
4 * Copyright (C) 2009 Renesas Solutions Corp.
5 *
6 * Kuninori Morimoto <morimoto.kuninori@renesas.com>
7 *
8 * This file is subject to the terms and conditions of the GNU General Public
9 * License. See the file "COPYING" in the main directory of this archive
10 * for more details.
11 */
12
13#include <linux/init.h>
14#include <linux/device.h>
15#include <linux/interrupt.h>
16#include <linux/platform_device.h>
17#include <linux/mtd/physmap.h>
18#include <linux/delay.h>
19#include <linux/smc91x.h>
20#include <linux/gpio.h>
21#include <linux/input.h>
fc1d003d 22#include <linux/input/sh_keysc.h>
9731f4a2 23#include <linux/usb/r8a66597.h>
287c1297
KM
24#include <video/sh_mobile_lcdc.h>
25#include <media/sh_mobile_ceu.h>
3e9ad52b 26#include <sound/sh_fsi.h>
287c1297
KM
27#include <asm/io.h>
28#include <asm/heartbeat.h>
a80cad95
KM
29#include <asm/sh_eth.h>
30#include <asm/clock.h>
3b9f2952 31#include <asm/suspend.h>
287c1297
KM
32#include <cpu/sh7724.h>
33#include <mach-se/mach/se7724.h>
34
35/*
36 * SWx 1234 5678
37 * ------------------------------------
38 * SW31 : 1001 1100 : default
39 * SW32 : 0111 1111 : use on board flash
40 *
41 * SW41 : abxx xxxx -> a = 0 : Analog monitor
42 * 1 : Digital monitor
43 * b = 0 : VGA
4f324311
KM
44 * 1 : 720p
45 */
46
47/*
48 * about 720p
49 *
50 * When you use 1280 x 720 lcdc output,
51 * you should change OSC6 lcdc clock from 25.175MHz to 74.25MHz,
52 * and change SW41 to use 720p
287c1297
KM
53 */
54
bec9fb07
KM
55/*
56 * about sound
57 *
58 * This setup.c supports FSI slave mode.
59 * Please change J20, J21, J22 pin to 1-2 connection.
60 */
61
287c1297 62/* Heartbeat */
a09d2831
PM
63static struct resource heartbeat_resource = {
64 .start = PA_LED,
65 .end = PA_LED,
66 .flags = IORESOURCE_MEM | IORESOURCE_MEM_16BIT,
287c1297
KM
67};
68
69static struct platform_device heartbeat_device = {
70 .name = "heartbeat",
71 .id = -1,
a09d2831
PM
72 .num_resources = 1,
73 .resource = &heartbeat_resource,
287c1297
KM
74};
75
76/* LAN91C111 */
77static struct smc91x_platdata smc91x_info = {
78 .flags = SMC91X_USE_16BIT | SMC91X_NOWAIT,
79};
80
81static struct resource smc91x_eth_resources[] = {
82 [0] = {
83 .name = "SMC91C111" ,
84 .start = 0x1a300300,
85 .end = 0x1a30030f,
86 .flags = IORESOURCE_MEM,
87 },
88 [1] = {
89 .start = IRQ0_SMC,
90 .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_HIGHLEVEL,
91 },
92};
93
94static struct platform_device smc91x_eth_device = {
95 .name = "smc91x",
96 .num_resources = ARRAY_SIZE(smc91x_eth_resources),
97 .resource = smc91x_eth_resources,
98 .dev = {
99 .platform_data = &smc91x_info,
100 },
101};
102
103/* MTD */
104static struct mtd_partition nor_flash_partitions[] = {
105 {
106 .name = "uboot",
107 .offset = 0,
108 .size = (1 * 1024 * 1024),
109 .mask_flags = MTD_WRITEABLE, /* Read-only */
110 }, {
111 .name = "kernel",
112 .offset = MTDPART_OFS_APPEND,
113 .size = (2 * 1024 * 1024),
114 }, {
115 .name = "free-area",
116 .offset = MTDPART_OFS_APPEND,
117 .size = MTDPART_SIZ_FULL,
118 },
119};
120
121static struct physmap_flash_data nor_flash_data = {
122 .width = 2,
123 .parts = nor_flash_partitions,
124 .nr_parts = ARRAY_SIZE(nor_flash_partitions),
125};
126
127static struct resource nor_flash_resources[] = {
128 [0] = {
129 .name = "NOR Flash",
130 .start = 0x00000000,
131 .end = 0x01ffffff,
132 .flags = IORESOURCE_MEM,
133 }
134};
135
136static struct platform_device nor_flash_device = {
137 .name = "physmap-flash",
138 .resource = nor_flash_resources,
139 .num_resources = ARRAY_SIZE(nor_flash_resources),
140 .dev = {
141 .platform_data = &nor_flash_data,
142 },
143};
144
145/* LCDC */
146static struct sh_mobile_lcdc_info lcdc_info = {
147 .clock_source = LCDC_CLK_EXTERNAL,
148 .ch[0] = {
149 .chan = LCDC_CHAN_MAINLCD,
150 .bpp = 16,
151 .clock_divider = 1,
152 .lcd_cfg = {
153 .name = "LB070WV1",
154 .sync = 0, /* hsync and vsync are active low */
155 },
156 .lcd_size_cfg = { /* 7.0 inch */
157 .width = 152,
158 .height = 91,
159 },
160 .board_cfg = {
161 },
162 }
163};
164
165static struct resource lcdc_resources[] = {
166 [0] = {
167 .name = "LCDC",
168 .start = 0xfe940000,
a6f15ade 169 .end = 0xfe942fff,
287c1297
KM
170 .flags = IORESOURCE_MEM,
171 },
172 [1] = {
173 .start = 106,
174 .flags = IORESOURCE_IRQ,
175 },
176};
177
178static struct platform_device lcdc_device = {
179 .name = "sh_mobile_lcdc_fb",
180 .num_resources = ARRAY_SIZE(lcdc_resources),
181 .resource = lcdc_resources,
182 .dev = {
183 .platform_data = &lcdc_info,
184 },
df47cd09
MD
185 .archdata = {
186 .hwblk_id = HWBLK_LCDC,
187 },
287c1297
KM
188};
189
190/* CEU0 */
191static struct sh_mobile_ceu_info sh_mobile_ceu0_info = {
192 .flags = SH_CEU_FLAG_USE_8BIT_BUS,
193};
194
195static struct resource ceu0_resources[] = {
196 [0] = {
197 .name = "CEU0",
198 .start = 0xfe910000,
199 .end = 0xfe91009f,
200 .flags = IORESOURCE_MEM,
201 },
202 [1] = {
203 .start = 52,
204 .flags = IORESOURCE_IRQ,
205 },
206 [2] = {
207 /* place holder for contiguous memory */
208 },
209};
210
211static struct platform_device ceu0_device = {
212 .name = "sh_mobile_ceu",
213 .id = 0, /* "ceu0" clock */
214 .num_resources = ARRAY_SIZE(ceu0_resources),
215 .resource = ceu0_resources,
216 .dev = {
217 .platform_data = &sh_mobile_ceu0_info,
218 },
df47cd09
MD
219 .archdata = {
220 .hwblk_id = HWBLK_CEU0,
221 },
287c1297
KM
222};
223
224/* CEU1 */
225static struct sh_mobile_ceu_info sh_mobile_ceu1_info = {
226 .flags = SH_CEU_FLAG_USE_8BIT_BUS,
227};
228
229static struct resource ceu1_resources[] = {
230 [0] = {
231 .name = "CEU1",
232 .start = 0xfe914000,
233 .end = 0xfe91409f,
234 .flags = IORESOURCE_MEM,
235 },
236 [1] = {
237 .start = 63,
238 .flags = IORESOURCE_IRQ,
239 },
240 [2] = {
241 /* place holder for contiguous memory */
242 },
243};
244
245static struct platform_device ceu1_device = {
246 .name = "sh_mobile_ceu",
247 .id = 1, /* "ceu1" clock */
248 .num_resources = ARRAY_SIZE(ceu1_resources),
249 .resource = ceu1_resources,
250 .dev = {
251 .platform_data = &sh_mobile_ceu1_info,
252 },
df47cd09
MD
253 .archdata = {
254 .hwblk_id = HWBLK_CEU1,
255 },
287c1297
KM
256};
257
3e9ad52b
KM
258/* FSI */
259/*
260 * FSI-A use external clock which came from ak464x.
261 * So, we should change parent of fsi
262 */
263#define FCLKACR 0xa4150008
264static void fsimck_init(struct clk *clk)
265{
9d56dd3b 266 u32 status = __raw_readl(clk->enable_reg);
3e9ad52b
KM
267
268 /* use external clock */
269 status &= ~0x000000ff;
270 status |= 0x00000080;
9d56dd3b 271 __raw_writel(status, clk->enable_reg);
3e9ad52b
KM
272}
273
274static struct clk_ops fsimck_clk_ops = {
275 .init = fsimck_init,
276};
277
278static struct clk fsimcka_clk = {
3e9ad52b
KM
279 .ops = &fsimck_clk_ops,
280 .enable_reg = (void __iomem *)FCLKACR,
281 .rate = 0, /* unknown */
282};
283
bec9fb07 284/* change J20, J21, J22 pin to 1-2 connection to use slave mode */
3e9ad52b
KM
285struct sh_fsi_platform_info fsi_info = {
286 .porta_flags = SH_FSI_BRS_INV |
287 SH_FSI_OUT_SLAVE_MODE |
288 SH_FSI_IN_SLAVE_MODE |
289 SH_FSI_OFMT(PCM) |
290 SH_FSI_IFMT(PCM),
291};
292
293static struct resource fsi_resources[] = {
294 [0] = {
295 .name = "FSI",
296 .start = 0xFE3C0000,
297 .end = 0xFE3C021d,
298 .flags = IORESOURCE_MEM,
299 },
300 [1] = {
301 .start = 108,
302 .flags = IORESOURCE_IRQ,
303 },
304};
305
306static struct platform_device fsi_device = {
307 .name = "sh_fsi",
308 .id = 0,
309 .num_resources = ARRAY_SIZE(fsi_resources),
310 .resource = fsi_resources,
311 .dev = {
312 .platform_data = &fsi_info,
313 },
d53bd80c
KM
314 .archdata = {
315 .hwblk_id = HWBLK_SPU, /* FSI needs SPU hwblk */
316 },
3e9ad52b
KM
317};
318
9747e78b 319/* KEYSC in SoC (Needs SW33-2 set to ON) */
287c1297
KM
320static struct sh_keysc_info keysc_info = {
321 .mode = SH_KEYSC_MODE_1,
29463c28 322 .scan_timing = 3,
287c1297
KM
323 .delay = 50,
324 .keycodes = {
325 KEY_1, KEY_2, KEY_3, KEY_4, KEY_5,
326 KEY_6, KEY_7, KEY_8, KEY_9, KEY_A,
327 KEY_B, KEY_C, KEY_D, KEY_E, KEY_F,
328 KEY_G, KEY_H, KEY_I, KEY_K, KEY_L,
329 KEY_M, KEY_N, KEY_O, KEY_P, KEY_Q,
330 KEY_R, KEY_S, KEY_T, KEY_U, KEY_V,
331 },
332};
333
334static struct resource keysc_resources[] = {
335 [0] = {
9747e78b
MD
336 .name = "KEYSC",
337 .start = 0x044b0000,
338 .end = 0x044b000f,
287c1297
KM
339 .flags = IORESOURCE_MEM,
340 },
341 [1] = {
9747e78b 342 .start = 79,
287c1297
KM
343 .flags = IORESOURCE_IRQ,
344 },
345};
346
347static struct platform_device keysc_device = {
348 .name = "sh_keysc",
349 .id = 0, /* "keysc0" clock */
350 .num_resources = ARRAY_SIZE(keysc_resources),
351 .resource = keysc_resources,
352 .dev = {
353 .platform_data = &keysc_info,
354 },
df47cd09
MD
355 .archdata = {
356 .hwblk_id = HWBLK_KEYSC,
357 },
287c1297
KM
358};
359
a80cad95
KM
360/* SH Eth */
361static struct resource sh_eth_resources[] = {
362 [0] = {
363 .start = SH_ETH_ADDR,
364 .end = SH_ETH_ADDR + 0x1FC,
365 .flags = IORESOURCE_MEM,
366 },
367 [1] = {
368 .start = 91,
369 .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_HIGHLEVEL,
370 },
371};
372
373struct sh_eth_plat_data sh_eth_plat = {
374 .phy = 0x1f, /* SMSC LAN8187 */
375 .edmac_endian = EDMAC_LITTLE_ENDIAN,
376};
377
378static struct platform_device sh_eth_device = {
379 .name = "sh-eth",
380 .id = 0,
381 .dev = {
382 .platform_data = &sh_eth_plat,
383 },
384 .num_resources = ARRAY_SIZE(sh_eth_resources),
385 .resource = sh_eth_resources,
df47cd09
MD
386 .archdata = {
387 .hwblk_id = HWBLK_ETHER,
388 },
a80cad95
KM
389};
390
9731f4a2 391static struct r8a66597_platdata sh7724_usb0_host_data = {
719a72b7 392 .on_chip = 1,
9731f4a2
MD
393};
394
395static struct resource sh7724_usb0_host_resources[] = {
396 [0] = {
397 .start = 0xa4d80000,
1bc265d0 398 .end = 0xa4d80124 - 1,
9731f4a2
MD
399 .flags = IORESOURCE_MEM,
400 },
401 [1] = {
402 .start = 65,
403 .end = 65,
404 .flags = IORESOURCE_IRQ | IRQF_TRIGGER_LOW,
405 },
406};
407
408static struct platform_device sh7724_usb0_host_device = {
409 .name = "r8a66597_hcd",
410 .id = 0,
411 .dev = {
412 .dma_mask = NULL, /* not use dma */
413 .coherent_dma_mask = 0xffffffff,
414 .platform_data = &sh7724_usb0_host_data,
415 },
416 .num_resources = ARRAY_SIZE(sh7724_usb0_host_resources),
417 .resource = sh7724_usb0_host_resources,
df47cd09
MD
418 .archdata = {
419 .hwblk_id = HWBLK_USB0,
420 },
9731f4a2
MD
421};
422
f8f8c079
MD
423static struct r8a66597_platdata sh7724_usb1_gadget_data = {
424 .on_chip = 1,
425};
426
427static struct resource sh7724_usb1_gadget_resources[] = {
428 [0] = {
429 .start = 0xa4d90000,
430 .end = 0xa4d90123,
431 .flags = IORESOURCE_MEM,
432 },
433 [1] = {
434 .start = 66,
435 .end = 66,
436 .flags = IORESOURCE_IRQ | IRQF_TRIGGER_LOW,
437 },
438};
439
440static struct platform_device sh7724_usb1_gadget_device = {
441 .name = "r8a66597_udc",
442 .id = 1, /* USB1 */
443 .dev = {
444 .dma_mask = NULL, /* not use dma */
445 .coherent_dma_mask = 0xffffffff,
446 .platform_data = &sh7724_usb1_gadget_data,
447 },
448 .num_resources = ARRAY_SIZE(sh7724_usb1_gadget_resources),
449 .resource = sh7724_usb1_gadget_resources,
450};
451
0f79af60
MD
452static struct resource sdhi0_cn7_resources[] = {
453 [0] = {
454 .name = "SDHI0",
455 .start = 0x04ce0000,
456 .end = 0x04ce01ff,
457 .flags = IORESOURCE_MEM,
458 },
459 [1] = {
3844eadc 460 .start = 100,
0f79af60
MD
461 .flags = IORESOURCE_IRQ,
462 },
463};
464
465static struct platform_device sdhi0_cn7_device = {
466 .name = "sh_mobile_sdhi",
5b380ec1 467 .id = 0,
0f79af60
MD
468 .num_resources = ARRAY_SIZE(sdhi0_cn7_resources),
469 .resource = sdhi0_cn7_resources,
470 .archdata = {
471 .hwblk_id = HWBLK_SDHI0,
472 },
473};
474
5b380ec1
MD
475static struct resource sdhi1_cn8_resources[] = {
476 [0] = {
477 .name = "SDHI1",
478 .start = 0x04cf0000,
479 .end = 0x04cf01ff,
480 .flags = IORESOURCE_MEM,
481 },
482 [1] = {
3844eadc 483 .start = 23,
5b380ec1
MD
484 .flags = IORESOURCE_IRQ,
485 },
486};
487
488static struct platform_device sdhi1_cn8_device = {
489 .name = "sh_mobile_sdhi",
490 .id = 1,
491 .num_resources = ARRAY_SIZE(sdhi1_cn8_resources),
492 .resource = sdhi1_cn8_resources,
493 .archdata = {
494 .hwblk_id = HWBLK_SDHI1,
495 },
496};
497
bbb892aa
KM
498/* IrDA */
499static struct resource irda_resources[] = {
500 [0] = {
501 .name = "IrDA",
502 .start = 0xA45D0000,
503 .end = 0xA45D0049,
504 .flags = IORESOURCE_MEM,
505 },
506 [1] = {
507 .start = 20,
508 .flags = IORESOURCE_IRQ,
509 },
510};
511
512static struct platform_device irda_device = {
513 .name = "sh_sir",
514 .num_resources = ARRAY_SIZE(irda_resources),
515 .resource = irda_resources,
516};
517
2d151248
GL
518#include <media/ak881x.h>
519#include <media/sh_vou.h>
520
521struct ak881x_pdata ak881x_pdata = {
522 .flags = AK881X_IF_MODE_SLAVE,
523};
524
525static struct i2c_board_info ak8813 = {
526 /* With open J18 jumper address is 0x21 */
527 I2C_BOARD_INFO("ak8813", 0x20),
528 .platform_data = &ak881x_pdata,
529};
530
531struct sh_vou_pdata sh_vou_pdata = {
532 .bus_fmt = SH_VOU_BUS_8BIT,
533 .flags = SH_VOU_HSYNC_LOW | SH_VOU_VSYNC_LOW,
534 .board_info = &ak8813,
535 .i2c_adap = 0,
536 .module_name = "ak881x",
537};
538
539static struct resource sh_vou_resources[] = {
540 [0] = {
541 .start = 0xfe960000,
542 .end = 0xfe962043,
543 .flags = IORESOURCE_MEM,
544 },
545 [1] = {
546 .start = 55,
547 .flags = IORESOURCE_IRQ,
548 },
549};
550
551static struct platform_device vou_device = {
552 .name = "sh-vou",
553 .id = -1,
554 .num_resources = ARRAY_SIZE(sh_vou_resources),
555 .resource = sh_vou_resources,
556 .dev = {
557 .platform_data = &sh_vou_pdata,
558 },
559 .archdata = {
560 .hwblk_id = HWBLK_VOU,
561 },
562};
563
287c1297
KM
564static struct platform_device *ms7724se_devices[] __initdata = {
565 &heartbeat_device,
566 &smc91x_eth_device,
567 &lcdc_device,
568 &nor_flash_device,
569 &ceu0_device,
570 &ceu1_device,
571 &keysc_device,
a80cad95 572 &sh_eth_device,
9731f4a2 573 &sh7724_usb0_host_device,
f8f8c079 574 &sh7724_usb1_gadget_device,
3e9ad52b 575 &fsi_device,
0f79af60 576 &sdhi0_cn7_device,
5b380ec1 577 &sdhi1_cn8_device,
bbb892aa 578 &irda_device,
2d151248 579 &vou_device,
287c1297
KM
580};
581
9f815a17
KM
582/* I2C device */
583static struct i2c_board_info i2c0_devices[] = {
584 {
585 I2C_BOARD_INFO("ak4642", 0x12),
586 },
587};
588
a80cad95
KM
589#define EEPROM_OP 0xBA206000
590#define EEPROM_ADR 0xBA206004
591#define EEPROM_DATA 0xBA20600C
592#define EEPROM_STAT 0xBA206010
593#define EEPROM_STRT 0xBA206014
594static int __init sh_eth_is_eeprom_ready(void)
595{
596 int t = 10000;
597
598 while (t--) {
9d56dd3b 599 if (!__raw_readw(EEPROM_STAT))
a80cad95 600 return 1;
c718aff2 601 udelay(1);
a80cad95
KM
602 }
603
604 printk(KERN_ERR "ms7724se can not access to eeprom\n");
605 return 0;
606}
607
608static void __init sh_eth_init(void)
609{
610 int i;
8013cc9a 611 u16 mac;
a80cad95
KM
612
613 /* check EEPROM status */
614 if (!sh_eth_is_eeprom_ready())
615 return;
616
617 /* read MAC addr from EEPROM */
618 for (i = 0 ; i < 3 ; i++) {
9d56dd3b
PM
619 __raw_writew(0x0, EEPROM_OP); /* read */
620 __raw_writew(i*2, EEPROM_ADR);
621 __raw_writew(0x1, EEPROM_STRT);
a80cad95
KM
622 if (!sh_eth_is_eeprom_ready())
623 return;
624
9d56dd3b 625 mac = __raw_readw(EEPROM_DATA);
8013cc9a
MD
626 sh_eth_plat.mac_addr[i << 1] = mac & 0xff;
627 sh_eth_plat.mac_addr[(i << 1) + 1] = mac >> 8;
a80cad95 628 }
a80cad95
KM
629}
630
287c1297
KM
631#define SW4140 0xBA201000
632#define FPGA_OUT 0xBA200400
633#define PORT_HIZA 0xA4050158
9731f4a2 634#define PORT_MSELCRB 0xA4050182
287c1297
KM
635
636#define SW41_A 0x0100
637#define SW41_B 0x0200
638#define SW41_C 0x0400
639#define SW41_D 0x0800
640#define SW41_E 0x1000
641#define SW41_F 0x2000
642#define SW41_G 0x4000
643#define SW41_H 0x8000
9731f4a2 644
3b9f2952
MD
645extern char ms7724se_sdram_enter_start;
646extern char ms7724se_sdram_enter_end;
647extern char ms7724se_sdram_leave_start;
648extern char ms7724se_sdram_leave_end;
649
9f815a17
KM
650
651static int __init arch_setup(void)
652{
653 /* enable I2C device */
654 i2c_register_board_info(0, i2c0_devices,
655 ARRAY_SIZE(i2c0_devices));
656 return 0;
657}
658arch_initcall(arch_setup);
659
287c1297
KM
660static int __init devices_setup(void)
661{
9d56dd3b 662 u16 sw = __raw_readw(SW4140); /* select camera, monitor */
16afc9fb 663 struct clk *clk;
2d151248 664 u16 fpga_out;
287c1297 665
3b9f2952 666 /* register board specific self-refresh code */
b67cf284
MD
667 sh_mobile_register_self_refresh(SUSP_SH_STANDBY | SUSP_SH_SF |
668 SUSP_SH_RSTANDBY,
3b9f2952
MD
669 &ms7724se_sdram_enter_start,
670 &ms7724se_sdram_enter_end,
671 &ms7724se_sdram_leave_start,
672 &ms7724se_sdram_leave_end);
287c1297 673 /* Reset Release */
2d151248
GL
674 fpga_out = __raw_readw(FPGA_OUT);
675 /* bit4: NTSC_PDN, bit5: NTSC_RESET */
676 fpga_out &= ~((1 << 1) | /* LAN */
677 (1 << 4) | /* AK8813 PDN */
678 (1 << 5) | /* AK8813 RESET */
679 (1 << 6) | /* VIDEO DAC */
680 (1 << 7) | /* AK4643 */
681 (1 << 8) | /* IrDA */
682 (1 << 12) | /* USB0 */
683 (1 << 14)); /* RMII */
684 __raw_writew(fpga_out | (1 << 4), FPGA_OUT);
685
686 udelay(10);
687
688 /* AK8813 RESET */
689 __raw_writew(fpga_out | (1 << 5), FPGA_OUT);
690
691 udelay(10);
692
693 __raw_writew(fpga_out, FPGA_OUT);
287c1297 694
9731f4a2 695 /* turn on USB clocks, use external clock */
9d56dd3b 696 __raw_writew((__raw_readw(PORT_MSELCRB) & ~0xc000) | 0x8000, PORT_MSELCRB);
9731f4a2 697
7766e16b
MD
698 /* Let LED9 show STATUS2 */
699 gpio_request(GPIO_FN_STATUS2, NULL);
700
701 /* Lit LED10 show STATUS0 */
702 gpio_request(GPIO_FN_STATUS0, NULL);
703
704 /* Lit LED11 show PDSTATUS */
705 gpio_request(GPIO_FN_PDSTATUS, NULL);
7766e16b 706
9731f4a2 707 /* enable USB0 port */
9d56dd3b 708 __raw_writew(0x0600, 0xa40501d4);
9731f4a2 709
f8f8c079 710 /* enable USB1 port */
9d56dd3b 711 __raw_writew(0x0600, 0xa4050192);
f8f8c079 712
287c1297
KM
713 /* enable IRQ 0,1,2 */
714 gpio_request(GPIO_FN_INTC_IRQ0, NULL);
715 gpio_request(GPIO_FN_INTC_IRQ1, NULL);
716 gpio_request(GPIO_FN_INTC_IRQ2, NULL);
717
718 /* enable SCIFA3 */
719 gpio_request(GPIO_FN_SCIF3_I_SCK, NULL);
720 gpio_request(GPIO_FN_SCIF3_I_RXD, NULL);
721 gpio_request(GPIO_FN_SCIF3_I_TXD, NULL);
722 gpio_request(GPIO_FN_SCIF3_I_CTS, NULL);
723 gpio_request(GPIO_FN_SCIF3_I_RTS, NULL);
724
725 /* enable LCDC */
726 gpio_request(GPIO_FN_LCDD23, NULL);
727 gpio_request(GPIO_FN_LCDD22, NULL);
728 gpio_request(GPIO_FN_LCDD21, NULL);
729 gpio_request(GPIO_FN_LCDD20, NULL);
730 gpio_request(GPIO_FN_LCDD19, NULL);
731 gpio_request(GPIO_FN_LCDD18, NULL);
732 gpio_request(GPIO_FN_LCDD17, NULL);
733 gpio_request(GPIO_FN_LCDD16, NULL);
734 gpio_request(GPIO_FN_LCDD15, NULL);
735 gpio_request(GPIO_FN_LCDD14, NULL);
736 gpio_request(GPIO_FN_LCDD13, NULL);
737 gpio_request(GPIO_FN_LCDD12, NULL);
738 gpio_request(GPIO_FN_LCDD11, NULL);
739 gpio_request(GPIO_FN_LCDD10, NULL);
740 gpio_request(GPIO_FN_LCDD9, NULL);
741 gpio_request(GPIO_FN_LCDD8, NULL);
742 gpio_request(GPIO_FN_LCDD7, NULL);
743 gpio_request(GPIO_FN_LCDD6, NULL);
744 gpio_request(GPIO_FN_LCDD5, NULL);
745 gpio_request(GPIO_FN_LCDD4, NULL);
746 gpio_request(GPIO_FN_LCDD3, NULL);
747 gpio_request(GPIO_FN_LCDD2, NULL);
748 gpio_request(GPIO_FN_LCDD1, NULL);
749 gpio_request(GPIO_FN_LCDD0, NULL);
750 gpio_request(GPIO_FN_LCDDISP, NULL);
751 gpio_request(GPIO_FN_LCDHSYN, NULL);
752 gpio_request(GPIO_FN_LCDDCK, NULL);
753 gpio_request(GPIO_FN_LCDVSYN, NULL);
754 gpio_request(GPIO_FN_LCDDON, NULL);
755 gpio_request(GPIO_FN_LCDVEPWC, NULL);
756 gpio_request(GPIO_FN_LCDVCPWC, NULL);
757 gpio_request(GPIO_FN_LCDRD, NULL);
758 gpio_request(GPIO_FN_LCDLCLK, NULL);
9d56dd3b 759 __raw_writew((__raw_readw(PORT_HIZA) & ~0x0001), PORT_HIZA);
287c1297
KM
760
761 /* enable CEU0 */
762 gpio_request(GPIO_FN_VIO0_D15, NULL);
763 gpio_request(GPIO_FN_VIO0_D14, NULL);
764 gpio_request(GPIO_FN_VIO0_D13, NULL);
765 gpio_request(GPIO_FN_VIO0_D12, NULL);
766 gpio_request(GPIO_FN_VIO0_D11, NULL);
767 gpio_request(GPIO_FN_VIO0_D10, NULL);
768 gpio_request(GPIO_FN_VIO0_D9, NULL);
769 gpio_request(GPIO_FN_VIO0_D8, NULL);
770 gpio_request(GPIO_FN_VIO0_D7, NULL);
771 gpio_request(GPIO_FN_VIO0_D6, NULL);
772 gpio_request(GPIO_FN_VIO0_D5, NULL);
773 gpio_request(GPIO_FN_VIO0_D4, NULL);
774 gpio_request(GPIO_FN_VIO0_D3, NULL);
775 gpio_request(GPIO_FN_VIO0_D2, NULL);
776 gpio_request(GPIO_FN_VIO0_D1, NULL);
777 gpio_request(GPIO_FN_VIO0_D0, NULL);
778 gpio_request(GPIO_FN_VIO0_VD, NULL);
779 gpio_request(GPIO_FN_VIO0_CLK, NULL);
780 gpio_request(GPIO_FN_VIO0_FLD, NULL);
781 gpio_request(GPIO_FN_VIO0_HD, NULL);
84f7597c 782 platform_resource_setup_memory(&ceu0_device, "ceu0", 4 << 20);
287c1297
KM
783
784 /* enable CEU1 */
785 gpio_request(GPIO_FN_VIO1_D7, NULL);
786 gpio_request(GPIO_FN_VIO1_D6, NULL);
787 gpio_request(GPIO_FN_VIO1_D5, NULL);
788 gpio_request(GPIO_FN_VIO1_D4, NULL);
789 gpio_request(GPIO_FN_VIO1_D3, NULL);
790 gpio_request(GPIO_FN_VIO1_D2, NULL);
791 gpio_request(GPIO_FN_VIO1_D1, NULL);
792 gpio_request(GPIO_FN_VIO1_D0, NULL);
793 gpio_request(GPIO_FN_VIO1_FLD, NULL);
794 gpio_request(GPIO_FN_VIO1_HD, NULL);
795 gpio_request(GPIO_FN_VIO1_VD, NULL);
796 gpio_request(GPIO_FN_VIO1_CLK, NULL);
84f7597c 797 platform_resource_setup_memory(&ceu1_device, "ceu1", 4 << 20);
287c1297
KM
798
799 /* KEYSC */
800 gpio_request(GPIO_FN_KEYOUT5_IN5, NULL);
801 gpio_request(GPIO_FN_KEYOUT4_IN6, NULL);
802 gpio_request(GPIO_FN_KEYIN4, NULL);
803 gpio_request(GPIO_FN_KEYIN3, NULL);
804 gpio_request(GPIO_FN_KEYIN2, NULL);
805 gpio_request(GPIO_FN_KEYIN1, NULL);
806 gpio_request(GPIO_FN_KEYIN0, NULL);
807 gpio_request(GPIO_FN_KEYOUT3, NULL);
808 gpio_request(GPIO_FN_KEYOUT2, NULL);
809 gpio_request(GPIO_FN_KEYOUT1, NULL);
810 gpio_request(GPIO_FN_KEYOUT0, NULL);
811
3e9ad52b
KM
812 /* enable FSI */
813 gpio_request(GPIO_FN_FSIMCKB, NULL);
814 gpio_request(GPIO_FN_FSIMCKA, NULL);
815 gpio_request(GPIO_FN_FSIOASD, NULL);
816 gpio_request(GPIO_FN_FSIIABCK, NULL);
817 gpio_request(GPIO_FN_FSIIALRCK, NULL);
818 gpio_request(GPIO_FN_FSIOABCK, NULL);
819 gpio_request(GPIO_FN_FSIOALRCK, NULL);
820 gpio_request(GPIO_FN_CLKAUDIOAO, NULL);
821 gpio_request(GPIO_FN_FSIIBSD, NULL);
822 gpio_request(GPIO_FN_FSIOBSD, NULL);
823 gpio_request(GPIO_FN_FSIIBBCK, NULL);
824 gpio_request(GPIO_FN_FSIIBLRCK, NULL);
825 gpio_request(GPIO_FN_FSIOBBCK, NULL);
826 gpio_request(GPIO_FN_FSIOBLRCK, NULL);
827 gpio_request(GPIO_FN_CLKAUDIOBO, NULL);
828 gpio_request(GPIO_FN_FSIIASD, NULL);
829
16afc9fb
KM
830 /* set SPU2 clock to 83.4 MHz */
831 clk = clk_get(NULL, "spu_clk");
03c5ecd1
KM
832 if (clk) {
833 clk_set_rate(clk, clk_round_rate(clk, 83333333));
834 clk_put(clk);
835 }
16afc9fb 836
3e9ad52b 837 /* change parent of FSI A */
16afc9fb 838 clk = clk_get(NULL, "fsia_clk");
03c5ecd1
KM
839 if (clk) {
840 clk_register(&fsimcka_clk);
841 clk_set_parent(clk, &fsimcka_clk);
842 clk_set_rate(clk, 11000);
843 clk_set_rate(&fsimcka_clk, 11000);
844 clk_put(clk);
845 }
3e9ad52b 846
0f79af60
MD
847 /* SDHI0 connected to cn7 */
848 gpio_request(GPIO_FN_SDHI0CD, NULL);
849 gpio_request(GPIO_FN_SDHI0WP, NULL);
850 gpio_request(GPIO_FN_SDHI0D3, NULL);
851 gpio_request(GPIO_FN_SDHI0D2, NULL);
852 gpio_request(GPIO_FN_SDHI0D1, NULL);
853 gpio_request(GPIO_FN_SDHI0D0, NULL);
854 gpio_request(GPIO_FN_SDHI0CMD, NULL);
855 gpio_request(GPIO_FN_SDHI0CLK, NULL);
856
5b380ec1
MD
857 /* SDHI1 connected to cn8 */
858 gpio_request(GPIO_FN_SDHI1CD, NULL);
859 gpio_request(GPIO_FN_SDHI1WP, NULL);
860 gpio_request(GPIO_FN_SDHI1D3, NULL);
861 gpio_request(GPIO_FN_SDHI1D2, NULL);
862 gpio_request(GPIO_FN_SDHI1D1, NULL);
863 gpio_request(GPIO_FN_SDHI1D0, NULL);
864 gpio_request(GPIO_FN_SDHI1CMD, NULL);
865 gpio_request(GPIO_FN_SDHI1CLK, NULL);
866
bbb892aa
KM
867 /* enable IrDA */
868 gpio_request(GPIO_FN_IRDA_OUT, NULL);
869 gpio_request(GPIO_FN_IRDA_IN, NULL);
870
a80cad95
KM
871 /*
872 * enable SH-Eth
873 *
874 * please remove J33 pin from your board !!
875 *
876 * ms7724 board should not use GPIO_FN_LNKSTA pin
877 * So, This time PTX5 is set to input pin
878 */
879 gpio_request(GPIO_FN_RMII_RXD0, NULL);
880 gpio_request(GPIO_FN_RMII_RXD1, NULL);
881 gpio_request(GPIO_FN_RMII_TXD0, NULL);
882 gpio_request(GPIO_FN_RMII_TXD1, NULL);
883 gpio_request(GPIO_FN_RMII_REF_CLK, NULL);
884 gpio_request(GPIO_FN_RMII_TX_EN, NULL);
885 gpio_request(GPIO_FN_RMII_RX_ER, NULL);
886 gpio_request(GPIO_FN_RMII_CRS_DV, NULL);
887 gpio_request(GPIO_FN_MDIO, NULL);
888 gpio_request(GPIO_FN_MDC, NULL);
889 gpio_request(GPIO_PTX5, NULL);
890 gpio_direction_input(GPIO_PTX5);
891 sh_eth_init();
892
287c1297 893 if (sw & SW41_B) {
4f324311
KM
894 /* 720p */
895 lcdc_info.ch[0].lcd_cfg.xres = 1280;
896 lcdc_info.ch[0].lcd_cfg.yres = 720;
897 lcdc_info.ch[0].lcd_cfg.left_margin = 220;
898 lcdc_info.ch[0].lcd_cfg.right_margin = 110;
899 lcdc_info.ch[0].lcd_cfg.hsync_len = 40;
900 lcdc_info.ch[0].lcd_cfg.upper_margin = 20;
901 lcdc_info.ch[0].lcd_cfg.lower_margin = 5;
902 lcdc_info.ch[0].lcd_cfg.vsync_len = 5;
287c1297
KM
903 } else {
904 /* VGA */
905 lcdc_info.ch[0].lcd_cfg.xres = 640;
906 lcdc_info.ch[0].lcd_cfg.yres = 480;
907 lcdc_info.ch[0].lcd_cfg.left_margin = 105;
908 lcdc_info.ch[0].lcd_cfg.right_margin = 50;
909 lcdc_info.ch[0].lcd_cfg.hsync_len = 96;
910 lcdc_info.ch[0].lcd_cfg.upper_margin = 33;
911 lcdc_info.ch[0].lcd_cfg.lower_margin = 10;
912 lcdc_info.ch[0].lcd_cfg.vsync_len = 2;
913 }
914
915 if (sw & SW41_A) {
916 /* Digital monitor */
917 lcdc_info.ch[0].interface_type = RGB18;
918 lcdc_info.ch[0].flags = 0;
919 } else {
920 /* Analog monitor */
921 lcdc_info.ch[0].interface_type = RGB24;
922 lcdc_info.ch[0].flags = LCDC_FLAGS_DWPOL;
923 }
924
2d151248
GL
925 /* VOU */
926 gpio_request(GPIO_FN_DV_D15, NULL);
927 gpio_request(GPIO_FN_DV_D14, NULL);
928 gpio_request(GPIO_FN_DV_D13, NULL);
929 gpio_request(GPIO_FN_DV_D12, NULL);
930 gpio_request(GPIO_FN_DV_D11, NULL);
931 gpio_request(GPIO_FN_DV_D10, NULL);
932 gpio_request(GPIO_FN_DV_D9, NULL);
933 gpio_request(GPIO_FN_DV_D8, NULL);
934 gpio_request(GPIO_FN_DV_CLKI, NULL);
935 gpio_request(GPIO_FN_DV_CLK, NULL);
936 gpio_request(GPIO_FN_DV_VSYNC, NULL);
937 gpio_request(GPIO_FN_DV_HSYNC, NULL);
938
287c1297 939 return platform_add_devices(ms7724se_devices,
a80cad95 940 ARRAY_SIZE(ms7724se_devices));
287c1297
KM
941}
942device_initcall(devices_setup);
943
944static struct sh_machine_vector mv_ms7724se __initmv = {
945 .mv_name = "ms7724se",
946 .mv_init_irq = init_se7724_IRQ,
947 .mv_nr_irqs = SE7724_FPGA_IRQ_BASE + SE7724_FPGA_IRQ_NR,
948};